coldfire_qspi.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640
  1. /*
  2. * Freescale/Motorola Coldfire Queued SPI driver
  3. *
  4. * Copyright 2010 Steven King <sfking@fdwdc.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA
  19. *
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/errno.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/workqueue.h>
  27. #include <linux/delay.h>
  28. #include <linux/io.h>
  29. #include <linux/clk.h>
  30. #include <linux/err.h>
  31. #include <linux/spi/spi.h>
  32. #include <asm/coldfire.h>
  33. #include <asm/mcfqspi.h>
  34. #define DRIVER_NAME "mcfqspi"
  35. #define MCFQSPI_BUSCLK (MCF_BUSCLK / 2)
  36. #define MCFQSPI_QMR 0x00
  37. #define MCFQSPI_QMR_MSTR 0x8000
  38. #define MCFQSPI_QMR_CPOL 0x0200
  39. #define MCFQSPI_QMR_CPHA 0x0100
  40. #define MCFQSPI_QDLYR 0x04
  41. #define MCFQSPI_QDLYR_SPE 0x8000
  42. #define MCFQSPI_QWR 0x08
  43. #define MCFQSPI_QWR_HALT 0x8000
  44. #define MCFQSPI_QWR_WREN 0x4000
  45. #define MCFQSPI_QWR_CSIV 0x1000
  46. #define MCFQSPI_QIR 0x0C
  47. #define MCFQSPI_QIR_WCEFB 0x8000
  48. #define MCFQSPI_QIR_ABRTB 0x4000
  49. #define MCFQSPI_QIR_ABRTL 0x1000
  50. #define MCFQSPI_QIR_WCEFE 0x0800
  51. #define MCFQSPI_QIR_ABRTE 0x0400
  52. #define MCFQSPI_QIR_SPIFE 0x0100
  53. #define MCFQSPI_QIR_WCEF 0x0008
  54. #define MCFQSPI_QIR_ABRT 0x0004
  55. #define MCFQSPI_QIR_SPIF 0x0001
  56. #define MCFQSPI_QAR 0x010
  57. #define MCFQSPI_QAR_TXBUF 0x00
  58. #define MCFQSPI_QAR_RXBUF 0x10
  59. #define MCFQSPI_QAR_CMDBUF 0x20
  60. #define MCFQSPI_QDR 0x014
  61. #define MCFQSPI_QCR 0x014
  62. #define MCFQSPI_QCR_CONT 0x8000
  63. #define MCFQSPI_QCR_BITSE 0x4000
  64. #define MCFQSPI_QCR_DT 0x2000
  65. struct mcfqspi {
  66. void __iomem *iobase;
  67. int irq;
  68. struct clk *clk;
  69. struct mcfqspi_cs_control *cs_control;
  70. wait_queue_head_t waitq;
  71. struct work_struct work;
  72. struct workqueue_struct *workq;
  73. spinlock_t lock;
  74. struct list_head msgq;
  75. };
  76. static void mcfqspi_wr_qmr(struct mcfqspi *mcfqspi, u16 val)
  77. {
  78. writew(val, mcfqspi->iobase + MCFQSPI_QMR);
  79. }
  80. static void mcfqspi_wr_qdlyr(struct mcfqspi *mcfqspi, u16 val)
  81. {
  82. writew(val, mcfqspi->iobase + MCFQSPI_QDLYR);
  83. }
  84. static u16 mcfqspi_rd_qdlyr(struct mcfqspi *mcfqspi)
  85. {
  86. return readw(mcfqspi->iobase + MCFQSPI_QDLYR);
  87. }
  88. static void mcfqspi_wr_qwr(struct mcfqspi *mcfqspi, u16 val)
  89. {
  90. writew(val, mcfqspi->iobase + MCFQSPI_QWR);
  91. }
  92. static void mcfqspi_wr_qir(struct mcfqspi *mcfqspi, u16 val)
  93. {
  94. writew(val, mcfqspi->iobase + MCFQSPI_QIR);
  95. }
  96. static void mcfqspi_wr_qar(struct mcfqspi *mcfqspi, u16 val)
  97. {
  98. writew(val, mcfqspi->iobase + MCFQSPI_QAR);
  99. }
  100. static void mcfqspi_wr_qdr(struct mcfqspi *mcfqspi, u16 val)
  101. {
  102. writew(val, mcfqspi->iobase + MCFQSPI_QDR);
  103. }
  104. static u16 mcfqspi_rd_qdr(struct mcfqspi *mcfqspi)
  105. {
  106. return readw(mcfqspi->iobase + MCFQSPI_QDR);
  107. }
  108. static void mcfqspi_cs_select(struct mcfqspi *mcfqspi, u8 chip_select,
  109. bool cs_high)
  110. {
  111. mcfqspi->cs_control->select(mcfqspi->cs_control, chip_select, cs_high);
  112. }
  113. static void mcfqspi_cs_deselect(struct mcfqspi *mcfqspi, u8 chip_select,
  114. bool cs_high)
  115. {
  116. mcfqspi->cs_control->deselect(mcfqspi->cs_control, chip_select, cs_high);
  117. }
  118. static int mcfqspi_cs_setup(struct mcfqspi *mcfqspi)
  119. {
  120. return (mcfqspi->cs_control && mcfqspi->cs_control->setup) ?
  121. mcfqspi->cs_control->setup(mcfqspi->cs_control) : 0;
  122. }
  123. static void mcfqspi_cs_teardown(struct mcfqspi *mcfqspi)
  124. {
  125. if (mcfqspi->cs_control && mcfqspi->cs_control->teardown)
  126. mcfqspi->cs_control->teardown(mcfqspi->cs_control);
  127. }
  128. static u8 mcfqspi_qmr_baud(u32 speed_hz)
  129. {
  130. return clamp((MCFQSPI_BUSCLK + speed_hz - 1) / speed_hz, 2u, 255u);
  131. }
  132. static bool mcfqspi_qdlyr_spe(struct mcfqspi *mcfqspi)
  133. {
  134. return mcfqspi_rd_qdlyr(mcfqspi) & MCFQSPI_QDLYR_SPE;
  135. }
  136. static irqreturn_t mcfqspi_irq_handler(int this_irq, void *dev_id)
  137. {
  138. struct mcfqspi *mcfqspi = dev_id;
  139. /* clear interrupt */
  140. mcfqspi_wr_qir(mcfqspi, MCFQSPI_QIR_SPIFE | MCFQSPI_QIR_SPIF);
  141. wake_up(&mcfqspi->waitq);
  142. return IRQ_HANDLED;
  143. }
  144. static void mcfqspi_transfer_msg8(struct mcfqspi *mcfqspi, unsigned count,
  145. const u8 *txbuf, u8 *rxbuf)
  146. {
  147. unsigned i, n, offset = 0;
  148. n = min(count, 16u);
  149. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_CMDBUF);
  150. for (i = 0; i < n; ++i)
  151. mcfqspi_wr_qdr(mcfqspi, MCFQSPI_QCR_BITSE);
  152. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_TXBUF);
  153. if (txbuf)
  154. for (i = 0; i < n; ++i)
  155. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  156. else
  157. for (i = 0; i < count; ++i)
  158. mcfqspi_wr_qdr(mcfqspi, 0);
  159. count -= n;
  160. if (count) {
  161. u16 qwr = 0xf08;
  162. mcfqspi_wr_qwr(mcfqspi, 0x700);
  163. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  164. do {
  165. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  166. mcfqspi_wr_qwr(mcfqspi, qwr);
  167. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  168. if (rxbuf) {
  169. mcfqspi_wr_qar(mcfqspi,
  170. MCFQSPI_QAR_RXBUF + offset);
  171. for (i = 0; i < 8; ++i)
  172. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  173. }
  174. n = min(count, 8u);
  175. if (txbuf) {
  176. mcfqspi_wr_qar(mcfqspi,
  177. MCFQSPI_QAR_TXBUF + offset);
  178. for (i = 0; i < n; ++i)
  179. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  180. }
  181. qwr = (offset ? 0x808 : 0) + ((n - 1) << 8);
  182. offset ^= 8;
  183. count -= n;
  184. } while (count);
  185. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  186. mcfqspi_wr_qwr(mcfqspi, qwr);
  187. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  188. if (rxbuf) {
  189. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  190. for (i = 0; i < 8; ++i)
  191. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  192. offset ^= 8;
  193. }
  194. } else {
  195. mcfqspi_wr_qwr(mcfqspi, (n - 1) << 8);
  196. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  197. }
  198. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  199. if (rxbuf) {
  200. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  201. for (i = 0; i < n; ++i)
  202. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  203. }
  204. }
  205. static void mcfqspi_transfer_msg16(struct mcfqspi *mcfqspi, unsigned count,
  206. const u16 *txbuf, u16 *rxbuf)
  207. {
  208. unsigned i, n, offset = 0;
  209. n = min(count, 16u);
  210. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_CMDBUF);
  211. for (i = 0; i < n; ++i)
  212. mcfqspi_wr_qdr(mcfqspi, MCFQSPI_QCR_BITSE);
  213. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_TXBUF);
  214. if (txbuf)
  215. for (i = 0; i < n; ++i)
  216. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  217. else
  218. for (i = 0; i < count; ++i)
  219. mcfqspi_wr_qdr(mcfqspi, 0);
  220. count -= n;
  221. if (count) {
  222. u16 qwr = 0xf08;
  223. mcfqspi_wr_qwr(mcfqspi, 0x700);
  224. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  225. do {
  226. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  227. mcfqspi_wr_qwr(mcfqspi, qwr);
  228. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  229. if (rxbuf) {
  230. mcfqspi_wr_qar(mcfqspi,
  231. MCFQSPI_QAR_RXBUF + offset);
  232. for (i = 0; i < 8; ++i)
  233. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  234. }
  235. n = min(count, 8u);
  236. if (txbuf) {
  237. mcfqspi_wr_qar(mcfqspi,
  238. MCFQSPI_QAR_TXBUF + offset);
  239. for (i = 0; i < n; ++i)
  240. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  241. }
  242. qwr = (offset ? 0x808 : 0x000) + ((n - 1) << 8);
  243. offset ^= 8;
  244. count -= n;
  245. } while (count);
  246. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  247. mcfqspi_wr_qwr(mcfqspi, qwr);
  248. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  249. if (rxbuf) {
  250. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  251. for (i = 0; i < 8; ++i)
  252. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  253. offset ^= 8;
  254. }
  255. } else {
  256. mcfqspi_wr_qwr(mcfqspi, (n - 1) << 8);
  257. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  258. }
  259. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  260. if (rxbuf) {
  261. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  262. for (i = 0; i < n; ++i)
  263. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  264. }
  265. }
  266. static void mcfqspi_work(struct work_struct *work)
  267. {
  268. struct mcfqspi *mcfqspi = container_of(work, struct mcfqspi, work);
  269. unsigned long flags;
  270. spin_lock_irqsave(&mcfqspi->lock, flags);
  271. while (!list_empty(&mcfqspi->msgq)) {
  272. struct spi_message *msg;
  273. struct spi_device *spi;
  274. struct spi_transfer *xfer;
  275. int status = 0;
  276. msg = container_of(mcfqspi->msgq.next, struct spi_message,
  277. queue);
  278. list_del_init(&mcfqspi->msgq);
  279. spin_unlock_irqrestore(&mcfqspi->lock, flags);
  280. spi = msg->spi;
  281. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  282. bool cs_high = spi->mode & SPI_CS_HIGH;
  283. u16 qmr = MCFQSPI_QMR_MSTR;
  284. if (xfer->bits_per_word)
  285. qmr |= xfer->bits_per_word << 10;
  286. else
  287. qmr |= spi->bits_per_word << 10;
  288. if (spi->mode & SPI_CPHA)
  289. qmr |= MCFQSPI_QMR_CPHA;
  290. if (spi->mode & SPI_CPOL)
  291. qmr |= MCFQSPI_QMR_CPOL;
  292. if (xfer->speed_hz)
  293. qmr |= mcfqspi_qmr_baud(xfer->speed_hz);
  294. else
  295. qmr |= mcfqspi_qmr_baud(spi->max_speed_hz);
  296. mcfqspi_wr_qmr(mcfqspi, qmr);
  297. mcfqspi_cs_select(mcfqspi, spi->chip_select, cs_high);
  298. mcfqspi_wr_qir(mcfqspi, MCFQSPI_QIR_SPIFE);
  299. if ((xfer->bits_per_word ? xfer->bits_per_word :
  300. spi->bits_per_word) == 8)
  301. mcfqspi_transfer_msg8(mcfqspi, xfer->len,
  302. xfer->tx_buf,
  303. xfer->rx_buf);
  304. else
  305. mcfqspi_transfer_msg16(mcfqspi, xfer->len / 2,
  306. xfer->tx_buf,
  307. xfer->rx_buf);
  308. mcfqspi_wr_qir(mcfqspi, 0);
  309. if (xfer->delay_usecs)
  310. udelay(xfer->delay_usecs);
  311. if (xfer->cs_change) {
  312. if (!list_is_last(&xfer->transfer_list,
  313. &msg->transfers))
  314. mcfqspi_cs_deselect(mcfqspi,
  315. spi->chip_select,
  316. cs_high);
  317. } else {
  318. if (list_is_last(&xfer->transfer_list,
  319. &msg->transfers))
  320. mcfqspi_cs_deselect(mcfqspi,
  321. spi->chip_select,
  322. cs_high);
  323. }
  324. msg->actual_length += xfer->len;
  325. }
  326. msg->status = status;
  327. msg->complete(msg->context);
  328. spin_lock_irqsave(&mcfqspi->lock, flags);
  329. }
  330. spin_unlock_irqrestore(&mcfqspi->lock, flags);
  331. }
  332. static int mcfqspi_transfer(struct spi_device *spi, struct spi_message *msg)
  333. {
  334. struct mcfqspi *mcfqspi;
  335. struct spi_transfer *xfer;
  336. unsigned long flags;
  337. mcfqspi = spi_master_get_devdata(spi->master);
  338. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  339. if (xfer->bits_per_word && ((xfer->bits_per_word < 8)
  340. || (xfer->bits_per_word > 16))) {
  341. dev_dbg(&spi->dev,
  342. "%d bits per word is not supported\n",
  343. xfer->bits_per_word);
  344. goto fail;
  345. }
  346. if (xfer->speed_hz) {
  347. u32 real_speed = MCFQSPI_BUSCLK /
  348. mcfqspi_qmr_baud(xfer->speed_hz);
  349. if (real_speed != xfer->speed_hz)
  350. dev_dbg(&spi->dev,
  351. "using speed %d instead of %d\n",
  352. real_speed, xfer->speed_hz);
  353. }
  354. }
  355. msg->status = -EINPROGRESS;
  356. msg->actual_length = 0;
  357. spin_lock_irqsave(&mcfqspi->lock, flags);
  358. list_add_tail(&msg->queue, &mcfqspi->msgq);
  359. queue_work(mcfqspi->workq, &mcfqspi->work);
  360. spin_unlock_irqrestore(&mcfqspi->lock, flags);
  361. return 0;
  362. fail:
  363. msg->status = -EINVAL;
  364. return -EINVAL;
  365. }
  366. static int mcfqspi_setup(struct spi_device *spi)
  367. {
  368. if ((spi->bits_per_word < 8) || (spi->bits_per_word > 16)) {
  369. dev_dbg(&spi->dev, "%d bits per word is not supported\n",
  370. spi->bits_per_word);
  371. return -EINVAL;
  372. }
  373. if (spi->chip_select >= spi->master->num_chipselect) {
  374. dev_dbg(&spi->dev, "%d chip select is out of range\n",
  375. spi->chip_select);
  376. return -EINVAL;
  377. }
  378. mcfqspi_cs_deselect(spi_master_get_devdata(spi->master),
  379. spi->chip_select, spi->mode & SPI_CS_HIGH);
  380. dev_dbg(&spi->dev,
  381. "bits per word %d, chip select %d, speed %d KHz\n",
  382. spi->bits_per_word, spi->chip_select,
  383. (MCFQSPI_BUSCLK / mcfqspi_qmr_baud(spi->max_speed_hz))
  384. / 1000);
  385. return 0;
  386. }
  387. static int __devinit mcfqspi_probe(struct platform_device *pdev)
  388. {
  389. struct spi_master *master;
  390. struct mcfqspi *mcfqspi;
  391. struct resource *res;
  392. struct mcfqspi_platform_data *pdata;
  393. int status;
  394. master = spi_alloc_master(&pdev->dev, sizeof(*mcfqspi));
  395. if (master == NULL) {
  396. dev_dbg(&pdev->dev, "spi_alloc_master failed\n");
  397. return -ENOMEM;
  398. }
  399. mcfqspi = spi_master_get_devdata(master);
  400. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  401. if (!res) {
  402. dev_dbg(&pdev->dev, "platform_get_resource failed\n");
  403. status = -ENXIO;
  404. goto fail0;
  405. }
  406. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  407. dev_dbg(&pdev->dev, "request_mem_region failed\n");
  408. status = -EBUSY;
  409. goto fail0;
  410. }
  411. mcfqspi->iobase = ioremap(res->start, resource_size(res));
  412. if (!mcfqspi->iobase) {
  413. dev_dbg(&pdev->dev, "ioremap failed\n");
  414. status = -ENOMEM;
  415. goto fail1;
  416. }
  417. mcfqspi->irq = platform_get_irq(pdev, 0);
  418. if (mcfqspi->irq < 0) {
  419. dev_dbg(&pdev->dev, "platform_get_irq failed\n");
  420. status = -ENXIO;
  421. goto fail2;
  422. }
  423. status = request_irq(mcfqspi->irq, mcfqspi_irq_handler, IRQF_DISABLED,
  424. pdev->name, mcfqspi);
  425. if (status) {
  426. dev_dbg(&pdev->dev, "request_irq failed\n");
  427. goto fail2;
  428. }
  429. mcfqspi->clk = clk_get(&pdev->dev, "qspi_clk");
  430. if (IS_ERR(mcfqspi->clk)) {
  431. dev_dbg(&pdev->dev, "clk_get failed\n");
  432. status = PTR_ERR(mcfqspi->clk);
  433. goto fail3;
  434. }
  435. clk_enable(mcfqspi->clk);
  436. mcfqspi->workq = create_singlethread_workqueue(dev_name(master->dev.parent));
  437. if (!mcfqspi->workq) {
  438. dev_dbg(&pdev->dev, "create_workqueue failed\n");
  439. status = -ENOMEM;
  440. goto fail4;
  441. }
  442. INIT_WORK(&mcfqspi->work, mcfqspi_work);
  443. spin_lock_init(&mcfqspi->lock);
  444. INIT_LIST_HEAD(&mcfqspi->msgq);
  445. init_waitqueue_head(&mcfqspi->waitq);
  446. pdata = pdev->dev.platform_data;
  447. if (!pdata) {
  448. dev_dbg(&pdev->dev, "platform data is missing\n");
  449. goto fail5;
  450. }
  451. master->bus_num = pdata->bus_num;
  452. master->num_chipselect = pdata->num_chipselect;
  453. mcfqspi->cs_control = pdata->cs_control;
  454. status = mcfqspi_cs_setup(mcfqspi);
  455. if (status) {
  456. dev_dbg(&pdev->dev, "error initializing cs_control\n");
  457. goto fail5;
  458. }
  459. master->mode_bits = SPI_CS_HIGH | SPI_CPOL | SPI_CPHA;
  460. master->setup = mcfqspi_setup;
  461. master->transfer = mcfqspi_transfer;
  462. platform_set_drvdata(pdev, master);
  463. status = spi_register_master(master);
  464. if (status) {
  465. dev_dbg(&pdev->dev, "spi_register_master failed\n");
  466. goto fail6;
  467. }
  468. dev_info(&pdev->dev, "Coldfire QSPI bus driver\n");
  469. return 0;
  470. fail6:
  471. mcfqspi_cs_teardown(mcfqspi);
  472. fail5:
  473. destroy_workqueue(mcfqspi->workq);
  474. fail4:
  475. clk_disable(mcfqspi->clk);
  476. clk_put(mcfqspi->clk);
  477. fail3:
  478. free_irq(mcfqspi->irq, mcfqspi);
  479. fail2:
  480. iounmap(mcfqspi->iobase);
  481. fail1:
  482. release_mem_region(res->start, resource_size(res));
  483. fail0:
  484. spi_master_put(master);
  485. dev_dbg(&pdev->dev, "Coldfire QSPI probe failed\n");
  486. return status;
  487. }
  488. static int __devexit mcfqspi_remove(struct platform_device *pdev)
  489. {
  490. struct spi_master *master = platform_get_drvdata(pdev);
  491. struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
  492. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  493. /* disable the hardware (set the baud rate to 0) */
  494. mcfqspi_wr_qmr(mcfqspi, MCFQSPI_QMR_MSTR);
  495. platform_set_drvdata(pdev, NULL);
  496. mcfqspi_cs_teardown(mcfqspi);
  497. destroy_workqueue(mcfqspi->workq);
  498. clk_disable(mcfqspi->clk);
  499. clk_put(mcfqspi->clk);
  500. free_irq(mcfqspi->irq, mcfqspi);
  501. iounmap(mcfqspi->iobase);
  502. release_mem_region(res->start, resource_size(res));
  503. spi_unregister_master(master);
  504. spi_master_put(master);
  505. return 0;
  506. }
  507. #ifdef CONFIG_PM
  508. static int mcfqspi_suspend(struct device *dev)
  509. {
  510. struct mcfqspi *mcfqspi = platform_get_drvdata(to_platform_device(dev));
  511. clk_disable(mcfqspi->clk);
  512. return 0;
  513. }
  514. static int mcfqspi_resume(struct device *dev)
  515. {
  516. struct mcfqspi *mcfqspi = platform_get_drvdata(to_platform_device(dev));
  517. clk_enable(mcfqspi->clk);
  518. return 0;
  519. }
  520. static struct dev_pm_ops mcfqspi_dev_pm_ops = {
  521. .suspend = mcfqspi_suspend,
  522. .resume = mcfqspi_resume,
  523. };
  524. #define MCFQSPI_DEV_PM_OPS (&mcfqspi_dev_pm_ops)
  525. #else
  526. #define MCFQSPI_DEV_PM_OPS NULL
  527. #endif
  528. static struct platform_driver mcfqspi_driver = {
  529. .driver.name = DRIVER_NAME,
  530. .driver.owner = THIS_MODULE,
  531. .driver.pm = MCFQSPI_DEV_PM_OPS,
  532. .remove = __devexit_p(mcfqspi_remove),
  533. };
  534. static int __init mcfqspi_init(void)
  535. {
  536. return platform_driver_probe(&mcfqspi_driver, mcfqspi_probe);
  537. }
  538. module_init(mcfqspi_init);
  539. static void __exit mcfqspi_exit(void)
  540. {
  541. platform_driver_unregister(&mcfqspi_driver);
  542. }
  543. module_exit(mcfqspi_exit);
  544. MODULE_AUTHOR("Steven King <sfking@fdwdc.com>");
  545. MODULE_DESCRIPTION("Coldfire QSPI Controller Driver");
  546. MODULE_LICENSE("GPL");
  547. MODULE_ALIAS("platform:" DRIVER_NAME);