intc.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. * Copyright (C) 2009, 2010 Paul Mundt
  6. *
  7. * Based on intc2.c and ipr.c
  8. *
  9. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  10. * Copyright (C) 2000 Kazumoto Kojima
  11. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  12. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  13. * Copyright (C) 2005, 2006 Paul Mundt
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file "COPYING" in the main directory of this archive
  17. * for more details.
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/module.h>
  23. #include <linux/io.h>
  24. #include <linux/slab.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/sh_intc.h>
  27. #include <linux/sysdev.h>
  28. #include <linux/list.h>
  29. #include <linux/topology.h>
  30. #include <linux/bitmap.h>
  31. #include <linux/cpumask.h>
  32. #include <asm/sizes.h>
  33. #define _INTC_MK(fn, mode, addr_e, addr_d, width, shift) \
  34. ((shift) | ((width) << 5) | ((fn) << 9) | ((mode) << 13) | \
  35. ((addr_e) << 16) | ((addr_d << 24)))
  36. #define _INTC_SHIFT(h) (h & 0x1f)
  37. #define _INTC_WIDTH(h) ((h >> 5) & 0xf)
  38. #define _INTC_FN(h) ((h >> 9) & 0xf)
  39. #define _INTC_MODE(h) ((h >> 13) & 0x7)
  40. #define _INTC_ADDR_E(h) ((h >> 16) & 0xff)
  41. #define _INTC_ADDR_D(h) ((h >> 24) & 0xff)
  42. struct intc_handle_int {
  43. unsigned int irq;
  44. unsigned long handle;
  45. };
  46. struct intc_window {
  47. phys_addr_t phys;
  48. void __iomem *virt;
  49. unsigned long size;
  50. };
  51. struct intc_desc_int {
  52. struct list_head list;
  53. struct sys_device sysdev;
  54. pm_message_t state;
  55. unsigned long *reg;
  56. #ifdef CONFIG_SMP
  57. unsigned long *smp;
  58. #endif
  59. unsigned int nr_reg;
  60. struct intc_handle_int *prio;
  61. unsigned int nr_prio;
  62. struct intc_handle_int *sense;
  63. unsigned int nr_sense;
  64. struct intc_window *window;
  65. unsigned int nr_windows;
  66. struct irq_chip chip;
  67. };
  68. static LIST_HEAD(intc_list);
  69. /*
  70. * The intc_irq_map provides a global map of bound IRQ vectors for a
  71. * given platform. Allocation of IRQs are either static through the CPU
  72. * vector map, or dynamic in the case of board mux vectors or MSI.
  73. *
  74. * As this is a central point for all IRQ controllers on the system,
  75. * each of the available sources are mapped out here. This combined with
  76. * sparseirq makes it quite trivial to keep the vector map tightly packed
  77. * when dynamically creating IRQs, as well as tying in to otherwise
  78. * unused irq_desc positions in the sparse array.
  79. */
  80. static DECLARE_BITMAP(intc_irq_map, NR_IRQS);
  81. static DEFINE_SPINLOCK(vector_lock);
  82. #ifdef CONFIG_SMP
  83. #define IS_SMP(x) x.smp
  84. #define INTC_REG(d, x, c) (d->reg[(x)] + ((d->smp[(x)] & 0xff) * c))
  85. #define SMP_NR(d, x) ((d->smp[(x)] >> 8) ? (d->smp[(x)] >> 8) : 1)
  86. #else
  87. #define IS_SMP(x) 0
  88. #define INTC_REG(d, x, c) (d->reg[(x)])
  89. #define SMP_NR(d, x) 1
  90. #endif
  91. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  92. static unsigned int default_prio_level = 2; /* 2 - 16 */
  93. static unsigned long ack_handle[NR_IRQS];
  94. #ifdef CONFIG_INTC_BALANCING
  95. static unsigned long dist_handle[NR_IRQS];
  96. #endif
  97. static inline struct intc_desc_int *get_intc_desc(unsigned int irq)
  98. {
  99. struct irq_chip *chip = get_irq_chip(irq);
  100. return container_of(chip, struct intc_desc_int, chip);
  101. }
  102. static unsigned long intc_phys_to_virt(struct intc_desc_int *d,
  103. unsigned long address)
  104. {
  105. struct intc_window *window;
  106. int k;
  107. /* scan through physical windows and convert address */
  108. for (k = 0; k < d->nr_windows; k++) {
  109. window = d->window + k;
  110. if (address < window->phys)
  111. continue;
  112. if (address >= (window->phys + window->size))
  113. continue;
  114. address -= window->phys;
  115. address += (unsigned long)window->virt;
  116. return address;
  117. }
  118. /* no windows defined, register must be 1:1 mapped virt:phys */
  119. return address;
  120. }
  121. static unsigned int intc_get_reg(struct intc_desc_int *d, unsigned long address)
  122. {
  123. unsigned int k;
  124. address = intc_phys_to_virt(d, address);
  125. for (k = 0; k < d->nr_reg; k++) {
  126. if (d->reg[k] == address)
  127. return k;
  128. }
  129. BUG();
  130. return 0;
  131. }
  132. static inline unsigned int set_field(unsigned int value,
  133. unsigned int field_value,
  134. unsigned int handle)
  135. {
  136. unsigned int width = _INTC_WIDTH(handle);
  137. unsigned int shift = _INTC_SHIFT(handle);
  138. value &= ~(((1 << width) - 1) << shift);
  139. value |= field_value << shift;
  140. return value;
  141. }
  142. static void write_8(unsigned long addr, unsigned long h, unsigned long data)
  143. {
  144. __raw_writeb(set_field(0, data, h), addr);
  145. (void)__raw_readb(addr); /* Defeat write posting */
  146. }
  147. static void write_16(unsigned long addr, unsigned long h, unsigned long data)
  148. {
  149. __raw_writew(set_field(0, data, h), addr);
  150. (void)__raw_readw(addr); /* Defeat write posting */
  151. }
  152. static void write_32(unsigned long addr, unsigned long h, unsigned long data)
  153. {
  154. __raw_writel(set_field(0, data, h), addr);
  155. (void)__raw_readl(addr); /* Defeat write posting */
  156. }
  157. static void modify_8(unsigned long addr, unsigned long h, unsigned long data)
  158. {
  159. unsigned long flags;
  160. local_irq_save(flags);
  161. __raw_writeb(set_field(__raw_readb(addr), data, h), addr);
  162. (void)__raw_readb(addr); /* Defeat write posting */
  163. local_irq_restore(flags);
  164. }
  165. static void modify_16(unsigned long addr, unsigned long h, unsigned long data)
  166. {
  167. unsigned long flags;
  168. local_irq_save(flags);
  169. __raw_writew(set_field(__raw_readw(addr), data, h), addr);
  170. (void)__raw_readw(addr); /* Defeat write posting */
  171. local_irq_restore(flags);
  172. }
  173. static void modify_32(unsigned long addr, unsigned long h, unsigned long data)
  174. {
  175. unsigned long flags;
  176. local_irq_save(flags);
  177. __raw_writel(set_field(__raw_readl(addr), data, h), addr);
  178. (void)__raw_readl(addr); /* Defeat write posting */
  179. local_irq_restore(flags);
  180. }
  181. enum { REG_FN_ERR = 0, REG_FN_WRITE_BASE = 1, REG_FN_MODIFY_BASE = 5 };
  182. static void (*intc_reg_fns[])(unsigned long addr,
  183. unsigned long h,
  184. unsigned long data) = {
  185. [REG_FN_WRITE_BASE + 0] = write_8,
  186. [REG_FN_WRITE_BASE + 1] = write_16,
  187. [REG_FN_WRITE_BASE + 3] = write_32,
  188. [REG_FN_MODIFY_BASE + 0] = modify_8,
  189. [REG_FN_MODIFY_BASE + 1] = modify_16,
  190. [REG_FN_MODIFY_BASE + 3] = modify_32,
  191. };
  192. enum { MODE_ENABLE_REG = 0, /* Bit(s) set -> interrupt enabled */
  193. MODE_MASK_REG, /* Bit(s) set -> interrupt disabled */
  194. MODE_DUAL_REG, /* Two registers, set bit to enable / disable */
  195. MODE_PRIO_REG, /* Priority value written to enable interrupt */
  196. MODE_PCLR_REG, /* Above plus all bits set to disable interrupt */
  197. };
  198. static void intc_mode_field(unsigned long addr,
  199. unsigned long handle,
  200. void (*fn)(unsigned long,
  201. unsigned long,
  202. unsigned long),
  203. unsigned int irq)
  204. {
  205. fn(addr, handle, ((1 << _INTC_WIDTH(handle)) - 1));
  206. }
  207. static void intc_mode_zero(unsigned long addr,
  208. unsigned long handle,
  209. void (*fn)(unsigned long,
  210. unsigned long,
  211. unsigned long),
  212. unsigned int irq)
  213. {
  214. fn(addr, handle, 0);
  215. }
  216. static void intc_mode_prio(unsigned long addr,
  217. unsigned long handle,
  218. void (*fn)(unsigned long,
  219. unsigned long,
  220. unsigned long),
  221. unsigned int irq)
  222. {
  223. fn(addr, handle, intc_prio_level[irq]);
  224. }
  225. static void (*intc_enable_fns[])(unsigned long addr,
  226. unsigned long handle,
  227. void (*fn)(unsigned long,
  228. unsigned long,
  229. unsigned long),
  230. unsigned int irq) = {
  231. [MODE_ENABLE_REG] = intc_mode_field,
  232. [MODE_MASK_REG] = intc_mode_zero,
  233. [MODE_DUAL_REG] = intc_mode_field,
  234. [MODE_PRIO_REG] = intc_mode_prio,
  235. [MODE_PCLR_REG] = intc_mode_prio,
  236. };
  237. static void (*intc_disable_fns[])(unsigned long addr,
  238. unsigned long handle,
  239. void (*fn)(unsigned long,
  240. unsigned long,
  241. unsigned long),
  242. unsigned int irq) = {
  243. [MODE_ENABLE_REG] = intc_mode_zero,
  244. [MODE_MASK_REG] = intc_mode_field,
  245. [MODE_DUAL_REG] = intc_mode_field,
  246. [MODE_PRIO_REG] = intc_mode_zero,
  247. [MODE_PCLR_REG] = intc_mode_field,
  248. };
  249. #ifdef CONFIG_INTC_BALANCING
  250. static inline void intc_balancing_enable(unsigned int irq)
  251. {
  252. struct intc_desc_int *d = get_intc_desc(irq);
  253. unsigned long handle = dist_handle[irq];
  254. unsigned long addr;
  255. if (irq_balancing_disabled(irq) || !handle)
  256. return;
  257. addr = INTC_REG(d, _INTC_ADDR_D(handle), 0);
  258. intc_reg_fns[_INTC_FN(handle)](addr, handle, 1);
  259. }
  260. static inline void intc_balancing_disable(unsigned int irq)
  261. {
  262. struct intc_desc_int *d = get_intc_desc(irq);
  263. unsigned long handle = dist_handle[irq];
  264. unsigned long addr;
  265. if (irq_balancing_disabled(irq) || !handle)
  266. return;
  267. addr = INTC_REG(d, _INTC_ADDR_D(handle), 0);
  268. intc_reg_fns[_INTC_FN(handle)](addr, handle, 0);
  269. }
  270. static unsigned int intc_dist_data(struct intc_desc *desc,
  271. struct intc_desc_int *d,
  272. intc_enum enum_id)
  273. {
  274. struct intc_mask_reg *mr = desc->hw.mask_regs;
  275. unsigned int i, j, fn, mode;
  276. unsigned long reg_e, reg_d;
  277. for (i = 0; mr && enum_id && i < desc->hw.nr_mask_regs; i++) {
  278. mr = desc->hw.mask_regs + i;
  279. /*
  280. * Skip this entry if there's no auto-distribution
  281. * register associated with it.
  282. */
  283. if (!mr->dist_reg)
  284. continue;
  285. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  286. if (mr->enum_ids[j] != enum_id)
  287. continue;
  288. fn = REG_FN_MODIFY_BASE;
  289. mode = MODE_ENABLE_REG;
  290. reg_e = mr->dist_reg;
  291. reg_d = mr->dist_reg;
  292. fn += (mr->reg_width >> 3) - 1;
  293. return _INTC_MK(fn, mode,
  294. intc_get_reg(d, reg_e),
  295. intc_get_reg(d, reg_d),
  296. 1,
  297. (mr->reg_width - 1) - j);
  298. }
  299. }
  300. /*
  301. * It's possible we've gotten here with no distribution options
  302. * available for the IRQ in question, so we just skip over those.
  303. */
  304. return 0;
  305. }
  306. #else
  307. static inline void intc_balancing_enable(unsigned int irq)
  308. {
  309. }
  310. static inline void intc_balancing_disable(unsigned int irq)
  311. {
  312. }
  313. #endif
  314. static inline void _intc_enable(unsigned int irq, unsigned long handle)
  315. {
  316. struct intc_desc_int *d = get_intc_desc(irq);
  317. unsigned long addr;
  318. unsigned int cpu;
  319. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
  320. #ifdef CONFIG_SMP
  321. if (!cpumask_test_cpu(cpu, irq_to_desc(irq)->affinity))
  322. continue;
  323. #endif
  324. addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
  325. intc_enable_fns[_INTC_MODE(handle)](addr, handle, intc_reg_fns\
  326. [_INTC_FN(handle)], irq);
  327. }
  328. intc_balancing_enable(irq);
  329. }
  330. static void intc_enable(unsigned int irq)
  331. {
  332. _intc_enable(irq, (unsigned long)get_irq_chip_data(irq));
  333. }
  334. static void intc_disable(unsigned int irq)
  335. {
  336. struct intc_desc_int *d = get_intc_desc(irq);
  337. unsigned long handle = (unsigned long)get_irq_chip_data(irq);
  338. unsigned long addr;
  339. unsigned int cpu;
  340. intc_balancing_disable(irq);
  341. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
  342. #ifdef CONFIG_SMP
  343. if (!cpumask_test_cpu(cpu, irq_to_desc(irq)->affinity))
  344. continue;
  345. #endif
  346. addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
  347. intc_disable_fns[_INTC_MODE(handle)](addr, handle,intc_reg_fns\
  348. [_INTC_FN(handle)], irq);
  349. }
  350. }
  351. static void (*intc_enable_noprio_fns[])(unsigned long addr,
  352. unsigned long handle,
  353. void (*fn)(unsigned long,
  354. unsigned long,
  355. unsigned long),
  356. unsigned int irq) = {
  357. [MODE_ENABLE_REG] = intc_mode_field,
  358. [MODE_MASK_REG] = intc_mode_zero,
  359. [MODE_DUAL_REG] = intc_mode_field,
  360. [MODE_PRIO_REG] = intc_mode_field,
  361. [MODE_PCLR_REG] = intc_mode_field,
  362. };
  363. static void intc_enable_disable(struct intc_desc_int *d,
  364. unsigned long handle, int do_enable)
  365. {
  366. unsigned long addr;
  367. unsigned int cpu;
  368. void (*fn)(unsigned long, unsigned long,
  369. void (*)(unsigned long, unsigned long, unsigned long),
  370. unsigned int);
  371. if (do_enable) {
  372. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
  373. addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
  374. fn = intc_enable_noprio_fns[_INTC_MODE(handle)];
  375. fn(addr, handle, intc_reg_fns[_INTC_FN(handle)], 0);
  376. }
  377. } else {
  378. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
  379. addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
  380. fn = intc_disable_fns[_INTC_MODE(handle)];
  381. fn(addr, handle, intc_reg_fns[_INTC_FN(handle)], 0);
  382. }
  383. }
  384. }
  385. static int intc_set_wake(unsigned int irq, unsigned int on)
  386. {
  387. return 0; /* allow wakeup, but setup hardware in intc_suspend() */
  388. }
  389. #ifdef CONFIG_SMP
  390. /*
  391. * This is held with the irq desc lock held, so we don't require any
  392. * additional locking here at the intc desc level. The affinity mask is
  393. * later tested in the enable/disable paths.
  394. */
  395. static int intc_set_affinity(unsigned int irq, const struct cpumask *cpumask)
  396. {
  397. if (!cpumask_intersects(cpumask, cpu_online_mask))
  398. return -1;
  399. cpumask_copy(irq_to_desc(irq)->affinity, cpumask);
  400. return 0;
  401. }
  402. #endif
  403. static void intc_mask_ack(unsigned int irq)
  404. {
  405. struct intc_desc_int *d = get_intc_desc(irq);
  406. unsigned long handle = ack_handle[irq];
  407. unsigned long addr;
  408. intc_disable(irq);
  409. /* read register and write zero only to the associated bit */
  410. if (handle) {
  411. addr = INTC_REG(d, _INTC_ADDR_D(handle), 0);
  412. switch (_INTC_FN(handle)) {
  413. case REG_FN_MODIFY_BASE + 0: /* 8bit */
  414. __raw_readb(addr);
  415. __raw_writeb(0xff ^ set_field(0, 1, handle), addr);
  416. break;
  417. case REG_FN_MODIFY_BASE + 1: /* 16bit */
  418. __raw_readw(addr);
  419. __raw_writew(0xffff ^ set_field(0, 1, handle), addr);
  420. break;
  421. case REG_FN_MODIFY_BASE + 3: /* 32bit */
  422. __raw_readl(addr);
  423. __raw_writel(0xffffffff ^ set_field(0, 1, handle), addr);
  424. break;
  425. default:
  426. BUG();
  427. break;
  428. }
  429. }
  430. }
  431. static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp,
  432. unsigned int nr_hp,
  433. unsigned int irq)
  434. {
  435. int i;
  436. /*
  437. * this doesn't scale well, but...
  438. *
  439. * this function should only be used for cerain uncommon
  440. * operations such as intc_set_priority() and intc_set_sense()
  441. * and in those rare cases performance doesn't matter that much.
  442. * keeping the memory footprint low is more important.
  443. *
  444. * one rather simple way to speed this up and still keep the
  445. * memory footprint down is to make sure the array is sorted
  446. * and then perform a bisect to lookup the irq.
  447. */
  448. for (i = 0; i < nr_hp; i++) {
  449. if ((hp + i)->irq != irq)
  450. continue;
  451. return hp + i;
  452. }
  453. return NULL;
  454. }
  455. int intc_set_priority(unsigned int irq, unsigned int prio)
  456. {
  457. struct intc_desc_int *d = get_intc_desc(irq);
  458. struct intc_handle_int *ihp;
  459. if (!intc_prio_level[irq] || prio <= 1)
  460. return -EINVAL;
  461. ihp = intc_find_irq(d->prio, d->nr_prio, irq);
  462. if (ihp) {
  463. if (prio >= (1 << _INTC_WIDTH(ihp->handle)))
  464. return -EINVAL;
  465. intc_prio_level[irq] = prio;
  466. /*
  467. * only set secondary masking method directly
  468. * primary masking method is using intc_prio_level[irq]
  469. * priority level will be set during next enable()
  470. */
  471. if (_INTC_FN(ihp->handle) != REG_FN_ERR)
  472. _intc_enable(irq, ihp->handle);
  473. }
  474. return 0;
  475. }
  476. #define VALID(x) (x | 0x80)
  477. static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
  478. [IRQ_TYPE_EDGE_FALLING] = VALID(0),
  479. [IRQ_TYPE_EDGE_RISING] = VALID(1),
  480. [IRQ_TYPE_LEVEL_LOW] = VALID(2),
  481. /* SH7706, SH7707 and SH7709 do not support high level triggered */
  482. #if !defined(CONFIG_CPU_SUBTYPE_SH7706) && \
  483. !defined(CONFIG_CPU_SUBTYPE_SH7707) && \
  484. !defined(CONFIG_CPU_SUBTYPE_SH7709)
  485. [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
  486. #endif
  487. };
  488. static int intc_set_sense(unsigned int irq, unsigned int type)
  489. {
  490. struct intc_desc_int *d = get_intc_desc(irq);
  491. unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
  492. struct intc_handle_int *ihp;
  493. unsigned long addr;
  494. if (!value)
  495. return -EINVAL;
  496. ihp = intc_find_irq(d->sense, d->nr_sense, irq);
  497. if (ihp) {
  498. addr = INTC_REG(d, _INTC_ADDR_E(ihp->handle), 0);
  499. intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value);
  500. }
  501. return 0;
  502. }
  503. static intc_enum __init intc_grp_id(struct intc_desc *desc,
  504. intc_enum enum_id)
  505. {
  506. struct intc_group *g = desc->hw.groups;
  507. unsigned int i, j;
  508. for (i = 0; g && enum_id && i < desc->hw.nr_groups; i++) {
  509. g = desc->hw.groups + i;
  510. for (j = 0; g->enum_ids[j]; j++) {
  511. if (g->enum_ids[j] != enum_id)
  512. continue;
  513. return g->enum_id;
  514. }
  515. }
  516. return 0;
  517. }
  518. static unsigned int __init _intc_mask_data(struct intc_desc *desc,
  519. struct intc_desc_int *d,
  520. intc_enum enum_id,
  521. unsigned int *reg_idx,
  522. unsigned int *fld_idx)
  523. {
  524. struct intc_mask_reg *mr = desc->hw.mask_regs;
  525. unsigned int fn, mode;
  526. unsigned long reg_e, reg_d;
  527. while (mr && enum_id && *reg_idx < desc->hw.nr_mask_regs) {
  528. mr = desc->hw.mask_regs + *reg_idx;
  529. for (; *fld_idx < ARRAY_SIZE(mr->enum_ids); (*fld_idx)++) {
  530. if (mr->enum_ids[*fld_idx] != enum_id)
  531. continue;
  532. if (mr->set_reg && mr->clr_reg) {
  533. fn = REG_FN_WRITE_BASE;
  534. mode = MODE_DUAL_REG;
  535. reg_e = mr->clr_reg;
  536. reg_d = mr->set_reg;
  537. } else {
  538. fn = REG_FN_MODIFY_BASE;
  539. if (mr->set_reg) {
  540. mode = MODE_ENABLE_REG;
  541. reg_e = mr->set_reg;
  542. reg_d = mr->set_reg;
  543. } else {
  544. mode = MODE_MASK_REG;
  545. reg_e = mr->clr_reg;
  546. reg_d = mr->clr_reg;
  547. }
  548. }
  549. fn += (mr->reg_width >> 3) - 1;
  550. return _INTC_MK(fn, mode,
  551. intc_get_reg(d, reg_e),
  552. intc_get_reg(d, reg_d),
  553. 1,
  554. (mr->reg_width - 1) - *fld_idx);
  555. }
  556. *fld_idx = 0;
  557. (*reg_idx)++;
  558. }
  559. return 0;
  560. }
  561. static unsigned int __init intc_mask_data(struct intc_desc *desc,
  562. struct intc_desc_int *d,
  563. intc_enum enum_id, int do_grps)
  564. {
  565. unsigned int i = 0;
  566. unsigned int j = 0;
  567. unsigned int ret;
  568. ret = _intc_mask_data(desc, d, enum_id, &i, &j);
  569. if (ret)
  570. return ret;
  571. if (do_grps)
  572. return intc_mask_data(desc, d, intc_grp_id(desc, enum_id), 0);
  573. return 0;
  574. }
  575. static unsigned int __init _intc_prio_data(struct intc_desc *desc,
  576. struct intc_desc_int *d,
  577. intc_enum enum_id,
  578. unsigned int *reg_idx,
  579. unsigned int *fld_idx)
  580. {
  581. struct intc_prio_reg *pr = desc->hw.prio_regs;
  582. unsigned int fn, n, mode, bit;
  583. unsigned long reg_e, reg_d;
  584. while (pr && enum_id && *reg_idx < desc->hw.nr_prio_regs) {
  585. pr = desc->hw.prio_regs + *reg_idx;
  586. for (; *fld_idx < ARRAY_SIZE(pr->enum_ids); (*fld_idx)++) {
  587. if (pr->enum_ids[*fld_idx] != enum_id)
  588. continue;
  589. if (pr->set_reg && pr->clr_reg) {
  590. fn = REG_FN_WRITE_BASE;
  591. mode = MODE_PCLR_REG;
  592. reg_e = pr->set_reg;
  593. reg_d = pr->clr_reg;
  594. } else {
  595. fn = REG_FN_MODIFY_BASE;
  596. mode = MODE_PRIO_REG;
  597. if (!pr->set_reg)
  598. BUG();
  599. reg_e = pr->set_reg;
  600. reg_d = pr->set_reg;
  601. }
  602. fn += (pr->reg_width >> 3) - 1;
  603. n = *fld_idx + 1;
  604. BUG_ON(n * pr->field_width > pr->reg_width);
  605. bit = pr->reg_width - (n * pr->field_width);
  606. return _INTC_MK(fn, mode,
  607. intc_get_reg(d, reg_e),
  608. intc_get_reg(d, reg_d),
  609. pr->field_width, bit);
  610. }
  611. *fld_idx = 0;
  612. (*reg_idx)++;
  613. }
  614. return 0;
  615. }
  616. static unsigned int __init intc_prio_data(struct intc_desc *desc,
  617. struct intc_desc_int *d,
  618. intc_enum enum_id, int do_grps)
  619. {
  620. unsigned int i = 0;
  621. unsigned int j = 0;
  622. unsigned int ret;
  623. ret = _intc_prio_data(desc, d, enum_id, &i, &j);
  624. if (ret)
  625. return ret;
  626. if (do_grps)
  627. return intc_prio_data(desc, d, intc_grp_id(desc, enum_id), 0);
  628. return 0;
  629. }
  630. static void __init intc_enable_disable_enum(struct intc_desc *desc,
  631. struct intc_desc_int *d,
  632. intc_enum enum_id, int enable)
  633. {
  634. unsigned int i, j, data;
  635. /* go through and enable/disable all mask bits */
  636. i = j = 0;
  637. do {
  638. data = _intc_mask_data(desc, d, enum_id, &i, &j);
  639. if (data)
  640. intc_enable_disable(d, data, enable);
  641. j++;
  642. } while (data);
  643. /* go through and enable/disable all priority fields */
  644. i = j = 0;
  645. do {
  646. data = _intc_prio_data(desc, d, enum_id, &i, &j);
  647. if (data)
  648. intc_enable_disable(d, data, enable);
  649. j++;
  650. } while (data);
  651. }
  652. static unsigned int __init intc_ack_data(struct intc_desc *desc,
  653. struct intc_desc_int *d,
  654. intc_enum enum_id)
  655. {
  656. struct intc_mask_reg *mr = desc->hw.ack_regs;
  657. unsigned int i, j, fn, mode;
  658. unsigned long reg_e, reg_d;
  659. for (i = 0; mr && enum_id && i < desc->hw.nr_ack_regs; i++) {
  660. mr = desc->hw.ack_regs + i;
  661. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  662. if (mr->enum_ids[j] != enum_id)
  663. continue;
  664. fn = REG_FN_MODIFY_BASE;
  665. mode = MODE_ENABLE_REG;
  666. reg_e = mr->set_reg;
  667. reg_d = mr->set_reg;
  668. fn += (mr->reg_width >> 3) - 1;
  669. return _INTC_MK(fn, mode,
  670. intc_get_reg(d, reg_e),
  671. intc_get_reg(d, reg_d),
  672. 1,
  673. (mr->reg_width - 1) - j);
  674. }
  675. }
  676. return 0;
  677. }
  678. static unsigned int __init intc_sense_data(struct intc_desc *desc,
  679. struct intc_desc_int *d,
  680. intc_enum enum_id)
  681. {
  682. struct intc_sense_reg *sr = desc->hw.sense_regs;
  683. unsigned int i, j, fn, bit;
  684. for (i = 0; sr && enum_id && i < desc->hw.nr_sense_regs; i++) {
  685. sr = desc->hw.sense_regs + i;
  686. for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
  687. if (sr->enum_ids[j] != enum_id)
  688. continue;
  689. fn = REG_FN_MODIFY_BASE;
  690. fn += (sr->reg_width >> 3) - 1;
  691. BUG_ON((j + 1) * sr->field_width > sr->reg_width);
  692. bit = sr->reg_width - ((j + 1) * sr->field_width);
  693. return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg),
  694. 0, sr->field_width, bit);
  695. }
  696. }
  697. return 0;
  698. }
  699. static void __init intc_register_irq(struct intc_desc *desc,
  700. struct intc_desc_int *d,
  701. intc_enum enum_id,
  702. unsigned int irq)
  703. {
  704. struct intc_handle_int *hp;
  705. unsigned int data[2], primary;
  706. /*
  707. * Register the IRQ position with the global IRQ map
  708. */
  709. set_bit(irq, intc_irq_map);
  710. /*
  711. * Prefer single interrupt source bitmap over other combinations:
  712. *
  713. * 1. bitmap, single interrupt source
  714. * 2. priority, single interrupt source
  715. * 3. bitmap, multiple interrupt sources (groups)
  716. * 4. priority, multiple interrupt sources (groups)
  717. */
  718. data[0] = intc_mask_data(desc, d, enum_id, 0);
  719. data[1] = intc_prio_data(desc, d, enum_id, 0);
  720. primary = 0;
  721. if (!data[0] && data[1])
  722. primary = 1;
  723. if (!data[0] && !data[1])
  724. pr_warning("missing unique irq mask for irq %d (vect 0x%04x)\n",
  725. irq, irq2evt(irq));
  726. data[0] = data[0] ? data[0] : intc_mask_data(desc, d, enum_id, 1);
  727. data[1] = data[1] ? data[1] : intc_prio_data(desc, d, enum_id, 1);
  728. if (!data[primary])
  729. primary ^= 1;
  730. BUG_ON(!data[primary]); /* must have primary masking method */
  731. disable_irq_nosync(irq);
  732. set_irq_chip_and_handler_name(irq, &d->chip,
  733. handle_level_irq, "level");
  734. set_irq_chip_data(irq, (void *)data[primary]);
  735. /*
  736. * set priority level
  737. * - this needs to be at least 2 for 5-bit priorities on 7780
  738. */
  739. intc_prio_level[irq] = default_prio_level;
  740. /* enable secondary masking method if present */
  741. if (data[!primary])
  742. _intc_enable(irq, data[!primary]);
  743. /* add irq to d->prio list if priority is available */
  744. if (data[1]) {
  745. hp = d->prio + d->nr_prio;
  746. hp->irq = irq;
  747. hp->handle = data[1];
  748. if (primary) {
  749. /*
  750. * only secondary priority should access registers, so
  751. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  752. */
  753. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  754. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  755. }
  756. d->nr_prio++;
  757. }
  758. /* add irq to d->sense list if sense is available */
  759. data[0] = intc_sense_data(desc, d, enum_id);
  760. if (data[0]) {
  761. (d->sense + d->nr_sense)->irq = irq;
  762. (d->sense + d->nr_sense)->handle = data[0];
  763. d->nr_sense++;
  764. }
  765. /* irq should be disabled by default */
  766. d->chip.mask(irq);
  767. if (desc->hw.ack_regs)
  768. ack_handle[irq] = intc_ack_data(desc, d, enum_id);
  769. #ifdef CONFIG_INTC_BALANCING
  770. if (desc->hw.mask_regs)
  771. dist_handle[irq] = intc_dist_data(desc, d, enum_id);
  772. #endif
  773. #ifdef CONFIG_ARM
  774. set_irq_flags(irq, IRQF_VALID); /* Enable IRQ on ARM systems */
  775. #endif
  776. }
  777. static unsigned int __init save_reg(struct intc_desc_int *d,
  778. unsigned int cnt,
  779. unsigned long value,
  780. unsigned int smp)
  781. {
  782. if (value) {
  783. value = intc_phys_to_virt(d, value);
  784. d->reg[cnt] = value;
  785. #ifdef CONFIG_SMP
  786. d->smp[cnt] = smp;
  787. #endif
  788. return 1;
  789. }
  790. return 0;
  791. }
  792. static void intc_redirect_irq(unsigned int irq, struct irq_desc *desc)
  793. {
  794. generic_handle_irq((unsigned int)get_irq_data(irq));
  795. }
  796. int __init register_intc_controller(struct intc_desc *desc)
  797. {
  798. unsigned int i, k, smp;
  799. struct intc_hw_desc *hw = &desc->hw;
  800. struct intc_desc_int *d;
  801. struct resource *res;
  802. pr_info("Registered controller '%s' with %u IRQs\n",
  803. desc->name, hw->nr_vectors);
  804. d = kzalloc(sizeof(*d), GFP_NOWAIT);
  805. if (!d)
  806. goto err0;
  807. INIT_LIST_HEAD(&d->list);
  808. list_add(&d->list, &intc_list);
  809. if (desc->num_resources) {
  810. d->nr_windows = desc->num_resources;
  811. d->window = kzalloc(d->nr_windows * sizeof(*d->window),
  812. GFP_NOWAIT);
  813. if (!d->window)
  814. goto err1;
  815. for (k = 0; k < d->nr_windows; k++) {
  816. res = desc->resource + k;
  817. WARN_ON(resource_type(res) != IORESOURCE_MEM);
  818. d->window[k].phys = res->start;
  819. d->window[k].size = resource_size(res);
  820. d->window[k].virt = ioremap_nocache(res->start,
  821. resource_size(res));
  822. if (!d->window[k].virt)
  823. goto err2;
  824. }
  825. }
  826. d->nr_reg = hw->mask_regs ? hw->nr_mask_regs * 2 : 0;
  827. #ifdef CONFIG_INTC_BALANCING
  828. if (d->nr_reg)
  829. d->nr_reg += hw->nr_mask_regs;
  830. #endif
  831. d->nr_reg += hw->prio_regs ? hw->nr_prio_regs * 2 : 0;
  832. d->nr_reg += hw->sense_regs ? hw->nr_sense_regs : 0;
  833. d->nr_reg += hw->ack_regs ? hw->nr_ack_regs : 0;
  834. d->reg = kzalloc(d->nr_reg * sizeof(*d->reg), GFP_NOWAIT);
  835. if (!d->reg)
  836. goto err2;
  837. #ifdef CONFIG_SMP
  838. d->smp = kzalloc(d->nr_reg * sizeof(*d->smp), GFP_NOWAIT);
  839. if (!d->smp)
  840. goto err3;
  841. #endif
  842. k = 0;
  843. if (hw->mask_regs) {
  844. for (i = 0; i < hw->nr_mask_regs; i++) {
  845. smp = IS_SMP(hw->mask_regs[i]);
  846. k += save_reg(d, k, hw->mask_regs[i].set_reg, smp);
  847. k += save_reg(d, k, hw->mask_regs[i].clr_reg, smp);
  848. #ifdef CONFIG_INTC_BALANCING
  849. k += save_reg(d, k, hw->mask_regs[i].dist_reg, 0);
  850. #endif
  851. }
  852. }
  853. if (hw->prio_regs) {
  854. d->prio = kzalloc(hw->nr_vectors * sizeof(*d->prio),
  855. GFP_NOWAIT);
  856. if (!d->prio)
  857. goto err4;
  858. for (i = 0; i < hw->nr_prio_regs; i++) {
  859. smp = IS_SMP(hw->prio_regs[i]);
  860. k += save_reg(d, k, hw->prio_regs[i].set_reg, smp);
  861. k += save_reg(d, k, hw->prio_regs[i].clr_reg, smp);
  862. }
  863. }
  864. if (hw->sense_regs) {
  865. d->sense = kzalloc(hw->nr_vectors * sizeof(*d->sense),
  866. GFP_NOWAIT);
  867. if (!d->sense)
  868. goto err5;
  869. for (i = 0; i < hw->nr_sense_regs; i++)
  870. k += save_reg(d, k, hw->sense_regs[i].reg, 0);
  871. }
  872. d->chip.name = desc->name;
  873. d->chip.mask = intc_disable;
  874. d->chip.unmask = intc_enable;
  875. d->chip.mask_ack = intc_disable;
  876. d->chip.enable = intc_enable;
  877. d->chip.disable = intc_disable;
  878. d->chip.shutdown = intc_disable;
  879. d->chip.set_type = intc_set_sense;
  880. d->chip.set_wake = intc_set_wake;
  881. #ifdef CONFIG_SMP
  882. d->chip.set_affinity = intc_set_affinity;
  883. #endif
  884. if (hw->ack_regs) {
  885. for (i = 0; i < hw->nr_ack_regs; i++)
  886. k += save_reg(d, k, hw->ack_regs[i].set_reg, 0);
  887. d->chip.mask_ack = intc_mask_ack;
  888. }
  889. /* disable bits matching force_disable before registering irqs */
  890. if (desc->force_disable)
  891. intc_enable_disable_enum(desc, d, desc->force_disable, 0);
  892. /* disable bits matching force_enable before registering irqs */
  893. if (desc->force_enable)
  894. intc_enable_disable_enum(desc, d, desc->force_enable, 0);
  895. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  896. /* register the vectors one by one */
  897. for (i = 0; i < hw->nr_vectors; i++) {
  898. struct intc_vect *vect = hw->vectors + i;
  899. unsigned int irq = evt2irq(vect->vect);
  900. struct irq_desc *irq_desc;
  901. if (!vect->enum_id)
  902. continue;
  903. irq_desc = irq_to_desc_alloc_node(irq, numa_node_id());
  904. if (unlikely(!irq_desc)) {
  905. pr_err("can't get irq_desc for %d\n", irq);
  906. continue;
  907. }
  908. intc_register_irq(desc, d, vect->enum_id, irq);
  909. for (k = i + 1; k < hw->nr_vectors; k++) {
  910. struct intc_vect *vect2 = hw->vectors + k;
  911. unsigned int irq2 = evt2irq(vect2->vect);
  912. if (vect->enum_id != vect2->enum_id)
  913. continue;
  914. /*
  915. * In the case of multi-evt handling and sparse
  916. * IRQ support, each vector still needs to have
  917. * its own backing irq_desc.
  918. */
  919. irq_desc = irq_to_desc_alloc_node(irq2, numa_node_id());
  920. if (unlikely(!irq_desc)) {
  921. pr_err("can't get irq_desc for %d\n", irq2);
  922. continue;
  923. }
  924. vect2->enum_id = 0;
  925. /* redirect this interrupts to the first one */
  926. set_irq_chip(irq2, &dummy_irq_chip);
  927. set_irq_chained_handler(irq2, intc_redirect_irq);
  928. set_irq_data(irq2, (void *)irq);
  929. }
  930. }
  931. /* enable bits matching force_enable after registering irqs */
  932. if (desc->force_enable)
  933. intc_enable_disable_enum(desc, d, desc->force_enable, 1);
  934. return 0;
  935. err5:
  936. kfree(d->prio);
  937. err4:
  938. #ifdef CONFIG_SMP
  939. kfree(d->smp);
  940. err3:
  941. #endif
  942. kfree(d->reg);
  943. err2:
  944. for (k = 0; k < d->nr_windows; k++)
  945. if (d->window[k].virt)
  946. iounmap(d->window[k].virt);
  947. kfree(d->window);
  948. err1:
  949. kfree(d);
  950. err0:
  951. pr_err("unable to allocate INTC memory\n");
  952. return -ENOMEM;
  953. }
  954. #ifdef CONFIG_INTC_USERIMASK
  955. static void __iomem *uimask;
  956. int register_intc_userimask(unsigned long addr)
  957. {
  958. if (unlikely(uimask))
  959. return -EBUSY;
  960. uimask = ioremap_nocache(addr, SZ_4K);
  961. if (unlikely(!uimask))
  962. return -ENOMEM;
  963. pr_info("userimask support registered for levels 0 -> %d\n",
  964. default_prio_level - 1);
  965. return 0;
  966. }
  967. static ssize_t
  968. show_intc_userimask(struct sysdev_class *cls,
  969. struct sysdev_class_attribute *attr, char *buf)
  970. {
  971. return sprintf(buf, "%d\n", (__raw_readl(uimask) >> 4) & 0xf);
  972. }
  973. static ssize_t
  974. store_intc_userimask(struct sysdev_class *cls,
  975. struct sysdev_class_attribute *attr,
  976. const char *buf, size_t count)
  977. {
  978. unsigned long level;
  979. level = simple_strtoul(buf, NULL, 10);
  980. /*
  981. * Minimal acceptable IRQ levels are in the 2 - 16 range, but
  982. * these are chomped so as to not interfere with normal IRQs.
  983. *
  984. * Level 1 is a special case on some CPUs in that it's not
  985. * directly settable, but given that USERIMASK cuts off below a
  986. * certain level, we don't care about this limitation here.
  987. * Level 0 on the other hand equates to user masking disabled.
  988. *
  989. * We use default_prio_level as a cut off so that only special
  990. * case opt-in IRQs can be mangled.
  991. */
  992. if (level >= default_prio_level)
  993. return -EINVAL;
  994. __raw_writel(0xa5 << 24 | level << 4, uimask);
  995. return count;
  996. }
  997. static SYSDEV_CLASS_ATTR(userimask, S_IRUSR | S_IWUSR,
  998. show_intc_userimask, store_intc_userimask);
  999. #endif
  1000. static ssize_t
  1001. show_intc_name(struct sys_device *dev, struct sysdev_attribute *attr, char *buf)
  1002. {
  1003. struct intc_desc_int *d;
  1004. d = container_of(dev, struct intc_desc_int, sysdev);
  1005. return sprintf(buf, "%s\n", d->chip.name);
  1006. }
  1007. static SYSDEV_ATTR(name, S_IRUGO, show_intc_name, NULL);
  1008. static int intc_suspend(struct sys_device *dev, pm_message_t state)
  1009. {
  1010. struct intc_desc_int *d;
  1011. struct irq_desc *desc;
  1012. int irq;
  1013. /* get intc controller associated with this sysdev */
  1014. d = container_of(dev, struct intc_desc_int, sysdev);
  1015. switch (state.event) {
  1016. case PM_EVENT_ON:
  1017. if (d->state.event != PM_EVENT_FREEZE)
  1018. break;
  1019. for_each_irq_desc(irq, desc) {
  1020. if (desc->handle_irq == intc_redirect_irq)
  1021. continue;
  1022. if (desc->chip != &d->chip)
  1023. continue;
  1024. if (desc->status & IRQ_DISABLED)
  1025. intc_disable(irq);
  1026. else
  1027. intc_enable(irq);
  1028. }
  1029. break;
  1030. case PM_EVENT_FREEZE:
  1031. /* nothing has to be done */
  1032. break;
  1033. case PM_EVENT_SUSPEND:
  1034. /* enable wakeup irqs belonging to this intc controller */
  1035. for_each_irq_desc(irq, desc) {
  1036. if ((desc->status & IRQ_WAKEUP) && (desc->chip == &d->chip))
  1037. intc_enable(irq);
  1038. }
  1039. break;
  1040. }
  1041. d->state = state;
  1042. return 0;
  1043. }
  1044. static int intc_resume(struct sys_device *dev)
  1045. {
  1046. return intc_suspend(dev, PMSG_ON);
  1047. }
  1048. static struct sysdev_class intc_sysdev_class = {
  1049. .name = "intc",
  1050. .suspend = intc_suspend,
  1051. .resume = intc_resume,
  1052. };
  1053. /* register this intc as sysdev to allow suspend/resume */
  1054. static int __init register_intc_sysdevs(void)
  1055. {
  1056. struct intc_desc_int *d;
  1057. int error;
  1058. int id = 0;
  1059. error = sysdev_class_register(&intc_sysdev_class);
  1060. #ifdef CONFIG_INTC_USERIMASK
  1061. if (!error && uimask)
  1062. error = sysdev_class_create_file(&intc_sysdev_class,
  1063. &attr_userimask);
  1064. #endif
  1065. if (!error) {
  1066. list_for_each_entry(d, &intc_list, list) {
  1067. d->sysdev.id = id;
  1068. d->sysdev.cls = &intc_sysdev_class;
  1069. error = sysdev_register(&d->sysdev);
  1070. if (error == 0)
  1071. error = sysdev_create_file(&d->sysdev,
  1072. &attr_name);
  1073. if (error)
  1074. break;
  1075. id++;
  1076. }
  1077. }
  1078. if (error)
  1079. pr_err("sysdev registration error\n");
  1080. return error;
  1081. }
  1082. device_initcall(register_intc_sysdevs);
  1083. /*
  1084. * Dynamic IRQ allocation and deallocation
  1085. */
  1086. unsigned int create_irq_nr(unsigned int irq_want, int node)
  1087. {
  1088. unsigned int irq = 0, new;
  1089. unsigned long flags;
  1090. struct irq_desc *desc;
  1091. spin_lock_irqsave(&vector_lock, flags);
  1092. /*
  1093. * First try the wanted IRQ
  1094. */
  1095. if (test_and_set_bit(irq_want, intc_irq_map) == 0) {
  1096. new = irq_want;
  1097. } else {
  1098. /* .. then fall back to scanning. */
  1099. new = find_first_zero_bit(intc_irq_map, nr_irqs);
  1100. if (unlikely(new == nr_irqs))
  1101. goto out_unlock;
  1102. __set_bit(new, intc_irq_map);
  1103. }
  1104. desc = irq_to_desc_alloc_node(new, node);
  1105. if (unlikely(!desc)) {
  1106. pr_err("can't get irq_desc for %d\n", new);
  1107. goto out_unlock;
  1108. }
  1109. desc = move_irq_desc(desc, node);
  1110. irq = new;
  1111. out_unlock:
  1112. spin_unlock_irqrestore(&vector_lock, flags);
  1113. if (irq > 0) {
  1114. dynamic_irq_init(irq);
  1115. #ifdef CONFIG_ARM
  1116. set_irq_flags(irq, IRQF_VALID); /* Enable IRQ on ARM systems */
  1117. #endif
  1118. }
  1119. return irq;
  1120. }
  1121. int create_irq(void)
  1122. {
  1123. int nid = cpu_to_node(smp_processor_id());
  1124. int irq;
  1125. irq = create_irq_nr(NR_IRQS_LEGACY, nid);
  1126. if (irq == 0)
  1127. irq = -1;
  1128. return irq;
  1129. }
  1130. void destroy_irq(unsigned int irq)
  1131. {
  1132. unsigned long flags;
  1133. dynamic_irq_cleanup(irq);
  1134. spin_lock_irqsave(&vector_lock, flags);
  1135. __clear_bit(irq, intc_irq_map);
  1136. spin_unlock_irqrestore(&vector_lock, flags);
  1137. }
  1138. int reserve_irq_vector(unsigned int irq)
  1139. {
  1140. unsigned long flags;
  1141. int ret = 0;
  1142. spin_lock_irqsave(&vector_lock, flags);
  1143. if (test_and_set_bit(irq, intc_irq_map))
  1144. ret = -EBUSY;
  1145. spin_unlock_irqrestore(&vector_lock, flags);
  1146. return ret;
  1147. }
  1148. void reserve_irq_legacy(void)
  1149. {
  1150. unsigned long flags;
  1151. int i, j;
  1152. spin_lock_irqsave(&vector_lock, flags);
  1153. j = find_first_bit(intc_irq_map, nr_irqs);
  1154. for (i = 0; i < j; i++)
  1155. __set_bit(i, intc_irq_map);
  1156. spin_unlock_irqrestore(&vector_lock, flags);
  1157. }