imx.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383
  1. /*
  2. * linux/drivers/serial/imx.c
  3. *
  4. * Driver for Motorola IMX serial ports
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Author: Sascha Hauer <sascha@saschahauer.de>
  9. * Copyright (C) 2004 Pengutronix
  10. *
  11. * Copyright (C) 2009 emlix GmbH
  12. * Author: Fabian Godehardt (added IrDA support for iMX)
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  27. *
  28. * [29-Mar-2005] Mike Lee
  29. * Added hardware handshake
  30. */
  31. #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  32. #define SUPPORT_SYSRQ
  33. #endif
  34. #include <linux/module.h>
  35. #include <linux/ioport.h>
  36. #include <linux/init.h>
  37. #include <linux/console.h>
  38. #include <linux/sysrq.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/tty.h>
  41. #include <linux/tty_flip.h>
  42. #include <linux/serial_core.h>
  43. #include <linux/serial.h>
  44. #include <linux/clk.h>
  45. #include <linux/delay.h>
  46. #include <linux/rational.h>
  47. #include <linux/slab.h>
  48. #include <asm/io.h>
  49. #include <asm/irq.h>
  50. #include <mach/hardware.h>
  51. #include <mach/imx-uart.h>
  52. /* Register definitions */
  53. #define URXD0 0x0 /* Receiver Register */
  54. #define URTX0 0x40 /* Transmitter Register */
  55. #define UCR1 0x80 /* Control Register 1 */
  56. #define UCR2 0x84 /* Control Register 2 */
  57. #define UCR3 0x88 /* Control Register 3 */
  58. #define UCR4 0x8c /* Control Register 4 */
  59. #define UFCR 0x90 /* FIFO Control Register */
  60. #define USR1 0x94 /* Status Register 1 */
  61. #define USR2 0x98 /* Status Register 2 */
  62. #define UESC 0x9c /* Escape Character Register */
  63. #define UTIM 0xa0 /* Escape Timer Register */
  64. #define UBIR 0xa4 /* BRM Incremental Register */
  65. #define UBMR 0xa8 /* BRM Modulator Register */
  66. #define UBRC 0xac /* Baud Rate Count Register */
  67. #define MX2_ONEMS 0xb0 /* One Millisecond register */
  68. #define UTS (cpu_is_mx1() ? 0xd0 : 0xb4) /* UART Test Register */
  69. /* UART Control Register Bit Fields.*/
  70. #define URXD_CHARRDY (1<<15)
  71. #define URXD_ERR (1<<14)
  72. #define URXD_OVRRUN (1<<13)
  73. #define URXD_FRMERR (1<<12)
  74. #define URXD_BRK (1<<11)
  75. #define URXD_PRERR (1<<10)
  76. #define UCR1_ADEN (1<<15) /* Auto dectect interrupt */
  77. #define UCR1_ADBR (1<<14) /* Auto detect baud rate */
  78. #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
  79. #define UCR1_IDEN (1<<12) /* Idle condition interrupt */
  80. #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
  81. #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
  82. #define UCR1_IREN (1<<7) /* Infrared interface enable */
  83. #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
  84. #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
  85. #define UCR1_SNDBRK (1<<4) /* Send break */
  86. #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
  87. #define MX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, mx1 only */
  88. #define UCR1_DOZE (1<<1) /* Doze */
  89. #define UCR1_UARTEN (1<<0) /* UART enabled */
  90. #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
  91. #define UCR2_IRTS (1<<14) /* Ignore RTS pin */
  92. #define UCR2_CTSC (1<<13) /* CTS pin control */
  93. #define UCR2_CTS (1<<12) /* Clear to send */
  94. #define UCR2_ESCEN (1<<11) /* Escape enable */
  95. #define UCR2_PREN (1<<8) /* Parity enable */
  96. #define UCR2_PROE (1<<7) /* Parity odd/even */
  97. #define UCR2_STPB (1<<6) /* Stop */
  98. #define UCR2_WS (1<<5) /* Word size */
  99. #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
  100. #define UCR2_TXEN (1<<2) /* Transmitter enabled */
  101. #define UCR2_RXEN (1<<1) /* Receiver enabled */
  102. #define UCR2_SRST (1<<0) /* SW reset */
  103. #define UCR3_DTREN (1<<13) /* DTR interrupt enable */
  104. #define UCR3_PARERREN (1<<12) /* Parity enable */
  105. #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
  106. #define UCR3_DSR (1<<10) /* Data set ready */
  107. #define UCR3_DCD (1<<9) /* Data carrier detect */
  108. #define UCR3_RI (1<<8) /* Ring indicator */
  109. #define UCR3_TIMEOUTEN (1<<7) /* Timeout interrupt enable */
  110. #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
  111. #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
  112. #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
  113. #define MX1_UCR3_REF25 (1<<3) /* Ref freq 25 MHz, only on mx1 */
  114. #define MX1_UCR3_REF30 (1<<2) /* Ref Freq 30 MHz, only on mx1 */
  115. #define MX2_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select, on mx2/mx3 */
  116. #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
  117. #define UCR3_BPEN (1<<0) /* Preset registers enable */
  118. #define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
  119. #define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
  120. #define UCR4_INVR (1<<9) /* Inverted infrared reception */
  121. #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
  122. #define UCR4_WKEN (1<<7) /* Wake interrupt enable */
  123. #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
  124. #define UCR4_IRSC (1<<5) /* IR special case */
  125. #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
  126. #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
  127. #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
  128. #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
  129. #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
  130. #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
  131. #define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
  132. #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
  133. #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
  134. #define USR1_RTSS (1<<14) /* RTS pin status */
  135. #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
  136. #define USR1_RTSD (1<<12) /* RTS delta */
  137. #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
  138. #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
  139. #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
  140. #define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
  141. #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
  142. #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
  143. #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
  144. #define USR2_ADET (1<<15) /* Auto baud rate detect complete */
  145. #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
  146. #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
  147. #define USR2_IDLE (1<<12) /* Idle condition */
  148. #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
  149. #define USR2_WAKE (1<<7) /* Wake */
  150. #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
  151. #define USR2_TXDC (1<<3) /* Transmitter complete */
  152. #define USR2_BRCD (1<<2) /* Break condition */
  153. #define USR2_ORE (1<<1) /* Overrun error */
  154. #define USR2_RDR (1<<0) /* Recv data ready */
  155. #define UTS_FRCPERR (1<<13) /* Force parity error */
  156. #define UTS_LOOP (1<<12) /* Loop tx and rx */
  157. #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
  158. #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
  159. #define UTS_TXFULL (1<<4) /* TxFIFO full */
  160. #define UTS_RXFULL (1<<3) /* RxFIFO full */
  161. #define UTS_SOFTRST (1<<0) /* Software reset */
  162. /* We've been assigned a range on the "Low-density serial ports" major */
  163. #define SERIAL_IMX_MAJOR 207
  164. #define MINOR_START 16
  165. #define DEV_NAME "ttymxc"
  166. #define MAX_INTERNAL_IRQ MXC_INTERNAL_IRQS
  167. /*
  168. * This determines how often we check the modem status signals
  169. * for any change. They generally aren't connected to an IRQ
  170. * so we have to poll them. We also check immediately before
  171. * filling the TX fifo incase CTS has been dropped.
  172. */
  173. #define MCTRL_TIMEOUT (250*HZ/1000)
  174. #define DRIVER_NAME "IMX-uart"
  175. #define UART_NR 8
  176. struct imx_port {
  177. struct uart_port port;
  178. struct timer_list timer;
  179. unsigned int old_status;
  180. int txirq,rxirq,rtsirq;
  181. unsigned int have_rtscts:1;
  182. unsigned int use_irda:1;
  183. unsigned int irda_inv_rx:1;
  184. unsigned int irda_inv_tx:1;
  185. unsigned short trcv_delay; /* transceiver delay */
  186. struct clk *clk;
  187. };
  188. #ifdef CONFIG_IRDA
  189. #define USE_IRDA(sport) ((sport)->use_irda)
  190. #else
  191. #define USE_IRDA(sport) (0)
  192. #endif
  193. /*
  194. * Handle any change of modem status signal since we were last called.
  195. */
  196. static void imx_mctrl_check(struct imx_port *sport)
  197. {
  198. unsigned int status, changed;
  199. status = sport->port.ops->get_mctrl(&sport->port);
  200. changed = status ^ sport->old_status;
  201. if (changed == 0)
  202. return;
  203. sport->old_status = status;
  204. if (changed & TIOCM_RI)
  205. sport->port.icount.rng++;
  206. if (changed & TIOCM_DSR)
  207. sport->port.icount.dsr++;
  208. if (changed & TIOCM_CAR)
  209. uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
  210. if (changed & TIOCM_CTS)
  211. uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
  212. wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
  213. }
  214. /*
  215. * This is our per-port timeout handler, for checking the
  216. * modem status signals.
  217. */
  218. static void imx_timeout(unsigned long data)
  219. {
  220. struct imx_port *sport = (struct imx_port *)data;
  221. unsigned long flags;
  222. if (sport->port.state) {
  223. spin_lock_irqsave(&sport->port.lock, flags);
  224. imx_mctrl_check(sport);
  225. spin_unlock_irqrestore(&sport->port.lock, flags);
  226. mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
  227. }
  228. }
  229. /*
  230. * interrupts disabled on entry
  231. */
  232. static void imx_stop_tx(struct uart_port *port)
  233. {
  234. struct imx_port *sport = (struct imx_port *)port;
  235. unsigned long temp;
  236. if (USE_IRDA(sport)) {
  237. /* half duplex - wait for end of transmission */
  238. int n = 256;
  239. while ((--n > 0) &&
  240. !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
  241. udelay(5);
  242. barrier();
  243. }
  244. /*
  245. * irda transceiver - wait a bit more to avoid
  246. * cutoff, hardware dependent
  247. */
  248. udelay(sport->trcv_delay);
  249. /*
  250. * half duplex - reactivate receive mode,
  251. * flush receive pipe echo crap
  252. */
  253. if (readl(sport->port.membase + USR2) & USR2_TXDC) {
  254. temp = readl(sport->port.membase + UCR1);
  255. temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
  256. writel(temp, sport->port.membase + UCR1);
  257. temp = readl(sport->port.membase + UCR4);
  258. temp &= ~(UCR4_TCEN);
  259. writel(temp, sport->port.membase + UCR4);
  260. while (readl(sport->port.membase + URXD0) &
  261. URXD_CHARRDY)
  262. barrier();
  263. temp = readl(sport->port.membase + UCR1);
  264. temp |= UCR1_RRDYEN;
  265. writel(temp, sport->port.membase + UCR1);
  266. temp = readl(sport->port.membase + UCR4);
  267. temp |= UCR4_DREN;
  268. writel(temp, sport->port.membase + UCR4);
  269. }
  270. return;
  271. }
  272. temp = readl(sport->port.membase + UCR1);
  273. writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
  274. }
  275. /*
  276. * interrupts disabled on entry
  277. */
  278. static void imx_stop_rx(struct uart_port *port)
  279. {
  280. struct imx_port *sport = (struct imx_port *)port;
  281. unsigned long temp;
  282. temp = readl(sport->port.membase + UCR2);
  283. writel(temp &~ UCR2_RXEN, sport->port.membase + UCR2);
  284. }
  285. /*
  286. * Set the modem control timer to fire immediately.
  287. */
  288. static void imx_enable_ms(struct uart_port *port)
  289. {
  290. struct imx_port *sport = (struct imx_port *)port;
  291. mod_timer(&sport->timer, jiffies);
  292. }
  293. static inline void imx_transmit_buffer(struct imx_port *sport)
  294. {
  295. struct circ_buf *xmit = &sport->port.state->xmit;
  296. while (!(readl(sport->port.membase + UTS) & UTS_TXFULL)) {
  297. /* send xmit->buf[xmit->tail]
  298. * out the port here */
  299. writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
  300. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  301. sport->port.icount.tx++;
  302. if (uart_circ_empty(xmit))
  303. break;
  304. }
  305. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  306. uart_write_wakeup(&sport->port);
  307. if (uart_circ_empty(xmit))
  308. imx_stop_tx(&sport->port);
  309. }
  310. /*
  311. * interrupts disabled on entry
  312. */
  313. static void imx_start_tx(struct uart_port *port)
  314. {
  315. struct imx_port *sport = (struct imx_port *)port;
  316. unsigned long temp;
  317. if (USE_IRDA(sport)) {
  318. /* half duplex in IrDA mode; have to disable receive mode */
  319. temp = readl(sport->port.membase + UCR4);
  320. temp &= ~(UCR4_DREN);
  321. writel(temp, sport->port.membase + UCR4);
  322. temp = readl(sport->port.membase + UCR1);
  323. temp &= ~(UCR1_RRDYEN);
  324. writel(temp, sport->port.membase + UCR1);
  325. }
  326. temp = readl(sport->port.membase + UCR1);
  327. writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
  328. if (USE_IRDA(sport)) {
  329. temp = readl(sport->port.membase + UCR1);
  330. temp |= UCR1_TRDYEN;
  331. writel(temp, sport->port.membase + UCR1);
  332. temp = readl(sport->port.membase + UCR4);
  333. temp |= UCR4_TCEN;
  334. writel(temp, sport->port.membase + UCR4);
  335. }
  336. if (readl(sport->port.membase + UTS) & UTS_TXEMPTY)
  337. imx_transmit_buffer(sport);
  338. }
  339. static irqreturn_t imx_rtsint(int irq, void *dev_id)
  340. {
  341. struct imx_port *sport = dev_id;
  342. unsigned int val = readl(sport->port.membase + USR1) & USR1_RTSS;
  343. unsigned long flags;
  344. spin_lock_irqsave(&sport->port.lock, flags);
  345. writel(USR1_RTSD, sport->port.membase + USR1);
  346. uart_handle_cts_change(&sport->port, !!val);
  347. wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
  348. spin_unlock_irqrestore(&sport->port.lock, flags);
  349. return IRQ_HANDLED;
  350. }
  351. static irqreturn_t imx_txint(int irq, void *dev_id)
  352. {
  353. struct imx_port *sport = dev_id;
  354. struct circ_buf *xmit = &sport->port.state->xmit;
  355. unsigned long flags;
  356. spin_lock_irqsave(&sport->port.lock,flags);
  357. if (sport->port.x_char)
  358. {
  359. /* Send next char */
  360. writel(sport->port.x_char, sport->port.membase + URTX0);
  361. goto out;
  362. }
  363. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  364. imx_stop_tx(&sport->port);
  365. goto out;
  366. }
  367. imx_transmit_buffer(sport);
  368. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  369. uart_write_wakeup(&sport->port);
  370. out:
  371. spin_unlock_irqrestore(&sport->port.lock,flags);
  372. return IRQ_HANDLED;
  373. }
  374. static irqreturn_t imx_rxint(int irq, void *dev_id)
  375. {
  376. struct imx_port *sport = dev_id;
  377. unsigned int rx,flg,ignored = 0;
  378. struct tty_struct *tty = sport->port.state->port.tty;
  379. unsigned long flags, temp;
  380. spin_lock_irqsave(&sport->port.lock,flags);
  381. while (readl(sport->port.membase + USR2) & USR2_RDR) {
  382. flg = TTY_NORMAL;
  383. sport->port.icount.rx++;
  384. rx = readl(sport->port.membase + URXD0);
  385. temp = readl(sport->port.membase + USR2);
  386. if (temp & USR2_BRCD) {
  387. writel(USR2_BRCD, sport->port.membase + USR2);
  388. if (uart_handle_break(&sport->port))
  389. continue;
  390. }
  391. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  392. continue;
  393. if (rx & (URXD_PRERR | URXD_OVRRUN | URXD_FRMERR) ) {
  394. if (rx & URXD_PRERR)
  395. sport->port.icount.parity++;
  396. else if (rx & URXD_FRMERR)
  397. sport->port.icount.frame++;
  398. if (rx & URXD_OVRRUN)
  399. sport->port.icount.overrun++;
  400. if (rx & sport->port.ignore_status_mask) {
  401. if (++ignored > 100)
  402. goto out;
  403. continue;
  404. }
  405. rx &= sport->port.read_status_mask;
  406. if (rx & URXD_PRERR)
  407. flg = TTY_PARITY;
  408. else if (rx & URXD_FRMERR)
  409. flg = TTY_FRAME;
  410. if (rx & URXD_OVRRUN)
  411. flg = TTY_OVERRUN;
  412. #ifdef SUPPORT_SYSRQ
  413. sport->port.sysrq = 0;
  414. #endif
  415. }
  416. tty_insert_flip_char(tty, rx, flg);
  417. }
  418. out:
  419. spin_unlock_irqrestore(&sport->port.lock,flags);
  420. tty_flip_buffer_push(tty);
  421. return IRQ_HANDLED;
  422. }
  423. static irqreturn_t imx_int(int irq, void *dev_id)
  424. {
  425. struct imx_port *sport = dev_id;
  426. unsigned int sts;
  427. sts = readl(sport->port.membase + USR1);
  428. if (sts & USR1_RRDY)
  429. imx_rxint(irq, dev_id);
  430. if (sts & USR1_TRDY &&
  431. readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
  432. imx_txint(irq, dev_id);
  433. if (sts & USR1_RTSD)
  434. imx_rtsint(irq, dev_id);
  435. return IRQ_HANDLED;
  436. }
  437. /*
  438. * Return TIOCSER_TEMT when transmitter is not busy.
  439. */
  440. static unsigned int imx_tx_empty(struct uart_port *port)
  441. {
  442. struct imx_port *sport = (struct imx_port *)port;
  443. return (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
  444. }
  445. /*
  446. * We have a modem side uart, so the meanings of RTS and CTS are inverted.
  447. */
  448. static unsigned int imx_get_mctrl(struct uart_port *port)
  449. {
  450. struct imx_port *sport = (struct imx_port *)port;
  451. unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
  452. if (readl(sport->port.membase + USR1) & USR1_RTSS)
  453. tmp |= TIOCM_CTS;
  454. if (readl(sport->port.membase + UCR2) & UCR2_CTS)
  455. tmp |= TIOCM_RTS;
  456. return tmp;
  457. }
  458. static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
  459. {
  460. struct imx_port *sport = (struct imx_port *)port;
  461. unsigned long temp;
  462. temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS;
  463. if (mctrl & TIOCM_RTS)
  464. temp |= UCR2_CTS;
  465. writel(temp, sport->port.membase + UCR2);
  466. }
  467. /*
  468. * Interrupts always disabled.
  469. */
  470. static void imx_break_ctl(struct uart_port *port, int break_state)
  471. {
  472. struct imx_port *sport = (struct imx_port *)port;
  473. unsigned long flags, temp;
  474. spin_lock_irqsave(&sport->port.lock, flags);
  475. temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
  476. if ( break_state != 0 )
  477. temp |= UCR1_SNDBRK;
  478. writel(temp, sport->port.membase + UCR1);
  479. spin_unlock_irqrestore(&sport->port.lock, flags);
  480. }
  481. #define TXTL 2 /* reset default */
  482. #define RXTL 1 /* reset default */
  483. static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
  484. {
  485. unsigned int val;
  486. unsigned int ufcr_rfdiv;
  487. /* set receiver / transmitter trigger level.
  488. * RFDIV is set such way to satisfy requested uartclk value
  489. */
  490. val = TXTL << 10 | RXTL;
  491. ufcr_rfdiv = (clk_get_rate(sport->clk) + sport->port.uartclk / 2)
  492. / sport->port.uartclk;
  493. if(!ufcr_rfdiv)
  494. ufcr_rfdiv = 1;
  495. val |= UFCR_RFDIV_REG(ufcr_rfdiv);
  496. writel(val, sport->port.membase + UFCR);
  497. return 0;
  498. }
  499. /* half the RX buffer size */
  500. #define CTSTL 16
  501. static int imx_startup(struct uart_port *port)
  502. {
  503. struct imx_port *sport = (struct imx_port *)port;
  504. int retval;
  505. unsigned long flags, temp;
  506. imx_setup_ufcr(sport, 0);
  507. /* disable the DREN bit (Data Ready interrupt enable) before
  508. * requesting IRQs
  509. */
  510. temp = readl(sport->port.membase + UCR4);
  511. if (USE_IRDA(sport))
  512. temp |= UCR4_IRSC;
  513. /* set the trigger level for CTS */
  514. temp &= ~(UCR4_CTSTL_MASK<< UCR4_CTSTL_SHF);
  515. temp |= CTSTL<< UCR4_CTSTL_SHF;
  516. writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
  517. if (USE_IRDA(sport)) {
  518. /* reset fifo's and state machines */
  519. int i = 100;
  520. temp = readl(sport->port.membase + UCR2);
  521. temp &= ~UCR2_SRST;
  522. writel(temp, sport->port.membase + UCR2);
  523. while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) &&
  524. (--i > 0)) {
  525. udelay(1);
  526. }
  527. }
  528. /*
  529. * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
  530. * chips only have one interrupt.
  531. */
  532. if (sport->txirq > 0) {
  533. retval = request_irq(sport->rxirq, imx_rxint, 0,
  534. DRIVER_NAME, sport);
  535. if (retval)
  536. goto error_out1;
  537. retval = request_irq(sport->txirq, imx_txint, 0,
  538. DRIVER_NAME, sport);
  539. if (retval)
  540. goto error_out2;
  541. /* do not use RTS IRQ on IrDA */
  542. if (!USE_IRDA(sport)) {
  543. retval = request_irq(sport->rtsirq, imx_rtsint,
  544. (sport->rtsirq < MAX_INTERNAL_IRQ) ? 0 :
  545. IRQF_TRIGGER_FALLING |
  546. IRQF_TRIGGER_RISING,
  547. DRIVER_NAME, sport);
  548. if (retval)
  549. goto error_out3;
  550. }
  551. } else {
  552. retval = request_irq(sport->port.irq, imx_int, 0,
  553. DRIVER_NAME, sport);
  554. if (retval) {
  555. free_irq(sport->port.irq, sport);
  556. goto error_out1;
  557. }
  558. }
  559. /*
  560. * Finally, clear and enable interrupts
  561. */
  562. writel(USR1_RTSD, sport->port.membase + USR1);
  563. temp = readl(sport->port.membase + UCR1);
  564. temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
  565. if (USE_IRDA(sport)) {
  566. temp |= UCR1_IREN;
  567. temp &= ~(UCR1_RTSDEN);
  568. }
  569. writel(temp, sport->port.membase + UCR1);
  570. temp = readl(sport->port.membase + UCR2);
  571. temp |= (UCR2_RXEN | UCR2_TXEN);
  572. writel(temp, sport->port.membase + UCR2);
  573. if (USE_IRDA(sport)) {
  574. /* clear RX-FIFO */
  575. int i = 64;
  576. while ((--i > 0) &&
  577. (readl(sport->port.membase + URXD0) & URXD_CHARRDY)) {
  578. barrier();
  579. }
  580. }
  581. if (!cpu_is_mx1()) {
  582. temp = readl(sport->port.membase + UCR3);
  583. temp |= MX2_UCR3_RXDMUXSEL;
  584. writel(temp, sport->port.membase + UCR3);
  585. }
  586. if (USE_IRDA(sport)) {
  587. temp = readl(sport->port.membase + UCR4);
  588. if (sport->irda_inv_rx)
  589. temp |= UCR4_INVR;
  590. else
  591. temp &= ~(UCR4_INVR);
  592. writel(temp | UCR4_DREN, sport->port.membase + UCR4);
  593. temp = readl(sport->port.membase + UCR3);
  594. if (sport->irda_inv_tx)
  595. temp |= UCR3_INVT;
  596. else
  597. temp &= ~(UCR3_INVT);
  598. writel(temp, sport->port.membase + UCR3);
  599. }
  600. /*
  601. * Enable modem status interrupts
  602. */
  603. spin_lock_irqsave(&sport->port.lock,flags);
  604. imx_enable_ms(&sport->port);
  605. spin_unlock_irqrestore(&sport->port.lock,flags);
  606. if (USE_IRDA(sport)) {
  607. struct imxuart_platform_data *pdata;
  608. pdata = sport->port.dev->platform_data;
  609. sport->irda_inv_rx = pdata->irda_inv_rx;
  610. sport->irda_inv_tx = pdata->irda_inv_tx;
  611. sport->trcv_delay = pdata->transceiver_delay;
  612. if (pdata->irda_enable)
  613. pdata->irda_enable(1);
  614. }
  615. return 0;
  616. error_out3:
  617. if (sport->txirq)
  618. free_irq(sport->txirq, sport);
  619. error_out2:
  620. if (sport->rxirq)
  621. free_irq(sport->rxirq, sport);
  622. error_out1:
  623. return retval;
  624. }
  625. static void imx_shutdown(struct uart_port *port)
  626. {
  627. struct imx_port *sport = (struct imx_port *)port;
  628. unsigned long temp;
  629. temp = readl(sport->port.membase + UCR2);
  630. temp &= ~(UCR2_TXEN);
  631. writel(temp, sport->port.membase + UCR2);
  632. if (USE_IRDA(sport)) {
  633. struct imxuart_platform_data *pdata;
  634. pdata = sport->port.dev->platform_data;
  635. if (pdata->irda_enable)
  636. pdata->irda_enable(0);
  637. }
  638. /*
  639. * Stop our timer.
  640. */
  641. del_timer_sync(&sport->timer);
  642. /*
  643. * Free the interrupts
  644. */
  645. if (sport->txirq > 0) {
  646. if (!USE_IRDA(sport))
  647. free_irq(sport->rtsirq, sport);
  648. free_irq(sport->txirq, sport);
  649. free_irq(sport->rxirq, sport);
  650. } else
  651. free_irq(sport->port.irq, sport);
  652. /*
  653. * Disable all interrupts, port and break condition.
  654. */
  655. temp = readl(sport->port.membase + UCR1);
  656. temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
  657. if (USE_IRDA(sport))
  658. temp &= ~(UCR1_IREN);
  659. writel(temp, sport->port.membase + UCR1);
  660. }
  661. static void
  662. imx_set_termios(struct uart_port *port, struct ktermios *termios,
  663. struct ktermios *old)
  664. {
  665. struct imx_port *sport = (struct imx_port *)port;
  666. unsigned long flags;
  667. unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
  668. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  669. unsigned int div, ufcr;
  670. unsigned long num, denom;
  671. uint64_t tdiv64;
  672. /*
  673. * If we don't support modem control lines, don't allow
  674. * these to be set.
  675. */
  676. if (0) {
  677. termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
  678. termios->c_cflag |= CLOCAL;
  679. }
  680. /*
  681. * We only support CS7 and CS8.
  682. */
  683. while ((termios->c_cflag & CSIZE) != CS7 &&
  684. (termios->c_cflag & CSIZE) != CS8) {
  685. termios->c_cflag &= ~CSIZE;
  686. termios->c_cflag |= old_csize;
  687. old_csize = CS8;
  688. }
  689. if ((termios->c_cflag & CSIZE) == CS8)
  690. ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
  691. else
  692. ucr2 = UCR2_SRST | UCR2_IRTS;
  693. if (termios->c_cflag & CRTSCTS) {
  694. if( sport->have_rtscts ) {
  695. ucr2 &= ~UCR2_IRTS;
  696. ucr2 |= UCR2_CTSC;
  697. } else {
  698. termios->c_cflag &= ~CRTSCTS;
  699. }
  700. }
  701. if (termios->c_cflag & CSTOPB)
  702. ucr2 |= UCR2_STPB;
  703. if (termios->c_cflag & PARENB) {
  704. ucr2 |= UCR2_PREN;
  705. if (termios->c_cflag & PARODD)
  706. ucr2 |= UCR2_PROE;
  707. }
  708. /*
  709. * Ask the core to calculate the divisor for us.
  710. */
  711. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  712. quot = uart_get_divisor(port, baud);
  713. spin_lock_irqsave(&sport->port.lock, flags);
  714. sport->port.read_status_mask = 0;
  715. if (termios->c_iflag & INPCK)
  716. sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
  717. if (termios->c_iflag & (BRKINT | PARMRK))
  718. sport->port.read_status_mask |= URXD_BRK;
  719. /*
  720. * Characters to ignore
  721. */
  722. sport->port.ignore_status_mask = 0;
  723. if (termios->c_iflag & IGNPAR)
  724. sport->port.ignore_status_mask |= URXD_PRERR;
  725. if (termios->c_iflag & IGNBRK) {
  726. sport->port.ignore_status_mask |= URXD_BRK;
  727. /*
  728. * If we're ignoring parity and break indicators,
  729. * ignore overruns too (for real raw support).
  730. */
  731. if (termios->c_iflag & IGNPAR)
  732. sport->port.ignore_status_mask |= URXD_OVRRUN;
  733. }
  734. del_timer_sync(&sport->timer);
  735. /*
  736. * Update the per-port timeout.
  737. */
  738. uart_update_timeout(port, termios->c_cflag, baud);
  739. /*
  740. * disable interrupts and drain transmitter
  741. */
  742. old_ucr1 = readl(sport->port.membase + UCR1);
  743. writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
  744. sport->port.membase + UCR1);
  745. while ( !(readl(sport->port.membase + USR2) & USR2_TXDC))
  746. barrier();
  747. /* then, disable everything */
  748. old_txrxen = readl(sport->port.membase + UCR2);
  749. writel(old_txrxen & ~( UCR2_TXEN | UCR2_RXEN),
  750. sport->port.membase + UCR2);
  751. old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
  752. if (USE_IRDA(sport)) {
  753. /*
  754. * use maximum available submodule frequency to
  755. * avoid missing short pulses due to low sampling rate
  756. */
  757. div = 1;
  758. } else {
  759. div = sport->port.uartclk / (baud * 16);
  760. if (div > 7)
  761. div = 7;
  762. if (!div)
  763. div = 1;
  764. }
  765. rational_best_approximation(16 * div * baud, sport->port.uartclk,
  766. 1 << 16, 1 << 16, &num, &denom);
  767. if (port->state && port->state->port.tty) {
  768. tdiv64 = sport->port.uartclk;
  769. tdiv64 *= num;
  770. do_div(tdiv64, denom * 16 * div);
  771. tty_encode_baud_rate(sport->port.state->port.tty,
  772. (speed_t)tdiv64, (speed_t)tdiv64);
  773. }
  774. num -= 1;
  775. denom -= 1;
  776. ufcr = readl(sport->port.membase + UFCR);
  777. ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
  778. writel(ufcr, sport->port.membase + UFCR);
  779. writel(num, sport->port.membase + UBIR);
  780. writel(denom, sport->port.membase + UBMR);
  781. if (!cpu_is_mx1())
  782. writel(sport->port.uartclk / div / 1000,
  783. sport->port.membase + MX2_ONEMS);
  784. writel(old_ucr1, sport->port.membase + UCR1);
  785. /* set the parity, stop bits and data size */
  786. writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
  787. if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
  788. imx_enable_ms(&sport->port);
  789. spin_unlock_irqrestore(&sport->port.lock, flags);
  790. }
  791. static const char *imx_type(struct uart_port *port)
  792. {
  793. struct imx_port *sport = (struct imx_port *)port;
  794. return sport->port.type == PORT_IMX ? "IMX" : NULL;
  795. }
  796. /*
  797. * Release the memory region(s) being used by 'port'.
  798. */
  799. static void imx_release_port(struct uart_port *port)
  800. {
  801. struct platform_device *pdev = to_platform_device(port->dev);
  802. struct resource *mmres;
  803. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  804. release_mem_region(mmres->start, mmres->end - mmres->start + 1);
  805. }
  806. /*
  807. * Request the memory region(s) being used by 'port'.
  808. */
  809. static int imx_request_port(struct uart_port *port)
  810. {
  811. struct platform_device *pdev = to_platform_device(port->dev);
  812. struct resource *mmres;
  813. void *ret;
  814. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  815. if (!mmres)
  816. return -ENODEV;
  817. ret = request_mem_region(mmres->start, mmres->end - mmres->start + 1,
  818. "imx-uart");
  819. return ret ? 0 : -EBUSY;
  820. }
  821. /*
  822. * Configure/autoconfigure the port.
  823. */
  824. static void imx_config_port(struct uart_port *port, int flags)
  825. {
  826. struct imx_port *sport = (struct imx_port *)port;
  827. if (flags & UART_CONFIG_TYPE &&
  828. imx_request_port(&sport->port) == 0)
  829. sport->port.type = PORT_IMX;
  830. }
  831. /*
  832. * Verify the new serial_struct (for TIOCSSERIAL).
  833. * The only change we allow are to the flags and type, and
  834. * even then only between PORT_IMX and PORT_UNKNOWN
  835. */
  836. static int
  837. imx_verify_port(struct uart_port *port, struct serial_struct *ser)
  838. {
  839. struct imx_port *sport = (struct imx_port *)port;
  840. int ret = 0;
  841. if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
  842. ret = -EINVAL;
  843. if (sport->port.irq != ser->irq)
  844. ret = -EINVAL;
  845. if (ser->io_type != UPIO_MEM)
  846. ret = -EINVAL;
  847. if (sport->port.uartclk / 16 != ser->baud_base)
  848. ret = -EINVAL;
  849. if ((void *)sport->port.mapbase != ser->iomem_base)
  850. ret = -EINVAL;
  851. if (sport->port.iobase != ser->port)
  852. ret = -EINVAL;
  853. if (ser->hub6 != 0)
  854. ret = -EINVAL;
  855. return ret;
  856. }
  857. static struct uart_ops imx_pops = {
  858. .tx_empty = imx_tx_empty,
  859. .set_mctrl = imx_set_mctrl,
  860. .get_mctrl = imx_get_mctrl,
  861. .stop_tx = imx_stop_tx,
  862. .start_tx = imx_start_tx,
  863. .stop_rx = imx_stop_rx,
  864. .enable_ms = imx_enable_ms,
  865. .break_ctl = imx_break_ctl,
  866. .startup = imx_startup,
  867. .shutdown = imx_shutdown,
  868. .set_termios = imx_set_termios,
  869. .type = imx_type,
  870. .release_port = imx_release_port,
  871. .request_port = imx_request_port,
  872. .config_port = imx_config_port,
  873. .verify_port = imx_verify_port,
  874. };
  875. static struct imx_port *imx_ports[UART_NR];
  876. #ifdef CONFIG_SERIAL_IMX_CONSOLE
  877. static void imx_console_putchar(struct uart_port *port, int ch)
  878. {
  879. struct imx_port *sport = (struct imx_port *)port;
  880. while (readl(sport->port.membase + UTS) & UTS_TXFULL)
  881. barrier();
  882. writel(ch, sport->port.membase + URTX0);
  883. }
  884. /*
  885. * Interrupts are disabled on entering
  886. */
  887. static void
  888. imx_console_write(struct console *co, const char *s, unsigned int count)
  889. {
  890. struct imx_port *sport = imx_ports[co->index];
  891. unsigned int old_ucr1, old_ucr2, ucr1;
  892. /*
  893. * First, save UCR1/2 and then disable interrupts
  894. */
  895. ucr1 = old_ucr1 = readl(sport->port.membase + UCR1);
  896. old_ucr2 = readl(sport->port.membase + UCR2);
  897. if (cpu_is_mx1())
  898. ucr1 |= MX1_UCR1_UARTCLKEN;
  899. ucr1 |= UCR1_UARTEN;
  900. ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
  901. writel(ucr1, sport->port.membase + UCR1);
  902. writel(old_ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
  903. uart_console_write(&sport->port, s, count, imx_console_putchar);
  904. /*
  905. * Finally, wait for transmitter to become empty
  906. * and restore UCR1/2
  907. */
  908. while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
  909. writel(old_ucr1, sport->port.membase + UCR1);
  910. writel(old_ucr2, sport->port.membase + UCR2);
  911. }
  912. /*
  913. * If the port was already initialised (eg, by a boot loader),
  914. * try to determine the current setup.
  915. */
  916. static void __init
  917. imx_console_get_options(struct imx_port *sport, int *baud,
  918. int *parity, int *bits)
  919. {
  920. if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
  921. /* ok, the port was enabled */
  922. unsigned int ucr2, ubir,ubmr, uartclk;
  923. unsigned int baud_raw;
  924. unsigned int ucfr_rfdiv;
  925. ucr2 = readl(sport->port.membase + UCR2);
  926. *parity = 'n';
  927. if (ucr2 & UCR2_PREN) {
  928. if (ucr2 & UCR2_PROE)
  929. *parity = 'o';
  930. else
  931. *parity = 'e';
  932. }
  933. if (ucr2 & UCR2_WS)
  934. *bits = 8;
  935. else
  936. *bits = 7;
  937. ubir = readl(sport->port.membase + UBIR) & 0xffff;
  938. ubmr = readl(sport->port.membase + UBMR) & 0xffff;
  939. ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
  940. if (ucfr_rfdiv == 6)
  941. ucfr_rfdiv = 7;
  942. else
  943. ucfr_rfdiv = 6 - ucfr_rfdiv;
  944. uartclk = clk_get_rate(sport->clk);
  945. uartclk /= ucfr_rfdiv;
  946. { /*
  947. * The next code provides exact computation of
  948. * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
  949. * without need of float support or long long division,
  950. * which would be required to prevent 32bit arithmetic overflow
  951. */
  952. unsigned int mul = ubir + 1;
  953. unsigned int div = 16 * (ubmr + 1);
  954. unsigned int rem = uartclk % div;
  955. baud_raw = (uartclk / div) * mul;
  956. baud_raw += (rem * mul + div / 2) / div;
  957. *baud = (baud_raw + 50) / 100 * 100;
  958. }
  959. if(*baud != baud_raw)
  960. printk(KERN_INFO "Serial: Console IMX rounded baud rate from %d to %d\n",
  961. baud_raw, *baud);
  962. }
  963. }
  964. static int __init
  965. imx_console_setup(struct console *co, char *options)
  966. {
  967. struct imx_port *sport;
  968. int baud = 9600;
  969. int bits = 8;
  970. int parity = 'n';
  971. int flow = 'n';
  972. /*
  973. * Check whether an invalid uart number has been specified, and
  974. * if so, search for the first available port that does have
  975. * console support.
  976. */
  977. if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
  978. co->index = 0;
  979. sport = imx_ports[co->index];
  980. if(sport == NULL)
  981. return -ENODEV;
  982. if (options)
  983. uart_parse_options(options, &baud, &parity, &bits, &flow);
  984. else
  985. imx_console_get_options(sport, &baud, &parity, &bits);
  986. imx_setup_ufcr(sport, 0);
  987. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  988. }
  989. static struct uart_driver imx_reg;
  990. static struct console imx_console = {
  991. .name = DEV_NAME,
  992. .write = imx_console_write,
  993. .device = uart_console_device,
  994. .setup = imx_console_setup,
  995. .flags = CON_PRINTBUFFER,
  996. .index = -1,
  997. .data = &imx_reg,
  998. };
  999. #define IMX_CONSOLE &imx_console
  1000. #else
  1001. #define IMX_CONSOLE NULL
  1002. #endif
  1003. static struct uart_driver imx_reg = {
  1004. .owner = THIS_MODULE,
  1005. .driver_name = DRIVER_NAME,
  1006. .dev_name = DEV_NAME,
  1007. .major = SERIAL_IMX_MAJOR,
  1008. .minor = MINOR_START,
  1009. .nr = ARRAY_SIZE(imx_ports),
  1010. .cons = IMX_CONSOLE,
  1011. };
  1012. static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
  1013. {
  1014. struct imx_port *sport = platform_get_drvdata(dev);
  1015. if (sport)
  1016. uart_suspend_port(&imx_reg, &sport->port);
  1017. return 0;
  1018. }
  1019. static int serial_imx_resume(struct platform_device *dev)
  1020. {
  1021. struct imx_port *sport = platform_get_drvdata(dev);
  1022. if (sport)
  1023. uart_resume_port(&imx_reg, &sport->port);
  1024. return 0;
  1025. }
  1026. static int serial_imx_probe(struct platform_device *pdev)
  1027. {
  1028. struct imx_port *sport;
  1029. struct imxuart_platform_data *pdata;
  1030. void __iomem *base;
  1031. int ret = 0;
  1032. struct resource *res;
  1033. sport = kzalloc(sizeof(*sport), GFP_KERNEL);
  1034. if (!sport)
  1035. return -ENOMEM;
  1036. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1037. if (!res) {
  1038. ret = -ENODEV;
  1039. goto free;
  1040. }
  1041. base = ioremap(res->start, PAGE_SIZE);
  1042. if (!base) {
  1043. ret = -ENOMEM;
  1044. goto free;
  1045. }
  1046. sport->port.dev = &pdev->dev;
  1047. sport->port.mapbase = res->start;
  1048. sport->port.membase = base;
  1049. sport->port.type = PORT_IMX,
  1050. sport->port.iotype = UPIO_MEM;
  1051. sport->port.irq = platform_get_irq(pdev, 0);
  1052. sport->rxirq = platform_get_irq(pdev, 0);
  1053. sport->txirq = platform_get_irq(pdev, 1);
  1054. sport->rtsirq = platform_get_irq(pdev, 2);
  1055. sport->port.fifosize = 32;
  1056. sport->port.ops = &imx_pops;
  1057. sport->port.flags = UPF_BOOT_AUTOCONF;
  1058. sport->port.line = pdev->id;
  1059. init_timer(&sport->timer);
  1060. sport->timer.function = imx_timeout;
  1061. sport->timer.data = (unsigned long)sport;
  1062. sport->clk = clk_get(&pdev->dev, "uart");
  1063. if (IS_ERR(sport->clk)) {
  1064. ret = PTR_ERR(sport->clk);
  1065. goto unmap;
  1066. }
  1067. clk_enable(sport->clk);
  1068. sport->port.uartclk = clk_get_rate(sport->clk);
  1069. imx_ports[pdev->id] = sport;
  1070. pdata = pdev->dev.platform_data;
  1071. if (pdata && (pdata->flags & IMXUART_HAVE_RTSCTS))
  1072. sport->have_rtscts = 1;
  1073. #ifdef CONFIG_IRDA
  1074. if (pdata && (pdata->flags & IMXUART_IRDA))
  1075. sport->use_irda = 1;
  1076. #endif
  1077. if (pdata && pdata->init) {
  1078. ret = pdata->init(pdev);
  1079. if (ret)
  1080. goto clkput;
  1081. }
  1082. ret = uart_add_one_port(&imx_reg, &sport->port);
  1083. if (ret)
  1084. goto deinit;
  1085. platform_set_drvdata(pdev, &sport->port);
  1086. return 0;
  1087. deinit:
  1088. if (pdata && pdata->exit)
  1089. pdata->exit(pdev);
  1090. clkput:
  1091. clk_put(sport->clk);
  1092. clk_disable(sport->clk);
  1093. unmap:
  1094. iounmap(sport->port.membase);
  1095. free:
  1096. kfree(sport);
  1097. return ret;
  1098. }
  1099. static int serial_imx_remove(struct platform_device *pdev)
  1100. {
  1101. struct imxuart_platform_data *pdata;
  1102. struct imx_port *sport = platform_get_drvdata(pdev);
  1103. pdata = pdev->dev.platform_data;
  1104. platform_set_drvdata(pdev, NULL);
  1105. if (sport) {
  1106. uart_remove_one_port(&imx_reg, &sport->port);
  1107. clk_put(sport->clk);
  1108. }
  1109. clk_disable(sport->clk);
  1110. if (pdata && pdata->exit)
  1111. pdata->exit(pdev);
  1112. iounmap(sport->port.membase);
  1113. kfree(sport);
  1114. return 0;
  1115. }
  1116. static struct platform_driver serial_imx_driver = {
  1117. .probe = serial_imx_probe,
  1118. .remove = serial_imx_remove,
  1119. .suspend = serial_imx_suspend,
  1120. .resume = serial_imx_resume,
  1121. .driver = {
  1122. .name = "imx-uart",
  1123. .owner = THIS_MODULE,
  1124. },
  1125. };
  1126. static int __init imx_serial_init(void)
  1127. {
  1128. int ret;
  1129. printk(KERN_INFO "Serial: IMX driver\n");
  1130. ret = uart_register_driver(&imx_reg);
  1131. if (ret)
  1132. return ret;
  1133. ret = platform_driver_register(&serial_imx_driver);
  1134. if (ret != 0)
  1135. uart_unregister_driver(&imx_reg);
  1136. return 0;
  1137. }
  1138. static void __exit imx_serial_exit(void)
  1139. {
  1140. platform_driver_unregister(&serial_imx_driver);
  1141. uart_unregister_driver(&imx_reg);
  1142. }
  1143. module_init(imx_serial_init);
  1144. module_exit(imx_serial_exit);
  1145. MODULE_AUTHOR("Sascha Hauer");
  1146. MODULE_DESCRIPTION("IMX generic serial port driver");
  1147. MODULE_LICENSE("GPL");
  1148. MODULE_ALIAS("platform:imx-uart");