pm8001_init.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm8001_chips.h"
  43. static struct scsi_transport_template *pm8001_stt;
  44. static const struct pm8001_chip_info pm8001_chips[] = {
  45. [chip_8001] = { 8, &pm8001_8001_dispatch,},
  46. };
  47. static int pm8001_id;
  48. LIST_HEAD(hba_list);
  49. /**
  50. * The main structure which LLDD must register for scsi core.
  51. */
  52. static struct scsi_host_template pm8001_sht = {
  53. .module = THIS_MODULE,
  54. .name = DRV_NAME,
  55. .queuecommand = sas_queuecommand,
  56. .target_alloc = sas_target_alloc,
  57. .slave_configure = pm8001_slave_configure,
  58. .slave_destroy = sas_slave_destroy,
  59. .scan_finished = pm8001_scan_finished,
  60. .scan_start = pm8001_scan_start,
  61. .change_queue_depth = sas_change_queue_depth,
  62. .change_queue_type = sas_change_queue_type,
  63. .bios_param = sas_bios_param,
  64. .can_queue = 1,
  65. .cmd_per_lun = 1,
  66. .this_id = -1,
  67. .sg_tablesize = SG_ALL,
  68. .max_sectors = SCSI_DEFAULT_MAX_SECTORS,
  69. .use_clustering = ENABLE_CLUSTERING,
  70. .eh_device_reset_handler = sas_eh_device_reset_handler,
  71. .eh_bus_reset_handler = sas_eh_bus_reset_handler,
  72. .slave_alloc = pm8001_slave_alloc,
  73. .target_destroy = sas_target_destroy,
  74. .ioctl = sas_ioctl,
  75. .shost_attrs = pm8001_host_attrs,
  76. };
  77. /**
  78. * Sas layer call this function to execute specific task.
  79. */
  80. static struct sas_domain_function_template pm8001_transport_ops = {
  81. .lldd_dev_found = pm8001_dev_found,
  82. .lldd_dev_gone = pm8001_dev_gone,
  83. .lldd_execute_task = pm8001_queue_command,
  84. .lldd_control_phy = pm8001_phy_control,
  85. .lldd_abort_task = pm8001_abort_task,
  86. .lldd_abort_task_set = pm8001_abort_task_set,
  87. .lldd_clear_aca = pm8001_clear_aca,
  88. .lldd_clear_task_set = pm8001_clear_task_set,
  89. .lldd_I_T_nexus_reset = pm8001_I_T_nexus_reset,
  90. .lldd_lu_reset = pm8001_lu_reset,
  91. .lldd_query_task = pm8001_query_task,
  92. };
  93. /**
  94. *pm8001_phy_init - initiate our adapter phys
  95. *@pm8001_ha: our hba structure.
  96. *@phy_id: phy id.
  97. */
  98. static void __devinit pm8001_phy_init(struct pm8001_hba_info *pm8001_ha,
  99. int phy_id)
  100. {
  101. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  102. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  103. phy->phy_state = 0;
  104. phy->pm8001_ha = pm8001_ha;
  105. sas_phy->enabled = (phy_id < pm8001_ha->chip->n_phy) ? 1 : 0;
  106. sas_phy->class = SAS;
  107. sas_phy->iproto = SAS_PROTOCOL_ALL;
  108. sas_phy->tproto = 0;
  109. sas_phy->type = PHY_TYPE_PHYSICAL;
  110. sas_phy->role = PHY_ROLE_INITIATOR;
  111. sas_phy->oob_mode = OOB_NOT_CONNECTED;
  112. sas_phy->linkrate = SAS_LINK_RATE_UNKNOWN;
  113. sas_phy->id = phy_id;
  114. sas_phy->sas_addr = &pm8001_ha->sas_addr[0];
  115. sas_phy->frame_rcvd = &phy->frame_rcvd[0];
  116. sas_phy->ha = (struct sas_ha_struct *)pm8001_ha->shost->hostdata;
  117. sas_phy->lldd_phy = phy;
  118. }
  119. /**
  120. *pm8001_free - free hba
  121. *@pm8001_ha: our hba structure.
  122. *
  123. */
  124. static void pm8001_free(struct pm8001_hba_info *pm8001_ha)
  125. {
  126. int i;
  127. struct pm8001_wq *wq;
  128. if (!pm8001_ha)
  129. return;
  130. for (i = 0; i < USI_MAX_MEMCNT; i++) {
  131. if (pm8001_ha->memoryMap.region[i].virt_ptr != NULL) {
  132. pci_free_consistent(pm8001_ha->pdev,
  133. pm8001_ha->memoryMap.region[i].element_size,
  134. pm8001_ha->memoryMap.region[i].virt_ptr,
  135. pm8001_ha->memoryMap.region[i].phys_addr);
  136. }
  137. }
  138. PM8001_CHIP_DISP->chip_iounmap(pm8001_ha);
  139. if (pm8001_ha->shost)
  140. scsi_host_put(pm8001_ha->shost);
  141. list_for_each_entry(wq, &pm8001_ha->wq_list, entry)
  142. cancel_delayed_work(&wq->work_q);
  143. kfree(pm8001_ha->tags);
  144. kfree(pm8001_ha);
  145. }
  146. #ifdef PM8001_USE_TASKLET
  147. static void pm8001_tasklet(unsigned long opaque)
  148. {
  149. struct pm8001_hba_info *pm8001_ha;
  150. pm8001_ha = (struct pm8001_hba_info *)opaque;;
  151. if (unlikely(!pm8001_ha))
  152. BUG_ON(1);
  153. PM8001_CHIP_DISP->isr(pm8001_ha);
  154. }
  155. #endif
  156. /**
  157. * pm8001_interrupt - when HBA originate a interrupt,we should invoke this
  158. * dispatcher to handle each case.
  159. * @irq: irq number.
  160. * @opaque: the passed general host adapter struct
  161. */
  162. static irqreturn_t pm8001_interrupt(int irq, void *opaque)
  163. {
  164. struct pm8001_hba_info *pm8001_ha;
  165. irqreturn_t ret = IRQ_HANDLED;
  166. struct sas_ha_struct *sha = opaque;
  167. pm8001_ha = sha->lldd_ha;
  168. if (unlikely(!pm8001_ha))
  169. return IRQ_NONE;
  170. if (!PM8001_CHIP_DISP->is_our_interupt(pm8001_ha))
  171. return IRQ_NONE;
  172. #ifdef PM8001_USE_TASKLET
  173. tasklet_schedule(&pm8001_ha->tasklet);
  174. #else
  175. ret = PM8001_CHIP_DISP->isr(pm8001_ha);
  176. #endif
  177. return ret;
  178. }
  179. /**
  180. * pm8001_alloc - initiate our hba structure and 6 DMAs area.
  181. * @pm8001_ha:our hba structure.
  182. *
  183. */
  184. static int __devinit pm8001_alloc(struct pm8001_hba_info *pm8001_ha)
  185. {
  186. int i;
  187. spin_lock_init(&pm8001_ha->lock);
  188. for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
  189. pm8001_phy_init(pm8001_ha, i);
  190. pm8001_ha->port[i].wide_port_phymap = 0;
  191. pm8001_ha->port[i].port_attached = 0;
  192. pm8001_ha->port[i].port_state = 0;
  193. INIT_LIST_HEAD(&pm8001_ha->port[i].list);
  194. }
  195. pm8001_ha->tags = kzalloc(PM8001_MAX_CCB, GFP_KERNEL);
  196. if (!pm8001_ha->tags)
  197. goto err_out;
  198. /* MPI Memory region 1 for AAP Event Log for fw */
  199. pm8001_ha->memoryMap.region[AAP1].num_elements = 1;
  200. pm8001_ha->memoryMap.region[AAP1].element_size = PM8001_EVENT_LOG_SIZE;
  201. pm8001_ha->memoryMap.region[AAP1].total_len = PM8001_EVENT_LOG_SIZE;
  202. pm8001_ha->memoryMap.region[AAP1].alignment = 32;
  203. /* MPI Memory region 2 for IOP Event Log for fw */
  204. pm8001_ha->memoryMap.region[IOP].num_elements = 1;
  205. pm8001_ha->memoryMap.region[IOP].element_size = PM8001_EVENT_LOG_SIZE;
  206. pm8001_ha->memoryMap.region[IOP].total_len = PM8001_EVENT_LOG_SIZE;
  207. pm8001_ha->memoryMap.region[IOP].alignment = 32;
  208. /* MPI Memory region 3 for consumer Index of inbound queues */
  209. pm8001_ha->memoryMap.region[CI].num_elements = 1;
  210. pm8001_ha->memoryMap.region[CI].element_size = 4;
  211. pm8001_ha->memoryMap.region[CI].total_len = 4;
  212. pm8001_ha->memoryMap.region[CI].alignment = 4;
  213. /* MPI Memory region 4 for producer Index of outbound queues */
  214. pm8001_ha->memoryMap.region[PI].num_elements = 1;
  215. pm8001_ha->memoryMap.region[PI].element_size = 4;
  216. pm8001_ha->memoryMap.region[PI].total_len = 4;
  217. pm8001_ha->memoryMap.region[PI].alignment = 4;
  218. /* MPI Memory region 5 inbound queues */
  219. pm8001_ha->memoryMap.region[IB].num_elements = 256;
  220. pm8001_ha->memoryMap.region[IB].element_size = 64;
  221. pm8001_ha->memoryMap.region[IB].total_len = 256 * 64;
  222. pm8001_ha->memoryMap.region[IB].alignment = 64;
  223. /* MPI Memory region 6 inbound queues */
  224. pm8001_ha->memoryMap.region[OB].num_elements = 256;
  225. pm8001_ha->memoryMap.region[OB].element_size = 64;
  226. pm8001_ha->memoryMap.region[OB].total_len = 256 * 64;
  227. pm8001_ha->memoryMap.region[OB].alignment = 64;
  228. /* Memory region write DMA*/
  229. pm8001_ha->memoryMap.region[NVMD].num_elements = 1;
  230. pm8001_ha->memoryMap.region[NVMD].element_size = 4096;
  231. pm8001_ha->memoryMap.region[NVMD].total_len = 4096;
  232. /* Memory region for devices*/
  233. pm8001_ha->memoryMap.region[DEV_MEM].num_elements = 1;
  234. pm8001_ha->memoryMap.region[DEV_MEM].element_size = PM8001_MAX_DEVICES *
  235. sizeof(struct pm8001_device);
  236. pm8001_ha->memoryMap.region[DEV_MEM].total_len = PM8001_MAX_DEVICES *
  237. sizeof(struct pm8001_device);
  238. /* Memory region for ccb_info*/
  239. pm8001_ha->memoryMap.region[CCB_MEM].num_elements = 1;
  240. pm8001_ha->memoryMap.region[CCB_MEM].element_size = PM8001_MAX_CCB *
  241. sizeof(struct pm8001_ccb_info);
  242. pm8001_ha->memoryMap.region[CCB_MEM].total_len = PM8001_MAX_CCB *
  243. sizeof(struct pm8001_ccb_info);
  244. for (i = 0; i < USI_MAX_MEMCNT; i++) {
  245. if (pm8001_mem_alloc(pm8001_ha->pdev,
  246. &pm8001_ha->memoryMap.region[i].virt_ptr,
  247. &pm8001_ha->memoryMap.region[i].phys_addr,
  248. &pm8001_ha->memoryMap.region[i].phys_addr_hi,
  249. &pm8001_ha->memoryMap.region[i].phys_addr_lo,
  250. pm8001_ha->memoryMap.region[i].total_len,
  251. pm8001_ha->memoryMap.region[i].alignment) != 0) {
  252. PM8001_FAIL_DBG(pm8001_ha,
  253. pm8001_printk("Mem%d alloc failed\n",
  254. i));
  255. goto err_out;
  256. }
  257. }
  258. pm8001_ha->devices = pm8001_ha->memoryMap.region[DEV_MEM].virt_ptr;
  259. for (i = 0; i < PM8001_MAX_DEVICES; i++) {
  260. pm8001_ha->devices[i].dev_type = NO_DEVICE;
  261. pm8001_ha->devices[i].id = i;
  262. pm8001_ha->devices[i].device_id = PM8001_MAX_DEVICES;
  263. pm8001_ha->devices[i].running_req = 0;
  264. }
  265. pm8001_ha->ccb_info = pm8001_ha->memoryMap.region[CCB_MEM].virt_ptr;
  266. for (i = 0; i < PM8001_MAX_CCB; i++) {
  267. pm8001_ha->ccb_info[i].ccb_dma_handle =
  268. pm8001_ha->memoryMap.region[CCB_MEM].phys_addr +
  269. i * sizeof(struct pm8001_ccb_info);
  270. pm8001_ha->ccb_info[i].task = NULL;
  271. pm8001_ha->ccb_info[i].ccb_tag = 0xffffffff;
  272. pm8001_ha->ccb_info[i].device = NULL;
  273. ++pm8001_ha->tags_num;
  274. }
  275. pm8001_ha->flags = PM8001F_INIT_TIME;
  276. /* Initialize tags */
  277. pm8001_tag_init(pm8001_ha);
  278. return 0;
  279. err_out:
  280. return 1;
  281. }
  282. /**
  283. * pm8001_ioremap - remap the pci high physical address to kernal virtual
  284. * address so that we can access them.
  285. * @pm8001_ha:our hba structure.
  286. */
  287. static int pm8001_ioremap(struct pm8001_hba_info *pm8001_ha)
  288. {
  289. u32 bar;
  290. u32 logicalBar = 0;
  291. struct pci_dev *pdev;
  292. pdev = pm8001_ha->pdev;
  293. /* map pci mem (PMC pci base 0-3)*/
  294. for (bar = 0; bar < 6; bar++) {
  295. /*
  296. ** logical BARs for SPC:
  297. ** bar 0 and 1 - logical BAR0
  298. ** bar 2 and 3 - logical BAR1
  299. ** bar4 - logical BAR2
  300. ** bar5 - logical BAR3
  301. ** Skip the appropriate assignments:
  302. */
  303. if ((bar == 1) || (bar == 3))
  304. continue;
  305. if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  306. pm8001_ha->io_mem[logicalBar].membase =
  307. pci_resource_start(pdev, bar);
  308. pm8001_ha->io_mem[logicalBar].membase &=
  309. (u32)PCI_BASE_ADDRESS_MEM_MASK;
  310. pm8001_ha->io_mem[logicalBar].memsize =
  311. pci_resource_len(pdev, bar);
  312. pm8001_ha->io_mem[logicalBar].memvirtaddr =
  313. ioremap(pm8001_ha->io_mem[logicalBar].membase,
  314. pm8001_ha->io_mem[logicalBar].memsize);
  315. PM8001_INIT_DBG(pm8001_ha,
  316. pm8001_printk("PCI: bar %d, logicalBar %d "
  317. "virt_addr=%lx,len=%d\n", bar, logicalBar,
  318. (unsigned long)
  319. pm8001_ha->io_mem[logicalBar].memvirtaddr,
  320. pm8001_ha->io_mem[logicalBar].memsize));
  321. } else {
  322. pm8001_ha->io_mem[logicalBar].membase = 0;
  323. pm8001_ha->io_mem[logicalBar].memsize = 0;
  324. pm8001_ha->io_mem[logicalBar].memvirtaddr = 0;
  325. }
  326. logicalBar++;
  327. }
  328. return 0;
  329. }
  330. /**
  331. * pm8001_pci_alloc - initialize our ha card structure
  332. * @pdev: pci device.
  333. * @ent: ent
  334. * @shost: scsi host struct which has been initialized before.
  335. */
  336. static struct pm8001_hba_info *__devinit
  337. pm8001_pci_alloc(struct pci_dev *pdev, u32 chip_id, struct Scsi_Host *shost)
  338. {
  339. struct pm8001_hba_info *pm8001_ha;
  340. struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
  341. pm8001_ha = sha->lldd_ha;
  342. if (!pm8001_ha)
  343. return NULL;
  344. pm8001_ha->pdev = pdev;
  345. pm8001_ha->dev = &pdev->dev;
  346. pm8001_ha->chip_id = chip_id;
  347. pm8001_ha->chip = &pm8001_chips[pm8001_ha->chip_id];
  348. pm8001_ha->irq = pdev->irq;
  349. pm8001_ha->sas = sha;
  350. pm8001_ha->shost = shost;
  351. pm8001_ha->id = pm8001_id++;
  352. INIT_LIST_HEAD(&pm8001_ha->wq_list);
  353. pm8001_ha->logging_level = 0x01;
  354. sprintf(pm8001_ha->name, "%s%d", DRV_NAME, pm8001_ha->id);
  355. #ifdef PM8001_USE_TASKLET
  356. tasklet_init(&pm8001_ha->tasklet, pm8001_tasklet,
  357. (unsigned long)pm8001_ha);
  358. #endif
  359. pm8001_ioremap(pm8001_ha);
  360. if (!pm8001_alloc(pm8001_ha))
  361. return pm8001_ha;
  362. pm8001_free(pm8001_ha);
  363. return NULL;
  364. }
  365. /**
  366. * pci_go_44 - pm8001 specified, its DMA is 44 bit rather than 64 bit
  367. * @pdev: pci device.
  368. */
  369. static int pci_go_44(struct pci_dev *pdev)
  370. {
  371. int rc;
  372. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(44))) {
  373. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(44));
  374. if (rc) {
  375. rc = pci_set_consistent_dma_mask(pdev,
  376. DMA_BIT_MASK(32));
  377. if (rc) {
  378. dev_printk(KERN_ERR, &pdev->dev,
  379. "44-bit DMA enable failed\n");
  380. return rc;
  381. }
  382. }
  383. } else {
  384. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  385. if (rc) {
  386. dev_printk(KERN_ERR, &pdev->dev,
  387. "32-bit DMA enable failed\n");
  388. return rc;
  389. }
  390. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  391. if (rc) {
  392. dev_printk(KERN_ERR, &pdev->dev,
  393. "32-bit consistent DMA enable failed\n");
  394. return rc;
  395. }
  396. }
  397. return rc;
  398. }
  399. /**
  400. * pm8001_prep_sas_ha_init - allocate memory in general hba struct && init them.
  401. * @shost: scsi host which has been allocated outside.
  402. * @chip_info: our ha struct.
  403. */
  404. static int __devinit pm8001_prep_sas_ha_init(struct Scsi_Host * shost,
  405. const struct pm8001_chip_info *chip_info)
  406. {
  407. int phy_nr, port_nr;
  408. struct asd_sas_phy **arr_phy;
  409. struct asd_sas_port **arr_port;
  410. struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
  411. phy_nr = chip_info->n_phy;
  412. port_nr = phy_nr;
  413. memset(sha, 0x00, sizeof(*sha));
  414. arr_phy = kcalloc(phy_nr, sizeof(void *), GFP_KERNEL);
  415. if (!arr_phy)
  416. goto exit;
  417. arr_port = kcalloc(port_nr, sizeof(void *), GFP_KERNEL);
  418. if (!arr_port)
  419. goto exit_free2;
  420. sha->sas_phy = arr_phy;
  421. sha->sas_port = arr_port;
  422. sha->lldd_ha = kzalloc(sizeof(struct pm8001_hba_info), GFP_KERNEL);
  423. if (!sha->lldd_ha)
  424. goto exit_free1;
  425. shost->transportt = pm8001_stt;
  426. shost->max_id = PM8001_MAX_DEVICES;
  427. shost->max_lun = 8;
  428. shost->max_channel = 0;
  429. shost->unique_id = pm8001_id;
  430. shost->max_cmd_len = 16;
  431. shost->can_queue = PM8001_CAN_QUEUE;
  432. shost->cmd_per_lun = 32;
  433. return 0;
  434. exit_free1:
  435. kfree(arr_port);
  436. exit_free2:
  437. kfree(arr_phy);
  438. exit:
  439. return -1;
  440. }
  441. /**
  442. * pm8001_post_sas_ha_init - initialize general hba struct defined in libsas
  443. * @shost: scsi host which has been allocated outside
  444. * @chip_info: our ha struct.
  445. */
  446. static void __devinit pm8001_post_sas_ha_init(struct Scsi_Host *shost,
  447. const struct pm8001_chip_info *chip_info)
  448. {
  449. int i = 0;
  450. struct pm8001_hba_info *pm8001_ha;
  451. struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
  452. pm8001_ha = sha->lldd_ha;
  453. for (i = 0; i < chip_info->n_phy; i++) {
  454. sha->sas_phy[i] = &pm8001_ha->phy[i].sas_phy;
  455. sha->sas_port[i] = &pm8001_ha->port[i].sas_port;
  456. }
  457. sha->sas_ha_name = DRV_NAME;
  458. sha->dev = pm8001_ha->dev;
  459. sha->lldd_module = THIS_MODULE;
  460. sha->sas_addr = &pm8001_ha->sas_addr[0];
  461. sha->num_phys = chip_info->n_phy;
  462. sha->lldd_max_execute_num = 1;
  463. sha->lldd_queue_size = PM8001_CAN_QUEUE;
  464. sha->core.shost = shost;
  465. }
  466. /**
  467. * pm8001_init_sas_add - initialize sas address
  468. * @chip_info: our ha struct.
  469. *
  470. * Currently we just set the fixed SAS address to our HBA,for manufacture,
  471. * it should read from the EEPROM
  472. */
  473. static void pm8001_init_sas_add(struct pm8001_hba_info *pm8001_ha)
  474. {
  475. u8 i;
  476. #ifdef PM8001_READ_VPD
  477. DECLARE_COMPLETION_ONSTACK(completion);
  478. struct pm8001_ioctl_payload payload;
  479. pm8001_ha->nvmd_completion = &completion;
  480. payload.minor_function = 0;
  481. payload.length = 128;
  482. payload.func_specific = kzalloc(128, GFP_KERNEL);
  483. PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
  484. wait_for_completion(&completion);
  485. for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
  486. memcpy(&pm8001_ha->phy[i].dev_sas_addr, pm8001_ha->sas_addr,
  487. SAS_ADDR_SIZE);
  488. PM8001_INIT_DBG(pm8001_ha,
  489. pm8001_printk("phy %d sas_addr = %016llx \n", i,
  490. pm8001_ha->phy[i].dev_sas_addr));
  491. }
  492. #else
  493. for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
  494. pm8001_ha->phy[i].dev_sas_addr = 0x50010c600047f9d0ULL;
  495. pm8001_ha->phy[i].dev_sas_addr =
  496. cpu_to_be64((u64)
  497. (*(u64 *)&pm8001_ha->phy[i].dev_sas_addr));
  498. }
  499. memcpy(pm8001_ha->sas_addr, &pm8001_ha->phy[0].dev_sas_addr,
  500. SAS_ADDR_SIZE);
  501. #endif
  502. }
  503. #ifdef PM8001_USE_MSIX
  504. /**
  505. * pm8001_setup_msix - enable MSI-X interrupt
  506. * @chip_info: our ha struct.
  507. * @irq_handler: irq_handler
  508. */
  509. static u32 pm8001_setup_msix(struct pm8001_hba_info *pm8001_ha,
  510. irq_handler_t irq_handler)
  511. {
  512. u32 i = 0, j = 0;
  513. u32 number_of_intr = 1;
  514. int flag = 0;
  515. u32 max_entry;
  516. int rc;
  517. max_entry = sizeof(pm8001_ha->msix_entries) /
  518. sizeof(pm8001_ha->msix_entries[0]);
  519. flag |= IRQF_DISABLED;
  520. for (i = 0; i < max_entry ; i++)
  521. pm8001_ha->msix_entries[i].entry = i;
  522. rc = pci_enable_msix(pm8001_ha->pdev, pm8001_ha->msix_entries,
  523. number_of_intr);
  524. pm8001_ha->number_of_intr = number_of_intr;
  525. if (!rc) {
  526. for (i = 0; i < number_of_intr; i++) {
  527. if (request_irq(pm8001_ha->msix_entries[i].vector,
  528. irq_handler, flag, DRV_NAME,
  529. SHOST_TO_SAS_HA(pm8001_ha->shost))) {
  530. for (j = 0; j < i; j++)
  531. free_irq(
  532. pm8001_ha->msix_entries[j].vector,
  533. SHOST_TO_SAS_HA(pm8001_ha->shost));
  534. pci_disable_msix(pm8001_ha->pdev);
  535. break;
  536. }
  537. }
  538. }
  539. return rc;
  540. }
  541. #endif
  542. /**
  543. * pm8001_request_irq - register interrupt
  544. * @chip_info: our ha struct.
  545. */
  546. static u32 pm8001_request_irq(struct pm8001_hba_info *pm8001_ha)
  547. {
  548. struct pci_dev *pdev;
  549. irq_handler_t irq_handler = pm8001_interrupt;
  550. int rc;
  551. pdev = pm8001_ha->pdev;
  552. #ifdef PM8001_USE_MSIX
  553. if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
  554. return pm8001_setup_msix(pm8001_ha, irq_handler);
  555. else
  556. goto intx;
  557. #endif
  558. intx:
  559. /* intialize the INT-X interrupt */
  560. rc = request_irq(pdev->irq, irq_handler, IRQF_SHARED, DRV_NAME,
  561. SHOST_TO_SAS_HA(pm8001_ha->shost));
  562. return rc;
  563. }
  564. /**
  565. * pm8001_pci_probe - probe supported device
  566. * @pdev: pci device which kernel has been prepared for.
  567. * @ent: pci device id
  568. *
  569. * This function is the main initialization function, when register a new
  570. * pci driver it is invoked, all struct an hardware initilization should be done
  571. * here, also, register interrupt
  572. */
  573. static int __devinit pm8001_pci_probe(struct pci_dev *pdev,
  574. const struct pci_device_id *ent)
  575. {
  576. unsigned int rc;
  577. u32 pci_reg;
  578. struct pm8001_hba_info *pm8001_ha;
  579. struct Scsi_Host *shost = NULL;
  580. const struct pm8001_chip_info *chip;
  581. dev_printk(KERN_INFO, &pdev->dev,
  582. "pm8001: driver version %s\n", DRV_VERSION);
  583. rc = pci_enable_device(pdev);
  584. if (rc)
  585. goto err_out_enable;
  586. pci_set_master(pdev);
  587. /*
  588. * Enable pci slot busmaster by setting pci command register.
  589. * This is required by FW for Cyclone card.
  590. */
  591. pci_read_config_dword(pdev, PCI_COMMAND, &pci_reg);
  592. pci_reg |= 0x157;
  593. pci_write_config_dword(pdev, PCI_COMMAND, pci_reg);
  594. rc = pci_request_regions(pdev, DRV_NAME);
  595. if (rc)
  596. goto err_out_disable;
  597. rc = pci_go_44(pdev);
  598. if (rc)
  599. goto err_out_regions;
  600. shost = scsi_host_alloc(&pm8001_sht, sizeof(void *));
  601. if (!shost) {
  602. rc = -ENOMEM;
  603. goto err_out_regions;
  604. }
  605. chip = &pm8001_chips[ent->driver_data];
  606. SHOST_TO_SAS_HA(shost) =
  607. kzalloc(sizeof(struct sas_ha_struct), GFP_KERNEL);
  608. if (!SHOST_TO_SAS_HA(shost)) {
  609. rc = -ENOMEM;
  610. goto err_out_free_host;
  611. }
  612. rc = pm8001_prep_sas_ha_init(shost, chip);
  613. if (rc) {
  614. rc = -ENOMEM;
  615. goto err_out_free;
  616. }
  617. pci_set_drvdata(pdev, SHOST_TO_SAS_HA(shost));
  618. pm8001_ha = pm8001_pci_alloc(pdev, chip_8001, shost);
  619. if (!pm8001_ha) {
  620. rc = -ENOMEM;
  621. goto err_out_free;
  622. }
  623. list_add_tail(&pm8001_ha->list, &hba_list);
  624. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  625. rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
  626. if (rc)
  627. goto err_out_ha_free;
  628. rc = scsi_add_host(shost, &pdev->dev);
  629. if (rc)
  630. goto err_out_ha_free;
  631. rc = pm8001_request_irq(pm8001_ha);
  632. if (rc)
  633. goto err_out_shost;
  634. PM8001_CHIP_DISP->interrupt_enable(pm8001_ha);
  635. pm8001_init_sas_add(pm8001_ha);
  636. pm8001_post_sas_ha_init(shost, chip);
  637. rc = sas_register_ha(SHOST_TO_SAS_HA(shost));
  638. if (rc)
  639. goto err_out_shost;
  640. scsi_scan_host(pm8001_ha->shost);
  641. return 0;
  642. err_out_shost:
  643. scsi_remove_host(pm8001_ha->shost);
  644. err_out_ha_free:
  645. pm8001_free(pm8001_ha);
  646. err_out_free:
  647. kfree(SHOST_TO_SAS_HA(shost));
  648. err_out_free_host:
  649. kfree(shost);
  650. err_out_regions:
  651. pci_release_regions(pdev);
  652. err_out_disable:
  653. pci_disable_device(pdev);
  654. err_out_enable:
  655. return rc;
  656. }
  657. static void __devexit pm8001_pci_remove(struct pci_dev *pdev)
  658. {
  659. struct sas_ha_struct *sha = pci_get_drvdata(pdev);
  660. struct pm8001_hba_info *pm8001_ha;
  661. int i;
  662. pm8001_ha = sha->lldd_ha;
  663. pci_set_drvdata(pdev, NULL);
  664. sas_unregister_ha(sha);
  665. sas_remove_host(pm8001_ha->shost);
  666. list_del(&pm8001_ha->list);
  667. scsi_remove_host(pm8001_ha->shost);
  668. PM8001_CHIP_DISP->interrupt_disable(pm8001_ha);
  669. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  670. #ifdef PM8001_USE_MSIX
  671. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  672. synchronize_irq(pm8001_ha->msix_entries[i].vector);
  673. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  674. free_irq(pm8001_ha->msix_entries[i].vector, sha);
  675. pci_disable_msix(pdev);
  676. #else
  677. free_irq(pm8001_ha->irq, sha);
  678. #endif
  679. #ifdef PM8001_USE_TASKLET
  680. tasklet_kill(&pm8001_ha->tasklet);
  681. #endif
  682. pm8001_free(pm8001_ha);
  683. kfree(sha->sas_phy);
  684. kfree(sha->sas_port);
  685. kfree(sha);
  686. pci_release_regions(pdev);
  687. pci_disable_device(pdev);
  688. }
  689. /**
  690. * pm8001_pci_suspend - power management suspend main entry point
  691. * @pdev: PCI device struct
  692. * @state: PM state change to (usually PCI_D3)
  693. *
  694. * Returns 0 success, anything else error.
  695. */
  696. static int pm8001_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  697. {
  698. struct sas_ha_struct *sha = pci_get_drvdata(pdev);
  699. struct pm8001_hba_info *pm8001_ha;
  700. int i , pos;
  701. u32 device_state;
  702. pm8001_ha = sha->lldd_ha;
  703. flush_scheduled_work();
  704. scsi_block_requests(pm8001_ha->shost);
  705. pos = pci_find_capability(pdev, PCI_CAP_ID_PM);
  706. if (pos == 0) {
  707. printk(KERN_ERR " PCI PM not supported\n");
  708. return -ENODEV;
  709. }
  710. PM8001_CHIP_DISP->interrupt_disable(pm8001_ha);
  711. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  712. #ifdef PM8001_USE_MSIX
  713. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  714. synchronize_irq(pm8001_ha->msix_entries[i].vector);
  715. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  716. free_irq(pm8001_ha->msix_entries[i].vector, sha);
  717. pci_disable_msix(pdev);
  718. #else
  719. free_irq(pm8001_ha->irq, sha);
  720. #endif
  721. #ifdef PM8001_USE_TASKLET
  722. tasklet_kill(&pm8001_ha->tasklet);
  723. #endif
  724. device_state = pci_choose_state(pdev, state);
  725. pm8001_printk("pdev=0x%p, slot=%s, entering "
  726. "operating state [D%d]\n", pdev,
  727. pm8001_ha->name, device_state);
  728. pci_save_state(pdev);
  729. pci_disable_device(pdev);
  730. pci_set_power_state(pdev, device_state);
  731. return 0;
  732. }
  733. /**
  734. * pm8001_pci_resume - power management resume main entry point
  735. * @pdev: PCI device struct
  736. *
  737. * Returns 0 success, anything else error.
  738. */
  739. static int pm8001_pci_resume(struct pci_dev *pdev)
  740. {
  741. struct sas_ha_struct *sha = pci_get_drvdata(pdev);
  742. struct pm8001_hba_info *pm8001_ha;
  743. int rc;
  744. u32 device_state;
  745. pm8001_ha = sha->lldd_ha;
  746. device_state = pdev->current_state;
  747. pm8001_printk("pdev=0x%p, slot=%s, resuming from previous "
  748. "operating state [D%d]\n", pdev, pm8001_ha->name, device_state);
  749. pci_set_power_state(pdev, PCI_D0);
  750. pci_enable_wake(pdev, PCI_D0, 0);
  751. pci_restore_state(pdev);
  752. rc = pci_enable_device(pdev);
  753. if (rc) {
  754. pm8001_printk("slot=%s Enable device failed during resume\n",
  755. pm8001_ha->name);
  756. goto err_out_enable;
  757. }
  758. pci_set_master(pdev);
  759. rc = pci_go_44(pdev);
  760. if (rc)
  761. goto err_out_disable;
  762. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  763. rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
  764. if (rc)
  765. goto err_out_disable;
  766. PM8001_CHIP_DISP->interrupt_disable(pm8001_ha);
  767. rc = pm8001_request_irq(pm8001_ha);
  768. if (rc)
  769. goto err_out_disable;
  770. #ifdef PM8001_USE_TASKLET
  771. tasklet_init(&pm8001_ha->tasklet, pm8001_tasklet,
  772. (unsigned long)pm8001_ha);
  773. #endif
  774. PM8001_CHIP_DISP->interrupt_enable(pm8001_ha);
  775. scsi_unblock_requests(pm8001_ha->shost);
  776. return 0;
  777. err_out_disable:
  778. scsi_remove_host(pm8001_ha->shost);
  779. pci_disable_device(pdev);
  780. err_out_enable:
  781. return rc;
  782. }
  783. static struct pci_device_id __devinitdata pm8001_pci_table[] = {
  784. {
  785. PCI_VDEVICE(PMC_Sierra, 0x8001), chip_8001
  786. },
  787. {
  788. PCI_DEVICE(0x117c, 0x0042),
  789. .driver_data = chip_8001
  790. },
  791. {} /* terminate list */
  792. };
  793. static struct pci_driver pm8001_pci_driver = {
  794. .name = DRV_NAME,
  795. .id_table = pm8001_pci_table,
  796. .probe = pm8001_pci_probe,
  797. .remove = __devexit_p(pm8001_pci_remove),
  798. .suspend = pm8001_pci_suspend,
  799. .resume = pm8001_pci_resume,
  800. };
  801. /**
  802. * pm8001_init - initialize scsi transport template
  803. */
  804. static int __init pm8001_init(void)
  805. {
  806. int rc;
  807. pm8001_id = 0;
  808. pm8001_stt = sas_domain_attach_transport(&pm8001_transport_ops);
  809. if (!pm8001_stt)
  810. return -ENOMEM;
  811. rc = pci_register_driver(&pm8001_pci_driver);
  812. if (rc)
  813. goto err_out;
  814. return 0;
  815. err_out:
  816. sas_release_transport(pm8001_stt);
  817. return rc;
  818. }
  819. static void __exit pm8001_exit(void)
  820. {
  821. pci_unregister_driver(&pm8001_pci_driver);
  822. sas_release_transport(pm8001_stt);
  823. }
  824. module_init(pm8001_init);
  825. module_exit(pm8001_exit);
  826. MODULE_AUTHOR("Jack Wang <jack_wang@usish.com>");
  827. MODULE_DESCRIPTION("PMC-Sierra PM8001 SAS/SATA controller driver");
  828. MODULE_VERSION(DRV_VERSION);
  829. MODULE_LICENSE("GPL");
  830. MODULE_DEVICE_TABLE(pci, pm8001_pci_table);