pm8001_hwi.c 144 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm8001_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. /**
  46. * read_main_config_table - read the configure table and save it.
  47. * @pm8001_ha: our hba card information
  48. */
  49. static void __devinit read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  50. {
  51. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  52. pm8001_ha->main_cfg_tbl.signature = pm8001_mr32(address, 0x00);
  53. pm8001_ha->main_cfg_tbl.interface_rev = pm8001_mr32(address, 0x04);
  54. pm8001_ha->main_cfg_tbl.firmware_rev = pm8001_mr32(address, 0x08);
  55. pm8001_ha->main_cfg_tbl.max_out_io = pm8001_mr32(address, 0x0C);
  56. pm8001_ha->main_cfg_tbl.max_sgl = pm8001_mr32(address, 0x10);
  57. pm8001_ha->main_cfg_tbl.ctrl_cap_flag = pm8001_mr32(address, 0x14);
  58. pm8001_ha->main_cfg_tbl.gst_offset = pm8001_mr32(address, 0x18);
  59. pm8001_ha->main_cfg_tbl.inbound_queue_offset =
  60. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  61. pm8001_ha->main_cfg_tbl.outbound_queue_offset =
  62. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  63. pm8001_ha->main_cfg_tbl.hda_mode_flag =
  64. pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
  65. /* read analog Setting offset from the configuration table */
  66. pm8001_ha->main_cfg_tbl.anolog_setup_table_offset =
  67. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  68. /* read Error Dump Offset and Length */
  69. pm8001_ha->main_cfg_tbl.fatal_err_dump_offset0 =
  70. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  71. pm8001_ha->main_cfg_tbl.fatal_err_dump_length0 =
  72. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  73. pm8001_ha->main_cfg_tbl.fatal_err_dump_offset1 =
  74. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  75. pm8001_ha->main_cfg_tbl.fatal_err_dump_length1 =
  76. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  77. }
  78. /**
  79. * read_general_status_table - read the general status table and save it.
  80. * @pm8001_ha: our hba card information
  81. */
  82. static void __devinit
  83. read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  84. {
  85. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  86. pm8001_ha->gs_tbl.gst_len_mpistate = pm8001_mr32(address, 0x00);
  87. pm8001_ha->gs_tbl.iq_freeze_state0 = pm8001_mr32(address, 0x04);
  88. pm8001_ha->gs_tbl.iq_freeze_state1 = pm8001_mr32(address, 0x08);
  89. pm8001_ha->gs_tbl.msgu_tcnt = pm8001_mr32(address, 0x0C);
  90. pm8001_ha->gs_tbl.iop_tcnt = pm8001_mr32(address, 0x10);
  91. pm8001_ha->gs_tbl.reserved = pm8001_mr32(address, 0x14);
  92. pm8001_ha->gs_tbl.phy_state[0] = pm8001_mr32(address, 0x18);
  93. pm8001_ha->gs_tbl.phy_state[1] = pm8001_mr32(address, 0x1C);
  94. pm8001_ha->gs_tbl.phy_state[2] = pm8001_mr32(address, 0x20);
  95. pm8001_ha->gs_tbl.phy_state[3] = pm8001_mr32(address, 0x24);
  96. pm8001_ha->gs_tbl.phy_state[4] = pm8001_mr32(address, 0x28);
  97. pm8001_ha->gs_tbl.phy_state[5] = pm8001_mr32(address, 0x2C);
  98. pm8001_ha->gs_tbl.phy_state[6] = pm8001_mr32(address, 0x30);
  99. pm8001_ha->gs_tbl.phy_state[7] = pm8001_mr32(address, 0x34);
  100. pm8001_ha->gs_tbl.reserved1 = pm8001_mr32(address, 0x38);
  101. pm8001_ha->gs_tbl.reserved2 = pm8001_mr32(address, 0x3C);
  102. pm8001_ha->gs_tbl.reserved3 = pm8001_mr32(address, 0x40);
  103. pm8001_ha->gs_tbl.recover_err_info[0] = pm8001_mr32(address, 0x44);
  104. pm8001_ha->gs_tbl.recover_err_info[1] = pm8001_mr32(address, 0x48);
  105. pm8001_ha->gs_tbl.recover_err_info[2] = pm8001_mr32(address, 0x4C);
  106. pm8001_ha->gs_tbl.recover_err_info[3] = pm8001_mr32(address, 0x50);
  107. pm8001_ha->gs_tbl.recover_err_info[4] = pm8001_mr32(address, 0x54);
  108. pm8001_ha->gs_tbl.recover_err_info[5] = pm8001_mr32(address, 0x58);
  109. pm8001_ha->gs_tbl.recover_err_info[6] = pm8001_mr32(address, 0x5C);
  110. pm8001_ha->gs_tbl.recover_err_info[7] = pm8001_mr32(address, 0x60);
  111. }
  112. /**
  113. * read_inbnd_queue_table - read the inbound queue table and save it.
  114. * @pm8001_ha: our hba card information
  115. */
  116. static void __devinit
  117. read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  118. {
  119. int inbQ_num = 1;
  120. int i;
  121. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  122. for (i = 0; i < inbQ_num; i++) {
  123. u32 offset = i * 0x20;
  124. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  125. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  126. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  127. pm8001_mr32(address, (offset + 0x18));
  128. }
  129. }
  130. /**
  131. * read_outbnd_queue_table - read the outbound queue table and save it.
  132. * @pm8001_ha: our hba card information
  133. */
  134. static void __devinit
  135. read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  136. {
  137. int outbQ_num = 1;
  138. int i;
  139. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  140. for (i = 0; i < outbQ_num; i++) {
  141. u32 offset = i * 0x24;
  142. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  143. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  144. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  145. pm8001_mr32(address, (offset + 0x18));
  146. }
  147. }
  148. /**
  149. * init_default_table_values - init the default table.
  150. * @pm8001_ha: our hba card information
  151. */
  152. static void __devinit
  153. init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  154. {
  155. int qn = 1;
  156. int i;
  157. u32 offsetib, offsetob;
  158. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  159. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  160. pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd = 0;
  161. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3 = 0;
  162. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7 = 0;
  163. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3 = 0;
  164. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7 = 0;
  165. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3 = 0;
  166. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7 = 0;
  167. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
  168. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
  169. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3 = 0;
  170. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7 = 0;
  171. pm8001_ha->main_cfg_tbl.upper_event_log_addr =
  172. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  173. pm8001_ha->main_cfg_tbl.lower_event_log_addr =
  174. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  175. pm8001_ha->main_cfg_tbl.event_log_size = PM8001_EVENT_LOG_SIZE;
  176. pm8001_ha->main_cfg_tbl.event_log_option = 0x01;
  177. pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr =
  178. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  179. pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr =
  180. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  181. pm8001_ha->main_cfg_tbl.iop_event_log_size = PM8001_EVENT_LOG_SIZE;
  182. pm8001_ha->main_cfg_tbl.iop_event_log_option = 0x01;
  183. pm8001_ha->main_cfg_tbl.fatal_err_interrupt = 0x01;
  184. for (i = 0; i < qn; i++) {
  185. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  186. 0x00000100 | (0x00000040 << 16) | (0x00<<30);
  187. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  188. pm8001_ha->memoryMap.region[IB].phys_addr_hi;
  189. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  190. pm8001_ha->memoryMap.region[IB].phys_addr_lo;
  191. pm8001_ha->inbnd_q_tbl[i].base_virt =
  192. (u8 *)pm8001_ha->memoryMap.region[IB].virt_ptr;
  193. pm8001_ha->inbnd_q_tbl[i].total_length =
  194. pm8001_ha->memoryMap.region[IB].total_len;
  195. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  196. pm8001_ha->memoryMap.region[CI].phys_addr_hi;
  197. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  198. pm8001_ha->memoryMap.region[CI].phys_addr_lo;
  199. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  200. pm8001_ha->memoryMap.region[CI].virt_ptr;
  201. offsetib = i * 0x20;
  202. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  203. get_pci_bar_index(pm8001_mr32(addressib,
  204. (offsetib + 0x14)));
  205. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  206. pm8001_mr32(addressib, (offsetib + 0x18));
  207. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  208. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  209. }
  210. for (i = 0; i < qn; i++) {
  211. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  212. 256 | (64 << 16) | (1<<30);
  213. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  214. pm8001_ha->memoryMap.region[OB].phys_addr_hi;
  215. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  216. pm8001_ha->memoryMap.region[OB].phys_addr_lo;
  217. pm8001_ha->outbnd_q_tbl[i].base_virt =
  218. (u8 *)pm8001_ha->memoryMap.region[OB].virt_ptr;
  219. pm8001_ha->outbnd_q_tbl[i].total_length =
  220. pm8001_ha->memoryMap.region[OB].total_len;
  221. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  222. pm8001_ha->memoryMap.region[PI].phys_addr_hi;
  223. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  224. pm8001_ha->memoryMap.region[PI].phys_addr_lo;
  225. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
  226. 0 | (10 << 16) | (0 << 24);
  227. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  228. pm8001_ha->memoryMap.region[PI].virt_ptr;
  229. offsetob = i * 0x24;
  230. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  231. get_pci_bar_index(pm8001_mr32(addressob,
  232. offsetob + 0x14));
  233. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  234. pm8001_mr32(addressob, (offsetob + 0x18));
  235. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  236. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  237. }
  238. }
  239. /**
  240. * update_main_config_table - update the main default table to the HBA.
  241. * @pm8001_ha: our hba card information
  242. */
  243. static void __devinit
  244. update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  245. {
  246. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  247. pm8001_mw32(address, 0x24,
  248. pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd);
  249. pm8001_mw32(address, 0x28,
  250. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3);
  251. pm8001_mw32(address, 0x2C,
  252. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7);
  253. pm8001_mw32(address, 0x30,
  254. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3);
  255. pm8001_mw32(address, 0x34,
  256. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7);
  257. pm8001_mw32(address, 0x38,
  258. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3);
  259. pm8001_mw32(address, 0x3C,
  260. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7);
  261. pm8001_mw32(address, 0x40,
  262. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3);
  263. pm8001_mw32(address, 0x44,
  264. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7);
  265. pm8001_mw32(address, 0x48,
  266. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3);
  267. pm8001_mw32(address, 0x4C,
  268. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7);
  269. pm8001_mw32(address, 0x50,
  270. pm8001_ha->main_cfg_tbl.upper_event_log_addr);
  271. pm8001_mw32(address, 0x54,
  272. pm8001_ha->main_cfg_tbl.lower_event_log_addr);
  273. pm8001_mw32(address, 0x58, pm8001_ha->main_cfg_tbl.event_log_size);
  274. pm8001_mw32(address, 0x5C, pm8001_ha->main_cfg_tbl.event_log_option);
  275. pm8001_mw32(address, 0x60,
  276. pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr);
  277. pm8001_mw32(address, 0x64,
  278. pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr);
  279. pm8001_mw32(address, 0x68, pm8001_ha->main_cfg_tbl.iop_event_log_size);
  280. pm8001_mw32(address, 0x6C,
  281. pm8001_ha->main_cfg_tbl.iop_event_log_option);
  282. pm8001_mw32(address, 0x70,
  283. pm8001_ha->main_cfg_tbl.fatal_err_interrupt);
  284. }
  285. /**
  286. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  287. * @pm8001_ha: our hba card information
  288. */
  289. static void __devinit
  290. update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
  291. {
  292. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  293. u16 offset = number * 0x20;
  294. pm8001_mw32(address, offset + 0x00,
  295. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  296. pm8001_mw32(address, offset + 0x04,
  297. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  298. pm8001_mw32(address, offset + 0x08,
  299. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  300. pm8001_mw32(address, offset + 0x0C,
  301. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  302. pm8001_mw32(address, offset + 0x10,
  303. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  304. }
  305. /**
  306. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  307. * @pm8001_ha: our hba card information
  308. */
  309. static void __devinit
  310. update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
  311. {
  312. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  313. u16 offset = number * 0x24;
  314. pm8001_mw32(address, offset + 0x00,
  315. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  316. pm8001_mw32(address, offset + 0x04,
  317. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  318. pm8001_mw32(address, offset + 0x08,
  319. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  320. pm8001_mw32(address, offset + 0x0C,
  321. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  322. pm8001_mw32(address, offset + 0x10,
  323. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  324. pm8001_mw32(address, offset + 0x1C,
  325. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  326. }
  327. /**
  328. * bar4_shift - function is called to shift BAR base address
  329. * @pm8001_ha : our hba card infomation
  330. * @shiftValue : shifting value in memory bar.
  331. */
  332. static int bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
  333. {
  334. u32 regVal;
  335. u32 max_wait_count;
  336. /* program the inbound AXI translation Lower Address */
  337. pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
  338. /* confirm the setting is written */
  339. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  340. do {
  341. udelay(1);
  342. regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
  343. } while ((regVal != shiftValue) && (--max_wait_count));
  344. if (!max_wait_count) {
  345. PM8001_INIT_DBG(pm8001_ha,
  346. pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
  347. " = 0x%x\n", regVal));
  348. return -1;
  349. }
  350. return 0;
  351. }
  352. /**
  353. * mpi_set_phys_g3_with_ssc
  354. * @pm8001_ha: our hba card information
  355. * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
  356. */
  357. static void __devinit
  358. mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha, u32 SSCbit)
  359. {
  360. u32 value, offset, i;
  361. #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
  362. #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
  363. #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
  364. #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
  365. #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
  366. #define PHY_G3_WITH_SSC_BIT_SHIFT 13
  367. #define SNW3_PHY_CAPABILITIES_PARITY 31
  368. /*
  369. * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
  370. * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
  371. */
  372. if (-1 == bar4_shift(pm8001_ha, SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR))
  373. return;
  374. for (i = 0; i < 4; i++) {
  375. offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
  376. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  377. }
  378. /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
  379. if (-1 == bar4_shift(pm8001_ha, SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR))
  380. return;
  381. for (i = 4; i < 8; i++) {
  382. offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  383. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  384. }
  385. /*************************************************************
  386. Change the SSC upspreading value to 0x0 so that upspreading is disabled.
  387. Device MABC SMOD0 Controls
  388. Address: (via MEMBASE-III):
  389. Using shifted destination address 0x0_0000: with Offset 0xD8
  390. 31:28 R/W Reserved Do not change
  391. 27:24 R/W SAS_SMOD_SPRDUP 0000
  392. 23:20 R/W SAS_SMOD_SPRDDN 0000
  393. 19:0 R/W Reserved Do not change
  394. Upon power-up this register will read as 0x8990c016,
  395. and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
  396. so that the written value will be 0x8090c016.
  397. This will ensure only down-spreading SSC is enabled on the SPC.
  398. *************************************************************/
  399. value = pm8001_cr32(pm8001_ha, 2, 0xd8);
  400. pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
  401. /*set the shifted destination address to 0x0 to avoid error operation */
  402. bar4_shift(pm8001_ha, 0x0);
  403. return;
  404. }
  405. /**
  406. * mpi_set_open_retry_interval_reg
  407. * @pm8001_ha: our hba card information
  408. * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
  409. */
  410. static void __devinit
  411. mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
  412. u32 interval)
  413. {
  414. u32 offset;
  415. u32 value;
  416. u32 i;
  417. #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
  418. #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
  419. #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
  420. #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
  421. #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
  422. value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
  423. /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
  424. if (-1 == bar4_shift(pm8001_ha,
  425. OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR))
  426. return;
  427. for (i = 0; i < 4; i++) {
  428. offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
  429. pm8001_cw32(pm8001_ha, 2, offset, value);
  430. }
  431. if (-1 == bar4_shift(pm8001_ha,
  432. OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR))
  433. return;
  434. for (i = 4; i < 8; i++) {
  435. offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  436. pm8001_cw32(pm8001_ha, 2, offset, value);
  437. }
  438. /*set the shifted destination address to 0x0 to avoid error operation */
  439. bar4_shift(pm8001_ha, 0x0);
  440. return;
  441. }
  442. /**
  443. * mpi_init_check - check firmware initialization status.
  444. * @pm8001_ha: our hba card information
  445. */
  446. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  447. {
  448. u32 max_wait_count;
  449. u32 value;
  450. u32 gst_len_mpistate;
  451. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  452. table is updated */
  453. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
  454. /* wait until Inbound DoorBell Clear Register toggled */
  455. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  456. do {
  457. udelay(1);
  458. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  459. value &= SPC_MSGU_CFG_TABLE_UPDATE;
  460. } while ((value != 0) && (--max_wait_count));
  461. if (!max_wait_count)
  462. return -1;
  463. /* check the MPI-State for initialization */
  464. gst_len_mpistate =
  465. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  466. GST_GSTLEN_MPIS_OFFSET);
  467. if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
  468. return -1;
  469. /* check MPI Initialization error */
  470. gst_len_mpistate = gst_len_mpistate >> 16;
  471. if (0x0000 != gst_len_mpistate)
  472. return -1;
  473. return 0;
  474. }
  475. /**
  476. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  477. * @pm8001_ha: our hba card information
  478. */
  479. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  480. {
  481. u32 value, value1;
  482. u32 max_wait_count;
  483. /* check error state */
  484. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  485. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  486. /* check AAP error */
  487. if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
  488. /* error state */
  489. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  490. return -1;
  491. }
  492. /* check IOP error */
  493. if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
  494. /* error state */
  495. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  496. return -1;
  497. }
  498. /* bit 4-31 of scratch pad1 should be zeros if it is not
  499. in error state*/
  500. if (value & SCRATCH_PAD1_STATE_MASK) {
  501. /* error case */
  502. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  503. return -1;
  504. }
  505. /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
  506. in error state */
  507. if (value1 & SCRATCH_PAD2_STATE_MASK) {
  508. /* error case */
  509. return -1;
  510. }
  511. max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
  512. /* wait until scratch pad 1 and 2 registers in ready state */
  513. do {
  514. udelay(1);
  515. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  516. & SCRATCH_PAD1_RDY;
  517. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  518. & SCRATCH_PAD2_RDY;
  519. if ((--max_wait_count) == 0)
  520. return -1;
  521. } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
  522. return 0;
  523. }
  524. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  525. {
  526. void __iomem *base_addr;
  527. u32 value;
  528. u32 offset;
  529. u32 pcibar;
  530. u32 pcilogic;
  531. value = pm8001_cr32(pm8001_ha, 0, 0x44);
  532. offset = value & 0x03FFFFFF;
  533. PM8001_INIT_DBG(pm8001_ha,
  534. pm8001_printk("Scratchpad 0 Offset: %x \n", offset));
  535. pcilogic = (value & 0xFC000000) >> 26;
  536. pcibar = get_pci_bar_index(pcilogic);
  537. PM8001_INIT_DBG(pm8001_ha,
  538. pm8001_printk("Scratchpad 0 PCI BAR: %d \n", pcibar));
  539. pm8001_ha->main_cfg_tbl_addr = base_addr =
  540. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  541. pm8001_ha->general_stat_tbl_addr =
  542. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
  543. pm8001_ha->inbnd_q_tbl_addr =
  544. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
  545. pm8001_ha->outbnd_q_tbl_addr =
  546. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
  547. }
  548. /**
  549. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  550. * @pm8001_ha: our hba card information
  551. */
  552. static int __devinit pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
  553. {
  554. /* check the firmware status */
  555. if (-1 == check_fw_ready(pm8001_ha)) {
  556. PM8001_FAIL_DBG(pm8001_ha,
  557. pm8001_printk("Firmware is not ready!\n"));
  558. return -EBUSY;
  559. }
  560. /* Initialize pci space address eg: mpi offset */
  561. init_pci_device_addresses(pm8001_ha);
  562. init_default_table_values(pm8001_ha);
  563. read_main_config_table(pm8001_ha);
  564. read_general_status_table(pm8001_ha);
  565. read_inbnd_queue_table(pm8001_ha);
  566. read_outbnd_queue_table(pm8001_ha);
  567. /* update main config table ,inbound table and outbound table */
  568. update_main_config_table(pm8001_ha);
  569. update_inbnd_queue_table(pm8001_ha, 0);
  570. update_outbnd_queue_table(pm8001_ha, 0);
  571. mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
  572. mpi_set_open_retry_interval_reg(pm8001_ha, 7);
  573. /* notify firmware update finished and check initialization status */
  574. if (0 == mpi_init_check(pm8001_ha)) {
  575. PM8001_INIT_DBG(pm8001_ha,
  576. pm8001_printk("MPI initialize successful!\n"));
  577. } else
  578. return -EBUSY;
  579. /*This register is a 16-bit timer with a resolution of 1us. This is the
  580. timer used for interrupt delay/coalescing in the PCIe Application Layer.
  581. Zero is not a valid value. A value of 1 in the register will cause the
  582. interrupts to be normal. A value greater than 1 will cause coalescing
  583. delays.*/
  584. pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
  585. pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
  586. return 0;
  587. }
  588. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  589. {
  590. u32 max_wait_count;
  591. u32 value;
  592. u32 gst_len_mpistate;
  593. init_pci_device_addresses(pm8001_ha);
  594. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  595. table is stop */
  596. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
  597. /* wait until Inbound DoorBell Clear Register toggled */
  598. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  599. do {
  600. udelay(1);
  601. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  602. value &= SPC_MSGU_CFG_TABLE_RESET;
  603. } while ((value != 0) && (--max_wait_count));
  604. if (!max_wait_count) {
  605. PM8001_FAIL_DBG(pm8001_ha,
  606. pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
  607. return -1;
  608. }
  609. /* check the MPI-State for termination in progress */
  610. /* wait until Inbound DoorBell Clear Register toggled */
  611. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  612. do {
  613. udelay(1);
  614. gst_len_mpistate =
  615. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  616. GST_GSTLEN_MPIS_OFFSET);
  617. if (GST_MPI_STATE_UNINIT ==
  618. (gst_len_mpistate & GST_MPI_STATE_MASK))
  619. break;
  620. } while (--max_wait_count);
  621. if (!max_wait_count) {
  622. PM8001_FAIL_DBG(pm8001_ha,
  623. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  624. gst_len_mpistate & GST_MPI_STATE_MASK));
  625. return -1;
  626. }
  627. return 0;
  628. }
  629. /**
  630. * soft_reset_ready_check - Function to check FW is ready for soft reset.
  631. * @pm8001_ha: our hba card information
  632. */
  633. static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
  634. {
  635. u32 regVal, regVal1, regVal2;
  636. if (mpi_uninit_check(pm8001_ha) != 0) {
  637. PM8001_FAIL_DBG(pm8001_ha,
  638. pm8001_printk("MPI state is not ready\n"));
  639. return -1;
  640. }
  641. /* read the scratch pad 2 register bit 2 */
  642. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  643. & SCRATCH_PAD2_FWRDY_RST;
  644. if (regVal == SCRATCH_PAD2_FWRDY_RST) {
  645. PM8001_INIT_DBG(pm8001_ha,
  646. pm8001_printk("Firmware is ready for reset .\n"));
  647. } else {
  648. /* Trigger NMI twice via RB6 */
  649. if (-1 == bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
  650. PM8001_FAIL_DBG(pm8001_ha,
  651. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  652. RB6_ACCESS_REG));
  653. return -1;
  654. }
  655. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
  656. RB6_MAGIC_NUMBER_RST);
  657. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
  658. /* wait for 100 ms */
  659. mdelay(100);
  660. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
  661. SCRATCH_PAD2_FWRDY_RST;
  662. if (regVal != SCRATCH_PAD2_FWRDY_RST) {
  663. regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  664. regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  665. PM8001_FAIL_DBG(pm8001_ha,
  666. pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
  667. "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
  668. regVal1, regVal2));
  669. PM8001_FAIL_DBG(pm8001_ha,
  670. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  671. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
  672. PM8001_FAIL_DBG(pm8001_ha,
  673. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  674. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
  675. return -1;
  676. }
  677. }
  678. return 0;
  679. }
  680. /**
  681. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  682. * the FW register status to the originated status.
  683. * @pm8001_ha: our hba card information
  684. * @signature: signature in host scratch pad0 register.
  685. */
  686. static int
  687. pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
  688. {
  689. u32 regVal, toggleVal;
  690. u32 max_wait_count;
  691. u32 regVal1, regVal2, regVal3;
  692. /* step1: Check FW is ready for soft reset */
  693. if (soft_reset_ready_check(pm8001_ha) != 0) {
  694. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
  695. return -1;
  696. }
  697. /* step 2: clear NMI status register on AAP1 and IOP, write the same
  698. value to clear */
  699. /* map 0x60000 to BAR4(0x20), BAR2(win) */
  700. if (-1 == bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
  701. PM8001_FAIL_DBG(pm8001_ha,
  702. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  703. MBIC_AAP1_ADDR_BASE));
  704. return -1;
  705. }
  706. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
  707. PM8001_INIT_DBG(pm8001_ha,
  708. pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
  709. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
  710. /* map 0x70000 to BAR4(0x20), BAR2(win) */
  711. if (-1 == bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
  712. PM8001_FAIL_DBG(pm8001_ha,
  713. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  714. MBIC_IOP_ADDR_BASE));
  715. return -1;
  716. }
  717. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
  718. PM8001_INIT_DBG(pm8001_ha,
  719. pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
  720. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
  721. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
  722. PM8001_INIT_DBG(pm8001_ha,
  723. pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
  724. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
  725. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
  726. PM8001_INIT_DBG(pm8001_ha,
  727. pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
  728. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
  729. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
  730. PM8001_INIT_DBG(pm8001_ha,
  731. pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
  732. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
  733. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
  734. PM8001_INIT_DBG(pm8001_ha,
  735. pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
  736. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
  737. /* read the scratch pad 1 register bit 2 */
  738. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  739. & SCRATCH_PAD1_RST;
  740. toggleVal = regVal ^ SCRATCH_PAD1_RST;
  741. /* set signature in host scratch pad0 register to tell SPC that the
  742. host performs the soft reset */
  743. pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
  744. /* read required registers for confirmming */
  745. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  746. if (-1 == bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  747. PM8001_FAIL_DBG(pm8001_ha,
  748. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  749. GSM_ADDR_BASE));
  750. return -1;
  751. }
  752. PM8001_INIT_DBG(pm8001_ha,
  753. pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
  754. " Reset = 0x%x\n",
  755. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  756. /* step 3: host read GSM Configuration and Reset register */
  757. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  758. /* Put those bits to low */
  759. /* GSM XCBI offset = 0x70 0000
  760. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  761. 0x00 Bit 12 QSSP_SW_RSTB 1
  762. 0x00 Bit 11 RAAE_SW_RSTB 1
  763. 0x00 Bit 9 RB_1_SW_RSTB 1
  764. 0x00 Bit 8 SM_SW_RSTB 1
  765. */
  766. regVal &= ~(0x00003b00);
  767. /* host write GSM Configuration and Reset register */
  768. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  769. PM8001_INIT_DBG(pm8001_ha,
  770. pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
  771. "Configuration and Reset is set to = 0x%x\n",
  772. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  773. /* step 4: */
  774. /* disable GSM - Read Address Parity Check */
  775. regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  776. PM8001_INIT_DBG(pm8001_ha,
  777. pm8001_printk("GSM 0x700038 - Read Address Parity Check "
  778. "Enable = 0x%x\n", regVal1));
  779. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
  780. PM8001_INIT_DBG(pm8001_ha,
  781. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  782. "is set to = 0x%x\n",
  783. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  784. /* disable GSM - Write Address Parity Check */
  785. regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  786. PM8001_INIT_DBG(pm8001_ha,
  787. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  788. " Enable = 0x%x\n", regVal2));
  789. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
  790. PM8001_INIT_DBG(pm8001_ha,
  791. pm8001_printk("GSM 0x700040 - Write Address Parity Check "
  792. "Enable is set to = 0x%x\n",
  793. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  794. /* disable GSM - Write Data Parity Check */
  795. regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  796. PM8001_INIT_DBG(pm8001_ha,
  797. pm8001_printk("GSM 0x300048 - Write Data Parity Check"
  798. " Enable = 0x%x\n", regVal3));
  799. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
  800. PM8001_INIT_DBG(pm8001_ha,
  801. pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
  802. "is set to = 0x%x\n",
  803. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  804. /* step 5: delay 10 usec */
  805. udelay(10);
  806. /* step 5-b: set GPIO-0 output control to tristate anyway */
  807. if (-1 == bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
  808. PM8001_INIT_DBG(pm8001_ha,
  809. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  810. GPIO_ADDR_BASE));
  811. return -1;
  812. }
  813. regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
  814. PM8001_INIT_DBG(pm8001_ha,
  815. pm8001_printk("GPIO Output Control Register:"
  816. " = 0x%x\n", regVal));
  817. /* set GPIO-0 output control to tri-state */
  818. regVal &= 0xFFFFFFFC;
  819. pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
  820. /* Step 6: Reset the IOP and AAP1 */
  821. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  822. if (-1 == bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  823. PM8001_FAIL_DBG(pm8001_ha,
  824. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  825. SPC_TOP_LEVEL_ADDR_BASE));
  826. return -1;
  827. }
  828. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  829. PM8001_INIT_DBG(pm8001_ha,
  830. pm8001_printk("Top Register before resetting IOP/AAP1"
  831. ":= 0x%x\n", regVal));
  832. regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  833. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  834. /* step 7: Reset the BDMA/OSSP */
  835. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  836. PM8001_INIT_DBG(pm8001_ha,
  837. pm8001_printk("Top Register before resetting BDMA/OSSP"
  838. ": = 0x%x\n", regVal));
  839. regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  840. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  841. /* step 8: delay 10 usec */
  842. udelay(10);
  843. /* step 9: bring the BDMA and OSSP out of reset */
  844. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  845. PM8001_INIT_DBG(pm8001_ha,
  846. pm8001_printk("Top Register before bringing up BDMA/OSSP"
  847. ":= 0x%x\n", regVal));
  848. regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  849. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  850. /* step 10: delay 10 usec */
  851. udelay(10);
  852. /* step 11: reads and sets the GSM Configuration and Reset Register */
  853. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  854. if (-1 == bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  855. PM8001_FAIL_DBG(pm8001_ha,
  856. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  857. GSM_ADDR_BASE));
  858. return -1;
  859. }
  860. PM8001_INIT_DBG(pm8001_ha,
  861. pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
  862. "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  863. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  864. /* Put those bits to high */
  865. /* GSM XCBI offset = 0x70 0000
  866. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  867. 0x00 Bit 12 QSSP_SW_RSTB 1
  868. 0x00 Bit 11 RAAE_SW_RSTB 1
  869. 0x00 Bit 9 RB_1_SW_RSTB 1
  870. 0x00 Bit 8 SM_SW_RSTB 1
  871. */
  872. regVal |= (GSM_CONFIG_RESET_VALUE);
  873. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  874. PM8001_INIT_DBG(pm8001_ha,
  875. pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
  876. " Configuration and Reset is set to = 0x%x\n",
  877. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  878. /* step 12: Restore GSM - Read Address Parity Check */
  879. regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  880. /* just for debugging */
  881. PM8001_INIT_DBG(pm8001_ha,
  882. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  883. " = 0x%x\n", regVal));
  884. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
  885. PM8001_INIT_DBG(pm8001_ha,
  886. pm8001_printk("GSM 0x700038 - Read Address Parity"
  887. " Check Enable is set to = 0x%x\n",
  888. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  889. /* Restore GSM - Write Address Parity Check */
  890. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  891. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
  892. PM8001_INIT_DBG(pm8001_ha,
  893. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  894. " Enable is set to = 0x%x\n",
  895. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  896. /* Restore GSM - Write Data Parity Check */
  897. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  898. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
  899. PM8001_INIT_DBG(pm8001_ha,
  900. pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
  901. "is set to = 0x%x\n",
  902. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  903. /* step 13: bring the IOP and AAP1 out of reset */
  904. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  905. if (-1 == bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  906. PM8001_FAIL_DBG(pm8001_ha,
  907. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  908. SPC_TOP_LEVEL_ADDR_BASE));
  909. return -1;
  910. }
  911. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  912. regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  913. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  914. /* step 14: delay 10 usec - Normal Mode */
  915. udelay(10);
  916. /* check Soft Reset Normal mode or Soft Reset HDA mode */
  917. if (signature == SPC_SOFT_RESET_SIGNATURE) {
  918. /* step 15 (Normal Mode): wait until scratch pad1 register
  919. bit 2 toggled */
  920. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  921. do {
  922. udelay(1);
  923. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  924. SCRATCH_PAD1_RST;
  925. } while ((regVal != toggleVal) && (--max_wait_count));
  926. if (!max_wait_count) {
  927. regVal = pm8001_cr32(pm8001_ha, 0,
  928. MSGU_SCRATCH_PAD_1);
  929. PM8001_FAIL_DBG(pm8001_ha,
  930. pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
  931. "MSGU_SCRATCH_PAD1 = 0x%x\n",
  932. toggleVal, regVal));
  933. PM8001_FAIL_DBG(pm8001_ha,
  934. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  935. pm8001_cr32(pm8001_ha, 0,
  936. MSGU_SCRATCH_PAD_0)));
  937. PM8001_FAIL_DBG(pm8001_ha,
  938. pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
  939. pm8001_cr32(pm8001_ha, 0,
  940. MSGU_SCRATCH_PAD_2)));
  941. PM8001_FAIL_DBG(pm8001_ha,
  942. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  943. pm8001_cr32(pm8001_ha, 0,
  944. MSGU_SCRATCH_PAD_3)));
  945. return -1;
  946. }
  947. /* step 16 (Normal) - Clear ODMR and ODCR */
  948. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  949. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  950. /* step 17 (Normal Mode): wait for the FW and IOP to get
  951. ready - 1 sec timeout */
  952. /* Wait for the SPC Configuration Table to be ready */
  953. if (check_fw_ready(pm8001_ha) == -1) {
  954. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  955. /* return error if MPI Configuration Table not ready */
  956. PM8001_INIT_DBG(pm8001_ha,
  957. pm8001_printk("FW not ready SCRATCH_PAD1"
  958. " = 0x%x\n", regVal));
  959. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  960. /* return error if MPI Configuration Table not ready */
  961. PM8001_INIT_DBG(pm8001_ha,
  962. pm8001_printk("FW not ready SCRATCH_PAD2"
  963. " = 0x%x\n", regVal));
  964. PM8001_INIT_DBG(pm8001_ha,
  965. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  966. pm8001_cr32(pm8001_ha, 0,
  967. MSGU_SCRATCH_PAD_0)));
  968. PM8001_INIT_DBG(pm8001_ha,
  969. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  970. pm8001_cr32(pm8001_ha, 0,
  971. MSGU_SCRATCH_PAD_3)));
  972. return -1;
  973. }
  974. }
  975. PM8001_INIT_DBG(pm8001_ha,
  976. pm8001_printk("SPC soft reset Complete\n"));
  977. return 0;
  978. }
  979. static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  980. {
  981. u32 i;
  982. u32 regVal;
  983. PM8001_INIT_DBG(pm8001_ha,
  984. pm8001_printk("chip reset start\n"));
  985. /* do SPC chip reset. */
  986. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  987. regVal &= ~(SPC_REG_RESET_DEVICE);
  988. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  989. /* delay 10 usec */
  990. udelay(10);
  991. /* bring chip reset out of reset */
  992. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  993. regVal |= SPC_REG_RESET_DEVICE;
  994. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  995. /* delay 10 usec */
  996. udelay(10);
  997. /* wait for 20 msec until the firmware gets reloaded */
  998. i = 20;
  999. do {
  1000. mdelay(1);
  1001. } while ((--i) != 0);
  1002. PM8001_INIT_DBG(pm8001_ha,
  1003. pm8001_printk("chip reset finished\n"));
  1004. }
  1005. /**
  1006. * pm8001_chip_iounmap - which maped when initialized.
  1007. * @pm8001_ha: our hba card information
  1008. */
  1009. static void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
  1010. {
  1011. s8 bar, logical = 0;
  1012. for (bar = 0; bar < 6; bar++) {
  1013. /*
  1014. ** logical BARs for SPC:
  1015. ** bar 0 and 1 - logical BAR0
  1016. ** bar 2 and 3 - logical BAR1
  1017. ** bar4 - logical BAR2
  1018. ** bar5 - logical BAR3
  1019. ** Skip the appropriate assignments:
  1020. */
  1021. if ((bar == 1) || (bar == 3))
  1022. continue;
  1023. if (pm8001_ha->io_mem[logical].memvirtaddr) {
  1024. iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
  1025. logical++;
  1026. }
  1027. }
  1028. }
  1029. /**
  1030. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1031. * @pm8001_ha: our hba card information
  1032. */
  1033. static void
  1034. pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1035. {
  1036. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1037. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1038. }
  1039. /**
  1040. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1041. * @pm8001_ha: our hba card information
  1042. */
  1043. static void
  1044. pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1045. {
  1046. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
  1047. }
  1048. /**
  1049. * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
  1050. * @pm8001_ha: our hba card information
  1051. */
  1052. static void
  1053. pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
  1054. u32 int_vec_idx)
  1055. {
  1056. u32 msi_index;
  1057. u32 value;
  1058. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1059. msi_index += MSIX_TABLE_BASE;
  1060. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
  1061. value = (1 << int_vec_idx);
  1062. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
  1063. }
  1064. /**
  1065. * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
  1066. * @pm8001_ha: our hba card information
  1067. */
  1068. static void
  1069. pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
  1070. u32 int_vec_idx)
  1071. {
  1072. u32 msi_index;
  1073. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1074. msi_index += MSIX_TABLE_BASE;
  1075. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
  1076. }
  1077. /**
  1078. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1079. * @pm8001_ha: our hba card information
  1080. */
  1081. static void
  1082. pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1083. {
  1084. #ifdef PM8001_USE_MSIX
  1085. pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
  1086. return;
  1087. #endif
  1088. pm8001_chip_intx_interrupt_enable(pm8001_ha);
  1089. }
  1090. /**
  1091. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1092. * @pm8001_ha: our hba card information
  1093. */
  1094. static void
  1095. pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1096. {
  1097. #ifdef PM8001_USE_MSIX
  1098. pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
  1099. return;
  1100. #endif
  1101. pm8001_chip_intx_interrupt_disable(pm8001_ha);
  1102. }
  1103. /**
  1104. * mpi_msg_free_get- get the free message buffer for transfer inbound queue.
  1105. * @circularQ: the inbound queue we want to transfer to HBA.
  1106. * @messageSize: the message size of this transfer, normally it is 64 bytes
  1107. * @messagePtr: the pointer to message.
  1108. */
  1109. static int mpi_msg_free_get(struct inbound_queue_table *circularQ,
  1110. u16 messageSize, void **messagePtr)
  1111. {
  1112. u32 offset, consumer_index;
  1113. struct mpi_msg_hdr *msgHeader;
  1114. u8 bcCount = 1; /* only support single buffer */
  1115. /* Checks is the requested message size can be allocated in this queue*/
  1116. if (messageSize > 64) {
  1117. *messagePtr = NULL;
  1118. return -1;
  1119. }
  1120. /* Stores the new consumer index */
  1121. consumer_index = pm8001_read_32(circularQ->ci_virt);
  1122. circularQ->consumer_index = cpu_to_le32(consumer_index);
  1123. if (((circularQ->producer_idx + bcCount) % 256) ==
  1124. circularQ->consumer_index) {
  1125. *messagePtr = NULL;
  1126. return -1;
  1127. }
  1128. /* get memory IOMB buffer address */
  1129. offset = circularQ->producer_idx * 64;
  1130. /* increment to next bcCount element */
  1131. circularQ->producer_idx = (circularQ->producer_idx + bcCount) % 256;
  1132. /* Adds that distance to the base of the region virtual address plus
  1133. the message header size*/
  1134. msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
  1135. *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
  1136. return 0;
  1137. }
  1138. /**
  1139. * mpi_build_cmd- build the message queue for transfer, update the PI to FW
  1140. * to tell the fw to get this message from IOMB.
  1141. * @pm8001_ha: our hba card information
  1142. * @circularQ: the inbound queue we want to transfer to HBA.
  1143. * @opCode: the operation code represents commands which LLDD and fw recognized.
  1144. * @payload: the command payload of each operation command.
  1145. */
  1146. static int mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
  1147. struct inbound_queue_table *circularQ,
  1148. u32 opCode, void *payload)
  1149. {
  1150. u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
  1151. u32 responseQueue = 0;
  1152. void *pMessage;
  1153. if (mpi_msg_free_get(circularQ, 64, &pMessage) < 0) {
  1154. PM8001_IO_DBG(pm8001_ha,
  1155. pm8001_printk("No free mpi buffer \n"));
  1156. return -1;
  1157. }
  1158. BUG_ON(!payload);
  1159. /*Copy to the payload*/
  1160. memcpy(pMessage, payload, (64 - sizeof(struct mpi_msg_hdr)));
  1161. /*Build the header*/
  1162. Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
  1163. | ((responseQueue & 0x3F) << 16)
  1164. | ((category & 0xF) << 12) | (opCode & 0xFFF));
  1165. pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
  1166. /*Update the PI to the firmware*/
  1167. pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
  1168. circularQ->pi_offset, circularQ->producer_idx);
  1169. PM8001_IO_DBG(pm8001_ha,
  1170. pm8001_printk("after PI= %d CI= %d \n", circularQ->producer_idx,
  1171. circularQ->consumer_index));
  1172. return 0;
  1173. }
  1174. static u32 mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
  1175. struct outbound_queue_table *circularQ, u8 bc)
  1176. {
  1177. u32 producer_index;
  1178. struct mpi_msg_hdr *msgHeader;
  1179. struct mpi_msg_hdr *pOutBoundMsgHeader;
  1180. msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
  1181. pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
  1182. circularQ->consumer_idx * 64);
  1183. if (pOutBoundMsgHeader != msgHeader) {
  1184. PM8001_FAIL_DBG(pm8001_ha,
  1185. pm8001_printk("consumer_idx = %d msgHeader = %p\n",
  1186. circularQ->consumer_idx, msgHeader));
  1187. /* Update the producer index from SPC */
  1188. producer_index = pm8001_read_32(circularQ->pi_virt);
  1189. circularQ->producer_index = cpu_to_le32(producer_index);
  1190. PM8001_FAIL_DBG(pm8001_ha,
  1191. pm8001_printk("consumer_idx = %d producer_index = %d"
  1192. "msgHeader = %p\n", circularQ->consumer_idx,
  1193. circularQ->producer_index, msgHeader));
  1194. return 0;
  1195. }
  1196. /* free the circular queue buffer elements associated with the message*/
  1197. circularQ->consumer_idx = (circularQ->consumer_idx + bc) % 256;
  1198. /* update the CI of outbound queue */
  1199. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
  1200. circularQ->consumer_idx);
  1201. /* Update the producer index from SPC*/
  1202. producer_index = pm8001_read_32(circularQ->pi_virt);
  1203. circularQ->producer_index = cpu_to_le32(producer_index);
  1204. PM8001_IO_DBG(pm8001_ha,
  1205. pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
  1206. circularQ->producer_index));
  1207. return 0;
  1208. }
  1209. /**
  1210. * mpi_msg_consume- get the MPI message from outbound queue message table.
  1211. * @pm8001_ha: our hba card information
  1212. * @circularQ: the outbound queue table.
  1213. * @messagePtr1: the message contents of this outbound message.
  1214. * @pBC: the message size.
  1215. */
  1216. static u32 mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
  1217. struct outbound_queue_table *circularQ,
  1218. void **messagePtr1, u8 *pBC)
  1219. {
  1220. struct mpi_msg_hdr *msgHeader;
  1221. __le32 msgHeader_tmp;
  1222. u32 header_tmp;
  1223. do {
  1224. /* If there are not-yet-delivered messages ... */
  1225. if (circularQ->producer_index != circularQ->consumer_idx) {
  1226. /*Get the pointer to the circular queue buffer element*/
  1227. msgHeader = (struct mpi_msg_hdr *)
  1228. (circularQ->base_virt +
  1229. circularQ->consumer_idx * 64);
  1230. /* read header */
  1231. header_tmp = pm8001_read_32(msgHeader);
  1232. msgHeader_tmp = cpu_to_le32(header_tmp);
  1233. if (0 != (msgHeader_tmp & 0x80000000)) {
  1234. if (OPC_OUB_SKIP_ENTRY !=
  1235. (msgHeader_tmp & 0xfff)) {
  1236. *messagePtr1 =
  1237. ((u8 *)msgHeader) +
  1238. sizeof(struct mpi_msg_hdr);
  1239. *pBC = (u8)((msgHeader_tmp >> 24) &
  1240. 0x1f);
  1241. PM8001_IO_DBG(pm8001_ha,
  1242. pm8001_printk(": CI=%d PI=%d "
  1243. "msgHeader=%x\n",
  1244. circularQ->consumer_idx,
  1245. circularQ->producer_index,
  1246. msgHeader_tmp));
  1247. return MPI_IO_STATUS_SUCCESS;
  1248. } else {
  1249. circularQ->consumer_idx =
  1250. (circularQ->consumer_idx +
  1251. ((msgHeader_tmp >> 24) & 0x1f))
  1252. % 256;
  1253. msgHeader_tmp = 0;
  1254. pm8001_write_32(msgHeader, 0, 0);
  1255. /* update the CI of outbound queue */
  1256. pm8001_cw32(pm8001_ha,
  1257. circularQ->ci_pci_bar,
  1258. circularQ->ci_offset,
  1259. circularQ->consumer_idx);
  1260. }
  1261. } else {
  1262. circularQ->consumer_idx =
  1263. (circularQ->consumer_idx +
  1264. ((msgHeader_tmp >> 24) & 0x1f)) % 256;
  1265. msgHeader_tmp = 0;
  1266. pm8001_write_32(msgHeader, 0, 0);
  1267. /* update the CI of outbound queue */
  1268. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
  1269. circularQ->ci_offset,
  1270. circularQ->consumer_idx);
  1271. return MPI_IO_STATUS_FAIL;
  1272. }
  1273. } else {
  1274. u32 producer_index;
  1275. void *pi_virt = circularQ->pi_virt;
  1276. /* Update the producer index from SPC */
  1277. producer_index = pm8001_read_32(pi_virt);
  1278. circularQ->producer_index = cpu_to_le32(producer_index);
  1279. }
  1280. } while (circularQ->producer_index != circularQ->consumer_idx);
  1281. /* while we don't have any more not-yet-delivered message */
  1282. /* report empty */
  1283. return MPI_IO_STATUS_BUSY;
  1284. }
  1285. static void pm8001_work_queue(struct work_struct *work)
  1286. {
  1287. struct delayed_work *dw = container_of(work, struct delayed_work, work);
  1288. struct pm8001_wq *wq = container_of(dw, struct pm8001_wq, work_q);
  1289. struct pm8001_device *pm8001_dev;
  1290. struct domain_device *dev;
  1291. switch (wq->handler) {
  1292. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1293. pm8001_dev = wq->data;
  1294. dev = pm8001_dev->sas_device;
  1295. pm8001_I_T_nexus_reset(dev);
  1296. break;
  1297. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1298. pm8001_dev = wq->data;
  1299. dev = pm8001_dev->sas_device;
  1300. pm8001_I_T_nexus_reset(dev);
  1301. break;
  1302. case IO_DS_IN_ERROR:
  1303. pm8001_dev = wq->data;
  1304. dev = pm8001_dev->sas_device;
  1305. pm8001_I_T_nexus_reset(dev);
  1306. break;
  1307. case IO_DS_NON_OPERATIONAL:
  1308. pm8001_dev = wq->data;
  1309. dev = pm8001_dev->sas_device;
  1310. pm8001_I_T_nexus_reset(dev);
  1311. break;
  1312. }
  1313. list_del(&wq->entry);
  1314. kfree(wq);
  1315. }
  1316. static int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
  1317. int handler)
  1318. {
  1319. struct pm8001_wq *wq;
  1320. int ret = 0;
  1321. wq = kmalloc(sizeof(struct pm8001_wq), GFP_ATOMIC);
  1322. if (wq) {
  1323. wq->pm8001_ha = pm8001_ha;
  1324. wq->data = data;
  1325. wq->handler = handler;
  1326. INIT_DELAYED_WORK(&wq->work_q, pm8001_work_queue);
  1327. list_add_tail(&wq->entry, &pm8001_ha->wq_list);
  1328. schedule_delayed_work(&wq->work_q, 0);
  1329. } else
  1330. ret = -ENOMEM;
  1331. return ret;
  1332. }
  1333. /**
  1334. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1335. * @pm8001_ha: our hba card information
  1336. * @piomb: the message contents of this outbound message.
  1337. *
  1338. * When FW has completed a ssp request for example a IO request, after it has
  1339. * filled the SG data with the data, it will trigger this event represent
  1340. * that he has finished the job,please check the coresponding buffer.
  1341. * So we will tell the caller who maybe waiting the result to tell upper layer
  1342. * that the task has been finished.
  1343. */
  1344. static void
  1345. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1346. {
  1347. struct sas_task *t;
  1348. struct pm8001_ccb_info *ccb;
  1349. unsigned long flags;
  1350. u32 status;
  1351. u32 param;
  1352. u32 tag;
  1353. struct ssp_completion_resp *psspPayload;
  1354. struct task_status_struct *ts;
  1355. struct ssp_response_iu *iu;
  1356. struct pm8001_device *pm8001_dev;
  1357. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1358. status = le32_to_cpu(psspPayload->status);
  1359. tag = le32_to_cpu(psspPayload->tag);
  1360. ccb = &pm8001_ha->ccb_info[tag];
  1361. pm8001_dev = ccb->device;
  1362. param = le32_to_cpu(psspPayload->param);
  1363. t = ccb->task;
  1364. if (status && status != IO_UNDERFLOW)
  1365. PM8001_FAIL_DBG(pm8001_ha,
  1366. pm8001_printk("sas IO status 0x%x\n", status));
  1367. if (unlikely(!t || !t->lldd_task || !t->dev))
  1368. return;
  1369. ts = &t->task_status;
  1370. switch (status) {
  1371. case IO_SUCCESS:
  1372. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
  1373. ",param = %d \n", param));
  1374. if (param == 0) {
  1375. ts->resp = SAS_TASK_COMPLETE;
  1376. ts->stat = SAM_STAT_GOOD;
  1377. } else {
  1378. ts->resp = SAS_TASK_COMPLETE;
  1379. ts->stat = SAS_PROTO_RESPONSE;
  1380. ts->residual = param;
  1381. iu = &psspPayload->ssp_resp_iu;
  1382. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1383. }
  1384. if (pm8001_dev)
  1385. pm8001_dev->running_req--;
  1386. break;
  1387. case IO_ABORTED:
  1388. PM8001_IO_DBG(pm8001_ha,
  1389. pm8001_printk("IO_ABORTED IOMB Tag \n"));
  1390. ts->resp = SAS_TASK_COMPLETE;
  1391. ts->stat = SAS_ABORTED_TASK;
  1392. break;
  1393. case IO_UNDERFLOW:
  1394. /* SSP Completion with error */
  1395. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
  1396. ",param = %d \n", param));
  1397. ts->resp = SAS_TASK_COMPLETE;
  1398. ts->stat = SAS_DATA_UNDERRUN;
  1399. ts->residual = param;
  1400. if (pm8001_dev)
  1401. pm8001_dev->running_req--;
  1402. break;
  1403. case IO_NO_DEVICE:
  1404. PM8001_IO_DBG(pm8001_ha,
  1405. pm8001_printk("IO_NO_DEVICE\n"));
  1406. ts->resp = SAS_TASK_UNDELIVERED;
  1407. ts->stat = SAS_PHY_DOWN;
  1408. break;
  1409. case IO_XFER_ERROR_BREAK:
  1410. PM8001_IO_DBG(pm8001_ha,
  1411. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1412. ts->resp = SAS_TASK_COMPLETE;
  1413. ts->stat = SAS_OPEN_REJECT;
  1414. break;
  1415. case IO_XFER_ERROR_PHY_NOT_READY:
  1416. PM8001_IO_DBG(pm8001_ha,
  1417. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1418. ts->resp = SAS_TASK_COMPLETE;
  1419. ts->stat = SAS_OPEN_REJECT;
  1420. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1421. break;
  1422. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1423. PM8001_IO_DBG(pm8001_ha,
  1424. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1425. ts->resp = SAS_TASK_COMPLETE;
  1426. ts->stat = SAS_OPEN_REJECT;
  1427. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1428. break;
  1429. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1430. PM8001_IO_DBG(pm8001_ha,
  1431. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1432. ts->resp = SAS_TASK_COMPLETE;
  1433. ts->stat = SAS_OPEN_REJECT;
  1434. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1435. break;
  1436. case IO_OPEN_CNX_ERROR_BREAK:
  1437. PM8001_IO_DBG(pm8001_ha,
  1438. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1439. ts->resp = SAS_TASK_COMPLETE;
  1440. ts->stat = SAS_OPEN_REJECT;
  1441. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1442. break;
  1443. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1444. PM8001_IO_DBG(pm8001_ha,
  1445. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1446. ts->resp = SAS_TASK_COMPLETE;
  1447. ts->stat = SAS_OPEN_REJECT;
  1448. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1449. if (!t->uldd_task)
  1450. pm8001_handle_event(pm8001_ha,
  1451. pm8001_dev,
  1452. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1453. break;
  1454. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1455. PM8001_IO_DBG(pm8001_ha,
  1456. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1457. ts->resp = SAS_TASK_COMPLETE;
  1458. ts->stat = SAS_OPEN_REJECT;
  1459. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1460. break;
  1461. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1462. PM8001_IO_DBG(pm8001_ha,
  1463. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1464. "NOT_SUPPORTED\n"));
  1465. ts->resp = SAS_TASK_COMPLETE;
  1466. ts->stat = SAS_OPEN_REJECT;
  1467. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1468. break;
  1469. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1470. PM8001_IO_DBG(pm8001_ha,
  1471. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1472. ts->resp = SAS_TASK_UNDELIVERED;
  1473. ts->stat = SAS_OPEN_REJECT;
  1474. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1475. break;
  1476. case IO_XFER_ERROR_NAK_RECEIVED:
  1477. PM8001_IO_DBG(pm8001_ha,
  1478. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1479. ts->resp = SAS_TASK_COMPLETE;
  1480. ts->stat = SAS_OPEN_REJECT;
  1481. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1482. break;
  1483. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1484. PM8001_IO_DBG(pm8001_ha,
  1485. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1486. ts->resp = SAS_TASK_COMPLETE;
  1487. ts->stat = SAS_NAK_R_ERR;
  1488. break;
  1489. case IO_XFER_ERROR_DMA:
  1490. PM8001_IO_DBG(pm8001_ha,
  1491. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1492. ts->resp = SAS_TASK_COMPLETE;
  1493. ts->stat = SAS_OPEN_REJECT;
  1494. break;
  1495. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1496. PM8001_IO_DBG(pm8001_ha,
  1497. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1498. ts->resp = SAS_TASK_COMPLETE;
  1499. ts->stat = SAS_OPEN_REJECT;
  1500. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1501. break;
  1502. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1503. PM8001_IO_DBG(pm8001_ha,
  1504. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1505. ts->resp = SAS_TASK_COMPLETE;
  1506. ts->stat = SAS_OPEN_REJECT;
  1507. break;
  1508. case IO_PORT_IN_RESET:
  1509. PM8001_IO_DBG(pm8001_ha,
  1510. pm8001_printk("IO_PORT_IN_RESET\n"));
  1511. ts->resp = SAS_TASK_COMPLETE;
  1512. ts->stat = SAS_OPEN_REJECT;
  1513. break;
  1514. case IO_DS_NON_OPERATIONAL:
  1515. PM8001_IO_DBG(pm8001_ha,
  1516. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1517. ts->resp = SAS_TASK_COMPLETE;
  1518. ts->stat = SAS_OPEN_REJECT;
  1519. if (!t->uldd_task)
  1520. pm8001_handle_event(pm8001_ha,
  1521. pm8001_dev,
  1522. IO_DS_NON_OPERATIONAL);
  1523. break;
  1524. case IO_DS_IN_RECOVERY:
  1525. PM8001_IO_DBG(pm8001_ha,
  1526. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1527. ts->resp = SAS_TASK_COMPLETE;
  1528. ts->stat = SAS_OPEN_REJECT;
  1529. break;
  1530. case IO_TM_TAG_NOT_FOUND:
  1531. PM8001_IO_DBG(pm8001_ha,
  1532. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1533. ts->resp = SAS_TASK_COMPLETE;
  1534. ts->stat = SAS_OPEN_REJECT;
  1535. break;
  1536. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1537. PM8001_IO_DBG(pm8001_ha,
  1538. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1539. ts->resp = SAS_TASK_COMPLETE;
  1540. ts->stat = SAS_OPEN_REJECT;
  1541. break;
  1542. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1543. PM8001_IO_DBG(pm8001_ha,
  1544. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1545. ts->resp = SAS_TASK_COMPLETE;
  1546. ts->stat = SAS_OPEN_REJECT;
  1547. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1548. default:
  1549. PM8001_IO_DBG(pm8001_ha,
  1550. pm8001_printk("Unknown status 0x%x\n", status));
  1551. /* not allowed case. Therefore, return failed status */
  1552. ts->resp = SAS_TASK_COMPLETE;
  1553. ts->stat = SAS_OPEN_REJECT;
  1554. break;
  1555. }
  1556. PM8001_IO_DBG(pm8001_ha,
  1557. pm8001_printk("scsi_status = %x \n ",
  1558. psspPayload->ssp_resp_iu.status));
  1559. spin_lock_irqsave(&t->task_state_lock, flags);
  1560. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1561. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1562. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1563. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1564. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1565. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1566. " io_status 0x%x resp 0x%x "
  1567. "stat 0x%x but aborted by upper layer!\n",
  1568. t, status, ts->resp, ts->stat));
  1569. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1570. } else {
  1571. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1572. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1573. mb();/* in order to force CPU ordering */
  1574. t->task_done(t);
  1575. }
  1576. }
  1577. /*See the comments for mpi_ssp_completion */
  1578. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1579. {
  1580. struct sas_task *t;
  1581. unsigned long flags;
  1582. struct task_status_struct *ts;
  1583. struct pm8001_ccb_info *ccb;
  1584. struct pm8001_device *pm8001_dev;
  1585. struct ssp_event_resp *psspPayload =
  1586. (struct ssp_event_resp *)(piomb + 4);
  1587. u32 event = le32_to_cpu(psspPayload->event);
  1588. u32 tag = le32_to_cpu(psspPayload->tag);
  1589. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1590. u32 dev_id = le32_to_cpu(psspPayload->device_id);
  1591. ccb = &pm8001_ha->ccb_info[tag];
  1592. t = ccb->task;
  1593. pm8001_dev = ccb->device;
  1594. if (event)
  1595. PM8001_FAIL_DBG(pm8001_ha,
  1596. pm8001_printk("sas IO status 0x%x\n", event));
  1597. if (unlikely(!t || !t->lldd_task || !t->dev))
  1598. return;
  1599. ts = &t->task_status;
  1600. PM8001_IO_DBG(pm8001_ha,
  1601. pm8001_printk("port_id = %x,device_id = %x\n",
  1602. port_id, dev_id));
  1603. switch (event) {
  1604. case IO_OVERFLOW:
  1605. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1606. ts->resp = SAS_TASK_COMPLETE;
  1607. ts->stat = SAS_DATA_OVERRUN;
  1608. ts->residual = 0;
  1609. if (pm8001_dev)
  1610. pm8001_dev->running_req--;
  1611. break;
  1612. case IO_XFER_ERROR_BREAK:
  1613. PM8001_IO_DBG(pm8001_ha,
  1614. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1615. ts->resp = SAS_TASK_COMPLETE;
  1616. ts->stat = SAS_INTERRUPTED;
  1617. break;
  1618. case IO_XFER_ERROR_PHY_NOT_READY:
  1619. PM8001_IO_DBG(pm8001_ha,
  1620. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1621. ts->resp = SAS_TASK_COMPLETE;
  1622. ts->stat = SAS_OPEN_REJECT;
  1623. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1624. break;
  1625. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1626. PM8001_IO_DBG(pm8001_ha,
  1627. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1628. "_SUPPORTED\n"));
  1629. ts->resp = SAS_TASK_COMPLETE;
  1630. ts->stat = SAS_OPEN_REJECT;
  1631. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1632. break;
  1633. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1634. PM8001_IO_DBG(pm8001_ha,
  1635. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1636. ts->resp = SAS_TASK_COMPLETE;
  1637. ts->stat = SAS_OPEN_REJECT;
  1638. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1639. break;
  1640. case IO_OPEN_CNX_ERROR_BREAK:
  1641. PM8001_IO_DBG(pm8001_ha,
  1642. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1643. ts->resp = SAS_TASK_COMPLETE;
  1644. ts->stat = SAS_OPEN_REJECT;
  1645. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1646. break;
  1647. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1648. PM8001_IO_DBG(pm8001_ha,
  1649. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1650. ts->resp = SAS_TASK_COMPLETE;
  1651. ts->stat = SAS_OPEN_REJECT;
  1652. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1653. if (!t->uldd_task)
  1654. pm8001_handle_event(pm8001_ha,
  1655. pm8001_dev,
  1656. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1657. break;
  1658. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1659. PM8001_IO_DBG(pm8001_ha,
  1660. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1661. ts->resp = SAS_TASK_COMPLETE;
  1662. ts->stat = SAS_OPEN_REJECT;
  1663. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1664. break;
  1665. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1666. PM8001_IO_DBG(pm8001_ha,
  1667. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1668. "NOT_SUPPORTED\n"));
  1669. ts->resp = SAS_TASK_COMPLETE;
  1670. ts->stat = SAS_OPEN_REJECT;
  1671. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1672. break;
  1673. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1674. PM8001_IO_DBG(pm8001_ha,
  1675. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1676. ts->resp = SAS_TASK_COMPLETE;
  1677. ts->stat = SAS_OPEN_REJECT;
  1678. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1679. break;
  1680. case IO_XFER_ERROR_NAK_RECEIVED:
  1681. PM8001_IO_DBG(pm8001_ha,
  1682. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1683. ts->resp = SAS_TASK_COMPLETE;
  1684. ts->stat = SAS_OPEN_REJECT;
  1685. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1686. break;
  1687. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1688. PM8001_IO_DBG(pm8001_ha,
  1689. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1690. ts->resp = SAS_TASK_COMPLETE;
  1691. ts->stat = SAS_NAK_R_ERR;
  1692. break;
  1693. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1694. PM8001_IO_DBG(pm8001_ha,
  1695. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1696. ts->resp = SAS_TASK_COMPLETE;
  1697. ts->stat = SAS_OPEN_REJECT;
  1698. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1699. break;
  1700. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1701. PM8001_IO_DBG(pm8001_ha,
  1702. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1703. ts->resp = SAS_TASK_COMPLETE;
  1704. ts->stat = SAS_DATA_OVERRUN;
  1705. break;
  1706. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1707. PM8001_IO_DBG(pm8001_ha,
  1708. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1709. ts->resp = SAS_TASK_COMPLETE;
  1710. ts->stat = SAS_DATA_OVERRUN;
  1711. break;
  1712. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1713. PM8001_IO_DBG(pm8001_ha,
  1714. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1715. ts->resp = SAS_TASK_COMPLETE;
  1716. ts->stat = SAS_DATA_OVERRUN;
  1717. break;
  1718. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1719. PM8001_IO_DBG(pm8001_ha,
  1720. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1721. ts->resp = SAS_TASK_COMPLETE;
  1722. ts->stat = SAS_DATA_OVERRUN;
  1723. break;
  1724. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1725. PM8001_IO_DBG(pm8001_ha,
  1726. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1727. ts->resp = SAS_TASK_COMPLETE;
  1728. ts->stat = SAS_DATA_OVERRUN;
  1729. break;
  1730. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1731. PM8001_IO_DBG(pm8001_ha,
  1732. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1733. ts->resp = SAS_TASK_COMPLETE;
  1734. ts->stat = SAS_DATA_OVERRUN;
  1735. break;
  1736. case IO_XFER_CMD_FRAME_ISSUED:
  1737. PM8001_IO_DBG(pm8001_ha,
  1738. pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
  1739. return;
  1740. default:
  1741. PM8001_IO_DBG(pm8001_ha,
  1742. pm8001_printk("Unknown status 0x%x\n", event));
  1743. /* not allowed case. Therefore, return failed status */
  1744. ts->resp = SAS_TASK_COMPLETE;
  1745. ts->stat = SAS_DATA_OVERRUN;
  1746. break;
  1747. }
  1748. spin_lock_irqsave(&t->task_state_lock, flags);
  1749. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1750. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1751. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1752. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1753. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1754. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1755. " event 0x%x resp 0x%x "
  1756. "stat 0x%x but aborted by upper layer!\n",
  1757. t, event, ts->resp, ts->stat));
  1758. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1759. } else {
  1760. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1761. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1762. mb();/* in order to force CPU ordering */
  1763. t->task_done(t);
  1764. }
  1765. }
  1766. /*See the comments for mpi_ssp_completion */
  1767. static void
  1768. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  1769. {
  1770. struct sas_task *t;
  1771. struct pm8001_ccb_info *ccb;
  1772. unsigned long flags = 0;
  1773. u32 param;
  1774. u32 status;
  1775. u32 tag;
  1776. struct sata_completion_resp *psataPayload;
  1777. struct task_status_struct *ts;
  1778. struct ata_task_resp *resp ;
  1779. u32 *sata_resp;
  1780. struct pm8001_device *pm8001_dev;
  1781. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  1782. status = le32_to_cpu(psataPayload->status);
  1783. tag = le32_to_cpu(psataPayload->tag);
  1784. ccb = &pm8001_ha->ccb_info[tag];
  1785. param = le32_to_cpu(psataPayload->param);
  1786. t = ccb->task;
  1787. ts = &t->task_status;
  1788. pm8001_dev = ccb->device;
  1789. if (status)
  1790. PM8001_FAIL_DBG(pm8001_ha,
  1791. pm8001_printk("sata IO status 0x%x\n", status));
  1792. if (unlikely(!t || !t->lldd_task || !t->dev))
  1793. return;
  1794. switch (status) {
  1795. case IO_SUCCESS:
  1796. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  1797. if (param == 0) {
  1798. ts->resp = SAS_TASK_COMPLETE;
  1799. ts->stat = SAM_STAT_GOOD;
  1800. } else {
  1801. u8 len;
  1802. ts->resp = SAS_TASK_COMPLETE;
  1803. ts->stat = SAS_PROTO_RESPONSE;
  1804. ts->residual = param;
  1805. PM8001_IO_DBG(pm8001_ha,
  1806. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  1807. param));
  1808. sata_resp = &psataPayload->sata_resp[0];
  1809. resp = (struct ata_task_resp *)ts->buf;
  1810. if (t->ata_task.dma_xfer == 0 &&
  1811. t->data_dir == PCI_DMA_FROMDEVICE) {
  1812. len = sizeof(struct pio_setup_fis);
  1813. PM8001_IO_DBG(pm8001_ha,
  1814. pm8001_printk("PIO read len = %d\n", len));
  1815. } else if (t->ata_task.use_ncq) {
  1816. len = sizeof(struct set_dev_bits_fis);
  1817. PM8001_IO_DBG(pm8001_ha,
  1818. pm8001_printk("FPDMA len = %d\n", len));
  1819. } else {
  1820. len = sizeof(struct dev_to_host_fis);
  1821. PM8001_IO_DBG(pm8001_ha,
  1822. pm8001_printk("other len = %d\n", len));
  1823. }
  1824. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  1825. resp->frame_len = len;
  1826. memcpy(&resp->ending_fis[0], sata_resp, len);
  1827. ts->buf_valid_size = sizeof(*resp);
  1828. } else
  1829. PM8001_IO_DBG(pm8001_ha,
  1830. pm8001_printk("response to large \n"));
  1831. }
  1832. if (pm8001_dev)
  1833. pm8001_dev->running_req--;
  1834. break;
  1835. case IO_ABORTED:
  1836. PM8001_IO_DBG(pm8001_ha,
  1837. pm8001_printk("IO_ABORTED IOMB Tag \n"));
  1838. ts->resp = SAS_TASK_COMPLETE;
  1839. ts->stat = SAS_ABORTED_TASK;
  1840. if (pm8001_dev)
  1841. pm8001_dev->running_req--;
  1842. break;
  1843. /* following cases are to do cases */
  1844. case IO_UNDERFLOW:
  1845. /* SATA Completion with error */
  1846. PM8001_IO_DBG(pm8001_ha,
  1847. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  1848. ts->resp = SAS_TASK_COMPLETE;
  1849. ts->stat = SAS_DATA_UNDERRUN;
  1850. ts->residual = param;
  1851. if (pm8001_dev)
  1852. pm8001_dev->running_req--;
  1853. break;
  1854. case IO_NO_DEVICE:
  1855. PM8001_IO_DBG(pm8001_ha,
  1856. pm8001_printk("IO_NO_DEVICE\n"));
  1857. ts->resp = SAS_TASK_UNDELIVERED;
  1858. ts->stat = SAS_PHY_DOWN;
  1859. break;
  1860. case IO_XFER_ERROR_BREAK:
  1861. PM8001_IO_DBG(pm8001_ha,
  1862. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1863. ts->resp = SAS_TASK_COMPLETE;
  1864. ts->stat = SAS_INTERRUPTED;
  1865. break;
  1866. case IO_XFER_ERROR_PHY_NOT_READY:
  1867. PM8001_IO_DBG(pm8001_ha,
  1868. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1869. ts->resp = SAS_TASK_COMPLETE;
  1870. ts->stat = SAS_OPEN_REJECT;
  1871. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1872. break;
  1873. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1874. PM8001_IO_DBG(pm8001_ha,
  1875. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1876. "_SUPPORTED\n"));
  1877. ts->resp = SAS_TASK_COMPLETE;
  1878. ts->stat = SAS_OPEN_REJECT;
  1879. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1880. break;
  1881. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1882. PM8001_IO_DBG(pm8001_ha,
  1883. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1884. ts->resp = SAS_TASK_COMPLETE;
  1885. ts->stat = SAS_OPEN_REJECT;
  1886. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1887. break;
  1888. case IO_OPEN_CNX_ERROR_BREAK:
  1889. PM8001_IO_DBG(pm8001_ha,
  1890. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1891. ts->resp = SAS_TASK_COMPLETE;
  1892. ts->stat = SAS_OPEN_REJECT;
  1893. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  1894. break;
  1895. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1896. PM8001_IO_DBG(pm8001_ha,
  1897. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1898. ts->resp = SAS_TASK_COMPLETE;
  1899. ts->stat = SAS_DEV_NO_RESPONSE;
  1900. if (!t->uldd_task) {
  1901. pm8001_handle_event(pm8001_ha,
  1902. pm8001_dev,
  1903. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1904. ts->resp = SAS_TASK_UNDELIVERED;
  1905. ts->stat = SAS_QUEUE_FULL;
  1906. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1907. mb();/*in order to force CPU ordering*/
  1908. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1909. t->task_done(t);
  1910. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1911. return;
  1912. }
  1913. break;
  1914. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1915. PM8001_IO_DBG(pm8001_ha,
  1916. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1917. ts->resp = SAS_TASK_UNDELIVERED;
  1918. ts->stat = SAS_OPEN_REJECT;
  1919. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1920. if (!t->uldd_task) {
  1921. pm8001_handle_event(pm8001_ha,
  1922. pm8001_dev,
  1923. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1924. ts->resp = SAS_TASK_UNDELIVERED;
  1925. ts->stat = SAS_QUEUE_FULL;
  1926. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1927. mb();/*ditto*/
  1928. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1929. t->task_done(t);
  1930. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1931. return;
  1932. }
  1933. break;
  1934. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1935. PM8001_IO_DBG(pm8001_ha,
  1936. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1937. "NOT_SUPPORTED\n"));
  1938. ts->resp = SAS_TASK_COMPLETE;
  1939. ts->stat = SAS_OPEN_REJECT;
  1940. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1941. break;
  1942. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1943. PM8001_IO_DBG(pm8001_ha,
  1944. pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
  1945. "_BUSY\n"));
  1946. ts->resp = SAS_TASK_COMPLETE;
  1947. ts->stat = SAS_DEV_NO_RESPONSE;
  1948. if (!t->uldd_task) {
  1949. pm8001_handle_event(pm8001_ha,
  1950. pm8001_dev,
  1951. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  1952. ts->resp = SAS_TASK_UNDELIVERED;
  1953. ts->stat = SAS_QUEUE_FULL;
  1954. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1955. mb();/* ditto*/
  1956. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1957. t->task_done(t);
  1958. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1959. return;
  1960. }
  1961. break;
  1962. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1963. PM8001_IO_DBG(pm8001_ha,
  1964. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1965. ts->resp = SAS_TASK_COMPLETE;
  1966. ts->stat = SAS_OPEN_REJECT;
  1967. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1968. break;
  1969. case IO_XFER_ERROR_NAK_RECEIVED:
  1970. PM8001_IO_DBG(pm8001_ha,
  1971. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1972. ts->resp = SAS_TASK_COMPLETE;
  1973. ts->stat = SAS_NAK_R_ERR;
  1974. break;
  1975. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1976. PM8001_IO_DBG(pm8001_ha,
  1977. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1978. ts->resp = SAS_TASK_COMPLETE;
  1979. ts->stat = SAS_NAK_R_ERR;
  1980. break;
  1981. case IO_XFER_ERROR_DMA:
  1982. PM8001_IO_DBG(pm8001_ha,
  1983. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1984. ts->resp = SAS_TASK_COMPLETE;
  1985. ts->stat = SAS_ABORTED_TASK;
  1986. break;
  1987. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  1988. PM8001_IO_DBG(pm8001_ha,
  1989. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  1990. ts->resp = SAS_TASK_UNDELIVERED;
  1991. ts->stat = SAS_DEV_NO_RESPONSE;
  1992. break;
  1993. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  1994. PM8001_IO_DBG(pm8001_ha,
  1995. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  1996. ts->resp = SAS_TASK_COMPLETE;
  1997. ts->stat = SAS_DATA_UNDERRUN;
  1998. break;
  1999. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2000. PM8001_IO_DBG(pm8001_ha,
  2001. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2002. ts->resp = SAS_TASK_COMPLETE;
  2003. ts->stat = SAS_OPEN_TO;
  2004. break;
  2005. case IO_PORT_IN_RESET:
  2006. PM8001_IO_DBG(pm8001_ha,
  2007. pm8001_printk("IO_PORT_IN_RESET\n"));
  2008. ts->resp = SAS_TASK_COMPLETE;
  2009. ts->stat = SAS_DEV_NO_RESPONSE;
  2010. break;
  2011. case IO_DS_NON_OPERATIONAL:
  2012. PM8001_IO_DBG(pm8001_ha,
  2013. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2014. ts->resp = SAS_TASK_COMPLETE;
  2015. ts->stat = SAS_DEV_NO_RESPONSE;
  2016. if (!t->uldd_task) {
  2017. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2018. IO_DS_NON_OPERATIONAL);
  2019. ts->resp = SAS_TASK_UNDELIVERED;
  2020. ts->stat = SAS_QUEUE_FULL;
  2021. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2022. mb();/*ditto*/
  2023. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2024. t->task_done(t);
  2025. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2026. return;
  2027. }
  2028. break;
  2029. case IO_DS_IN_RECOVERY:
  2030. PM8001_IO_DBG(pm8001_ha,
  2031. pm8001_printk(" IO_DS_IN_RECOVERY\n"));
  2032. ts->resp = SAS_TASK_COMPLETE;
  2033. ts->stat = SAS_DEV_NO_RESPONSE;
  2034. break;
  2035. case IO_DS_IN_ERROR:
  2036. PM8001_IO_DBG(pm8001_ha,
  2037. pm8001_printk("IO_DS_IN_ERROR\n"));
  2038. ts->resp = SAS_TASK_COMPLETE;
  2039. ts->stat = SAS_DEV_NO_RESPONSE;
  2040. if (!t->uldd_task) {
  2041. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2042. IO_DS_IN_ERROR);
  2043. ts->resp = SAS_TASK_UNDELIVERED;
  2044. ts->stat = SAS_QUEUE_FULL;
  2045. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2046. mb();/*ditto*/
  2047. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2048. t->task_done(t);
  2049. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2050. return;
  2051. }
  2052. break;
  2053. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2054. PM8001_IO_DBG(pm8001_ha,
  2055. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2056. ts->resp = SAS_TASK_COMPLETE;
  2057. ts->stat = SAS_OPEN_REJECT;
  2058. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2059. default:
  2060. PM8001_IO_DBG(pm8001_ha,
  2061. pm8001_printk("Unknown status 0x%x\n", status));
  2062. /* not allowed case. Therefore, return failed status */
  2063. ts->resp = SAS_TASK_COMPLETE;
  2064. ts->stat = SAS_DEV_NO_RESPONSE;
  2065. break;
  2066. }
  2067. spin_lock_irqsave(&t->task_state_lock, flags);
  2068. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2069. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2070. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2071. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2072. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2073. PM8001_FAIL_DBG(pm8001_ha,
  2074. pm8001_printk("task 0x%p done with io_status 0x%x"
  2075. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2076. t, status, ts->resp, ts->stat));
  2077. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2078. } else if (t->uldd_task) {
  2079. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2080. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2081. mb();/* ditto */
  2082. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2083. t->task_done(t);
  2084. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2085. } else if (!t->uldd_task) {
  2086. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2087. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2088. mb();/*ditto*/
  2089. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2090. t->task_done(t);
  2091. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2092. }
  2093. }
  2094. /*See the comments for mpi_ssp_completion */
  2095. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  2096. {
  2097. struct sas_task *t;
  2098. unsigned long flags = 0;
  2099. struct task_status_struct *ts;
  2100. struct pm8001_ccb_info *ccb;
  2101. struct pm8001_device *pm8001_dev;
  2102. struct sata_event_resp *psataPayload =
  2103. (struct sata_event_resp *)(piomb + 4);
  2104. u32 event = le32_to_cpu(psataPayload->event);
  2105. u32 tag = le32_to_cpu(psataPayload->tag);
  2106. u32 port_id = le32_to_cpu(psataPayload->port_id);
  2107. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  2108. ccb = &pm8001_ha->ccb_info[tag];
  2109. t = ccb->task;
  2110. pm8001_dev = ccb->device;
  2111. if (event)
  2112. PM8001_FAIL_DBG(pm8001_ha,
  2113. pm8001_printk("sata IO status 0x%x\n", event));
  2114. if (unlikely(!t || !t->lldd_task || !t->dev))
  2115. return;
  2116. ts = &t->task_status;
  2117. PM8001_IO_DBG(pm8001_ha,
  2118. pm8001_printk("port_id = %x,device_id = %x\n",
  2119. port_id, dev_id));
  2120. switch (event) {
  2121. case IO_OVERFLOW:
  2122. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2123. ts->resp = SAS_TASK_COMPLETE;
  2124. ts->stat = SAS_DATA_OVERRUN;
  2125. ts->residual = 0;
  2126. if (pm8001_dev)
  2127. pm8001_dev->running_req--;
  2128. break;
  2129. case IO_XFER_ERROR_BREAK:
  2130. PM8001_IO_DBG(pm8001_ha,
  2131. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2132. ts->resp = SAS_TASK_COMPLETE;
  2133. ts->stat = SAS_INTERRUPTED;
  2134. break;
  2135. case IO_XFER_ERROR_PHY_NOT_READY:
  2136. PM8001_IO_DBG(pm8001_ha,
  2137. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2138. ts->resp = SAS_TASK_COMPLETE;
  2139. ts->stat = SAS_OPEN_REJECT;
  2140. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2141. break;
  2142. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2143. PM8001_IO_DBG(pm8001_ha,
  2144. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2145. "_SUPPORTED\n"));
  2146. ts->resp = SAS_TASK_COMPLETE;
  2147. ts->stat = SAS_OPEN_REJECT;
  2148. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2149. break;
  2150. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2151. PM8001_IO_DBG(pm8001_ha,
  2152. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2153. ts->resp = SAS_TASK_COMPLETE;
  2154. ts->stat = SAS_OPEN_REJECT;
  2155. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2156. break;
  2157. case IO_OPEN_CNX_ERROR_BREAK:
  2158. PM8001_IO_DBG(pm8001_ha,
  2159. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2160. ts->resp = SAS_TASK_COMPLETE;
  2161. ts->stat = SAS_OPEN_REJECT;
  2162. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2163. break;
  2164. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2165. PM8001_IO_DBG(pm8001_ha,
  2166. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2167. ts->resp = SAS_TASK_UNDELIVERED;
  2168. ts->stat = SAS_DEV_NO_RESPONSE;
  2169. if (!t->uldd_task) {
  2170. pm8001_handle_event(pm8001_ha,
  2171. pm8001_dev,
  2172. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2173. ts->resp = SAS_TASK_COMPLETE;
  2174. ts->stat = SAS_QUEUE_FULL;
  2175. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2176. mb();/*ditto*/
  2177. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2178. t->task_done(t);
  2179. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2180. return;
  2181. }
  2182. break;
  2183. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2184. PM8001_IO_DBG(pm8001_ha,
  2185. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2186. ts->resp = SAS_TASK_UNDELIVERED;
  2187. ts->stat = SAS_OPEN_REJECT;
  2188. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2189. break;
  2190. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2191. PM8001_IO_DBG(pm8001_ha,
  2192. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2193. "NOT_SUPPORTED\n"));
  2194. ts->resp = SAS_TASK_COMPLETE;
  2195. ts->stat = SAS_OPEN_REJECT;
  2196. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2197. break;
  2198. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2199. PM8001_IO_DBG(pm8001_ha,
  2200. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2201. ts->resp = SAS_TASK_COMPLETE;
  2202. ts->stat = SAS_OPEN_REJECT;
  2203. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2204. break;
  2205. case IO_XFER_ERROR_NAK_RECEIVED:
  2206. PM8001_IO_DBG(pm8001_ha,
  2207. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2208. ts->resp = SAS_TASK_COMPLETE;
  2209. ts->stat = SAS_NAK_R_ERR;
  2210. break;
  2211. case IO_XFER_ERROR_PEER_ABORTED:
  2212. PM8001_IO_DBG(pm8001_ha,
  2213. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2214. ts->resp = SAS_TASK_COMPLETE;
  2215. ts->stat = SAS_NAK_R_ERR;
  2216. break;
  2217. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2218. PM8001_IO_DBG(pm8001_ha,
  2219. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2220. ts->resp = SAS_TASK_COMPLETE;
  2221. ts->stat = SAS_DATA_UNDERRUN;
  2222. break;
  2223. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2224. PM8001_IO_DBG(pm8001_ha,
  2225. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2226. ts->resp = SAS_TASK_COMPLETE;
  2227. ts->stat = SAS_OPEN_TO;
  2228. break;
  2229. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2230. PM8001_IO_DBG(pm8001_ha,
  2231. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2232. ts->resp = SAS_TASK_COMPLETE;
  2233. ts->stat = SAS_OPEN_TO;
  2234. break;
  2235. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2236. PM8001_IO_DBG(pm8001_ha,
  2237. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2238. ts->resp = SAS_TASK_COMPLETE;
  2239. ts->stat = SAS_OPEN_TO;
  2240. break;
  2241. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2242. PM8001_IO_DBG(pm8001_ha,
  2243. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2244. ts->resp = SAS_TASK_COMPLETE;
  2245. ts->stat = SAS_OPEN_TO;
  2246. break;
  2247. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2248. PM8001_IO_DBG(pm8001_ha,
  2249. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2250. ts->resp = SAS_TASK_COMPLETE;
  2251. ts->stat = SAS_OPEN_TO;
  2252. break;
  2253. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2254. PM8001_IO_DBG(pm8001_ha,
  2255. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2256. ts->resp = SAS_TASK_COMPLETE;
  2257. ts->stat = SAS_OPEN_TO;
  2258. break;
  2259. case IO_XFER_CMD_FRAME_ISSUED:
  2260. PM8001_IO_DBG(pm8001_ha,
  2261. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2262. break;
  2263. case IO_XFER_PIO_SETUP_ERROR:
  2264. PM8001_IO_DBG(pm8001_ha,
  2265. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2266. ts->resp = SAS_TASK_COMPLETE;
  2267. ts->stat = SAS_OPEN_TO;
  2268. break;
  2269. default:
  2270. PM8001_IO_DBG(pm8001_ha,
  2271. pm8001_printk("Unknown status 0x%x\n", event));
  2272. /* not allowed case. Therefore, return failed status */
  2273. ts->resp = SAS_TASK_COMPLETE;
  2274. ts->stat = SAS_OPEN_TO;
  2275. break;
  2276. }
  2277. spin_lock_irqsave(&t->task_state_lock, flags);
  2278. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2279. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2280. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2281. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2282. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2283. PM8001_FAIL_DBG(pm8001_ha,
  2284. pm8001_printk("task 0x%p done with io_status 0x%x"
  2285. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2286. t, event, ts->resp, ts->stat));
  2287. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2288. } else if (t->uldd_task) {
  2289. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2290. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2291. mb();/* ditto */
  2292. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2293. t->task_done(t);
  2294. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2295. } else if (!t->uldd_task) {
  2296. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2297. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2298. mb();/*ditto*/
  2299. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2300. t->task_done(t);
  2301. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2302. }
  2303. }
  2304. /*See the comments for mpi_ssp_completion */
  2305. static void
  2306. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2307. {
  2308. u32 param;
  2309. struct sas_task *t;
  2310. struct pm8001_ccb_info *ccb;
  2311. unsigned long flags;
  2312. u32 status;
  2313. u32 tag;
  2314. struct smp_completion_resp *psmpPayload;
  2315. struct task_status_struct *ts;
  2316. struct pm8001_device *pm8001_dev;
  2317. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2318. status = le32_to_cpu(psmpPayload->status);
  2319. tag = le32_to_cpu(psmpPayload->tag);
  2320. ccb = &pm8001_ha->ccb_info[tag];
  2321. param = le32_to_cpu(psmpPayload->param);
  2322. t = ccb->task;
  2323. ts = &t->task_status;
  2324. pm8001_dev = ccb->device;
  2325. if (status)
  2326. PM8001_FAIL_DBG(pm8001_ha,
  2327. pm8001_printk("smp IO status 0x%x\n", status));
  2328. if (unlikely(!t || !t->lldd_task || !t->dev))
  2329. return;
  2330. switch (status) {
  2331. case IO_SUCCESS:
  2332. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2333. ts->resp = SAS_TASK_COMPLETE;
  2334. ts->stat = SAM_STAT_GOOD;
  2335. if (pm8001_dev)
  2336. pm8001_dev->running_req--;
  2337. break;
  2338. case IO_ABORTED:
  2339. PM8001_IO_DBG(pm8001_ha,
  2340. pm8001_printk("IO_ABORTED IOMB\n"));
  2341. ts->resp = SAS_TASK_COMPLETE;
  2342. ts->stat = SAS_ABORTED_TASK;
  2343. if (pm8001_dev)
  2344. pm8001_dev->running_req--;
  2345. break;
  2346. case IO_OVERFLOW:
  2347. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2348. ts->resp = SAS_TASK_COMPLETE;
  2349. ts->stat = SAS_DATA_OVERRUN;
  2350. ts->residual = 0;
  2351. if (pm8001_dev)
  2352. pm8001_dev->running_req--;
  2353. break;
  2354. case IO_NO_DEVICE:
  2355. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2356. ts->resp = SAS_TASK_COMPLETE;
  2357. ts->stat = SAS_PHY_DOWN;
  2358. break;
  2359. case IO_ERROR_HW_TIMEOUT:
  2360. PM8001_IO_DBG(pm8001_ha,
  2361. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2362. ts->resp = SAS_TASK_COMPLETE;
  2363. ts->stat = SAM_STAT_BUSY;
  2364. break;
  2365. case IO_XFER_ERROR_BREAK:
  2366. PM8001_IO_DBG(pm8001_ha,
  2367. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2368. ts->resp = SAS_TASK_COMPLETE;
  2369. ts->stat = SAM_STAT_BUSY;
  2370. break;
  2371. case IO_XFER_ERROR_PHY_NOT_READY:
  2372. PM8001_IO_DBG(pm8001_ha,
  2373. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2374. ts->resp = SAS_TASK_COMPLETE;
  2375. ts->stat = SAM_STAT_BUSY;
  2376. break;
  2377. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2378. PM8001_IO_DBG(pm8001_ha,
  2379. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2380. ts->resp = SAS_TASK_COMPLETE;
  2381. ts->stat = SAS_OPEN_REJECT;
  2382. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2383. break;
  2384. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2385. PM8001_IO_DBG(pm8001_ha,
  2386. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2387. ts->resp = SAS_TASK_COMPLETE;
  2388. ts->stat = SAS_OPEN_REJECT;
  2389. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2390. break;
  2391. case IO_OPEN_CNX_ERROR_BREAK:
  2392. PM8001_IO_DBG(pm8001_ha,
  2393. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2394. ts->resp = SAS_TASK_COMPLETE;
  2395. ts->stat = SAS_OPEN_REJECT;
  2396. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2397. break;
  2398. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2399. PM8001_IO_DBG(pm8001_ha,
  2400. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2401. ts->resp = SAS_TASK_COMPLETE;
  2402. ts->stat = SAS_OPEN_REJECT;
  2403. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2404. pm8001_handle_event(pm8001_ha,
  2405. pm8001_dev,
  2406. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2407. break;
  2408. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2409. PM8001_IO_DBG(pm8001_ha,
  2410. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2411. ts->resp = SAS_TASK_COMPLETE;
  2412. ts->stat = SAS_OPEN_REJECT;
  2413. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2414. break;
  2415. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2416. PM8001_IO_DBG(pm8001_ha,
  2417. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2418. "NOT_SUPPORTED\n"));
  2419. ts->resp = SAS_TASK_COMPLETE;
  2420. ts->stat = SAS_OPEN_REJECT;
  2421. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2422. break;
  2423. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2424. PM8001_IO_DBG(pm8001_ha,
  2425. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2426. ts->resp = SAS_TASK_COMPLETE;
  2427. ts->stat = SAS_OPEN_REJECT;
  2428. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2429. break;
  2430. case IO_XFER_ERROR_RX_FRAME:
  2431. PM8001_IO_DBG(pm8001_ha,
  2432. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2433. ts->resp = SAS_TASK_COMPLETE;
  2434. ts->stat = SAS_DEV_NO_RESPONSE;
  2435. break;
  2436. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2437. PM8001_IO_DBG(pm8001_ha,
  2438. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2439. ts->resp = SAS_TASK_COMPLETE;
  2440. ts->stat = SAS_OPEN_REJECT;
  2441. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2442. break;
  2443. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2444. PM8001_IO_DBG(pm8001_ha,
  2445. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2446. ts->resp = SAS_TASK_COMPLETE;
  2447. ts->stat = SAS_QUEUE_FULL;
  2448. break;
  2449. case IO_PORT_IN_RESET:
  2450. PM8001_IO_DBG(pm8001_ha,
  2451. pm8001_printk("IO_PORT_IN_RESET\n"));
  2452. ts->resp = SAS_TASK_COMPLETE;
  2453. ts->stat = SAS_OPEN_REJECT;
  2454. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2455. break;
  2456. case IO_DS_NON_OPERATIONAL:
  2457. PM8001_IO_DBG(pm8001_ha,
  2458. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2459. ts->resp = SAS_TASK_COMPLETE;
  2460. ts->stat = SAS_DEV_NO_RESPONSE;
  2461. break;
  2462. case IO_DS_IN_RECOVERY:
  2463. PM8001_IO_DBG(pm8001_ha,
  2464. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2465. ts->resp = SAS_TASK_COMPLETE;
  2466. ts->stat = SAS_OPEN_REJECT;
  2467. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2468. break;
  2469. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2470. PM8001_IO_DBG(pm8001_ha,
  2471. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2472. ts->resp = SAS_TASK_COMPLETE;
  2473. ts->stat = SAS_OPEN_REJECT;
  2474. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2475. break;
  2476. default:
  2477. PM8001_IO_DBG(pm8001_ha,
  2478. pm8001_printk("Unknown status 0x%x\n", status));
  2479. ts->resp = SAS_TASK_COMPLETE;
  2480. ts->stat = SAS_DEV_NO_RESPONSE;
  2481. /* not allowed case. Therefore, return failed status */
  2482. break;
  2483. }
  2484. spin_lock_irqsave(&t->task_state_lock, flags);
  2485. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2486. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2487. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2488. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2489. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2490. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2491. " io_status 0x%x resp 0x%x "
  2492. "stat 0x%x but aborted by upper layer!\n",
  2493. t, status, ts->resp, ts->stat));
  2494. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2495. } else {
  2496. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2497. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2498. mb();/* in order to force CPU ordering */
  2499. t->task_done(t);
  2500. }
  2501. }
  2502. static void
  2503. mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2504. {
  2505. struct set_dev_state_resp *pPayload =
  2506. (struct set_dev_state_resp *)(piomb + 4);
  2507. u32 tag = le32_to_cpu(pPayload->tag);
  2508. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2509. struct pm8001_device *pm8001_dev = ccb->device;
  2510. u32 status = le32_to_cpu(pPayload->status);
  2511. u32 device_id = le32_to_cpu(pPayload->device_id);
  2512. u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
  2513. u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
  2514. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
  2515. "from 0x%x to 0x%x status = 0x%x!\n",
  2516. device_id, pds, nds, status));
  2517. complete(pm8001_dev->setds_completion);
  2518. ccb->task = NULL;
  2519. ccb->ccb_tag = 0xFFFFFFFF;
  2520. pm8001_ccb_free(pm8001_ha, tag);
  2521. }
  2522. static void
  2523. mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2524. {
  2525. struct get_nvm_data_resp *pPayload =
  2526. (struct get_nvm_data_resp *)(piomb + 4);
  2527. u32 tag = le32_to_cpu(pPayload->tag);
  2528. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2529. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2530. complete(pm8001_ha->nvmd_completion);
  2531. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
  2532. if ((dlen_status & NVMD_STAT) != 0) {
  2533. PM8001_FAIL_DBG(pm8001_ha,
  2534. pm8001_printk("Set nvm data error!\n"));
  2535. return;
  2536. }
  2537. ccb->task = NULL;
  2538. ccb->ccb_tag = 0xFFFFFFFF;
  2539. pm8001_ccb_free(pm8001_ha, tag);
  2540. }
  2541. static void
  2542. mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2543. {
  2544. struct fw_control_ex *fw_control_context;
  2545. struct get_nvm_data_resp *pPayload =
  2546. (struct get_nvm_data_resp *)(piomb + 4);
  2547. u32 tag = le32_to_cpu(pPayload->tag);
  2548. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2549. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2550. u32 ir_tds_bn_dps_das_nvm =
  2551. le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
  2552. void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
  2553. fw_control_context = ccb->fw_control_context;
  2554. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
  2555. if ((dlen_status & NVMD_STAT) != 0) {
  2556. PM8001_FAIL_DBG(pm8001_ha,
  2557. pm8001_printk("Get nvm data error!\n"));
  2558. complete(pm8001_ha->nvmd_completion);
  2559. return;
  2560. }
  2561. if (ir_tds_bn_dps_das_nvm & IPMode) {
  2562. /* indirect mode - IR bit set */
  2563. PM8001_MSG_DBG(pm8001_ha,
  2564. pm8001_printk("Get NVMD success, IR=1\n"));
  2565. if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
  2566. if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
  2567. memcpy(pm8001_ha->sas_addr,
  2568. ((u8 *)virt_addr + 4),
  2569. SAS_ADDR_SIZE);
  2570. PM8001_MSG_DBG(pm8001_ha,
  2571. pm8001_printk("Get SAS address"
  2572. " from VPD successfully!\n"));
  2573. }
  2574. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
  2575. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
  2576. ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
  2577. ;
  2578. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
  2579. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
  2580. ;
  2581. } else {
  2582. /* Should not be happened*/
  2583. PM8001_MSG_DBG(pm8001_ha,
  2584. pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
  2585. ir_tds_bn_dps_das_nvm));
  2586. }
  2587. } else /* direct mode */{
  2588. PM8001_MSG_DBG(pm8001_ha,
  2589. pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
  2590. (dlen_status & NVMD_LEN) >> 24));
  2591. }
  2592. memcpy(fw_control_context->usrAddr,
  2593. pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  2594. fw_control_context->len);
  2595. complete(pm8001_ha->nvmd_completion);
  2596. ccb->task = NULL;
  2597. ccb->ccb_tag = 0xFFFFFFFF;
  2598. pm8001_ccb_free(pm8001_ha, tag);
  2599. }
  2600. static int mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2601. {
  2602. struct local_phy_ctl_resp *pPayload =
  2603. (struct local_phy_ctl_resp *)(piomb + 4);
  2604. u32 status = le32_to_cpu(pPayload->status);
  2605. u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
  2606. u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
  2607. if (status != 0) {
  2608. PM8001_MSG_DBG(pm8001_ha,
  2609. pm8001_printk("%x phy execute %x phy op failed! \n",
  2610. phy_id, phy_op));
  2611. } else
  2612. PM8001_MSG_DBG(pm8001_ha,
  2613. pm8001_printk("%x phy execute %x phy op success! \n",
  2614. phy_id, phy_op));
  2615. return 0;
  2616. }
  2617. /**
  2618. * pm8001_bytes_dmaed - one of the interface function communication with libsas
  2619. * @pm8001_ha: our hba card information
  2620. * @i: which phy that received the event.
  2621. *
  2622. * when HBA driver received the identify done event or initiate FIS received
  2623. * event(for SATA), it will invoke this function to notify the sas layer that
  2624. * the sas toplogy has formed, please discover the the whole sas domain,
  2625. * while receive a broadcast(change) primitive just tell the sas
  2626. * layer to discover the changed domain rather than the whole domain.
  2627. */
  2628. static void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
  2629. {
  2630. struct pm8001_phy *phy = &pm8001_ha->phy[i];
  2631. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  2632. struct sas_ha_struct *sas_ha;
  2633. if (!phy->phy_attached)
  2634. return;
  2635. sas_ha = pm8001_ha->sas;
  2636. if (sas_phy->phy) {
  2637. struct sas_phy *sphy = sas_phy->phy;
  2638. sphy->negotiated_linkrate = sas_phy->linkrate;
  2639. sphy->minimum_linkrate = phy->minimum_linkrate;
  2640. sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2641. sphy->maximum_linkrate = phy->maximum_linkrate;
  2642. sphy->maximum_linkrate_hw = phy->maximum_linkrate;
  2643. }
  2644. if (phy->phy_type & PORT_TYPE_SAS) {
  2645. struct sas_identify_frame *id;
  2646. id = (struct sas_identify_frame *)phy->frame_rcvd;
  2647. id->dev_type = phy->identify.device_type;
  2648. id->initiator_bits = SAS_PROTOCOL_ALL;
  2649. id->target_bits = phy->identify.target_port_protocols;
  2650. } else if (phy->phy_type & PORT_TYPE_SATA) {
  2651. /*Nothing*/
  2652. }
  2653. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
  2654. sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
  2655. pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
  2656. }
  2657. /* Get the link rate speed */
  2658. static void get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
  2659. {
  2660. struct sas_phy *sas_phy = phy->sas_phy.phy;
  2661. switch (link_rate) {
  2662. case PHY_SPEED_60:
  2663. phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
  2664. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2665. break;
  2666. case PHY_SPEED_30:
  2667. phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
  2668. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
  2669. break;
  2670. case PHY_SPEED_15:
  2671. phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
  2672. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2673. break;
  2674. }
  2675. sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
  2676. sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
  2677. sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2678. sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2679. sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2680. }
  2681. /**
  2682. * asd_get_attached_sas_addr -- extract/generate attached SAS address
  2683. * @phy: pointer to asd_phy
  2684. * @sas_addr: pointer to buffer where the SAS address is to be written
  2685. *
  2686. * This function extracts the SAS address from an IDENTIFY frame
  2687. * received. If OOB is SATA, then a SAS address is generated from the
  2688. * HA tables.
  2689. *
  2690. * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
  2691. * buffer.
  2692. */
  2693. static void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
  2694. u8 *sas_addr)
  2695. {
  2696. if (phy->sas_phy.frame_rcvd[0] == 0x34
  2697. && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
  2698. struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
  2699. /* FIS device-to-host */
  2700. u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
  2701. addr += phy->sas_phy.id;
  2702. *(__be64 *)sas_addr = cpu_to_be64(addr);
  2703. } else {
  2704. struct sas_identify_frame *idframe =
  2705. (void *) phy->sas_phy.frame_rcvd;
  2706. memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
  2707. }
  2708. }
  2709. /**
  2710. * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2711. * @pm8001_ha: our hba card information
  2712. * @Qnum: the outbound queue message number.
  2713. * @SEA: source of event to ack
  2714. * @port_id: port id.
  2715. * @phyId: phy id.
  2716. * @param0: parameter 0.
  2717. * @param1: parameter 1.
  2718. */
  2719. static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2720. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2721. {
  2722. struct hw_event_ack_req payload;
  2723. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2724. struct inbound_queue_table *circularQ;
  2725. memset((u8 *)&payload, 0, sizeof(payload));
  2726. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2727. payload.tag = 1;
  2728. payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2729. ((phyId & 0x0F) << 4) | (port_id & 0x0F));
  2730. payload.param0 = cpu_to_le32(param0);
  2731. payload.param1 = cpu_to_le32(param1);
  2732. mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  2733. }
  2734. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2735. u32 phyId, u32 phy_op);
  2736. /**
  2737. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2738. * @pm8001_ha: our hba card information
  2739. * @piomb: IO message buffer
  2740. */
  2741. static void
  2742. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2743. {
  2744. struct hw_event_resp *pPayload =
  2745. (struct hw_event_resp *)(piomb + 4);
  2746. u32 lr_evt_status_phyid_portid =
  2747. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2748. u8 link_rate =
  2749. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  2750. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2751. u8 phy_id =
  2752. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2753. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2754. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2755. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2756. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2757. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2758. unsigned long flags;
  2759. u8 deviceType = pPayload->sas_identify.dev_type;
  2760. port->port_state = portstate;
  2761. PM8001_MSG_DBG(pm8001_ha,
  2762. pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
  2763. port_id, phy_id));
  2764. switch (deviceType) {
  2765. case SAS_PHY_UNUSED:
  2766. PM8001_MSG_DBG(pm8001_ha,
  2767. pm8001_printk("device type no device.\n"));
  2768. break;
  2769. case SAS_END_DEVICE:
  2770. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  2771. pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
  2772. PHY_NOTIFY_ENABLE_SPINUP);
  2773. port->port_attached = 1;
  2774. get_lrate_mode(phy, link_rate);
  2775. break;
  2776. case SAS_EDGE_EXPANDER_DEVICE:
  2777. PM8001_MSG_DBG(pm8001_ha,
  2778. pm8001_printk("expander device.\n"));
  2779. port->port_attached = 1;
  2780. get_lrate_mode(phy, link_rate);
  2781. break;
  2782. case SAS_FANOUT_EXPANDER_DEVICE:
  2783. PM8001_MSG_DBG(pm8001_ha,
  2784. pm8001_printk("fanout expander device.\n"));
  2785. port->port_attached = 1;
  2786. get_lrate_mode(phy, link_rate);
  2787. break;
  2788. default:
  2789. PM8001_MSG_DBG(pm8001_ha,
  2790. pm8001_printk("unknown device type(%x)\n", deviceType));
  2791. break;
  2792. }
  2793. phy->phy_type |= PORT_TYPE_SAS;
  2794. phy->identify.device_type = deviceType;
  2795. phy->phy_attached = 1;
  2796. if (phy->identify.device_type == SAS_END_DEV)
  2797. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  2798. else if (phy->identify.device_type != NO_DEVICE)
  2799. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  2800. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  2801. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2802. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2803. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  2804. sizeof(struct sas_identify_frame)-4);
  2805. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  2806. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2807. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2808. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  2809. mdelay(200);/*delay a moment to wait disk to spinup*/
  2810. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2811. }
  2812. /**
  2813. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  2814. * @pm8001_ha: our hba card information
  2815. * @piomb: IO message buffer
  2816. */
  2817. static void
  2818. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2819. {
  2820. struct hw_event_resp *pPayload =
  2821. (struct hw_event_resp *)(piomb + 4);
  2822. u32 lr_evt_status_phyid_portid =
  2823. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2824. u8 link_rate =
  2825. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  2826. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2827. u8 phy_id =
  2828. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2829. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2830. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2831. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2832. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2833. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2834. unsigned long flags;
  2835. PM8001_MSG_DBG(pm8001_ha,
  2836. pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
  2837. " phy id = %d\n", port_id, phy_id));
  2838. port->port_state = portstate;
  2839. port->port_attached = 1;
  2840. get_lrate_mode(phy, link_rate);
  2841. phy->phy_type |= PORT_TYPE_SATA;
  2842. phy->phy_attached = 1;
  2843. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  2844. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2845. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2846. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  2847. sizeof(struct dev_to_host_fis));
  2848. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  2849. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  2850. phy->identify.device_type = SATA_DEV;
  2851. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2852. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2853. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2854. }
  2855. /**
  2856. * hw_event_phy_down -we should notify the libsas the phy is down.
  2857. * @pm8001_ha: our hba card information
  2858. * @piomb: IO message buffer
  2859. */
  2860. static void
  2861. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2862. {
  2863. struct hw_event_resp *pPayload =
  2864. (struct hw_event_resp *)(piomb + 4);
  2865. u32 lr_evt_status_phyid_portid =
  2866. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2867. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2868. u8 phy_id =
  2869. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2870. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2871. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2872. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2873. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2874. port->port_state = portstate;
  2875. phy->phy_type = 0;
  2876. phy->identify.device_type = 0;
  2877. phy->phy_attached = 0;
  2878. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  2879. switch (portstate) {
  2880. case PORT_VALID:
  2881. break;
  2882. case PORT_INVALID:
  2883. PM8001_MSG_DBG(pm8001_ha,
  2884. pm8001_printk(" PortInvalid portID %d \n", port_id));
  2885. PM8001_MSG_DBG(pm8001_ha,
  2886. pm8001_printk(" Last phy Down and port invalid\n"));
  2887. port->port_attached = 0;
  2888. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2889. port_id, phy_id, 0, 0);
  2890. break;
  2891. case PORT_IN_RESET:
  2892. PM8001_MSG_DBG(pm8001_ha,
  2893. pm8001_printk(" Port In Reset portID %d \n", port_id));
  2894. break;
  2895. case PORT_NOT_ESTABLISHED:
  2896. PM8001_MSG_DBG(pm8001_ha,
  2897. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  2898. port->port_attached = 0;
  2899. break;
  2900. case PORT_LOSTCOMM:
  2901. PM8001_MSG_DBG(pm8001_ha,
  2902. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  2903. PM8001_MSG_DBG(pm8001_ha,
  2904. pm8001_printk(" Last phy Down and port invalid\n"));
  2905. port->port_attached = 0;
  2906. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2907. port_id, phy_id, 0, 0);
  2908. break;
  2909. default:
  2910. port->port_attached = 0;
  2911. PM8001_MSG_DBG(pm8001_ha,
  2912. pm8001_printk(" phy Down and(default) = %x\n",
  2913. portstate));
  2914. break;
  2915. }
  2916. }
  2917. /**
  2918. * mpi_reg_resp -process register device ID response.
  2919. * @pm8001_ha: our hba card information
  2920. * @piomb: IO message buffer
  2921. *
  2922. * when sas layer find a device it will notify LLDD, then the driver register
  2923. * the domain device to FW, this event is the return device ID which the FW
  2924. * has assigned, from now,inter-communication with FW is no longer using the
  2925. * SAS address, use device ID which FW assigned.
  2926. */
  2927. static int mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2928. {
  2929. u32 status;
  2930. u32 device_id;
  2931. u32 htag;
  2932. struct pm8001_ccb_info *ccb;
  2933. struct pm8001_device *pm8001_dev;
  2934. struct dev_reg_resp *registerRespPayload =
  2935. (struct dev_reg_resp *)(piomb + 4);
  2936. htag = le32_to_cpu(registerRespPayload->tag);
  2937. ccb = &pm8001_ha->ccb_info[registerRespPayload->tag];
  2938. pm8001_dev = ccb->device;
  2939. status = le32_to_cpu(registerRespPayload->status);
  2940. device_id = le32_to_cpu(registerRespPayload->device_id);
  2941. PM8001_MSG_DBG(pm8001_ha,
  2942. pm8001_printk(" register device is status = %d\n", status));
  2943. switch (status) {
  2944. case DEVREG_SUCCESS:
  2945. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
  2946. pm8001_dev->device_id = device_id;
  2947. break;
  2948. case DEVREG_FAILURE_OUT_OF_RESOURCE:
  2949. PM8001_MSG_DBG(pm8001_ha,
  2950. pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
  2951. break;
  2952. case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
  2953. PM8001_MSG_DBG(pm8001_ha,
  2954. pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
  2955. break;
  2956. case DEVREG_FAILURE_INVALID_PHY_ID:
  2957. PM8001_MSG_DBG(pm8001_ha,
  2958. pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
  2959. break;
  2960. case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
  2961. PM8001_MSG_DBG(pm8001_ha,
  2962. pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
  2963. break;
  2964. case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
  2965. PM8001_MSG_DBG(pm8001_ha,
  2966. pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
  2967. break;
  2968. case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
  2969. PM8001_MSG_DBG(pm8001_ha,
  2970. pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
  2971. break;
  2972. case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
  2973. PM8001_MSG_DBG(pm8001_ha,
  2974. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
  2975. break;
  2976. default:
  2977. PM8001_MSG_DBG(pm8001_ha,
  2978. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
  2979. break;
  2980. }
  2981. complete(pm8001_dev->dcompletion);
  2982. ccb->task = NULL;
  2983. ccb->ccb_tag = 0xFFFFFFFF;
  2984. pm8001_ccb_free(pm8001_ha, htag);
  2985. return 0;
  2986. }
  2987. static int mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2988. {
  2989. u32 status;
  2990. u32 device_id;
  2991. struct dev_reg_resp *registerRespPayload =
  2992. (struct dev_reg_resp *)(piomb + 4);
  2993. status = le32_to_cpu(registerRespPayload->status);
  2994. device_id = le32_to_cpu(registerRespPayload->device_id);
  2995. if (status != 0)
  2996. PM8001_MSG_DBG(pm8001_ha,
  2997. pm8001_printk(" deregister device failed ,status = %x"
  2998. ", device_id = %x\n", status, device_id));
  2999. return 0;
  3000. }
  3001. static int
  3002. mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3003. {
  3004. u32 status;
  3005. struct fw_control_ex fw_control_context;
  3006. struct fw_flash_Update_resp *ppayload =
  3007. (struct fw_flash_Update_resp *)(piomb + 4);
  3008. u32 tag = le32_to_cpu(ppayload->tag);
  3009. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  3010. status = le32_to_cpu(ppayload->status);
  3011. memcpy(&fw_control_context,
  3012. ccb->fw_control_context,
  3013. sizeof(fw_control_context));
  3014. switch (status) {
  3015. case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
  3016. PM8001_MSG_DBG(pm8001_ha,
  3017. pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
  3018. break;
  3019. case FLASH_UPDATE_IN_PROGRESS:
  3020. PM8001_MSG_DBG(pm8001_ha,
  3021. pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
  3022. break;
  3023. case FLASH_UPDATE_HDR_ERR:
  3024. PM8001_MSG_DBG(pm8001_ha,
  3025. pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
  3026. break;
  3027. case FLASH_UPDATE_OFFSET_ERR:
  3028. PM8001_MSG_DBG(pm8001_ha,
  3029. pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
  3030. break;
  3031. case FLASH_UPDATE_CRC_ERR:
  3032. PM8001_MSG_DBG(pm8001_ha,
  3033. pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
  3034. break;
  3035. case FLASH_UPDATE_LENGTH_ERR:
  3036. PM8001_MSG_DBG(pm8001_ha,
  3037. pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
  3038. break;
  3039. case FLASH_UPDATE_HW_ERR:
  3040. PM8001_MSG_DBG(pm8001_ha,
  3041. pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
  3042. break;
  3043. case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
  3044. PM8001_MSG_DBG(pm8001_ha,
  3045. pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
  3046. break;
  3047. case FLASH_UPDATE_DISABLED:
  3048. PM8001_MSG_DBG(pm8001_ha,
  3049. pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
  3050. break;
  3051. default:
  3052. PM8001_MSG_DBG(pm8001_ha,
  3053. pm8001_printk("No matched status = %d\n", status));
  3054. break;
  3055. }
  3056. ccb->fw_control_context->fw_control->retcode = status;
  3057. pci_free_consistent(pm8001_ha->pdev,
  3058. fw_control_context.len,
  3059. fw_control_context.virtAddr,
  3060. fw_control_context.phys_addr);
  3061. complete(pm8001_ha->nvmd_completion);
  3062. ccb->task = NULL;
  3063. ccb->ccb_tag = 0xFFFFFFFF;
  3064. pm8001_ccb_free(pm8001_ha, tag);
  3065. return 0;
  3066. }
  3067. static int
  3068. mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  3069. {
  3070. u32 status;
  3071. int i;
  3072. struct general_event_resp *pPayload =
  3073. (struct general_event_resp *)(piomb + 4);
  3074. status = le32_to_cpu(pPayload->status);
  3075. PM8001_MSG_DBG(pm8001_ha,
  3076. pm8001_printk(" status = 0x%x\n", status));
  3077. for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
  3078. PM8001_MSG_DBG(pm8001_ha,
  3079. pm8001_printk("inb_IOMB_payload[0x%x] 0x%x, \n", i,
  3080. pPayload->inb_IOMB_payload[i]));
  3081. return 0;
  3082. }
  3083. static int
  3084. mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3085. {
  3086. struct sas_task *t;
  3087. struct pm8001_ccb_info *ccb;
  3088. unsigned long flags;
  3089. u32 status ;
  3090. u32 tag, scp;
  3091. struct task_status_struct *ts;
  3092. struct task_abort_resp *pPayload =
  3093. (struct task_abort_resp *)(piomb + 4);
  3094. ccb = &pm8001_ha->ccb_info[pPayload->tag];
  3095. t = ccb->task;
  3096. status = le32_to_cpu(pPayload->status);
  3097. tag = le32_to_cpu(pPayload->tag);
  3098. scp = le32_to_cpu(pPayload->scp);
  3099. PM8001_IO_DBG(pm8001_ha,
  3100. pm8001_printk(" status = 0x%x\n", status));
  3101. if (t == NULL)
  3102. return -1;
  3103. ts = &t->task_status;
  3104. if (status != 0)
  3105. PM8001_FAIL_DBG(pm8001_ha,
  3106. pm8001_printk("task abort failed status 0x%x ,"
  3107. "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
  3108. switch (status) {
  3109. case IO_SUCCESS:
  3110. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  3111. ts->resp = SAS_TASK_COMPLETE;
  3112. ts->stat = SAM_STAT_GOOD;
  3113. break;
  3114. case IO_NOT_VALID:
  3115. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
  3116. ts->resp = TMF_RESP_FUNC_FAILED;
  3117. break;
  3118. }
  3119. spin_lock_irqsave(&t->task_state_lock, flags);
  3120. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3121. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3122. t->task_state_flags |= SAS_TASK_STATE_DONE;
  3123. spin_unlock_irqrestore(&t->task_state_lock, flags);
  3124. pm8001_ccb_task_free(pm8001_ha, t, ccb, pPayload->tag);
  3125. mb();
  3126. t->task_done(t);
  3127. return 0;
  3128. }
  3129. /**
  3130. * mpi_hw_event -The hw event has come.
  3131. * @pm8001_ha: our hba card information
  3132. * @piomb: IO message buffer
  3133. */
  3134. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
  3135. {
  3136. unsigned long flags;
  3137. struct hw_event_resp *pPayload =
  3138. (struct hw_event_resp *)(piomb + 4);
  3139. u32 lr_evt_status_phyid_portid =
  3140. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3141. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3142. u8 phy_id =
  3143. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3144. u16 eventType =
  3145. (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
  3146. u8 status =
  3147. (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
  3148. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3149. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3150. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  3151. PM8001_MSG_DBG(pm8001_ha,
  3152. pm8001_printk("outbound queue HW event & event type : "));
  3153. switch (eventType) {
  3154. case HW_EVENT_PHY_START_STATUS:
  3155. PM8001_MSG_DBG(pm8001_ha,
  3156. pm8001_printk("HW_EVENT_PHY_START_STATUS"
  3157. " status = %x\n", status));
  3158. if (status == 0) {
  3159. phy->phy_state = 1;
  3160. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3161. complete(phy->enable_completion);
  3162. }
  3163. break;
  3164. case HW_EVENT_SAS_PHY_UP:
  3165. PM8001_MSG_DBG(pm8001_ha,
  3166. pm8001_printk("HW_EVENT_PHY_START_STATUS \n"));
  3167. hw_event_sas_phy_up(pm8001_ha, piomb);
  3168. break;
  3169. case HW_EVENT_SATA_PHY_UP:
  3170. PM8001_MSG_DBG(pm8001_ha,
  3171. pm8001_printk("HW_EVENT_SATA_PHY_UP \n"));
  3172. hw_event_sata_phy_up(pm8001_ha, piomb);
  3173. break;
  3174. case HW_EVENT_PHY_STOP_STATUS:
  3175. PM8001_MSG_DBG(pm8001_ha,
  3176. pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
  3177. "status = %x\n", status));
  3178. if (status == 0)
  3179. phy->phy_state = 0;
  3180. break;
  3181. case HW_EVENT_SATA_SPINUP_HOLD:
  3182. PM8001_MSG_DBG(pm8001_ha,
  3183. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD \n"));
  3184. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  3185. break;
  3186. case HW_EVENT_PHY_DOWN:
  3187. PM8001_MSG_DBG(pm8001_ha,
  3188. pm8001_printk("HW_EVENT_PHY_DOWN \n"));
  3189. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  3190. phy->phy_attached = 0;
  3191. phy->phy_state = 0;
  3192. hw_event_phy_down(pm8001_ha, piomb);
  3193. break;
  3194. case HW_EVENT_PORT_INVALID:
  3195. PM8001_MSG_DBG(pm8001_ha,
  3196. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  3197. sas_phy_disconnected(sas_phy);
  3198. phy->phy_attached = 0;
  3199. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3200. break;
  3201. /* the broadcast change primitive received, tell the LIBSAS this event
  3202. to revalidate the sas domain*/
  3203. case HW_EVENT_BROADCAST_CHANGE:
  3204. PM8001_MSG_DBG(pm8001_ha,
  3205. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  3206. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  3207. port_id, phy_id, 1, 0);
  3208. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3209. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  3210. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3211. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3212. break;
  3213. case HW_EVENT_PHY_ERROR:
  3214. PM8001_MSG_DBG(pm8001_ha,
  3215. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  3216. sas_phy_disconnected(&phy->sas_phy);
  3217. phy->phy_attached = 0;
  3218. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  3219. break;
  3220. case HW_EVENT_BROADCAST_EXP:
  3221. PM8001_MSG_DBG(pm8001_ha,
  3222. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  3223. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3224. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  3225. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3226. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3227. break;
  3228. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  3229. PM8001_MSG_DBG(pm8001_ha,
  3230. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  3231. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3232. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  3233. sas_phy_disconnected(sas_phy);
  3234. phy->phy_attached = 0;
  3235. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3236. break;
  3237. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  3238. PM8001_MSG_DBG(pm8001_ha,
  3239. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  3240. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3241. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  3242. port_id, phy_id, 0, 0);
  3243. sas_phy_disconnected(sas_phy);
  3244. phy->phy_attached = 0;
  3245. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3246. break;
  3247. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  3248. PM8001_MSG_DBG(pm8001_ha,
  3249. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  3250. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3251. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  3252. port_id, phy_id, 0, 0);
  3253. sas_phy_disconnected(sas_phy);
  3254. phy->phy_attached = 0;
  3255. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3256. break;
  3257. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  3258. PM8001_MSG_DBG(pm8001_ha,
  3259. pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  3260. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3261. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  3262. port_id, phy_id, 0, 0);
  3263. sas_phy_disconnected(sas_phy);
  3264. phy->phy_attached = 0;
  3265. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3266. break;
  3267. case HW_EVENT_MALFUNCTION:
  3268. PM8001_MSG_DBG(pm8001_ha,
  3269. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  3270. break;
  3271. case HW_EVENT_BROADCAST_SES:
  3272. PM8001_MSG_DBG(pm8001_ha,
  3273. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  3274. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3275. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  3276. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3277. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3278. break;
  3279. case HW_EVENT_INBOUND_CRC_ERROR:
  3280. PM8001_MSG_DBG(pm8001_ha,
  3281. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  3282. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3283. HW_EVENT_INBOUND_CRC_ERROR,
  3284. port_id, phy_id, 0, 0);
  3285. break;
  3286. case HW_EVENT_HARD_RESET_RECEIVED:
  3287. PM8001_MSG_DBG(pm8001_ha,
  3288. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  3289. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  3290. break;
  3291. case HW_EVENT_ID_FRAME_TIMEOUT:
  3292. PM8001_MSG_DBG(pm8001_ha,
  3293. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  3294. sas_phy_disconnected(sas_phy);
  3295. phy->phy_attached = 0;
  3296. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3297. break;
  3298. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  3299. PM8001_MSG_DBG(pm8001_ha,
  3300. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED \n"));
  3301. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3302. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  3303. port_id, phy_id, 0, 0);
  3304. sas_phy_disconnected(sas_phy);
  3305. phy->phy_attached = 0;
  3306. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3307. break;
  3308. case HW_EVENT_PORT_RESET_TIMER_TMO:
  3309. PM8001_MSG_DBG(pm8001_ha,
  3310. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO \n"));
  3311. sas_phy_disconnected(sas_phy);
  3312. phy->phy_attached = 0;
  3313. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3314. break;
  3315. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  3316. PM8001_MSG_DBG(pm8001_ha,
  3317. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO \n"));
  3318. sas_phy_disconnected(sas_phy);
  3319. phy->phy_attached = 0;
  3320. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3321. break;
  3322. case HW_EVENT_PORT_RECOVER:
  3323. PM8001_MSG_DBG(pm8001_ha,
  3324. pm8001_printk("HW_EVENT_PORT_RECOVER \n"));
  3325. break;
  3326. case HW_EVENT_PORT_RESET_COMPLETE:
  3327. PM8001_MSG_DBG(pm8001_ha,
  3328. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE \n"));
  3329. break;
  3330. case EVENT_BROADCAST_ASYNCH_EVENT:
  3331. PM8001_MSG_DBG(pm8001_ha,
  3332. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  3333. break;
  3334. default:
  3335. PM8001_MSG_DBG(pm8001_ha,
  3336. pm8001_printk("Unknown event type = %x\n", eventType));
  3337. break;
  3338. }
  3339. return 0;
  3340. }
  3341. /**
  3342. * process_one_iomb - process one outbound Queue memory block
  3343. * @pm8001_ha: our hba card information
  3344. * @piomb: IO message buffer
  3345. */
  3346. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3347. {
  3348. u32 pHeader = (u32)*(u32 *)piomb;
  3349. u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
  3350. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
  3351. switch (opc) {
  3352. case OPC_OUB_ECHO:
  3353. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO \n"));
  3354. break;
  3355. case OPC_OUB_HW_EVENT:
  3356. PM8001_MSG_DBG(pm8001_ha,
  3357. pm8001_printk("OPC_OUB_HW_EVENT \n"));
  3358. mpi_hw_event(pm8001_ha, piomb);
  3359. break;
  3360. case OPC_OUB_SSP_COMP:
  3361. PM8001_MSG_DBG(pm8001_ha,
  3362. pm8001_printk("OPC_OUB_SSP_COMP \n"));
  3363. mpi_ssp_completion(pm8001_ha, piomb);
  3364. break;
  3365. case OPC_OUB_SMP_COMP:
  3366. PM8001_MSG_DBG(pm8001_ha,
  3367. pm8001_printk("OPC_OUB_SMP_COMP \n"));
  3368. mpi_smp_completion(pm8001_ha, piomb);
  3369. break;
  3370. case OPC_OUB_LOCAL_PHY_CNTRL:
  3371. PM8001_MSG_DBG(pm8001_ha,
  3372. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3373. mpi_local_phy_ctl(pm8001_ha, piomb);
  3374. break;
  3375. case OPC_OUB_DEV_REGIST:
  3376. PM8001_MSG_DBG(pm8001_ha,
  3377. pm8001_printk("OPC_OUB_DEV_REGIST \n"));
  3378. mpi_reg_resp(pm8001_ha, piomb);
  3379. break;
  3380. case OPC_OUB_DEREG_DEV:
  3381. PM8001_MSG_DBG(pm8001_ha,
  3382. pm8001_printk("unresgister the deviece \n"));
  3383. mpi_dereg_resp(pm8001_ha, piomb);
  3384. break;
  3385. case OPC_OUB_GET_DEV_HANDLE:
  3386. PM8001_MSG_DBG(pm8001_ha,
  3387. pm8001_printk("OPC_OUB_GET_DEV_HANDLE \n"));
  3388. break;
  3389. case OPC_OUB_SATA_COMP:
  3390. PM8001_MSG_DBG(pm8001_ha,
  3391. pm8001_printk("OPC_OUB_SATA_COMP \n"));
  3392. mpi_sata_completion(pm8001_ha, piomb);
  3393. break;
  3394. case OPC_OUB_SATA_EVENT:
  3395. PM8001_MSG_DBG(pm8001_ha,
  3396. pm8001_printk("OPC_OUB_SATA_EVENT \n"));
  3397. mpi_sata_event(pm8001_ha, piomb);
  3398. break;
  3399. case OPC_OUB_SSP_EVENT:
  3400. PM8001_MSG_DBG(pm8001_ha,
  3401. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3402. mpi_ssp_event(pm8001_ha, piomb);
  3403. break;
  3404. case OPC_OUB_DEV_HANDLE_ARRIV:
  3405. PM8001_MSG_DBG(pm8001_ha,
  3406. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3407. /*This is for target*/
  3408. break;
  3409. case OPC_OUB_SSP_RECV_EVENT:
  3410. PM8001_MSG_DBG(pm8001_ha,
  3411. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3412. /*This is for target*/
  3413. break;
  3414. case OPC_OUB_DEV_INFO:
  3415. PM8001_MSG_DBG(pm8001_ha,
  3416. pm8001_printk("OPC_OUB_DEV_INFO\n"));
  3417. break;
  3418. case OPC_OUB_FW_FLASH_UPDATE:
  3419. PM8001_MSG_DBG(pm8001_ha,
  3420. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3421. mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3422. break;
  3423. case OPC_OUB_GPIO_RESPONSE:
  3424. PM8001_MSG_DBG(pm8001_ha,
  3425. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3426. break;
  3427. case OPC_OUB_GPIO_EVENT:
  3428. PM8001_MSG_DBG(pm8001_ha,
  3429. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3430. break;
  3431. case OPC_OUB_GENERAL_EVENT:
  3432. PM8001_MSG_DBG(pm8001_ha,
  3433. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3434. mpi_general_event(pm8001_ha, piomb);
  3435. break;
  3436. case OPC_OUB_SSP_ABORT_RSP:
  3437. PM8001_MSG_DBG(pm8001_ha,
  3438. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3439. mpi_task_abort_resp(pm8001_ha, piomb);
  3440. break;
  3441. case OPC_OUB_SATA_ABORT_RSP:
  3442. PM8001_MSG_DBG(pm8001_ha,
  3443. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3444. mpi_task_abort_resp(pm8001_ha, piomb);
  3445. break;
  3446. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3447. PM8001_MSG_DBG(pm8001_ha,
  3448. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3449. break;
  3450. case OPC_OUB_SAS_DIAG_EXECUTE:
  3451. PM8001_MSG_DBG(pm8001_ha,
  3452. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3453. break;
  3454. case OPC_OUB_GET_TIME_STAMP:
  3455. PM8001_MSG_DBG(pm8001_ha,
  3456. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3457. break;
  3458. case OPC_OUB_SAS_HW_EVENT_ACK:
  3459. PM8001_MSG_DBG(pm8001_ha,
  3460. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3461. break;
  3462. case OPC_OUB_PORT_CONTROL:
  3463. PM8001_MSG_DBG(pm8001_ha,
  3464. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3465. break;
  3466. case OPC_OUB_SMP_ABORT_RSP:
  3467. PM8001_MSG_DBG(pm8001_ha,
  3468. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3469. mpi_task_abort_resp(pm8001_ha, piomb);
  3470. break;
  3471. case OPC_OUB_GET_NVMD_DATA:
  3472. PM8001_MSG_DBG(pm8001_ha,
  3473. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3474. mpi_get_nvmd_resp(pm8001_ha, piomb);
  3475. break;
  3476. case OPC_OUB_SET_NVMD_DATA:
  3477. PM8001_MSG_DBG(pm8001_ha,
  3478. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3479. mpi_set_nvmd_resp(pm8001_ha, piomb);
  3480. break;
  3481. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3482. PM8001_MSG_DBG(pm8001_ha,
  3483. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3484. break;
  3485. case OPC_OUB_SET_DEVICE_STATE:
  3486. PM8001_MSG_DBG(pm8001_ha,
  3487. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3488. mpi_set_dev_state_resp(pm8001_ha, piomb);
  3489. break;
  3490. case OPC_OUB_GET_DEVICE_STATE:
  3491. PM8001_MSG_DBG(pm8001_ha,
  3492. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3493. break;
  3494. case OPC_OUB_SET_DEV_INFO:
  3495. PM8001_MSG_DBG(pm8001_ha,
  3496. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3497. break;
  3498. case OPC_OUB_SAS_RE_INITIALIZE:
  3499. PM8001_MSG_DBG(pm8001_ha,
  3500. pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
  3501. break;
  3502. default:
  3503. PM8001_MSG_DBG(pm8001_ha,
  3504. pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
  3505. opc));
  3506. break;
  3507. }
  3508. }
  3509. static int process_oq(struct pm8001_hba_info *pm8001_ha)
  3510. {
  3511. struct outbound_queue_table *circularQ;
  3512. void *pMsg1 = NULL;
  3513. u8 bc = 0;
  3514. u32 ret = MPI_IO_STATUS_FAIL;
  3515. circularQ = &pm8001_ha->outbnd_q_tbl[0];
  3516. do {
  3517. ret = mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3518. if (MPI_IO_STATUS_SUCCESS == ret) {
  3519. /* process the outbound message */
  3520. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3521. /* free the message from the outbound circular buffer */
  3522. mpi_msg_free_set(pm8001_ha, pMsg1, circularQ, bc);
  3523. }
  3524. if (MPI_IO_STATUS_BUSY == ret) {
  3525. u32 producer_idx;
  3526. /* Update the producer index from SPC */
  3527. producer_idx = pm8001_read_32(circularQ->pi_virt);
  3528. circularQ->producer_index = cpu_to_le32(producer_idx);
  3529. if (circularQ->producer_index ==
  3530. circularQ->consumer_idx)
  3531. /* OQ is empty */
  3532. break;
  3533. }
  3534. } while (1);
  3535. return ret;
  3536. }
  3537. /* PCI_DMA_... to our direction translation. */
  3538. static const u8 data_dir_flags[] = {
  3539. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3540. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3541. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3542. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3543. };
  3544. static void
  3545. pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
  3546. {
  3547. int i;
  3548. struct scatterlist *sg;
  3549. struct pm8001_prd *buf_prd = prd;
  3550. for_each_sg(scatter, sg, nr, i) {
  3551. buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
  3552. buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
  3553. buf_prd->im_len.e = 0;
  3554. buf_prd++;
  3555. }
  3556. }
  3557. static void build_smp_cmd(u32 deviceID, u32 hTag, struct smp_req *psmp_cmd)
  3558. {
  3559. psmp_cmd->tag = cpu_to_le32(hTag);
  3560. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3561. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3562. }
  3563. /**
  3564. * pm8001_chip_smp_req - send a SMP task to FW
  3565. * @pm8001_ha: our hba card information.
  3566. * @ccb: the ccb information this request used.
  3567. */
  3568. static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3569. struct pm8001_ccb_info *ccb)
  3570. {
  3571. int elem, rc;
  3572. struct sas_task *task = ccb->task;
  3573. struct domain_device *dev = task->dev;
  3574. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3575. struct scatterlist *sg_req, *sg_resp;
  3576. u32 req_len, resp_len;
  3577. struct smp_req smp_cmd;
  3578. u32 opc;
  3579. struct inbound_queue_table *circularQ;
  3580. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3581. /*
  3582. * DMA-map SMP request, response buffers
  3583. */
  3584. sg_req = &task->smp_task.smp_req;
  3585. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3586. if (!elem)
  3587. return -ENOMEM;
  3588. req_len = sg_dma_len(sg_req);
  3589. sg_resp = &task->smp_task.smp_resp;
  3590. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3591. if (!elem) {
  3592. rc = -ENOMEM;
  3593. goto err_out;
  3594. }
  3595. resp_len = sg_dma_len(sg_resp);
  3596. /* must be in dwords */
  3597. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3598. rc = -EINVAL;
  3599. goto err_out_2;
  3600. }
  3601. opc = OPC_INB_SMP_REQUEST;
  3602. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3603. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3604. smp_cmd.long_smp_req.long_req_addr =
  3605. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3606. smp_cmd.long_smp_req.long_req_size =
  3607. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3608. smp_cmd.long_smp_req.long_resp_addr =
  3609. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
  3610. smp_cmd.long_smp_req.long_resp_size =
  3611. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3612. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
  3613. mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd);
  3614. return 0;
  3615. err_out_2:
  3616. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3617. PCI_DMA_FROMDEVICE);
  3618. err_out:
  3619. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3620. PCI_DMA_TODEVICE);
  3621. return rc;
  3622. }
  3623. /**
  3624. * pm8001_chip_ssp_io_req - send a SSP task to FW
  3625. * @pm8001_ha: our hba card information.
  3626. * @ccb: the ccb information this request used.
  3627. */
  3628. static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3629. struct pm8001_ccb_info *ccb)
  3630. {
  3631. struct sas_task *task = ccb->task;
  3632. struct domain_device *dev = task->dev;
  3633. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3634. struct ssp_ini_io_start_req ssp_cmd;
  3635. u32 tag = ccb->ccb_tag;
  3636. int ret;
  3637. __le64 phys_addr;
  3638. struct inbound_queue_table *circularQ;
  3639. u32 opc = OPC_INB_SSPINIIOSTART;
  3640. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3641. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3642. ssp_cmd.dir_m_tlr =
  3643. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
  3644. SAS 1.1 compatible TLR*/
  3645. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3646. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3647. ssp_cmd.tag = cpu_to_le32(tag);
  3648. if (task->ssp_task.enable_first_burst)
  3649. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3650. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3651. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3652. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
  3653. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3654. /* fill in PRD (scatter/gather) table, if any */
  3655. if (task->num_scatter > 1) {
  3656. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3657. phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
  3658. offsetof(struct pm8001_ccb_info, buf_prd[0]));
  3659. ssp_cmd.addr_low = lower_32_bits(phys_addr);
  3660. ssp_cmd.addr_high = upper_32_bits(phys_addr);
  3661. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3662. } else if (task->num_scatter == 1) {
  3663. __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
  3664. ssp_cmd.addr_low = lower_32_bits(dma_addr);
  3665. ssp_cmd.addr_high = upper_32_bits(dma_addr);
  3666. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3667. ssp_cmd.esgl = 0;
  3668. } else if (task->num_scatter == 0) {
  3669. ssp_cmd.addr_low = 0;
  3670. ssp_cmd.addr_high = 0;
  3671. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3672. ssp_cmd.esgl = 0;
  3673. }
  3674. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd);
  3675. return ret;
  3676. }
  3677. static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3678. struct pm8001_ccb_info *ccb)
  3679. {
  3680. struct sas_task *task = ccb->task;
  3681. struct domain_device *dev = task->dev;
  3682. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3683. u32 tag = ccb->ccb_tag;
  3684. int ret;
  3685. struct sata_start_req sata_cmd;
  3686. u32 hdr_tag, ncg_tag = 0;
  3687. __le64 phys_addr;
  3688. u32 ATAP = 0x0;
  3689. u32 dir;
  3690. struct inbound_queue_table *circularQ;
  3691. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3692. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3693. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3694. if (task->data_dir == PCI_DMA_NONE) {
  3695. ATAP = 0x04; /* no data*/
  3696. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data \n"));
  3697. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3698. if (task->ata_task.dma_xfer) {
  3699. ATAP = 0x06; /* DMA */
  3700. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA \n"));
  3701. } else {
  3702. ATAP = 0x05; /* PIO*/
  3703. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO \n"));
  3704. }
  3705. if (task->ata_task.use_ncq &&
  3706. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3707. ATAP = 0x07; /* FPDMA */
  3708. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA \n"));
  3709. }
  3710. }
  3711. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
  3712. ncg_tag = hdr_tag;
  3713. dir = data_dir_flags[task->data_dir] << 8;
  3714. sata_cmd.tag = cpu_to_le32(tag);
  3715. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3716. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3717. sata_cmd.ncqtag_atap_dir_m =
  3718. cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
  3719. sata_cmd.sata_fis = task->ata_task.fis;
  3720. if (likely(!task->ata_task.device_control_reg_update))
  3721. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3722. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3723. /* fill in PRD (scatter/gather) table, if any */
  3724. if (task->num_scatter > 1) {
  3725. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3726. phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
  3727. offsetof(struct pm8001_ccb_info, buf_prd[0]));
  3728. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3729. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3730. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3731. } else if (task->num_scatter == 1) {
  3732. __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
  3733. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3734. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3735. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3736. sata_cmd.esgl = 0;
  3737. } else if (task->num_scatter == 0) {
  3738. sata_cmd.addr_low = 0;
  3739. sata_cmd.addr_high = 0;
  3740. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3741. sata_cmd.esgl = 0;
  3742. }
  3743. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd);
  3744. return ret;
  3745. }
  3746. /**
  3747. * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
  3748. * @pm8001_ha: our hba card information.
  3749. * @num: the inbound queue number
  3750. * @phy_id: the phy id which we wanted to start up.
  3751. */
  3752. static int
  3753. pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  3754. {
  3755. struct phy_start_req payload;
  3756. struct inbound_queue_table *circularQ;
  3757. int ret;
  3758. u32 tag = 0x01;
  3759. u32 opcode = OPC_INB_PHYSTART;
  3760. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3761. memset(&payload, 0, sizeof(payload));
  3762. payload.tag = cpu_to_le32(tag);
  3763. /*
  3764. ** [0:7] PHY Identifier
  3765. ** [8:11] link rate 1.5G, 3G, 6G
  3766. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
  3767. ** [14] 0b disable spin up hold; 1b enable spin up hold
  3768. */
  3769. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  3770. LINKMODE_AUTO | LINKRATE_15 |
  3771. LINKRATE_30 | LINKRATE_60 | phy_id);
  3772. payload.sas_identify.dev_type = SAS_END_DEV;
  3773. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  3774. memcpy(payload.sas_identify.sas_addr,
  3775. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  3776. payload.sas_identify.phy_id = phy_id;
  3777. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  3778. return ret;
  3779. }
  3780. /**
  3781. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  3782. * @pm8001_ha: our hba card information.
  3783. * @num: the inbound queue number
  3784. * @phy_id: the phy id which we wanted to start up.
  3785. */
  3786. static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  3787. u8 phy_id)
  3788. {
  3789. struct phy_stop_req payload;
  3790. struct inbound_queue_table *circularQ;
  3791. int ret;
  3792. u32 tag = 0x01;
  3793. u32 opcode = OPC_INB_PHYSTOP;
  3794. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3795. memset(&payload, 0, sizeof(payload));
  3796. payload.tag = cpu_to_le32(tag);
  3797. payload.phy_id = cpu_to_le32(phy_id);
  3798. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  3799. return ret;
  3800. }
  3801. /**
  3802. * see comments on mpi_reg_resp.
  3803. */
  3804. static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  3805. struct pm8001_device *pm8001_dev, u32 flag)
  3806. {
  3807. struct reg_dev_req payload;
  3808. u32 opc;
  3809. u32 stp_sspsmp_sata = 0x4;
  3810. struct inbound_queue_table *circularQ;
  3811. u32 linkrate, phy_id;
  3812. int rc, tag = 0xdeadbeef;
  3813. struct pm8001_ccb_info *ccb;
  3814. u8 retryFlag = 0x1;
  3815. u16 firstBurstSize = 0;
  3816. u16 ITNT = 2000;
  3817. struct domain_device *dev = pm8001_dev->sas_device;
  3818. struct domain_device *parent_dev = dev->parent;
  3819. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3820. memset(&payload, 0, sizeof(payload));
  3821. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  3822. if (rc)
  3823. return rc;
  3824. ccb = &pm8001_ha->ccb_info[tag];
  3825. ccb->device = pm8001_dev;
  3826. ccb->ccb_tag = tag;
  3827. payload.tag = cpu_to_le32(tag);
  3828. if (flag == 1)
  3829. stp_sspsmp_sata = 0x02; /*direct attached sata */
  3830. else {
  3831. if (pm8001_dev->dev_type == SATA_DEV)
  3832. stp_sspsmp_sata = 0x00; /* stp*/
  3833. else if (pm8001_dev->dev_type == SAS_END_DEV ||
  3834. pm8001_dev->dev_type == EDGE_DEV ||
  3835. pm8001_dev->dev_type == FANOUT_DEV)
  3836. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  3837. }
  3838. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  3839. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  3840. else
  3841. phy_id = pm8001_dev->attached_phy;
  3842. opc = OPC_INB_REG_DEV;
  3843. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  3844. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  3845. payload.phyid_portid =
  3846. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
  3847. ((phy_id & 0x0F) << 4));
  3848. payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
  3849. ((linkrate & 0x0F) * 0x1000000) |
  3850. ((stp_sspsmp_sata & 0x03) * 0x10000000));
  3851. payload.firstburstsize_ITNexustimeout =
  3852. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  3853. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  3854. SAS_ADDR_SIZE);
  3855. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  3856. return rc;
  3857. }
  3858. /**
  3859. * see comments on mpi_reg_resp.
  3860. */
  3861. static int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
  3862. u32 device_id)
  3863. {
  3864. struct dereg_dev_req payload;
  3865. u32 opc = OPC_INB_DEREG_DEV_HANDLE;
  3866. int ret;
  3867. struct inbound_queue_table *circularQ;
  3868. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3869. memset(&payload, 0, sizeof(payload));
  3870. payload.tag = 1;
  3871. payload.device_id = cpu_to_le32(device_id);
  3872. PM8001_MSG_DBG(pm8001_ha,
  3873. pm8001_printk("unregister device device_id = %d\n", device_id));
  3874. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  3875. return ret;
  3876. }
  3877. /**
  3878. * pm8001_chip_phy_ctl_req - support the local phy operation
  3879. * @pm8001_ha: our hba card information.
  3880. * @num: the inbound queue number
  3881. * @phy_id: the phy id which we wanted to operate
  3882. * @phy_op:
  3883. */
  3884. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  3885. u32 phyId, u32 phy_op)
  3886. {
  3887. struct local_phy_ctl_req payload;
  3888. struct inbound_queue_table *circularQ;
  3889. int ret;
  3890. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  3891. memset(&payload, 0, sizeof(payload));
  3892. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3893. payload.tag = 1;
  3894. payload.phyop_phyid =
  3895. cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
  3896. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  3897. return ret;
  3898. }
  3899. static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  3900. {
  3901. u32 value;
  3902. #ifdef PM8001_USE_MSIX
  3903. return 1;
  3904. #endif
  3905. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  3906. if (value)
  3907. return 1;
  3908. return 0;
  3909. }
  3910. /**
  3911. * pm8001_chip_isr - PM8001 isr handler.
  3912. * @pm8001_ha: our hba card information.
  3913. * @irq: irq number.
  3914. * @stat: stat.
  3915. */
  3916. static irqreturn_t
  3917. pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha)
  3918. {
  3919. unsigned long flags;
  3920. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3921. pm8001_chip_interrupt_disable(pm8001_ha);
  3922. process_oq(pm8001_ha);
  3923. pm8001_chip_interrupt_enable(pm8001_ha);
  3924. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3925. return IRQ_HANDLED;
  3926. }
  3927. static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
  3928. u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
  3929. {
  3930. struct task_abort_req task_abort;
  3931. struct inbound_queue_table *circularQ;
  3932. int ret;
  3933. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3934. memset(&task_abort, 0, sizeof(task_abort));
  3935. if (ABORT_SINGLE == (flag & ABORT_MASK)) {
  3936. task_abort.abort_all = 0;
  3937. task_abort.device_id = cpu_to_le32(dev_id);
  3938. task_abort.tag_to_abort = cpu_to_le32(task_tag);
  3939. task_abort.tag = cpu_to_le32(cmd_tag);
  3940. } else if (ABORT_ALL == (flag & ABORT_MASK)) {
  3941. task_abort.abort_all = cpu_to_le32(1);
  3942. task_abort.device_id = cpu_to_le32(dev_id);
  3943. task_abort.tag = cpu_to_le32(cmd_tag);
  3944. }
  3945. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort);
  3946. return ret;
  3947. }
  3948. /**
  3949. * pm8001_chip_abort_task - SAS abort task when error or exception happened.
  3950. * @task: the task we wanted to aborted.
  3951. * @flag: the abort flag.
  3952. */
  3953. static int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
  3954. struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
  3955. {
  3956. u32 opc, device_id;
  3957. int rc = TMF_RESP_FUNC_FAILED;
  3958. PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
  3959. " = %x", cmd_tag, task_tag));
  3960. if (pm8001_dev->dev_type == SAS_END_DEV)
  3961. opc = OPC_INB_SSP_ABORT;
  3962. else if (pm8001_dev->dev_type == SATA_DEV)
  3963. opc = OPC_INB_SATA_ABORT;
  3964. else
  3965. opc = OPC_INB_SMP_ABORT;/* SMP */
  3966. device_id = pm8001_dev->device_id;
  3967. rc = send_task_abort(pm8001_ha, opc, device_id, flag,
  3968. task_tag, cmd_tag);
  3969. if (rc != TMF_RESP_FUNC_COMPLETE)
  3970. PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
  3971. return rc;
  3972. }
  3973. /**
  3974. * pm8001_chip_ssp_tm_req - built the task management command.
  3975. * @pm8001_ha: our hba card information.
  3976. * @ccb: the ccb information.
  3977. * @tmf: task management function.
  3978. */
  3979. static int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
  3980. struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
  3981. {
  3982. struct sas_task *task = ccb->task;
  3983. struct domain_device *dev = task->dev;
  3984. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3985. u32 opc = OPC_INB_SSPINITMSTART;
  3986. struct inbound_queue_table *circularQ;
  3987. struct ssp_ini_tm_start_req sspTMCmd;
  3988. int ret;
  3989. memset(&sspTMCmd, 0, sizeof(sspTMCmd));
  3990. sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3991. sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
  3992. sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
  3993. memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
  3994. sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
  3995. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3996. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd);
  3997. return ret;
  3998. }
  3999. static int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4000. void *payload)
  4001. {
  4002. u32 opc = OPC_INB_GET_NVMD_DATA;
  4003. u32 nvmd_type;
  4004. int rc;
  4005. u32 tag;
  4006. struct pm8001_ccb_info *ccb;
  4007. struct inbound_queue_table *circularQ;
  4008. struct get_nvm_data_req nvmd_req;
  4009. struct fw_control_ex *fw_control_context;
  4010. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4011. nvmd_type = ioctl_payload->minor_function;
  4012. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4013. fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
  4014. fw_control_context->len = ioctl_payload->length;
  4015. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4016. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4017. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4018. if (rc)
  4019. return rc;
  4020. ccb = &pm8001_ha->ccb_info[tag];
  4021. ccb->ccb_tag = tag;
  4022. ccb->fw_control_context = fw_control_context;
  4023. nvmd_req.tag = cpu_to_le32(tag);
  4024. switch (nvmd_type) {
  4025. case TWI_DEVICE: {
  4026. u32 twi_addr, twi_page_size;
  4027. twi_addr = 0xa8;
  4028. twi_page_size = 2;
  4029. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4030. twi_page_size << 8 | TWI_DEVICE);
  4031. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4032. nvmd_req.resp_addr_hi =
  4033. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4034. nvmd_req.resp_addr_lo =
  4035. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4036. break;
  4037. }
  4038. case C_SEEPROM: {
  4039. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4040. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4041. nvmd_req.resp_addr_hi =
  4042. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4043. nvmd_req.resp_addr_lo =
  4044. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4045. break;
  4046. }
  4047. case VPD_FLASH: {
  4048. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4049. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4050. nvmd_req.resp_addr_hi =
  4051. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4052. nvmd_req.resp_addr_lo =
  4053. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4054. break;
  4055. }
  4056. case EXPAN_ROM: {
  4057. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4058. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4059. nvmd_req.resp_addr_hi =
  4060. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4061. nvmd_req.resp_addr_lo =
  4062. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4063. break;
  4064. }
  4065. default:
  4066. break;
  4067. }
  4068. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4069. return rc;
  4070. }
  4071. static int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4072. void *payload)
  4073. {
  4074. u32 opc = OPC_INB_SET_NVMD_DATA;
  4075. u32 nvmd_type;
  4076. int rc;
  4077. u32 tag;
  4078. struct pm8001_ccb_info *ccb;
  4079. struct inbound_queue_table *circularQ;
  4080. struct set_nvm_data_req nvmd_req;
  4081. struct fw_control_ex *fw_control_context;
  4082. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4083. nvmd_type = ioctl_payload->minor_function;
  4084. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4085. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4086. memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  4087. ioctl_payload->func_specific,
  4088. ioctl_payload->length);
  4089. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4090. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4091. if (rc)
  4092. return rc;
  4093. ccb = &pm8001_ha->ccb_info[tag];
  4094. ccb->fw_control_context = fw_control_context;
  4095. ccb->ccb_tag = tag;
  4096. nvmd_req.tag = cpu_to_le32(tag);
  4097. switch (nvmd_type) {
  4098. case TWI_DEVICE: {
  4099. u32 twi_addr, twi_page_size;
  4100. twi_addr = 0xa8;
  4101. twi_page_size = 2;
  4102. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4103. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4104. twi_page_size << 8 | TWI_DEVICE);
  4105. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4106. nvmd_req.resp_addr_hi =
  4107. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4108. nvmd_req.resp_addr_lo =
  4109. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4110. break;
  4111. }
  4112. case C_SEEPROM:
  4113. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4114. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4115. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4116. nvmd_req.resp_addr_hi =
  4117. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4118. nvmd_req.resp_addr_lo =
  4119. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4120. break;
  4121. case VPD_FLASH:
  4122. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4123. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4124. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4125. nvmd_req.resp_addr_hi =
  4126. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4127. nvmd_req.resp_addr_lo =
  4128. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4129. break;
  4130. case EXPAN_ROM:
  4131. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4132. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4133. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4134. nvmd_req.resp_addr_hi =
  4135. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4136. nvmd_req.resp_addr_lo =
  4137. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4138. break;
  4139. default:
  4140. break;
  4141. }
  4142. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4143. return rc;
  4144. }
  4145. /**
  4146. * pm8001_chip_fw_flash_update_build - support the firmware update operation
  4147. * @pm8001_ha: our hba card information.
  4148. * @fw_flash_updata_info: firmware flash update param
  4149. */
  4150. static int
  4151. pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
  4152. void *fw_flash_updata_info, u32 tag)
  4153. {
  4154. struct fw_flash_Update_req payload;
  4155. struct fw_flash_updata_info *info;
  4156. struct inbound_queue_table *circularQ;
  4157. int ret;
  4158. u32 opc = OPC_INB_FW_FLASH_UPDATE;
  4159. memset(&payload, 0, sizeof(struct fw_flash_Update_req));
  4160. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4161. info = fw_flash_updata_info;
  4162. payload.tag = cpu_to_le32(tag);
  4163. payload.cur_image_len = cpu_to_le32(info->cur_image_len);
  4164. payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
  4165. payload.total_image_len = cpu_to_le32(info->total_image_len);
  4166. payload.len = info->sgl.im_len.len ;
  4167. payload.sgl_addr_lo = lower_32_bits(info->sgl.addr);
  4168. payload.sgl_addr_hi = upper_32_bits(info->sgl.addr);
  4169. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4170. return ret;
  4171. }
  4172. static int
  4173. pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
  4174. void *payload)
  4175. {
  4176. struct fw_flash_updata_info flash_update_info;
  4177. struct fw_control_info *fw_control;
  4178. struct fw_control_ex *fw_control_context;
  4179. int rc;
  4180. u32 tag;
  4181. struct pm8001_ccb_info *ccb;
  4182. void *buffer = NULL;
  4183. dma_addr_t phys_addr;
  4184. u32 phys_addr_hi;
  4185. u32 phys_addr_lo;
  4186. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4187. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4188. fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
  4189. if (fw_control->len != 0) {
  4190. if (pm8001_mem_alloc(pm8001_ha->pdev,
  4191. (void **)&buffer,
  4192. &phys_addr,
  4193. &phys_addr_hi,
  4194. &phys_addr_lo,
  4195. fw_control->len, 0) != 0) {
  4196. PM8001_FAIL_DBG(pm8001_ha,
  4197. pm8001_printk("Mem alloc failure\n"));
  4198. return -ENOMEM;
  4199. }
  4200. }
  4201. memcpy(buffer, fw_control->buffer, fw_control->len);
  4202. flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
  4203. flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
  4204. flash_update_info.sgl.im_len.e = 0;
  4205. flash_update_info.cur_image_offset = fw_control->offset;
  4206. flash_update_info.cur_image_len = fw_control->len;
  4207. flash_update_info.total_image_len = fw_control->size;
  4208. fw_control_context->fw_control = fw_control;
  4209. fw_control_context->virtAddr = buffer;
  4210. fw_control_context->len = fw_control->len;
  4211. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4212. if (rc)
  4213. return rc;
  4214. ccb = &pm8001_ha->ccb_info[tag];
  4215. ccb->fw_control_context = fw_control_context;
  4216. ccb->ccb_tag = tag;
  4217. rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
  4218. tag);
  4219. return rc;
  4220. }
  4221. static int
  4222. pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
  4223. struct pm8001_device *pm8001_dev, u32 state)
  4224. {
  4225. struct set_dev_state_req payload;
  4226. struct inbound_queue_table *circularQ;
  4227. struct pm8001_ccb_info *ccb;
  4228. int rc;
  4229. u32 tag;
  4230. u32 opc = OPC_INB_SET_DEVICE_STATE;
  4231. memset(&payload, 0, sizeof(payload));
  4232. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4233. if (rc)
  4234. return -1;
  4235. ccb = &pm8001_ha->ccb_info[tag];
  4236. ccb->ccb_tag = tag;
  4237. ccb->device = pm8001_dev;
  4238. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4239. payload.tag = cpu_to_le32(tag);
  4240. payload.device_id = cpu_to_le32(pm8001_dev->device_id);
  4241. payload.nds = cpu_to_le32(state);
  4242. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4243. return rc;
  4244. }
  4245. static int
  4246. pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
  4247. {
  4248. struct sas_re_initialization_req payload;
  4249. struct inbound_queue_table *circularQ;
  4250. struct pm8001_ccb_info *ccb;
  4251. int rc;
  4252. u32 tag;
  4253. u32 opc = OPC_INB_SAS_RE_INITIALIZE;
  4254. memset(&payload, 0, sizeof(payload));
  4255. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4256. if (rc)
  4257. return -1;
  4258. ccb = &pm8001_ha->ccb_info[tag];
  4259. ccb->ccb_tag = tag;
  4260. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4261. payload.tag = cpu_to_le32(tag);
  4262. payload.SSAHOLT = cpu_to_le32(0xd << 25);
  4263. payload.sata_hol_tmo = cpu_to_le32(80);
  4264. payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
  4265. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4266. return rc;
  4267. }
  4268. const struct pm8001_dispatch pm8001_8001_dispatch = {
  4269. .name = "pmc8001",
  4270. .chip_init = pm8001_chip_init,
  4271. .chip_soft_rst = pm8001_chip_soft_rst,
  4272. .chip_rst = pm8001_hw_chip_rst,
  4273. .chip_iounmap = pm8001_chip_iounmap,
  4274. .isr = pm8001_chip_isr,
  4275. .is_our_interupt = pm8001_chip_is_our_interupt,
  4276. .isr_process_oq = process_oq,
  4277. .interrupt_enable = pm8001_chip_interrupt_enable,
  4278. .interrupt_disable = pm8001_chip_interrupt_disable,
  4279. .make_prd = pm8001_chip_make_sg,
  4280. .smp_req = pm8001_chip_smp_req,
  4281. .ssp_io_req = pm8001_chip_ssp_io_req,
  4282. .sata_req = pm8001_chip_sata_req,
  4283. .phy_start_req = pm8001_chip_phy_start_req,
  4284. .phy_stop_req = pm8001_chip_phy_stop_req,
  4285. .reg_dev_req = pm8001_chip_reg_dev_req,
  4286. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  4287. .phy_ctl_req = pm8001_chip_phy_ctl_req,
  4288. .task_abort = pm8001_chip_abort_task,
  4289. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  4290. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  4291. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  4292. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  4293. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  4294. .sas_re_init_req = pm8001_chip_sas_re_initialization,
  4295. };