lpfc_hw4.h 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2009 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. /* Macros to deal with bit fields. Each bit field must have 3 #defines
  21. * associated with it (_SHIFT, _MASK, and _WORD).
  22. * EG. For a bit field that is in the 7th bit of the "field4" field of a
  23. * structure and is 2 bits in size the following #defines must exist:
  24. * struct temp {
  25. * uint32_t field1;
  26. * uint32_t field2;
  27. * uint32_t field3;
  28. * uint32_t field4;
  29. * #define example_bit_field_SHIFT 7
  30. * #define example_bit_field_MASK 0x03
  31. * #define example_bit_field_WORD field4
  32. * uint32_t field5;
  33. * };
  34. * Then the macros below may be used to get or set the value of that field.
  35. * EG. To get the value of the bit field from the above example:
  36. * struct temp t1;
  37. * value = bf_get(example_bit_field, &t1);
  38. * And then to set that bit field:
  39. * bf_set(example_bit_field, &t1, 2);
  40. * Or clear that bit field:
  41. * bf_set(example_bit_field, &t1, 0);
  42. */
  43. #define bf_get_le32(name, ptr) \
  44. ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  45. #define bf_get(name, ptr) \
  46. (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
  47. #define bf_set_le32(name, ptr, value) \
  48. ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
  49. name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
  50. ~(name##_MASK << name##_SHIFT)))))
  51. #define bf_set(name, ptr, value) \
  52. ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
  53. ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
  54. struct dma_address {
  55. uint32_t addr_lo;
  56. uint32_t addr_hi;
  57. };
  58. struct lpfc_sli_intf {
  59. uint32_t word0;
  60. #define lpfc_sli_intf_valid_SHIFT 29
  61. #define lpfc_sli_intf_valid_MASK 0x00000007
  62. #define lpfc_sli_intf_valid_WORD word0
  63. #define LPFC_SLI_INTF_VALID 6
  64. #define lpfc_sli_intf_featurelevel2_SHIFT 24
  65. #define lpfc_sli_intf_featurelevel2_MASK 0x0000001F
  66. #define lpfc_sli_intf_featurelevel2_WORD word0
  67. #define lpfc_sli_intf_featurelevel1_SHIFT 16
  68. #define lpfc_sli_intf_featurelevel1_MASK 0x000000FF
  69. #define lpfc_sli_intf_featurelevel1_WORD word0
  70. #define LPFC_SLI_INTF_FEATURELEVEL1_1 1
  71. #define LPFC_SLI_INTF_FEATURELEVEL1_2 2
  72. #define lpfc_sli_intf_sli_family_SHIFT 8
  73. #define lpfc_sli_intf_sli_family_MASK 0x000000FF
  74. #define lpfc_sli_intf_sli_family_WORD word0
  75. #define LPFC_SLI_INTF_FAMILY_BE2 0
  76. #define LPFC_SLI_INTF_FAMILY_BE3 1
  77. #define lpfc_sli_intf_slirev_SHIFT 4
  78. #define lpfc_sli_intf_slirev_MASK 0x0000000F
  79. #define lpfc_sli_intf_slirev_WORD word0
  80. #define LPFC_SLI_INTF_REV_SLI3 3
  81. #define LPFC_SLI_INTF_REV_SLI4 4
  82. #define lpfc_sli_intf_if_type_SHIFT 0
  83. #define lpfc_sli_intf_if_type_MASK 0x00000007
  84. #define lpfc_sli_intf_if_type_WORD word0
  85. #define LPFC_SLI_INTF_IF_TYPE_0 0
  86. #define LPFC_SLI_INTF_IF_TYPE_1 1
  87. };
  88. #define LPFC_SLI4_MBX_EMBED true
  89. #define LPFC_SLI4_MBX_NEMBED false
  90. #define LPFC_SLI4_MB_WORD_COUNT 64
  91. #define LPFC_MAX_MQ_PAGE 8
  92. #define LPFC_MAX_WQ_PAGE 8
  93. #define LPFC_MAX_CQ_PAGE 4
  94. #define LPFC_MAX_EQ_PAGE 8
  95. #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
  96. #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
  97. #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
  98. /* Define SLI4 Alignment requirements. */
  99. #define LPFC_ALIGN_16_BYTE 16
  100. #define LPFC_ALIGN_64_BYTE 64
  101. /* Define SLI4 specific definitions. */
  102. #define LPFC_MQ_CQE_BYTE_OFFSET 256
  103. #define LPFC_MBX_CMD_HDR_LENGTH 16
  104. #define LPFC_MBX_ERROR_RANGE 0x4000
  105. #define LPFC_BMBX_BIT1_ADDR_HI 0x2
  106. #define LPFC_BMBX_BIT1_ADDR_LO 0
  107. #define LPFC_RPI_HDR_COUNT 64
  108. #define LPFC_HDR_TEMPLATE_SIZE 4096
  109. #define LPFC_RPI_ALLOC_ERROR 0xFFFF
  110. #define LPFC_FCF_RECORD_WD_CNT 132
  111. #define LPFC_ENTIRE_FCF_DATABASE 0
  112. #define LPFC_DFLT_FCF_INDEX 0
  113. /* Virtual function numbers */
  114. #define LPFC_VF0 0
  115. #define LPFC_VF1 1
  116. #define LPFC_VF2 2
  117. #define LPFC_VF3 3
  118. #define LPFC_VF4 4
  119. #define LPFC_VF5 5
  120. #define LPFC_VF6 6
  121. #define LPFC_VF7 7
  122. #define LPFC_VF8 8
  123. #define LPFC_VF9 9
  124. #define LPFC_VF10 10
  125. #define LPFC_VF11 11
  126. #define LPFC_VF12 12
  127. #define LPFC_VF13 13
  128. #define LPFC_VF14 14
  129. #define LPFC_VF15 15
  130. #define LPFC_VF16 16
  131. #define LPFC_VF17 17
  132. #define LPFC_VF18 18
  133. #define LPFC_VF19 19
  134. #define LPFC_VF20 20
  135. #define LPFC_VF21 21
  136. #define LPFC_VF22 22
  137. #define LPFC_VF23 23
  138. #define LPFC_VF24 24
  139. #define LPFC_VF25 25
  140. #define LPFC_VF26 26
  141. #define LPFC_VF27 27
  142. #define LPFC_VF28 28
  143. #define LPFC_VF29 29
  144. #define LPFC_VF30 30
  145. #define LPFC_VF31 31
  146. /* PCI function numbers */
  147. #define LPFC_PCI_FUNC0 0
  148. #define LPFC_PCI_FUNC1 1
  149. #define LPFC_PCI_FUNC2 2
  150. #define LPFC_PCI_FUNC3 3
  151. #define LPFC_PCI_FUNC4 4
  152. /* Active interrupt test count */
  153. #define LPFC_ACT_INTR_CNT 4
  154. /* Delay Multiplier constant */
  155. #define LPFC_DMULT_CONST 651042
  156. #define LPFC_MIM_IMAX 636
  157. #define LPFC_FP_DEF_IMAX 10000
  158. #define LPFC_SP_DEF_IMAX 10000
  159. /* PORT_CAPABILITIES constants. */
  160. #define LPFC_MAX_SUPPORTED_PAGES 8
  161. struct ulp_bde64 {
  162. union ULP_BDE_TUS {
  163. uint32_t w;
  164. struct {
  165. #ifdef __BIG_ENDIAN_BITFIELD
  166. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  167. VALUE !! */
  168. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  169. #else /* __LITTLE_ENDIAN_BITFIELD */
  170. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  171. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  172. VALUE !! */
  173. #endif
  174. #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
  175. #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
  176. #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
  177. #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
  178. #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
  179. #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
  180. #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
  181. } f;
  182. } tus;
  183. uint32_t addrLow;
  184. uint32_t addrHigh;
  185. };
  186. struct lpfc_sli4_flags {
  187. uint32_t word0;
  188. #define lpfc_fip_flag_SHIFT 0
  189. #define lpfc_fip_flag_MASK 0x00000001
  190. #define lpfc_fip_flag_WORD word0
  191. };
  192. struct sli4_bls_acc {
  193. uint32_t word0_rsvd; /* Word0 must be reserved */
  194. uint32_t word1;
  195. #define lpfc_abts_orig_SHIFT 0
  196. #define lpfc_abts_orig_MASK 0x00000001
  197. #define lpfc_abts_orig_WORD word1
  198. #define LPFC_ABTS_UNSOL_RSP 1
  199. #define LPFC_ABTS_UNSOL_INT 0
  200. uint32_t word2;
  201. #define lpfc_abts_rxid_SHIFT 0
  202. #define lpfc_abts_rxid_MASK 0x0000FFFF
  203. #define lpfc_abts_rxid_WORD word2
  204. #define lpfc_abts_oxid_SHIFT 16
  205. #define lpfc_abts_oxid_MASK 0x0000FFFF
  206. #define lpfc_abts_oxid_WORD word2
  207. uint32_t word3;
  208. uint32_t word4;
  209. uint32_t word5_rsvd; /* Word5 must be reserved */
  210. };
  211. /* event queue entry structure */
  212. struct lpfc_eqe {
  213. uint32_t word0;
  214. #define lpfc_eqe_resource_id_SHIFT 16
  215. #define lpfc_eqe_resource_id_MASK 0x000000FF
  216. #define lpfc_eqe_resource_id_WORD word0
  217. #define lpfc_eqe_minor_code_SHIFT 4
  218. #define lpfc_eqe_minor_code_MASK 0x00000FFF
  219. #define lpfc_eqe_minor_code_WORD word0
  220. #define lpfc_eqe_major_code_SHIFT 1
  221. #define lpfc_eqe_major_code_MASK 0x00000007
  222. #define lpfc_eqe_major_code_WORD word0
  223. #define lpfc_eqe_valid_SHIFT 0
  224. #define lpfc_eqe_valid_MASK 0x00000001
  225. #define lpfc_eqe_valid_WORD word0
  226. };
  227. /* completion queue entry structure (common fields for all cqe types) */
  228. struct lpfc_cqe {
  229. uint32_t reserved0;
  230. uint32_t reserved1;
  231. uint32_t reserved2;
  232. uint32_t word3;
  233. #define lpfc_cqe_valid_SHIFT 31
  234. #define lpfc_cqe_valid_MASK 0x00000001
  235. #define lpfc_cqe_valid_WORD word3
  236. #define lpfc_cqe_code_SHIFT 16
  237. #define lpfc_cqe_code_MASK 0x000000FF
  238. #define lpfc_cqe_code_WORD word3
  239. };
  240. /* Completion Queue Entry Status Codes */
  241. #define CQE_STATUS_SUCCESS 0x0
  242. #define CQE_STATUS_FCP_RSP_FAILURE 0x1
  243. #define CQE_STATUS_REMOTE_STOP 0x2
  244. #define CQE_STATUS_LOCAL_REJECT 0x3
  245. #define CQE_STATUS_NPORT_RJT 0x4
  246. #define CQE_STATUS_FABRIC_RJT 0x5
  247. #define CQE_STATUS_NPORT_BSY 0x6
  248. #define CQE_STATUS_FABRIC_BSY 0x7
  249. #define CQE_STATUS_INTERMED_RSP 0x8
  250. #define CQE_STATUS_LS_RJT 0x9
  251. #define CQE_STATUS_CMD_REJECT 0xb
  252. #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
  253. #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
  254. /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
  255. #define CQE_HW_STATUS_NO_ERR 0x0
  256. #define CQE_HW_STATUS_UNDERRUN 0x1
  257. #define CQE_HW_STATUS_OVERRUN 0x2
  258. /* Completion Queue Entry Codes */
  259. #define CQE_CODE_COMPL_WQE 0x1
  260. #define CQE_CODE_RELEASE_WQE 0x2
  261. #define CQE_CODE_RECEIVE 0x4
  262. #define CQE_CODE_XRI_ABORTED 0x5
  263. /* completion queue entry for wqe completions */
  264. struct lpfc_wcqe_complete {
  265. uint32_t word0;
  266. #define lpfc_wcqe_c_request_tag_SHIFT 16
  267. #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
  268. #define lpfc_wcqe_c_request_tag_WORD word0
  269. #define lpfc_wcqe_c_status_SHIFT 8
  270. #define lpfc_wcqe_c_status_MASK 0x000000FF
  271. #define lpfc_wcqe_c_status_WORD word0
  272. #define lpfc_wcqe_c_hw_status_SHIFT 0
  273. #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
  274. #define lpfc_wcqe_c_hw_status_WORD word0
  275. uint32_t total_data_placed;
  276. uint32_t parameter;
  277. uint32_t word3;
  278. #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
  279. #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
  280. #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
  281. #define lpfc_wcqe_c_xb_SHIFT 28
  282. #define lpfc_wcqe_c_xb_MASK 0x00000001
  283. #define lpfc_wcqe_c_xb_WORD word3
  284. #define lpfc_wcqe_c_pv_SHIFT 27
  285. #define lpfc_wcqe_c_pv_MASK 0x00000001
  286. #define lpfc_wcqe_c_pv_WORD word3
  287. #define lpfc_wcqe_c_priority_SHIFT 24
  288. #define lpfc_wcqe_c_priority_MASK 0x00000007
  289. #define lpfc_wcqe_c_priority_WORD word3
  290. #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
  291. #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
  292. #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
  293. };
  294. /* completion queue entry for wqe release */
  295. struct lpfc_wcqe_release {
  296. uint32_t reserved0;
  297. uint32_t reserved1;
  298. uint32_t word2;
  299. #define lpfc_wcqe_r_wq_id_SHIFT 16
  300. #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
  301. #define lpfc_wcqe_r_wq_id_WORD word2
  302. #define lpfc_wcqe_r_wqe_index_SHIFT 0
  303. #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
  304. #define lpfc_wcqe_r_wqe_index_WORD word2
  305. uint32_t word3;
  306. #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
  307. #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
  308. #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
  309. #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
  310. #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
  311. #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
  312. };
  313. struct sli4_wcqe_xri_aborted {
  314. uint32_t word0;
  315. #define lpfc_wcqe_xa_status_SHIFT 8
  316. #define lpfc_wcqe_xa_status_MASK 0x000000FF
  317. #define lpfc_wcqe_xa_status_WORD word0
  318. uint32_t parameter;
  319. uint32_t word2;
  320. #define lpfc_wcqe_xa_remote_xid_SHIFT 16
  321. #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
  322. #define lpfc_wcqe_xa_remote_xid_WORD word2
  323. #define lpfc_wcqe_xa_xri_SHIFT 0
  324. #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
  325. #define lpfc_wcqe_xa_xri_WORD word2
  326. uint32_t word3;
  327. #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
  328. #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
  329. #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
  330. #define lpfc_wcqe_xa_ia_SHIFT 30
  331. #define lpfc_wcqe_xa_ia_MASK 0x00000001
  332. #define lpfc_wcqe_xa_ia_WORD word3
  333. #define CQE_XRI_ABORTED_IA_REMOTE 0
  334. #define CQE_XRI_ABORTED_IA_LOCAL 1
  335. #define lpfc_wcqe_xa_br_SHIFT 29
  336. #define lpfc_wcqe_xa_br_MASK 0x00000001
  337. #define lpfc_wcqe_xa_br_WORD word3
  338. #define CQE_XRI_ABORTED_BR_BA_ACC 0
  339. #define CQE_XRI_ABORTED_BR_BA_RJT 1
  340. #define lpfc_wcqe_xa_eo_SHIFT 28
  341. #define lpfc_wcqe_xa_eo_MASK 0x00000001
  342. #define lpfc_wcqe_xa_eo_WORD word3
  343. #define CQE_XRI_ABORTED_EO_REMOTE 0
  344. #define CQE_XRI_ABORTED_EO_LOCAL 1
  345. #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
  346. #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
  347. #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
  348. };
  349. /* completion queue entry structure for rqe completion */
  350. struct lpfc_rcqe {
  351. uint32_t word0;
  352. #define lpfc_rcqe_bindex_SHIFT 16
  353. #define lpfc_rcqe_bindex_MASK 0x0000FFF
  354. #define lpfc_rcqe_bindex_WORD word0
  355. #define lpfc_rcqe_status_SHIFT 8
  356. #define lpfc_rcqe_status_MASK 0x000000FF
  357. #define lpfc_rcqe_status_WORD word0
  358. #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
  359. #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
  360. #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
  361. #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
  362. uint32_t reserved1;
  363. uint32_t word2;
  364. #define lpfc_rcqe_length_SHIFT 16
  365. #define lpfc_rcqe_length_MASK 0x0000FFFF
  366. #define lpfc_rcqe_length_WORD word2
  367. #define lpfc_rcqe_rq_id_SHIFT 6
  368. #define lpfc_rcqe_rq_id_MASK 0x000003FF
  369. #define lpfc_rcqe_rq_id_WORD word2
  370. #define lpfc_rcqe_fcf_id_SHIFT 0
  371. #define lpfc_rcqe_fcf_id_MASK 0x0000003F
  372. #define lpfc_rcqe_fcf_id_WORD word2
  373. uint32_t word3;
  374. #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
  375. #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
  376. #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
  377. #define lpfc_rcqe_port_SHIFT 30
  378. #define lpfc_rcqe_port_MASK 0x00000001
  379. #define lpfc_rcqe_port_WORD word3
  380. #define lpfc_rcqe_hdr_length_SHIFT 24
  381. #define lpfc_rcqe_hdr_length_MASK 0x0000001F
  382. #define lpfc_rcqe_hdr_length_WORD word3
  383. #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
  384. #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
  385. #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
  386. #define lpfc_rcqe_eof_SHIFT 8
  387. #define lpfc_rcqe_eof_MASK 0x000000FF
  388. #define lpfc_rcqe_eof_WORD word3
  389. #define FCOE_EOFn 0x41
  390. #define FCOE_EOFt 0x42
  391. #define FCOE_EOFni 0x49
  392. #define FCOE_EOFa 0x50
  393. #define lpfc_rcqe_sof_SHIFT 0
  394. #define lpfc_rcqe_sof_MASK 0x000000FF
  395. #define lpfc_rcqe_sof_WORD word3
  396. #define FCOE_SOFi2 0x2d
  397. #define FCOE_SOFi3 0x2e
  398. #define FCOE_SOFn2 0x35
  399. #define FCOE_SOFn3 0x36
  400. };
  401. struct lpfc_wqe_generic{
  402. struct ulp_bde64 bde;
  403. uint32_t word3;
  404. uint32_t word4;
  405. uint32_t word5;
  406. uint32_t word6;
  407. #define lpfc_wqe_gen_context_SHIFT 16
  408. #define lpfc_wqe_gen_context_MASK 0x0000FFFF
  409. #define lpfc_wqe_gen_context_WORD word6
  410. #define lpfc_wqe_gen_xri_SHIFT 0
  411. #define lpfc_wqe_gen_xri_MASK 0x0000FFFF
  412. #define lpfc_wqe_gen_xri_WORD word6
  413. uint32_t word7;
  414. #define lpfc_wqe_gen_lnk_SHIFT 23
  415. #define lpfc_wqe_gen_lnk_MASK 0x00000001
  416. #define lpfc_wqe_gen_lnk_WORD word7
  417. #define lpfc_wqe_gen_erp_SHIFT 22
  418. #define lpfc_wqe_gen_erp_MASK 0x00000001
  419. #define lpfc_wqe_gen_erp_WORD word7
  420. #define lpfc_wqe_gen_pu_SHIFT 20
  421. #define lpfc_wqe_gen_pu_MASK 0x00000003
  422. #define lpfc_wqe_gen_pu_WORD word7
  423. #define lpfc_wqe_gen_class_SHIFT 16
  424. #define lpfc_wqe_gen_class_MASK 0x00000007
  425. #define lpfc_wqe_gen_class_WORD word7
  426. #define lpfc_wqe_gen_command_SHIFT 8
  427. #define lpfc_wqe_gen_command_MASK 0x000000FF
  428. #define lpfc_wqe_gen_command_WORD word7
  429. #define lpfc_wqe_gen_status_SHIFT 4
  430. #define lpfc_wqe_gen_status_MASK 0x0000000F
  431. #define lpfc_wqe_gen_status_WORD word7
  432. #define lpfc_wqe_gen_ct_SHIFT 2
  433. #define lpfc_wqe_gen_ct_MASK 0x00000003
  434. #define lpfc_wqe_gen_ct_WORD word7
  435. uint32_t abort_tag;
  436. uint32_t word9;
  437. #define lpfc_wqe_gen_request_tag_SHIFT 0
  438. #define lpfc_wqe_gen_request_tag_MASK 0x0000FFFF
  439. #define lpfc_wqe_gen_request_tag_WORD word9
  440. uint32_t word10;
  441. #define lpfc_wqe_gen_ccp_SHIFT 24
  442. #define lpfc_wqe_gen_ccp_MASK 0x000000FF
  443. #define lpfc_wqe_gen_ccp_WORD word10
  444. #define lpfc_wqe_gen_ccpe_SHIFT 23
  445. #define lpfc_wqe_gen_ccpe_MASK 0x00000001
  446. #define lpfc_wqe_gen_ccpe_WORD word10
  447. #define lpfc_wqe_gen_pv_SHIFT 19
  448. #define lpfc_wqe_gen_pv_MASK 0x00000001
  449. #define lpfc_wqe_gen_pv_WORD word10
  450. #define lpfc_wqe_gen_pri_SHIFT 16
  451. #define lpfc_wqe_gen_pri_MASK 0x00000007
  452. #define lpfc_wqe_gen_pri_WORD word10
  453. uint32_t word11;
  454. #define lpfc_wqe_gen_cq_id_SHIFT 16
  455. #define lpfc_wqe_gen_cq_id_MASK 0x0000FFFF
  456. #define lpfc_wqe_gen_cq_id_WORD word11
  457. #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
  458. #define lpfc_wqe_gen_wqec_SHIFT 7
  459. #define lpfc_wqe_gen_wqec_MASK 0x00000001
  460. #define lpfc_wqe_gen_wqec_WORD word11
  461. #define ELS_ID_FLOGI 3
  462. #define ELS_ID_FDISC 2
  463. #define ELS_ID_LOGO 1
  464. #define ELS_ID_DEFAULT 0
  465. #define lpfc_wqe_gen_els_id_SHIFT 4
  466. #define lpfc_wqe_gen_els_id_MASK 0x00000003
  467. #define lpfc_wqe_gen_els_id_WORD word11
  468. #define lpfc_wqe_gen_cmd_type_SHIFT 0
  469. #define lpfc_wqe_gen_cmd_type_MASK 0x0000000F
  470. #define lpfc_wqe_gen_cmd_type_WORD word11
  471. uint32_t payload[4];
  472. };
  473. struct lpfc_rqe {
  474. uint32_t address_hi;
  475. uint32_t address_lo;
  476. };
  477. /* buffer descriptors */
  478. struct lpfc_bde4 {
  479. uint32_t addr_hi;
  480. uint32_t addr_lo;
  481. uint32_t word2;
  482. #define lpfc_bde4_last_SHIFT 31
  483. #define lpfc_bde4_last_MASK 0x00000001
  484. #define lpfc_bde4_last_WORD word2
  485. #define lpfc_bde4_sge_offset_SHIFT 0
  486. #define lpfc_bde4_sge_offset_MASK 0x000003FF
  487. #define lpfc_bde4_sge_offset_WORD word2
  488. uint32_t word3;
  489. #define lpfc_bde4_length_SHIFT 0
  490. #define lpfc_bde4_length_MASK 0x000000FF
  491. #define lpfc_bde4_length_WORD word3
  492. };
  493. struct lpfc_register {
  494. uint32_t word0;
  495. };
  496. #define LPFC_UERR_STATUS_HI 0x00A4
  497. #define LPFC_UERR_STATUS_LO 0x00A0
  498. #define LPFC_UE_MASK_HI 0x00AC
  499. #define LPFC_UE_MASK_LO 0x00A8
  500. #define LPFC_SLI_INTF 0x0058
  501. /* BAR0 Registers */
  502. #define LPFC_HST_STATE 0x00AC
  503. #define lpfc_hst_state_perr_SHIFT 31
  504. #define lpfc_hst_state_perr_MASK 0x1
  505. #define lpfc_hst_state_perr_WORD word0
  506. #define lpfc_hst_state_sfi_SHIFT 30
  507. #define lpfc_hst_state_sfi_MASK 0x1
  508. #define lpfc_hst_state_sfi_WORD word0
  509. #define lpfc_hst_state_nip_SHIFT 29
  510. #define lpfc_hst_state_nip_MASK 0x1
  511. #define lpfc_hst_state_nip_WORD word0
  512. #define lpfc_hst_state_ipc_SHIFT 28
  513. #define lpfc_hst_state_ipc_MASK 0x1
  514. #define lpfc_hst_state_ipc_WORD word0
  515. #define lpfc_hst_state_xrom_SHIFT 27
  516. #define lpfc_hst_state_xrom_MASK 0x1
  517. #define lpfc_hst_state_xrom_WORD word0
  518. #define lpfc_hst_state_dl_SHIFT 26
  519. #define lpfc_hst_state_dl_MASK 0x1
  520. #define lpfc_hst_state_dl_WORD word0
  521. #define lpfc_hst_state_port_status_SHIFT 0
  522. #define lpfc_hst_state_port_status_MASK 0xFFFF
  523. #define lpfc_hst_state_port_status_WORD word0
  524. #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
  525. #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
  526. #define LPFC_POST_STAGE_HOST_RDY 0x0002
  527. #define LPFC_POST_STAGE_BE_RESET 0x0003
  528. #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
  529. #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
  530. #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
  531. #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
  532. #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
  533. #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
  534. #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
  535. #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
  536. #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
  537. #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
  538. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
  539. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
  540. #define LPFC_POST_STAGE_ARMFW_START 0x0800
  541. #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
  542. #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
  543. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
  544. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
  545. #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
  546. #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
  547. #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
  548. #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
  549. #define LPFC_POST_STAGE_PARSE_XML 0x0B04
  550. #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
  551. #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
  552. #define LPFC_POST_STAGE_RC_DONE 0x0B07
  553. #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
  554. #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
  555. #define LPFC_POST_STAGE_ARMFW_READY 0xC000
  556. #define LPFC_POST_STAGE_ARMFW_UE 0xF000
  557. /* BAR1 Registers */
  558. #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
  559. #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
  560. #define LPFC_HST_ISR0 0x0C18
  561. #define LPFC_HST_ISR1 0x0C1C
  562. #define LPFC_HST_ISR2 0x0C20
  563. #define LPFC_HST_ISR3 0x0C24
  564. #define LPFC_HST_ISR4 0x0C28
  565. #define LPFC_HST_IMR0 0x0C48
  566. #define LPFC_HST_IMR1 0x0C4C
  567. #define LPFC_HST_IMR2 0x0C50
  568. #define LPFC_HST_IMR3 0x0C54
  569. #define LPFC_HST_IMR4 0x0C58
  570. #define LPFC_HST_ISCR0 0x0C78
  571. #define LPFC_HST_ISCR1 0x0C7C
  572. #define LPFC_HST_ISCR2 0x0C80
  573. #define LPFC_HST_ISCR3 0x0C84
  574. #define LPFC_HST_ISCR4 0x0C88
  575. #define LPFC_SLI4_INTR0 BIT0
  576. #define LPFC_SLI4_INTR1 BIT1
  577. #define LPFC_SLI4_INTR2 BIT2
  578. #define LPFC_SLI4_INTR3 BIT3
  579. #define LPFC_SLI4_INTR4 BIT4
  580. #define LPFC_SLI4_INTR5 BIT5
  581. #define LPFC_SLI4_INTR6 BIT6
  582. #define LPFC_SLI4_INTR7 BIT7
  583. #define LPFC_SLI4_INTR8 BIT8
  584. #define LPFC_SLI4_INTR9 BIT9
  585. #define LPFC_SLI4_INTR10 BIT10
  586. #define LPFC_SLI4_INTR11 BIT11
  587. #define LPFC_SLI4_INTR12 BIT12
  588. #define LPFC_SLI4_INTR13 BIT13
  589. #define LPFC_SLI4_INTR14 BIT14
  590. #define LPFC_SLI4_INTR15 BIT15
  591. #define LPFC_SLI4_INTR16 BIT16
  592. #define LPFC_SLI4_INTR17 BIT17
  593. #define LPFC_SLI4_INTR18 BIT18
  594. #define LPFC_SLI4_INTR19 BIT19
  595. #define LPFC_SLI4_INTR20 BIT20
  596. #define LPFC_SLI4_INTR21 BIT21
  597. #define LPFC_SLI4_INTR22 BIT22
  598. #define LPFC_SLI4_INTR23 BIT23
  599. #define LPFC_SLI4_INTR24 BIT24
  600. #define LPFC_SLI4_INTR25 BIT25
  601. #define LPFC_SLI4_INTR26 BIT26
  602. #define LPFC_SLI4_INTR27 BIT27
  603. #define LPFC_SLI4_INTR28 BIT28
  604. #define LPFC_SLI4_INTR29 BIT29
  605. #define LPFC_SLI4_INTR30 BIT30
  606. #define LPFC_SLI4_INTR31 BIT31
  607. /* BAR2 Registers */
  608. #define LPFC_RQ_DOORBELL 0x00A0
  609. #define lpfc_rq_doorbell_num_posted_SHIFT 16
  610. #define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
  611. #define lpfc_rq_doorbell_num_posted_WORD word0
  612. #define LPFC_RQ_POST_BATCH 8 /* RQEs to post at one time */
  613. #define lpfc_rq_doorbell_id_SHIFT 0
  614. #define lpfc_rq_doorbell_id_MASK 0x03FF
  615. #define lpfc_rq_doorbell_id_WORD word0
  616. #define LPFC_WQ_DOORBELL 0x0040
  617. #define lpfc_wq_doorbell_num_posted_SHIFT 24
  618. #define lpfc_wq_doorbell_num_posted_MASK 0x00FF
  619. #define lpfc_wq_doorbell_num_posted_WORD word0
  620. #define lpfc_wq_doorbell_index_SHIFT 16
  621. #define lpfc_wq_doorbell_index_MASK 0x00FF
  622. #define lpfc_wq_doorbell_index_WORD word0
  623. #define lpfc_wq_doorbell_id_SHIFT 0
  624. #define lpfc_wq_doorbell_id_MASK 0xFFFF
  625. #define lpfc_wq_doorbell_id_WORD word0
  626. #define LPFC_EQCQ_DOORBELL 0x0120
  627. #define lpfc_eqcq_doorbell_arm_SHIFT 29
  628. #define lpfc_eqcq_doorbell_arm_MASK 0x0001
  629. #define lpfc_eqcq_doorbell_arm_WORD word0
  630. #define lpfc_eqcq_doorbell_num_released_SHIFT 16
  631. #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
  632. #define lpfc_eqcq_doorbell_num_released_WORD word0
  633. #define lpfc_eqcq_doorbell_qt_SHIFT 10
  634. #define lpfc_eqcq_doorbell_qt_MASK 0x0001
  635. #define lpfc_eqcq_doorbell_qt_WORD word0
  636. #define LPFC_QUEUE_TYPE_COMPLETION 0
  637. #define LPFC_QUEUE_TYPE_EVENT 1
  638. #define lpfc_eqcq_doorbell_eqci_SHIFT 9
  639. #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
  640. #define lpfc_eqcq_doorbell_eqci_WORD word0
  641. #define lpfc_eqcq_doorbell_cqid_SHIFT 0
  642. #define lpfc_eqcq_doorbell_cqid_MASK 0x03FF
  643. #define lpfc_eqcq_doorbell_cqid_WORD word0
  644. #define lpfc_eqcq_doorbell_eqid_SHIFT 0
  645. #define lpfc_eqcq_doorbell_eqid_MASK 0x01FF
  646. #define lpfc_eqcq_doorbell_eqid_WORD word0
  647. #define LPFC_BMBX 0x0160
  648. #define lpfc_bmbx_addr_SHIFT 2
  649. #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
  650. #define lpfc_bmbx_addr_WORD word0
  651. #define lpfc_bmbx_hi_SHIFT 1
  652. #define lpfc_bmbx_hi_MASK 0x0001
  653. #define lpfc_bmbx_hi_WORD word0
  654. #define lpfc_bmbx_rdy_SHIFT 0
  655. #define lpfc_bmbx_rdy_MASK 0x0001
  656. #define lpfc_bmbx_rdy_WORD word0
  657. #define LPFC_MQ_DOORBELL 0x0140
  658. #define lpfc_mq_doorbell_num_posted_SHIFT 16
  659. #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
  660. #define lpfc_mq_doorbell_num_posted_WORD word0
  661. #define lpfc_mq_doorbell_id_SHIFT 0
  662. #define lpfc_mq_doorbell_id_MASK 0x03FF
  663. #define lpfc_mq_doorbell_id_WORD word0
  664. struct lpfc_sli4_cfg_mhdr {
  665. uint32_t word1;
  666. #define lpfc_mbox_hdr_emb_SHIFT 0
  667. #define lpfc_mbox_hdr_emb_MASK 0x00000001
  668. #define lpfc_mbox_hdr_emb_WORD word1
  669. #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
  670. #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
  671. #define lpfc_mbox_hdr_sge_cnt_WORD word1
  672. uint32_t payload_length;
  673. uint32_t tag_lo;
  674. uint32_t tag_hi;
  675. uint32_t reserved5;
  676. };
  677. union lpfc_sli4_cfg_shdr {
  678. struct {
  679. uint32_t word6;
  680. #define lpfc_mbox_hdr_opcode_SHIFT 0
  681. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  682. #define lpfc_mbox_hdr_opcode_WORD word6
  683. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  684. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  685. #define lpfc_mbox_hdr_subsystem_WORD word6
  686. #define lpfc_mbox_hdr_port_number_SHIFT 16
  687. #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
  688. #define lpfc_mbox_hdr_port_number_WORD word6
  689. #define lpfc_mbox_hdr_domain_SHIFT 24
  690. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  691. #define lpfc_mbox_hdr_domain_WORD word6
  692. uint32_t timeout;
  693. uint32_t request_length;
  694. uint32_t reserved9;
  695. } request;
  696. struct {
  697. uint32_t word6;
  698. #define lpfc_mbox_hdr_opcode_SHIFT 0
  699. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  700. #define lpfc_mbox_hdr_opcode_WORD word6
  701. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  702. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  703. #define lpfc_mbox_hdr_subsystem_WORD word6
  704. #define lpfc_mbox_hdr_domain_SHIFT 24
  705. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  706. #define lpfc_mbox_hdr_domain_WORD word6
  707. uint32_t word7;
  708. #define lpfc_mbox_hdr_status_SHIFT 0
  709. #define lpfc_mbox_hdr_status_MASK 0x000000FF
  710. #define lpfc_mbox_hdr_status_WORD word7
  711. #define lpfc_mbox_hdr_add_status_SHIFT 8
  712. #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
  713. #define lpfc_mbox_hdr_add_status_WORD word7
  714. uint32_t response_length;
  715. uint32_t actual_response_length;
  716. } response;
  717. };
  718. /* Mailbox structures */
  719. struct mbox_header {
  720. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  721. union lpfc_sli4_cfg_shdr cfg_shdr;
  722. };
  723. /* Subsystem Definitions */
  724. #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
  725. #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
  726. /* Device Specific Definitions */
  727. /* The HOST ENDIAN defines are in Big Endian format. */
  728. #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
  729. #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
  730. /* Common Opcodes */
  731. #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
  732. #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
  733. #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
  734. #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
  735. #define LPFC_MBOX_OPCODE_NOP 0x21
  736. #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
  737. #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
  738. #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
  739. #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
  740. #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
  741. #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
  742. /* FCoE Opcodes */
  743. #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
  744. #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
  745. #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
  746. #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
  747. #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
  748. #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
  749. #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
  750. #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
  751. #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
  752. #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
  753. #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
  754. /* Mailbox command structures */
  755. struct eq_context {
  756. uint32_t word0;
  757. #define lpfc_eq_context_size_SHIFT 31
  758. #define lpfc_eq_context_size_MASK 0x00000001
  759. #define lpfc_eq_context_size_WORD word0
  760. #define LPFC_EQE_SIZE_4 0x0
  761. #define LPFC_EQE_SIZE_16 0x1
  762. #define lpfc_eq_context_valid_SHIFT 29
  763. #define lpfc_eq_context_valid_MASK 0x00000001
  764. #define lpfc_eq_context_valid_WORD word0
  765. uint32_t word1;
  766. #define lpfc_eq_context_count_SHIFT 26
  767. #define lpfc_eq_context_count_MASK 0x00000003
  768. #define lpfc_eq_context_count_WORD word1
  769. #define LPFC_EQ_CNT_256 0x0
  770. #define LPFC_EQ_CNT_512 0x1
  771. #define LPFC_EQ_CNT_1024 0x2
  772. #define LPFC_EQ_CNT_2048 0x3
  773. #define LPFC_EQ_CNT_4096 0x4
  774. uint32_t word2;
  775. #define lpfc_eq_context_delay_multi_SHIFT 13
  776. #define lpfc_eq_context_delay_multi_MASK 0x000003FF
  777. #define lpfc_eq_context_delay_multi_WORD word2
  778. uint32_t reserved3;
  779. };
  780. struct sgl_page_pairs {
  781. uint32_t sgl_pg0_addr_lo;
  782. uint32_t sgl_pg0_addr_hi;
  783. uint32_t sgl_pg1_addr_lo;
  784. uint32_t sgl_pg1_addr_hi;
  785. };
  786. struct lpfc_mbx_post_sgl_pages {
  787. struct mbox_header header;
  788. uint32_t word0;
  789. #define lpfc_post_sgl_pages_xri_SHIFT 0
  790. #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
  791. #define lpfc_post_sgl_pages_xri_WORD word0
  792. #define lpfc_post_sgl_pages_xricnt_SHIFT 16
  793. #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
  794. #define lpfc_post_sgl_pages_xricnt_WORD word0
  795. struct sgl_page_pairs sgl_pg_pairs[1];
  796. };
  797. /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
  798. struct lpfc_mbx_post_uembed_sgl_page1 {
  799. union lpfc_sli4_cfg_shdr cfg_shdr;
  800. uint32_t word0;
  801. struct sgl_page_pairs sgl_pg_pairs;
  802. };
  803. struct lpfc_mbx_sge {
  804. uint32_t pa_lo;
  805. uint32_t pa_hi;
  806. uint32_t length;
  807. };
  808. struct lpfc_mbx_nembed_cmd {
  809. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  810. #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
  811. struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  812. };
  813. struct lpfc_mbx_nembed_sge_virt {
  814. void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  815. };
  816. struct lpfc_mbx_eq_create {
  817. struct mbox_header header;
  818. union {
  819. struct {
  820. uint32_t word0;
  821. #define lpfc_mbx_eq_create_num_pages_SHIFT 0
  822. #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
  823. #define lpfc_mbx_eq_create_num_pages_WORD word0
  824. struct eq_context context;
  825. struct dma_address page[LPFC_MAX_EQ_PAGE];
  826. } request;
  827. struct {
  828. uint32_t word0;
  829. #define lpfc_mbx_eq_create_q_id_SHIFT 0
  830. #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
  831. #define lpfc_mbx_eq_create_q_id_WORD word0
  832. } response;
  833. } u;
  834. };
  835. struct lpfc_mbx_eq_destroy {
  836. struct mbox_header header;
  837. union {
  838. struct {
  839. uint32_t word0;
  840. #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
  841. #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
  842. #define lpfc_mbx_eq_destroy_q_id_WORD word0
  843. } request;
  844. struct {
  845. uint32_t word0;
  846. } response;
  847. } u;
  848. };
  849. struct lpfc_mbx_nop {
  850. struct mbox_header header;
  851. uint32_t context[2];
  852. };
  853. struct cq_context {
  854. uint32_t word0;
  855. #define lpfc_cq_context_event_SHIFT 31
  856. #define lpfc_cq_context_event_MASK 0x00000001
  857. #define lpfc_cq_context_event_WORD word0
  858. #define lpfc_cq_context_valid_SHIFT 29
  859. #define lpfc_cq_context_valid_MASK 0x00000001
  860. #define lpfc_cq_context_valid_WORD word0
  861. #define lpfc_cq_context_count_SHIFT 27
  862. #define lpfc_cq_context_count_MASK 0x00000003
  863. #define lpfc_cq_context_count_WORD word0
  864. #define LPFC_CQ_CNT_256 0x0
  865. #define LPFC_CQ_CNT_512 0x1
  866. #define LPFC_CQ_CNT_1024 0x2
  867. uint32_t word1;
  868. #define lpfc_cq_eq_id_SHIFT 22
  869. #define lpfc_cq_eq_id_MASK 0x000000FF
  870. #define lpfc_cq_eq_id_WORD word1
  871. uint32_t reserved0;
  872. uint32_t reserved1;
  873. };
  874. struct lpfc_mbx_cq_create {
  875. struct mbox_header header;
  876. union {
  877. struct {
  878. uint32_t word0;
  879. #define lpfc_mbx_cq_create_num_pages_SHIFT 0
  880. #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
  881. #define lpfc_mbx_cq_create_num_pages_WORD word0
  882. struct cq_context context;
  883. struct dma_address page[LPFC_MAX_CQ_PAGE];
  884. } request;
  885. struct {
  886. uint32_t word0;
  887. #define lpfc_mbx_cq_create_q_id_SHIFT 0
  888. #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
  889. #define lpfc_mbx_cq_create_q_id_WORD word0
  890. } response;
  891. } u;
  892. };
  893. struct lpfc_mbx_cq_destroy {
  894. struct mbox_header header;
  895. union {
  896. struct {
  897. uint32_t word0;
  898. #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
  899. #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
  900. #define lpfc_mbx_cq_destroy_q_id_WORD word0
  901. } request;
  902. struct {
  903. uint32_t word0;
  904. } response;
  905. } u;
  906. };
  907. struct wq_context {
  908. uint32_t reserved0;
  909. uint32_t reserved1;
  910. uint32_t reserved2;
  911. uint32_t reserved3;
  912. };
  913. struct lpfc_mbx_wq_create {
  914. struct mbox_header header;
  915. union {
  916. struct {
  917. uint32_t word0;
  918. #define lpfc_mbx_wq_create_num_pages_SHIFT 0
  919. #define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
  920. #define lpfc_mbx_wq_create_num_pages_WORD word0
  921. #define lpfc_mbx_wq_create_cq_id_SHIFT 16
  922. #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
  923. #define lpfc_mbx_wq_create_cq_id_WORD word0
  924. struct dma_address page[LPFC_MAX_WQ_PAGE];
  925. } request;
  926. struct {
  927. uint32_t word0;
  928. #define lpfc_mbx_wq_create_q_id_SHIFT 0
  929. #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
  930. #define lpfc_mbx_wq_create_q_id_WORD word0
  931. } response;
  932. } u;
  933. };
  934. struct lpfc_mbx_wq_destroy {
  935. struct mbox_header header;
  936. union {
  937. struct {
  938. uint32_t word0;
  939. #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
  940. #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
  941. #define lpfc_mbx_wq_destroy_q_id_WORD word0
  942. } request;
  943. struct {
  944. uint32_t word0;
  945. } response;
  946. } u;
  947. };
  948. #define LPFC_HDR_BUF_SIZE 128
  949. #define LPFC_DATA_BUF_SIZE 2048
  950. struct rq_context {
  951. uint32_t word0;
  952. #define lpfc_rq_context_rq_size_SHIFT 16
  953. #define lpfc_rq_context_rq_size_MASK 0x0000000F
  954. #define lpfc_rq_context_rq_size_WORD word0
  955. #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
  956. #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
  957. #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
  958. #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
  959. uint32_t reserved1;
  960. uint32_t word2;
  961. #define lpfc_rq_context_cq_id_SHIFT 16
  962. #define lpfc_rq_context_cq_id_MASK 0x000003FF
  963. #define lpfc_rq_context_cq_id_WORD word2
  964. #define lpfc_rq_context_buf_size_SHIFT 0
  965. #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
  966. #define lpfc_rq_context_buf_size_WORD word2
  967. uint32_t reserved3;
  968. };
  969. struct lpfc_mbx_rq_create {
  970. struct mbox_header header;
  971. union {
  972. struct {
  973. uint32_t word0;
  974. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  975. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  976. #define lpfc_mbx_rq_create_num_pages_WORD word0
  977. struct rq_context context;
  978. struct dma_address page[LPFC_MAX_WQ_PAGE];
  979. } request;
  980. struct {
  981. uint32_t word0;
  982. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  983. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  984. #define lpfc_mbx_rq_create_q_id_WORD word0
  985. } response;
  986. } u;
  987. };
  988. struct lpfc_mbx_rq_destroy {
  989. struct mbox_header header;
  990. union {
  991. struct {
  992. uint32_t word0;
  993. #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
  994. #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
  995. #define lpfc_mbx_rq_destroy_q_id_WORD word0
  996. } request;
  997. struct {
  998. uint32_t word0;
  999. } response;
  1000. } u;
  1001. };
  1002. struct mq_context {
  1003. uint32_t word0;
  1004. #define lpfc_mq_context_cq_id_SHIFT 22
  1005. #define lpfc_mq_context_cq_id_MASK 0x000003FF
  1006. #define lpfc_mq_context_cq_id_WORD word0
  1007. #define lpfc_mq_context_count_SHIFT 16
  1008. #define lpfc_mq_context_count_MASK 0x0000000F
  1009. #define lpfc_mq_context_count_WORD word0
  1010. #define LPFC_MQ_CNT_16 0x5
  1011. #define LPFC_MQ_CNT_32 0x6
  1012. #define LPFC_MQ_CNT_64 0x7
  1013. #define LPFC_MQ_CNT_128 0x8
  1014. uint32_t word1;
  1015. #define lpfc_mq_context_valid_SHIFT 31
  1016. #define lpfc_mq_context_valid_MASK 0x00000001
  1017. #define lpfc_mq_context_valid_WORD word1
  1018. uint32_t reserved2;
  1019. uint32_t reserved3;
  1020. };
  1021. struct lpfc_mbx_mq_create {
  1022. struct mbox_header header;
  1023. union {
  1024. struct {
  1025. uint32_t word0;
  1026. #define lpfc_mbx_mq_create_num_pages_SHIFT 0
  1027. #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
  1028. #define lpfc_mbx_mq_create_num_pages_WORD word0
  1029. struct mq_context context;
  1030. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1031. } request;
  1032. struct {
  1033. uint32_t word0;
  1034. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1035. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1036. #define lpfc_mbx_mq_create_q_id_WORD word0
  1037. } response;
  1038. } u;
  1039. };
  1040. struct lpfc_mbx_mq_create_ext {
  1041. struct mbox_header header;
  1042. union {
  1043. struct {
  1044. uint32_t word0;
  1045. #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
  1046. #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
  1047. #define lpfc_mbx_mq_create_ext_num_pages_WORD word0
  1048. uint32_t async_evt_bmap;
  1049. #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
  1050. #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
  1051. #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
  1052. #define lpfc_mbx_mq_create_ext_async_evt_fcfste_SHIFT LPFC_TRAILER_CODE_FCOE
  1053. #define lpfc_mbx_mq_create_ext_async_evt_fcfste_MASK 0x00000001
  1054. #define lpfc_mbx_mq_create_ext_async_evt_fcfste_WORD async_evt_bmap
  1055. #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
  1056. #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
  1057. #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
  1058. struct mq_context context;
  1059. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1060. } request;
  1061. struct {
  1062. uint32_t word0;
  1063. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1064. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1065. #define lpfc_mbx_mq_create_q_id_WORD word0
  1066. } response;
  1067. } u;
  1068. #define LPFC_ASYNC_EVENT_LINK_STATE 0x2
  1069. #define LPFC_ASYNC_EVENT_FCF_STATE 0x4
  1070. #define LPFC_ASYNC_EVENT_GROUP5 0x20
  1071. };
  1072. struct lpfc_mbx_mq_destroy {
  1073. struct mbox_header header;
  1074. union {
  1075. struct {
  1076. uint32_t word0;
  1077. #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
  1078. #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
  1079. #define lpfc_mbx_mq_destroy_q_id_WORD word0
  1080. } request;
  1081. struct {
  1082. uint32_t word0;
  1083. } response;
  1084. } u;
  1085. };
  1086. struct lpfc_mbx_post_hdr_tmpl {
  1087. struct mbox_header header;
  1088. uint32_t word10;
  1089. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
  1090. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
  1091. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
  1092. #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
  1093. #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
  1094. #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
  1095. uint32_t rpi_paddr_lo;
  1096. uint32_t rpi_paddr_hi;
  1097. };
  1098. struct sli4_sge { /* SLI-4 */
  1099. uint32_t addr_hi;
  1100. uint32_t addr_lo;
  1101. uint32_t word2;
  1102. #define lpfc_sli4_sge_offset_SHIFT 0 /* Offset of buffer - Not used*/
  1103. #define lpfc_sli4_sge_offset_MASK 0x00FFFFFF
  1104. #define lpfc_sli4_sge_offset_WORD word2
  1105. #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets
  1106. this flag !! */
  1107. #define lpfc_sli4_sge_last_MASK 0x00000001
  1108. #define lpfc_sli4_sge_last_WORD word2
  1109. uint32_t sge_len;
  1110. };
  1111. struct fcf_record {
  1112. uint32_t max_rcv_size;
  1113. uint32_t fka_adv_period;
  1114. uint32_t fip_priority;
  1115. uint32_t word3;
  1116. #define lpfc_fcf_record_mac_0_SHIFT 0
  1117. #define lpfc_fcf_record_mac_0_MASK 0x000000FF
  1118. #define lpfc_fcf_record_mac_0_WORD word3
  1119. #define lpfc_fcf_record_mac_1_SHIFT 8
  1120. #define lpfc_fcf_record_mac_1_MASK 0x000000FF
  1121. #define lpfc_fcf_record_mac_1_WORD word3
  1122. #define lpfc_fcf_record_mac_2_SHIFT 16
  1123. #define lpfc_fcf_record_mac_2_MASK 0x000000FF
  1124. #define lpfc_fcf_record_mac_2_WORD word3
  1125. #define lpfc_fcf_record_mac_3_SHIFT 24
  1126. #define lpfc_fcf_record_mac_3_MASK 0x000000FF
  1127. #define lpfc_fcf_record_mac_3_WORD word3
  1128. uint32_t word4;
  1129. #define lpfc_fcf_record_mac_4_SHIFT 0
  1130. #define lpfc_fcf_record_mac_4_MASK 0x000000FF
  1131. #define lpfc_fcf_record_mac_4_WORD word4
  1132. #define lpfc_fcf_record_mac_5_SHIFT 8
  1133. #define lpfc_fcf_record_mac_5_MASK 0x000000FF
  1134. #define lpfc_fcf_record_mac_5_WORD word4
  1135. #define lpfc_fcf_record_fcf_avail_SHIFT 16
  1136. #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
  1137. #define lpfc_fcf_record_fcf_avail_WORD word4
  1138. #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
  1139. #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
  1140. #define lpfc_fcf_record_mac_addr_prov_WORD word4
  1141. #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
  1142. #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
  1143. uint32_t word5;
  1144. #define lpfc_fcf_record_fab_name_0_SHIFT 0
  1145. #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
  1146. #define lpfc_fcf_record_fab_name_0_WORD word5
  1147. #define lpfc_fcf_record_fab_name_1_SHIFT 8
  1148. #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
  1149. #define lpfc_fcf_record_fab_name_1_WORD word5
  1150. #define lpfc_fcf_record_fab_name_2_SHIFT 16
  1151. #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
  1152. #define lpfc_fcf_record_fab_name_2_WORD word5
  1153. #define lpfc_fcf_record_fab_name_3_SHIFT 24
  1154. #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
  1155. #define lpfc_fcf_record_fab_name_3_WORD word5
  1156. uint32_t word6;
  1157. #define lpfc_fcf_record_fab_name_4_SHIFT 0
  1158. #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
  1159. #define lpfc_fcf_record_fab_name_4_WORD word6
  1160. #define lpfc_fcf_record_fab_name_5_SHIFT 8
  1161. #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
  1162. #define lpfc_fcf_record_fab_name_5_WORD word6
  1163. #define lpfc_fcf_record_fab_name_6_SHIFT 16
  1164. #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
  1165. #define lpfc_fcf_record_fab_name_6_WORD word6
  1166. #define lpfc_fcf_record_fab_name_7_SHIFT 24
  1167. #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
  1168. #define lpfc_fcf_record_fab_name_7_WORD word6
  1169. uint32_t word7;
  1170. #define lpfc_fcf_record_fc_map_0_SHIFT 0
  1171. #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
  1172. #define lpfc_fcf_record_fc_map_0_WORD word7
  1173. #define lpfc_fcf_record_fc_map_1_SHIFT 8
  1174. #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
  1175. #define lpfc_fcf_record_fc_map_1_WORD word7
  1176. #define lpfc_fcf_record_fc_map_2_SHIFT 16
  1177. #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
  1178. #define lpfc_fcf_record_fc_map_2_WORD word7
  1179. #define lpfc_fcf_record_fcf_valid_SHIFT 24
  1180. #define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
  1181. #define lpfc_fcf_record_fcf_valid_WORD word7
  1182. uint32_t word8;
  1183. #define lpfc_fcf_record_fcf_index_SHIFT 0
  1184. #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
  1185. #define lpfc_fcf_record_fcf_index_WORD word8
  1186. #define lpfc_fcf_record_fcf_state_SHIFT 16
  1187. #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
  1188. #define lpfc_fcf_record_fcf_state_WORD word8
  1189. uint8_t vlan_bitmap[512];
  1190. uint32_t word137;
  1191. #define lpfc_fcf_record_switch_name_0_SHIFT 0
  1192. #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
  1193. #define lpfc_fcf_record_switch_name_0_WORD word137
  1194. #define lpfc_fcf_record_switch_name_1_SHIFT 8
  1195. #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
  1196. #define lpfc_fcf_record_switch_name_1_WORD word137
  1197. #define lpfc_fcf_record_switch_name_2_SHIFT 16
  1198. #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
  1199. #define lpfc_fcf_record_switch_name_2_WORD word137
  1200. #define lpfc_fcf_record_switch_name_3_SHIFT 24
  1201. #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
  1202. #define lpfc_fcf_record_switch_name_3_WORD word137
  1203. uint32_t word138;
  1204. #define lpfc_fcf_record_switch_name_4_SHIFT 0
  1205. #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
  1206. #define lpfc_fcf_record_switch_name_4_WORD word138
  1207. #define lpfc_fcf_record_switch_name_5_SHIFT 8
  1208. #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
  1209. #define lpfc_fcf_record_switch_name_5_WORD word138
  1210. #define lpfc_fcf_record_switch_name_6_SHIFT 16
  1211. #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
  1212. #define lpfc_fcf_record_switch_name_6_WORD word138
  1213. #define lpfc_fcf_record_switch_name_7_SHIFT 24
  1214. #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
  1215. #define lpfc_fcf_record_switch_name_7_WORD word138
  1216. };
  1217. struct lpfc_mbx_read_fcf_tbl {
  1218. union lpfc_sli4_cfg_shdr cfg_shdr;
  1219. union {
  1220. struct {
  1221. uint32_t word10;
  1222. #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
  1223. #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
  1224. #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
  1225. } request;
  1226. struct {
  1227. uint32_t eventag;
  1228. } response;
  1229. } u;
  1230. uint32_t word11;
  1231. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
  1232. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
  1233. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
  1234. };
  1235. struct lpfc_mbx_add_fcf_tbl_entry {
  1236. union lpfc_sli4_cfg_shdr cfg_shdr;
  1237. uint32_t word10;
  1238. #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
  1239. #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
  1240. #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
  1241. struct lpfc_mbx_sge fcf_sge;
  1242. };
  1243. struct lpfc_mbx_del_fcf_tbl_entry {
  1244. struct mbox_header header;
  1245. uint32_t word10;
  1246. #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
  1247. #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
  1248. #define lpfc_mbx_del_fcf_tbl_count_WORD word10
  1249. #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
  1250. #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
  1251. #define lpfc_mbx_del_fcf_tbl_index_WORD word10
  1252. };
  1253. struct lpfc_mbx_redisc_fcf_tbl {
  1254. struct mbox_header header;
  1255. uint32_t word10;
  1256. #define lpfc_mbx_redisc_fcf_count_SHIFT 0
  1257. #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
  1258. #define lpfc_mbx_redisc_fcf_count_WORD word10
  1259. uint32_t resvd;
  1260. uint32_t word12;
  1261. #define lpfc_mbx_redisc_fcf_index_SHIFT 0
  1262. #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
  1263. #define lpfc_mbx_redisc_fcf_index_WORD word12
  1264. };
  1265. struct lpfc_mbx_query_fw_cfg {
  1266. struct mbox_header header;
  1267. uint32_t config_number;
  1268. uint32_t asic_rev;
  1269. uint32_t phys_port;
  1270. uint32_t function_mode;
  1271. /* firmware Function Mode */
  1272. #define lpfc_function_mode_toe_SHIFT 0
  1273. #define lpfc_function_mode_toe_MASK 0x00000001
  1274. #define lpfc_function_mode_toe_WORD function_mode
  1275. #define lpfc_function_mode_nic_SHIFT 1
  1276. #define lpfc_function_mode_nic_MASK 0x00000001
  1277. #define lpfc_function_mode_nic_WORD function_mode
  1278. #define lpfc_function_mode_rdma_SHIFT 2
  1279. #define lpfc_function_mode_rdma_MASK 0x00000001
  1280. #define lpfc_function_mode_rdma_WORD function_mode
  1281. #define lpfc_function_mode_vm_SHIFT 3
  1282. #define lpfc_function_mode_vm_MASK 0x00000001
  1283. #define lpfc_function_mode_vm_WORD function_mode
  1284. #define lpfc_function_mode_iscsi_i_SHIFT 4
  1285. #define lpfc_function_mode_iscsi_i_MASK 0x00000001
  1286. #define lpfc_function_mode_iscsi_i_WORD function_mode
  1287. #define lpfc_function_mode_iscsi_t_SHIFT 5
  1288. #define lpfc_function_mode_iscsi_t_MASK 0x00000001
  1289. #define lpfc_function_mode_iscsi_t_WORD function_mode
  1290. #define lpfc_function_mode_fcoe_i_SHIFT 6
  1291. #define lpfc_function_mode_fcoe_i_MASK 0x00000001
  1292. #define lpfc_function_mode_fcoe_i_WORD function_mode
  1293. #define lpfc_function_mode_fcoe_t_SHIFT 7
  1294. #define lpfc_function_mode_fcoe_t_MASK 0x00000001
  1295. #define lpfc_function_mode_fcoe_t_WORD function_mode
  1296. #define lpfc_function_mode_dal_SHIFT 8
  1297. #define lpfc_function_mode_dal_MASK 0x00000001
  1298. #define lpfc_function_mode_dal_WORD function_mode
  1299. #define lpfc_function_mode_lro_SHIFT 9
  1300. #define lpfc_function_mode_lro_MASK 0x00000001
  1301. #define lpfc_function_mode_lro_WORD function_mode9
  1302. #define lpfc_function_mode_flex10_SHIFT 10
  1303. #define lpfc_function_mode_flex10_MASK 0x00000001
  1304. #define lpfc_function_mode_flex10_WORD function_mode
  1305. #define lpfc_function_mode_ncsi_SHIFT 11
  1306. #define lpfc_function_mode_ncsi_MASK 0x00000001
  1307. #define lpfc_function_mode_ncsi_WORD function_mode
  1308. };
  1309. /* Status field for embedded SLI_CONFIG mailbox command */
  1310. #define STATUS_SUCCESS 0x0
  1311. #define STATUS_FAILED 0x1
  1312. #define STATUS_ILLEGAL_REQUEST 0x2
  1313. #define STATUS_ILLEGAL_FIELD 0x3
  1314. #define STATUS_INSUFFICIENT_BUFFER 0x4
  1315. #define STATUS_UNAUTHORIZED_REQUEST 0x5
  1316. #define STATUS_FLASHROM_SAVE_FAILED 0x17
  1317. #define STATUS_FLASHROM_RESTORE_FAILED 0x18
  1318. #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
  1319. #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
  1320. #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
  1321. #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
  1322. #define STATUS_ASSERT_FAILED 0x1e
  1323. #define STATUS_INVALID_SESSION 0x1f
  1324. #define STATUS_INVALID_CONNECTION 0x20
  1325. #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
  1326. #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
  1327. #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
  1328. #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
  1329. #define STATUS_FLASHROM_READ_FAILED 0x27
  1330. #define STATUS_POLL_IOCTL_TIMEOUT 0x28
  1331. #define STATUS_ERROR_ACITMAIN 0x2a
  1332. #define STATUS_REBOOT_REQUIRED 0x2c
  1333. #define STATUS_FCF_IN_USE 0x3a
  1334. #define STATUS_FCF_TABLE_EMPTY 0x43
  1335. struct lpfc_mbx_sli4_config {
  1336. struct mbox_header header;
  1337. };
  1338. struct lpfc_mbx_init_vfi {
  1339. uint32_t word1;
  1340. #define lpfc_init_vfi_vr_SHIFT 31
  1341. #define lpfc_init_vfi_vr_MASK 0x00000001
  1342. #define lpfc_init_vfi_vr_WORD word1
  1343. #define lpfc_init_vfi_vt_SHIFT 30
  1344. #define lpfc_init_vfi_vt_MASK 0x00000001
  1345. #define lpfc_init_vfi_vt_WORD word1
  1346. #define lpfc_init_vfi_vf_SHIFT 29
  1347. #define lpfc_init_vfi_vf_MASK 0x00000001
  1348. #define lpfc_init_vfi_vf_WORD word1
  1349. #define lpfc_init_vfi_vfi_SHIFT 0
  1350. #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
  1351. #define lpfc_init_vfi_vfi_WORD word1
  1352. uint32_t word2;
  1353. #define lpfc_init_vfi_fcfi_SHIFT 0
  1354. #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
  1355. #define lpfc_init_vfi_fcfi_WORD word2
  1356. uint32_t word3;
  1357. #define lpfc_init_vfi_pri_SHIFT 13
  1358. #define lpfc_init_vfi_pri_MASK 0x00000007
  1359. #define lpfc_init_vfi_pri_WORD word3
  1360. #define lpfc_init_vfi_vf_id_SHIFT 1
  1361. #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
  1362. #define lpfc_init_vfi_vf_id_WORD word3
  1363. uint32_t word4;
  1364. #define lpfc_init_vfi_hop_count_SHIFT 24
  1365. #define lpfc_init_vfi_hop_count_MASK 0x000000FF
  1366. #define lpfc_init_vfi_hop_count_WORD word4
  1367. };
  1368. struct lpfc_mbx_reg_vfi {
  1369. uint32_t word1;
  1370. #define lpfc_reg_vfi_vp_SHIFT 28
  1371. #define lpfc_reg_vfi_vp_MASK 0x00000001
  1372. #define lpfc_reg_vfi_vp_WORD word1
  1373. #define lpfc_reg_vfi_vfi_SHIFT 0
  1374. #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
  1375. #define lpfc_reg_vfi_vfi_WORD word1
  1376. uint32_t word2;
  1377. #define lpfc_reg_vfi_vpi_SHIFT 16
  1378. #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
  1379. #define lpfc_reg_vfi_vpi_WORD word2
  1380. #define lpfc_reg_vfi_fcfi_SHIFT 0
  1381. #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
  1382. #define lpfc_reg_vfi_fcfi_WORD word2
  1383. uint32_t wwn[2];
  1384. struct ulp_bde64 bde;
  1385. uint32_t e_d_tov;
  1386. uint32_t r_a_tov;
  1387. uint32_t word10;
  1388. #define lpfc_reg_vfi_nport_id_SHIFT 0
  1389. #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
  1390. #define lpfc_reg_vfi_nport_id_WORD word10
  1391. };
  1392. struct lpfc_mbx_init_vpi {
  1393. uint32_t word1;
  1394. #define lpfc_init_vpi_vfi_SHIFT 16
  1395. #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
  1396. #define lpfc_init_vpi_vfi_WORD word1
  1397. #define lpfc_init_vpi_vpi_SHIFT 0
  1398. #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
  1399. #define lpfc_init_vpi_vpi_WORD word1
  1400. };
  1401. struct lpfc_mbx_read_vpi {
  1402. uint32_t word1_rsvd;
  1403. uint32_t word2;
  1404. #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
  1405. #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
  1406. #define lpfc_mbx_read_vpi_vnportid_WORD word2
  1407. uint32_t word3_rsvd;
  1408. uint32_t word4;
  1409. #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
  1410. #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
  1411. #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
  1412. #define lpfc_mbx_read_vpi_pb_SHIFT 15
  1413. #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
  1414. #define lpfc_mbx_read_vpi_pb_WORD word4
  1415. #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
  1416. #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
  1417. #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
  1418. #define lpfc_mbx_read_vpi_ns_SHIFT 30
  1419. #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
  1420. #define lpfc_mbx_read_vpi_ns_WORD word4
  1421. #define lpfc_mbx_read_vpi_hl_SHIFT 31
  1422. #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
  1423. #define lpfc_mbx_read_vpi_hl_WORD word4
  1424. uint32_t word5_rsvd;
  1425. uint32_t word6;
  1426. #define lpfc_mbx_read_vpi_vpi_SHIFT 0
  1427. #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
  1428. #define lpfc_mbx_read_vpi_vpi_WORD word6
  1429. uint32_t word7;
  1430. #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
  1431. #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
  1432. #define lpfc_mbx_read_vpi_mac_0_WORD word7
  1433. #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
  1434. #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
  1435. #define lpfc_mbx_read_vpi_mac_1_WORD word7
  1436. #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
  1437. #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
  1438. #define lpfc_mbx_read_vpi_mac_2_WORD word7
  1439. #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
  1440. #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
  1441. #define lpfc_mbx_read_vpi_mac_3_WORD word7
  1442. uint32_t word8;
  1443. #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
  1444. #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
  1445. #define lpfc_mbx_read_vpi_mac_4_WORD word8
  1446. #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
  1447. #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
  1448. #define lpfc_mbx_read_vpi_mac_5_WORD word8
  1449. #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
  1450. #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
  1451. #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
  1452. #define lpfc_mbx_read_vpi_vv_SHIFT 28
  1453. #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
  1454. #define lpfc_mbx_read_vpi_vv_WORD word8
  1455. };
  1456. struct lpfc_mbx_unreg_vfi {
  1457. uint32_t word1_rsvd;
  1458. uint32_t word2;
  1459. #define lpfc_unreg_vfi_vfi_SHIFT 0
  1460. #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
  1461. #define lpfc_unreg_vfi_vfi_WORD word2
  1462. };
  1463. struct lpfc_mbx_resume_rpi {
  1464. uint32_t word1;
  1465. #define lpfc_resume_rpi_index_SHIFT 0
  1466. #define lpfc_resume_rpi_index_MASK 0x0000FFFF
  1467. #define lpfc_resume_rpi_index_WORD word1
  1468. #define lpfc_resume_rpi_ii_SHIFT 30
  1469. #define lpfc_resume_rpi_ii_MASK 0x00000003
  1470. #define lpfc_resume_rpi_ii_WORD word1
  1471. #define RESUME_INDEX_RPI 0
  1472. #define RESUME_INDEX_VPI 1
  1473. #define RESUME_INDEX_VFI 2
  1474. #define RESUME_INDEX_FCFI 3
  1475. uint32_t event_tag;
  1476. };
  1477. #define REG_FCF_INVALID_QID 0xFFFF
  1478. struct lpfc_mbx_reg_fcfi {
  1479. uint32_t word1;
  1480. #define lpfc_reg_fcfi_info_index_SHIFT 0
  1481. #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
  1482. #define lpfc_reg_fcfi_info_index_WORD word1
  1483. #define lpfc_reg_fcfi_fcfi_SHIFT 16
  1484. #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
  1485. #define lpfc_reg_fcfi_fcfi_WORD word1
  1486. uint32_t word2;
  1487. #define lpfc_reg_fcfi_rq_id1_SHIFT 0
  1488. #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
  1489. #define lpfc_reg_fcfi_rq_id1_WORD word2
  1490. #define lpfc_reg_fcfi_rq_id0_SHIFT 16
  1491. #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
  1492. #define lpfc_reg_fcfi_rq_id0_WORD word2
  1493. uint32_t word3;
  1494. #define lpfc_reg_fcfi_rq_id3_SHIFT 0
  1495. #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
  1496. #define lpfc_reg_fcfi_rq_id3_WORD word3
  1497. #define lpfc_reg_fcfi_rq_id2_SHIFT 16
  1498. #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
  1499. #define lpfc_reg_fcfi_rq_id2_WORD word3
  1500. uint32_t word4;
  1501. #define lpfc_reg_fcfi_type_match0_SHIFT 24
  1502. #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
  1503. #define lpfc_reg_fcfi_type_match0_WORD word4
  1504. #define lpfc_reg_fcfi_type_mask0_SHIFT 16
  1505. #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
  1506. #define lpfc_reg_fcfi_type_mask0_WORD word4
  1507. #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
  1508. #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
  1509. #define lpfc_reg_fcfi_rctl_match0_WORD word4
  1510. #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
  1511. #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
  1512. #define lpfc_reg_fcfi_rctl_mask0_WORD word4
  1513. uint32_t word5;
  1514. #define lpfc_reg_fcfi_type_match1_SHIFT 24
  1515. #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
  1516. #define lpfc_reg_fcfi_type_match1_WORD word5
  1517. #define lpfc_reg_fcfi_type_mask1_SHIFT 16
  1518. #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
  1519. #define lpfc_reg_fcfi_type_mask1_WORD word5
  1520. #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
  1521. #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
  1522. #define lpfc_reg_fcfi_rctl_match1_WORD word5
  1523. #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
  1524. #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
  1525. #define lpfc_reg_fcfi_rctl_mask1_WORD word5
  1526. uint32_t word6;
  1527. #define lpfc_reg_fcfi_type_match2_SHIFT 24
  1528. #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
  1529. #define lpfc_reg_fcfi_type_match2_WORD word6
  1530. #define lpfc_reg_fcfi_type_mask2_SHIFT 16
  1531. #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
  1532. #define lpfc_reg_fcfi_type_mask2_WORD word6
  1533. #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
  1534. #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
  1535. #define lpfc_reg_fcfi_rctl_match2_WORD word6
  1536. #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
  1537. #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
  1538. #define lpfc_reg_fcfi_rctl_mask2_WORD word6
  1539. uint32_t word7;
  1540. #define lpfc_reg_fcfi_type_match3_SHIFT 24
  1541. #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
  1542. #define lpfc_reg_fcfi_type_match3_WORD word7
  1543. #define lpfc_reg_fcfi_type_mask3_SHIFT 16
  1544. #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
  1545. #define lpfc_reg_fcfi_type_mask3_WORD word7
  1546. #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
  1547. #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
  1548. #define lpfc_reg_fcfi_rctl_match3_WORD word7
  1549. #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
  1550. #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
  1551. #define lpfc_reg_fcfi_rctl_mask3_WORD word7
  1552. uint32_t word8;
  1553. #define lpfc_reg_fcfi_mam_SHIFT 13
  1554. #define lpfc_reg_fcfi_mam_MASK 0x00000003
  1555. #define lpfc_reg_fcfi_mam_WORD word8
  1556. #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
  1557. #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
  1558. #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
  1559. #define lpfc_reg_fcfi_vv_SHIFT 12
  1560. #define lpfc_reg_fcfi_vv_MASK 0x00000001
  1561. #define lpfc_reg_fcfi_vv_WORD word8
  1562. #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
  1563. #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
  1564. #define lpfc_reg_fcfi_vlan_tag_WORD word8
  1565. };
  1566. struct lpfc_mbx_unreg_fcfi {
  1567. uint32_t word1_rsv;
  1568. uint32_t word2;
  1569. #define lpfc_unreg_fcfi_SHIFT 0
  1570. #define lpfc_unreg_fcfi_MASK 0x0000FFFF
  1571. #define lpfc_unreg_fcfi_WORD word2
  1572. };
  1573. struct lpfc_mbx_read_rev {
  1574. uint32_t word1;
  1575. #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
  1576. #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
  1577. #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
  1578. #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
  1579. #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
  1580. #define lpfc_mbx_rd_rev_fcoe_WORD word1
  1581. #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
  1582. #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
  1583. #define lpfc_mbx_rd_rev_cee_ver_WORD word1
  1584. #define LPFC_PREDCBX_CEE_MODE 0
  1585. #define LPFC_DCBX_CEE_MODE 1
  1586. #define lpfc_mbx_rd_rev_vpd_SHIFT 29
  1587. #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
  1588. #define lpfc_mbx_rd_rev_vpd_WORD word1
  1589. uint32_t first_hw_rev;
  1590. uint32_t second_hw_rev;
  1591. uint32_t word4_rsvd;
  1592. uint32_t third_hw_rev;
  1593. uint32_t word6;
  1594. #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
  1595. #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
  1596. #define lpfc_mbx_rd_rev_fcph_low_WORD word6
  1597. #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
  1598. #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
  1599. #define lpfc_mbx_rd_rev_fcph_high_WORD word6
  1600. #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
  1601. #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
  1602. #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
  1603. #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
  1604. #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
  1605. #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
  1606. uint32_t word7_rsvd;
  1607. uint32_t fw_id_rev;
  1608. uint8_t fw_name[16];
  1609. uint32_t ulp_fw_id_rev;
  1610. uint8_t ulp_fw_name[16];
  1611. uint32_t word18_47_rsvd[30];
  1612. uint32_t word48;
  1613. #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
  1614. #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
  1615. #define lpfc_mbx_rd_rev_avail_len_WORD word48
  1616. uint32_t vpd_paddr_low;
  1617. uint32_t vpd_paddr_high;
  1618. uint32_t avail_vpd_len;
  1619. uint32_t rsvd_52_63[12];
  1620. };
  1621. struct lpfc_mbx_read_config {
  1622. uint32_t word1;
  1623. #define lpfc_mbx_rd_conf_max_bbc_SHIFT 0
  1624. #define lpfc_mbx_rd_conf_max_bbc_MASK 0x000000FF
  1625. #define lpfc_mbx_rd_conf_max_bbc_WORD word1
  1626. #define lpfc_mbx_rd_conf_init_bbc_SHIFT 8
  1627. #define lpfc_mbx_rd_conf_init_bbc_MASK 0x000000FF
  1628. #define lpfc_mbx_rd_conf_init_bbc_WORD word1
  1629. uint32_t word2;
  1630. #define lpfc_mbx_rd_conf_nport_did_SHIFT 0
  1631. #define lpfc_mbx_rd_conf_nport_did_MASK 0x00FFFFFF
  1632. #define lpfc_mbx_rd_conf_nport_did_WORD word2
  1633. #define lpfc_mbx_rd_conf_topology_SHIFT 24
  1634. #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
  1635. #define lpfc_mbx_rd_conf_topology_WORD word2
  1636. uint32_t word3;
  1637. #define lpfc_mbx_rd_conf_ao_SHIFT 0
  1638. #define lpfc_mbx_rd_conf_ao_MASK 0x00000001
  1639. #define lpfc_mbx_rd_conf_ao_WORD word3
  1640. #define lpfc_mbx_rd_conf_bb_scn_SHIFT 8
  1641. #define lpfc_mbx_rd_conf_bb_scn_MASK 0x0000000F
  1642. #define lpfc_mbx_rd_conf_bb_scn_WORD word3
  1643. #define lpfc_mbx_rd_conf_cbb_scn_SHIFT 12
  1644. #define lpfc_mbx_rd_conf_cbb_scn_MASK 0x0000000F
  1645. #define lpfc_mbx_rd_conf_cbb_scn_WORD word3
  1646. #define lpfc_mbx_rd_conf_mc_SHIFT 29
  1647. #define lpfc_mbx_rd_conf_mc_MASK 0x00000001
  1648. #define lpfc_mbx_rd_conf_mc_WORD word3
  1649. uint32_t word4;
  1650. #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
  1651. #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
  1652. #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
  1653. uint32_t word5;
  1654. #define lpfc_mbx_rd_conf_lp_tov_SHIFT 0
  1655. #define lpfc_mbx_rd_conf_lp_tov_MASK 0x0000FFFF
  1656. #define lpfc_mbx_rd_conf_lp_tov_WORD word5
  1657. uint32_t word6;
  1658. #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
  1659. #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
  1660. #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
  1661. uint32_t word7;
  1662. #define lpfc_mbx_rd_conf_r_t_tov_SHIFT 0
  1663. #define lpfc_mbx_rd_conf_r_t_tov_MASK 0x000000FF
  1664. #define lpfc_mbx_rd_conf_r_t_tov_WORD word7
  1665. uint32_t word8;
  1666. #define lpfc_mbx_rd_conf_al_tov_SHIFT 0
  1667. #define lpfc_mbx_rd_conf_al_tov_MASK 0x0000000F
  1668. #define lpfc_mbx_rd_conf_al_tov_WORD word8
  1669. uint32_t word9;
  1670. #define lpfc_mbx_rd_conf_lmt_SHIFT 0
  1671. #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
  1672. #define lpfc_mbx_rd_conf_lmt_WORD word9
  1673. uint32_t word10;
  1674. #define lpfc_mbx_rd_conf_max_alpa_SHIFT 0
  1675. #define lpfc_mbx_rd_conf_max_alpa_MASK 0x000000FF
  1676. #define lpfc_mbx_rd_conf_max_alpa_WORD word10
  1677. uint32_t word11_rsvd;
  1678. uint32_t word12;
  1679. #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
  1680. #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
  1681. #define lpfc_mbx_rd_conf_xri_base_WORD word12
  1682. #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
  1683. #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
  1684. #define lpfc_mbx_rd_conf_xri_count_WORD word12
  1685. uint32_t word13;
  1686. #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
  1687. #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
  1688. #define lpfc_mbx_rd_conf_rpi_base_WORD word13
  1689. #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
  1690. #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
  1691. #define lpfc_mbx_rd_conf_rpi_count_WORD word13
  1692. uint32_t word14;
  1693. #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
  1694. #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
  1695. #define lpfc_mbx_rd_conf_vpi_base_WORD word14
  1696. #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
  1697. #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
  1698. #define lpfc_mbx_rd_conf_vpi_count_WORD word14
  1699. uint32_t word15;
  1700. #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
  1701. #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
  1702. #define lpfc_mbx_rd_conf_vfi_base_WORD word15
  1703. #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
  1704. #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
  1705. #define lpfc_mbx_rd_conf_vfi_count_WORD word15
  1706. uint32_t word16;
  1707. #define lpfc_mbx_rd_conf_fcfi_base_SHIFT 0
  1708. #define lpfc_mbx_rd_conf_fcfi_base_MASK 0x0000FFFF
  1709. #define lpfc_mbx_rd_conf_fcfi_base_WORD word16
  1710. #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
  1711. #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
  1712. #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
  1713. uint32_t word17;
  1714. #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
  1715. #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
  1716. #define lpfc_mbx_rd_conf_rq_count_WORD word17
  1717. #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
  1718. #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
  1719. #define lpfc_mbx_rd_conf_eq_count_WORD word17
  1720. uint32_t word18;
  1721. #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
  1722. #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
  1723. #define lpfc_mbx_rd_conf_wq_count_WORD word18
  1724. #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
  1725. #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
  1726. #define lpfc_mbx_rd_conf_cq_count_WORD word18
  1727. };
  1728. struct lpfc_mbx_request_features {
  1729. uint32_t word1;
  1730. #define lpfc_mbx_rq_ftr_qry_SHIFT 0
  1731. #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
  1732. #define lpfc_mbx_rq_ftr_qry_WORD word1
  1733. uint32_t word2;
  1734. #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
  1735. #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
  1736. #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
  1737. #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
  1738. #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
  1739. #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
  1740. #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
  1741. #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
  1742. #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
  1743. #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
  1744. #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
  1745. #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
  1746. #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
  1747. #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
  1748. #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
  1749. #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
  1750. #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
  1751. #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
  1752. #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
  1753. #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
  1754. #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
  1755. #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
  1756. #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
  1757. #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
  1758. uint32_t word3;
  1759. #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
  1760. #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
  1761. #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
  1762. #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
  1763. #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
  1764. #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
  1765. #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
  1766. #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
  1767. #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
  1768. #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
  1769. #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
  1770. #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
  1771. #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
  1772. #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
  1773. #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
  1774. #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
  1775. #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
  1776. #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
  1777. #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
  1778. #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
  1779. #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
  1780. #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
  1781. #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
  1782. #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
  1783. };
  1784. struct lpfc_mbx_supp_pages {
  1785. uint32_t word1;
  1786. #define qs_SHIFT 0
  1787. #define qs_MASK 0x00000001
  1788. #define qs_WORD word1
  1789. #define wr_SHIFT 1
  1790. #define wr_MASK 0x00000001
  1791. #define wr_WORD word1
  1792. #define pf_SHIFT 8
  1793. #define pf_MASK 0x000000ff
  1794. #define pf_WORD word1
  1795. #define cpn_SHIFT 16
  1796. #define cpn_MASK 0x000000ff
  1797. #define cpn_WORD word1
  1798. uint32_t word2;
  1799. #define list_offset_SHIFT 0
  1800. #define list_offset_MASK 0x000000ff
  1801. #define list_offset_WORD word2
  1802. #define next_offset_SHIFT 8
  1803. #define next_offset_MASK 0x000000ff
  1804. #define next_offset_WORD word2
  1805. #define elem_cnt_SHIFT 16
  1806. #define elem_cnt_MASK 0x000000ff
  1807. #define elem_cnt_WORD word2
  1808. uint32_t word3;
  1809. #define pn_0_SHIFT 24
  1810. #define pn_0_MASK 0x000000ff
  1811. #define pn_0_WORD word3
  1812. #define pn_1_SHIFT 16
  1813. #define pn_1_MASK 0x000000ff
  1814. #define pn_1_WORD word3
  1815. #define pn_2_SHIFT 8
  1816. #define pn_2_MASK 0x000000ff
  1817. #define pn_2_WORD word3
  1818. #define pn_3_SHIFT 0
  1819. #define pn_3_MASK 0x000000ff
  1820. #define pn_3_WORD word3
  1821. uint32_t word4;
  1822. #define pn_4_SHIFT 24
  1823. #define pn_4_MASK 0x000000ff
  1824. #define pn_4_WORD word4
  1825. #define pn_5_SHIFT 16
  1826. #define pn_5_MASK 0x000000ff
  1827. #define pn_5_WORD word4
  1828. #define pn_6_SHIFT 8
  1829. #define pn_6_MASK 0x000000ff
  1830. #define pn_6_WORD word4
  1831. #define pn_7_SHIFT 0
  1832. #define pn_7_MASK 0x000000ff
  1833. #define pn_7_WORD word4
  1834. uint32_t rsvd[27];
  1835. #define LPFC_SUPP_PAGES 0
  1836. #define LPFC_BLOCK_GUARD_PROFILES 1
  1837. #define LPFC_SLI4_PARAMETERS 2
  1838. };
  1839. struct lpfc_mbx_sli4_params {
  1840. uint32_t word1;
  1841. #define qs_SHIFT 0
  1842. #define qs_MASK 0x00000001
  1843. #define qs_WORD word1
  1844. #define wr_SHIFT 1
  1845. #define wr_MASK 0x00000001
  1846. #define wr_WORD word1
  1847. #define pf_SHIFT 8
  1848. #define pf_MASK 0x000000ff
  1849. #define pf_WORD word1
  1850. #define cpn_SHIFT 16
  1851. #define cpn_MASK 0x000000ff
  1852. #define cpn_WORD word1
  1853. uint32_t word2;
  1854. #define if_type_SHIFT 0
  1855. #define if_type_MASK 0x00000007
  1856. #define if_type_WORD word2
  1857. #define sli_rev_SHIFT 4
  1858. #define sli_rev_MASK 0x0000000f
  1859. #define sli_rev_WORD word2
  1860. #define sli_family_SHIFT 8
  1861. #define sli_family_MASK 0x000000ff
  1862. #define sli_family_WORD word2
  1863. #define featurelevel_1_SHIFT 16
  1864. #define featurelevel_1_MASK 0x000000ff
  1865. #define featurelevel_1_WORD word2
  1866. #define featurelevel_2_SHIFT 24
  1867. #define featurelevel_2_MASK 0x0000001f
  1868. #define featurelevel_2_WORD word2
  1869. uint32_t word3;
  1870. #define fcoe_SHIFT 0
  1871. #define fcoe_MASK 0x00000001
  1872. #define fcoe_WORD word3
  1873. #define fc_SHIFT 1
  1874. #define fc_MASK 0x00000001
  1875. #define fc_WORD word3
  1876. #define nic_SHIFT 2
  1877. #define nic_MASK 0x00000001
  1878. #define nic_WORD word3
  1879. #define iscsi_SHIFT 3
  1880. #define iscsi_MASK 0x00000001
  1881. #define iscsi_WORD word3
  1882. #define rdma_SHIFT 4
  1883. #define rdma_MASK 0x00000001
  1884. #define rdma_WORD word3
  1885. uint32_t sge_supp_len;
  1886. #define SLI4_PAGE_SIZE 4096
  1887. uint32_t word5;
  1888. #define if_page_sz_SHIFT 0
  1889. #define if_page_sz_MASK 0x0000ffff
  1890. #define if_page_sz_WORD word5
  1891. #define loopbk_scope_SHIFT 24
  1892. #define loopbk_scope_MASK 0x0000000f
  1893. #define loopbk_scope_WORD word5
  1894. #define rq_db_window_SHIFT 28
  1895. #define rq_db_window_MASK 0x0000000f
  1896. #define rq_db_window_WORD word5
  1897. uint32_t word6;
  1898. #define eq_pages_SHIFT 0
  1899. #define eq_pages_MASK 0x0000000f
  1900. #define eq_pages_WORD word6
  1901. #define eqe_size_SHIFT 8
  1902. #define eqe_size_MASK 0x000000ff
  1903. #define eqe_size_WORD word6
  1904. uint32_t word7;
  1905. #define cq_pages_SHIFT 0
  1906. #define cq_pages_MASK 0x0000000f
  1907. #define cq_pages_WORD word7
  1908. #define cqe_size_SHIFT 8
  1909. #define cqe_size_MASK 0x000000ff
  1910. #define cqe_size_WORD word7
  1911. uint32_t word8;
  1912. #define mq_pages_SHIFT 0
  1913. #define mq_pages_MASK 0x0000000f
  1914. #define mq_pages_WORD word8
  1915. #define mqe_size_SHIFT 8
  1916. #define mqe_size_MASK 0x000000ff
  1917. #define mqe_size_WORD word8
  1918. #define mq_elem_cnt_SHIFT 16
  1919. #define mq_elem_cnt_MASK 0x000000ff
  1920. #define mq_elem_cnt_WORD word8
  1921. uint32_t word9;
  1922. #define wq_pages_SHIFT 0
  1923. #define wq_pages_MASK 0x0000ffff
  1924. #define wq_pages_WORD word9
  1925. #define wqe_size_SHIFT 8
  1926. #define wqe_size_MASK 0x000000ff
  1927. #define wqe_size_WORD word9
  1928. uint32_t word10;
  1929. #define rq_pages_SHIFT 0
  1930. #define rq_pages_MASK 0x0000ffff
  1931. #define rq_pages_WORD word10
  1932. #define rqe_size_SHIFT 8
  1933. #define rqe_size_MASK 0x000000ff
  1934. #define rqe_size_WORD word10
  1935. uint32_t word11;
  1936. #define hdr_pages_SHIFT 0
  1937. #define hdr_pages_MASK 0x0000000f
  1938. #define hdr_pages_WORD word11
  1939. #define hdr_size_SHIFT 8
  1940. #define hdr_size_MASK 0x0000000f
  1941. #define hdr_size_WORD word11
  1942. #define hdr_pp_align_SHIFT 16
  1943. #define hdr_pp_align_MASK 0x0000ffff
  1944. #define hdr_pp_align_WORD word11
  1945. uint32_t word12;
  1946. #define sgl_pages_SHIFT 0
  1947. #define sgl_pages_MASK 0x0000000f
  1948. #define sgl_pages_WORD word12
  1949. #define sgl_pp_align_SHIFT 16
  1950. #define sgl_pp_align_MASK 0x0000ffff
  1951. #define sgl_pp_align_WORD word12
  1952. uint32_t rsvd_13_63[51];
  1953. };
  1954. /* Mailbox Completion Queue Error Messages */
  1955. #define MB_CQE_STATUS_SUCCESS 0x0
  1956. #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
  1957. #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
  1958. #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
  1959. #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
  1960. #define MB_CQE_STATUS_DMA_FAILED 0x5
  1961. /* mailbox queue entry structure */
  1962. struct lpfc_mqe {
  1963. uint32_t word0;
  1964. #define lpfc_mqe_status_SHIFT 16
  1965. #define lpfc_mqe_status_MASK 0x0000FFFF
  1966. #define lpfc_mqe_status_WORD word0
  1967. #define lpfc_mqe_command_SHIFT 8
  1968. #define lpfc_mqe_command_MASK 0x000000FF
  1969. #define lpfc_mqe_command_WORD word0
  1970. union {
  1971. uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
  1972. /* sli4 mailbox commands */
  1973. struct lpfc_mbx_sli4_config sli4_config;
  1974. struct lpfc_mbx_init_vfi init_vfi;
  1975. struct lpfc_mbx_reg_vfi reg_vfi;
  1976. struct lpfc_mbx_reg_vfi unreg_vfi;
  1977. struct lpfc_mbx_init_vpi init_vpi;
  1978. struct lpfc_mbx_resume_rpi resume_rpi;
  1979. struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
  1980. struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
  1981. struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
  1982. struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
  1983. struct lpfc_mbx_reg_fcfi reg_fcfi;
  1984. struct lpfc_mbx_unreg_fcfi unreg_fcfi;
  1985. struct lpfc_mbx_mq_create mq_create;
  1986. struct lpfc_mbx_mq_create_ext mq_create_ext;
  1987. struct lpfc_mbx_eq_create eq_create;
  1988. struct lpfc_mbx_cq_create cq_create;
  1989. struct lpfc_mbx_wq_create wq_create;
  1990. struct lpfc_mbx_rq_create rq_create;
  1991. struct lpfc_mbx_mq_destroy mq_destroy;
  1992. struct lpfc_mbx_eq_destroy eq_destroy;
  1993. struct lpfc_mbx_cq_destroy cq_destroy;
  1994. struct lpfc_mbx_wq_destroy wq_destroy;
  1995. struct lpfc_mbx_rq_destroy rq_destroy;
  1996. struct lpfc_mbx_post_sgl_pages post_sgl_pages;
  1997. struct lpfc_mbx_nembed_cmd nembed_cmd;
  1998. struct lpfc_mbx_read_rev read_rev;
  1999. struct lpfc_mbx_read_vpi read_vpi;
  2000. struct lpfc_mbx_read_config rd_config;
  2001. struct lpfc_mbx_request_features req_ftrs;
  2002. struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
  2003. struct lpfc_mbx_query_fw_cfg query_fw_cfg;
  2004. struct lpfc_mbx_supp_pages supp_pages;
  2005. struct lpfc_mbx_sli4_params sli4_params;
  2006. struct lpfc_mbx_nop nop;
  2007. } un;
  2008. };
  2009. struct lpfc_mcqe {
  2010. uint32_t word0;
  2011. #define lpfc_mcqe_status_SHIFT 0
  2012. #define lpfc_mcqe_status_MASK 0x0000FFFF
  2013. #define lpfc_mcqe_status_WORD word0
  2014. #define lpfc_mcqe_ext_status_SHIFT 16
  2015. #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
  2016. #define lpfc_mcqe_ext_status_WORD word0
  2017. uint32_t mcqe_tag0;
  2018. uint32_t mcqe_tag1;
  2019. uint32_t trailer;
  2020. #define lpfc_trailer_valid_SHIFT 31
  2021. #define lpfc_trailer_valid_MASK 0x00000001
  2022. #define lpfc_trailer_valid_WORD trailer
  2023. #define lpfc_trailer_async_SHIFT 30
  2024. #define lpfc_trailer_async_MASK 0x00000001
  2025. #define lpfc_trailer_async_WORD trailer
  2026. #define lpfc_trailer_hpi_SHIFT 29
  2027. #define lpfc_trailer_hpi_MASK 0x00000001
  2028. #define lpfc_trailer_hpi_WORD trailer
  2029. #define lpfc_trailer_completed_SHIFT 28
  2030. #define lpfc_trailer_completed_MASK 0x00000001
  2031. #define lpfc_trailer_completed_WORD trailer
  2032. #define lpfc_trailer_consumed_SHIFT 27
  2033. #define lpfc_trailer_consumed_MASK 0x00000001
  2034. #define lpfc_trailer_consumed_WORD trailer
  2035. #define lpfc_trailer_type_SHIFT 16
  2036. #define lpfc_trailer_type_MASK 0x000000FF
  2037. #define lpfc_trailer_type_WORD trailer
  2038. #define lpfc_trailer_code_SHIFT 8
  2039. #define lpfc_trailer_code_MASK 0x000000FF
  2040. #define lpfc_trailer_code_WORD trailer
  2041. #define LPFC_TRAILER_CODE_LINK 0x1
  2042. #define LPFC_TRAILER_CODE_FCOE 0x2
  2043. #define LPFC_TRAILER_CODE_DCBX 0x3
  2044. #define LPFC_TRAILER_CODE_GRP5 0x5
  2045. };
  2046. struct lpfc_acqe_link {
  2047. uint32_t word0;
  2048. #define lpfc_acqe_link_speed_SHIFT 24
  2049. #define lpfc_acqe_link_speed_MASK 0x000000FF
  2050. #define lpfc_acqe_link_speed_WORD word0
  2051. #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
  2052. #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
  2053. #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
  2054. #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
  2055. #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
  2056. #define lpfc_acqe_link_duplex_SHIFT 16
  2057. #define lpfc_acqe_link_duplex_MASK 0x000000FF
  2058. #define lpfc_acqe_link_duplex_WORD word0
  2059. #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
  2060. #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
  2061. #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
  2062. #define lpfc_acqe_link_status_SHIFT 8
  2063. #define lpfc_acqe_link_status_MASK 0x000000FF
  2064. #define lpfc_acqe_link_status_WORD word0
  2065. #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
  2066. #define LPFC_ASYNC_LINK_STATUS_UP 0x1
  2067. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
  2068. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
  2069. #define lpfc_acqe_link_physical_SHIFT 0
  2070. #define lpfc_acqe_link_physical_MASK 0x000000FF
  2071. #define lpfc_acqe_link_physical_WORD word0
  2072. #define LPFC_ASYNC_LINK_PORT_A 0x0
  2073. #define LPFC_ASYNC_LINK_PORT_B 0x1
  2074. uint32_t word1;
  2075. #define lpfc_acqe_link_fault_SHIFT 0
  2076. #define lpfc_acqe_link_fault_MASK 0x000000FF
  2077. #define lpfc_acqe_link_fault_WORD word1
  2078. #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
  2079. #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
  2080. #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
  2081. #define lpfc_acqe_qos_link_speed_SHIFT 16
  2082. #define lpfc_acqe_qos_link_speed_MASK 0x0000FFFF
  2083. #define lpfc_acqe_qos_link_speed_WORD word1
  2084. uint32_t event_tag;
  2085. uint32_t trailer;
  2086. };
  2087. struct lpfc_acqe_fcoe {
  2088. uint32_t index;
  2089. uint32_t word1;
  2090. #define lpfc_acqe_fcoe_fcf_count_SHIFT 0
  2091. #define lpfc_acqe_fcoe_fcf_count_MASK 0x0000FFFF
  2092. #define lpfc_acqe_fcoe_fcf_count_WORD word1
  2093. #define lpfc_acqe_fcoe_event_type_SHIFT 16
  2094. #define lpfc_acqe_fcoe_event_type_MASK 0x0000FFFF
  2095. #define lpfc_acqe_fcoe_event_type_WORD word1
  2096. #define LPFC_FCOE_EVENT_TYPE_NEW_FCF 0x1
  2097. #define LPFC_FCOE_EVENT_TYPE_FCF_TABLE_FULL 0x2
  2098. #define LPFC_FCOE_EVENT_TYPE_FCF_DEAD 0x3
  2099. #define LPFC_FCOE_EVENT_TYPE_CVL 0x4
  2100. #define LPFC_FCOE_EVENT_TYPE_FCF_PARAM_MOD 0x5
  2101. uint32_t event_tag;
  2102. uint32_t trailer;
  2103. };
  2104. struct lpfc_acqe_dcbx {
  2105. uint32_t tlv_ttl;
  2106. uint32_t reserved;
  2107. uint32_t event_tag;
  2108. uint32_t trailer;
  2109. };
  2110. struct lpfc_acqe_grp5 {
  2111. uint32_t word0;
  2112. #define lpfc_acqe_grp5_pport_SHIFT 0
  2113. #define lpfc_acqe_grp5_pport_MASK 0x000000FF
  2114. #define lpfc_acqe_grp5_pport_WORD word0
  2115. uint32_t word1;
  2116. #define lpfc_acqe_grp5_llink_spd_SHIFT 16
  2117. #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
  2118. #define lpfc_acqe_grp5_llink_spd_WORD word1
  2119. uint32_t event_tag;
  2120. uint32_t trailer;
  2121. };
  2122. /*
  2123. * Define the bootstrap mailbox (bmbx) region used to communicate
  2124. * mailbox command between the host and port. The mailbox consists
  2125. * of a payload area of 256 bytes and a completion queue of length
  2126. * 16 bytes.
  2127. */
  2128. struct lpfc_bmbx_create {
  2129. struct lpfc_mqe mqe;
  2130. struct lpfc_mcqe mcqe;
  2131. };
  2132. #define SGL_ALIGN_SZ 64
  2133. #define SGL_PAGE_SIZE 4096
  2134. /* align SGL addr on a size boundary - adjust address up */
  2135. #define NO_XRI ((uint16_t)-1)
  2136. struct wqe_common {
  2137. uint32_t word6;
  2138. #define wqe_xri_tag_SHIFT 0
  2139. #define wqe_xri_tag_MASK 0x0000FFFF
  2140. #define wqe_xri_tag_WORD word6
  2141. #define wqe_ctxt_tag_SHIFT 16
  2142. #define wqe_ctxt_tag_MASK 0x0000FFFF
  2143. #define wqe_ctxt_tag_WORD word6
  2144. uint32_t word7;
  2145. #define wqe_ct_SHIFT 2
  2146. #define wqe_ct_MASK 0x00000003
  2147. #define wqe_ct_WORD word7
  2148. #define wqe_status_SHIFT 4
  2149. #define wqe_status_MASK 0x0000000f
  2150. #define wqe_status_WORD word7
  2151. #define wqe_cmnd_SHIFT 8
  2152. #define wqe_cmnd_MASK 0x000000ff
  2153. #define wqe_cmnd_WORD word7
  2154. #define wqe_class_SHIFT 16
  2155. #define wqe_class_MASK 0x00000007
  2156. #define wqe_class_WORD word7
  2157. #define wqe_pu_SHIFT 20
  2158. #define wqe_pu_MASK 0x00000003
  2159. #define wqe_pu_WORD word7
  2160. #define wqe_erp_SHIFT 22
  2161. #define wqe_erp_MASK 0x00000001
  2162. #define wqe_erp_WORD word7
  2163. #define wqe_lnk_SHIFT 23
  2164. #define wqe_lnk_MASK 0x00000001
  2165. #define wqe_lnk_WORD word7
  2166. #define wqe_tmo_SHIFT 24
  2167. #define wqe_tmo_MASK 0x000000ff
  2168. #define wqe_tmo_WORD word7
  2169. uint32_t abort_tag; /* word 8 in WQE */
  2170. uint32_t word9;
  2171. #define wqe_reqtag_SHIFT 0
  2172. #define wqe_reqtag_MASK 0x0000FFFF
  2173. #define wqe_reqtag_WORD word9
  2174. #define wqe_rcvoxid_SHIFT 16
  2175. #define wqe_rcvoxid_MASK 0x0000FFFF
  2176. #define wqe_rcvoxid_WORD word9
  2177. uint32_t word10;
  2178. #define wqe_pri_SHIFT 16
  2179. #define wqe_pri_MASK 0x00000007
  2180. #define wqe_pri_WORD word10
  2181. #define wqe_pv_SHIFT 19
  2182. #define wqe_pv_MASK 0x00000001
  2183. #define wqe_pv_WORD word10
  2184. #define wqe_xc_SHIFT 21
  2185. #define wqe_xc_MASK 0x00000001
  2186. #define wqe_xc_WORD word10
  2187. #define wqe_ccpe_SHIFT 23
  2188. #define wqe_ccpe_MASK 0x00000001
  2189. #define wqe_ccpe_WORD word10
  2190. #define wqe_ccp_SHIFT 24
  2191. #define wqe_ccp_MASK 0x000000ff
  2192. #define wqe_ccp_WORD word10
  2193. uint32_t word11;
  2194. #define wqe_cmd_type_SHIFT 0
  2195. #define wqe_cmd_type_MASK 0x0000000f
  2196. #define wqe_cmd_type_WORD word11
  2197. #define wqe_wqec_SHIFT 7
  2198. #define wqe_wqec_MASK 0x00000001
  2199. #define wqe_wqec_WORD word11
  2200. #define wqe_cqid_SHIFT 16
  2201. #define wqe_cqid_MASK 0x0000ffff
  2202. #define wqe_cqid_WORD word11
  2203. };
  2204. struct wqe_did {
  2205. uint32_t word5;
  2206. #define wqe_els_did_SHIFT 0
  2207. #define wqe_els_did_MASK 0x00FFFFFF
  2208. #define wqe_els_did_WORD word5
  2209. #define wqe_xmit_bls_pt_SHIFT 28
  2210. #define wqe_xmit_bls_pt_MASK 0x00000003
  2211. #define wqe_xmit_bls_pt_WORD word5
  2212. #define wqe_xmit_bls_ar_SHIFT 30
  2213. #define wqe_xmit_bls_ar_MASK 0x00000001
  2214. #define wqe_xmit_bls_ar_WORD word5
  2215. #define wqe_xmit_bls_xo_SHIFT 31
  2216. #define wqe_xmit_bls_xo_MASK 0x00000001
  2217. #define wqe_xmit_bls_xo_WORD word5
  2218. };
  2219. struct els_request64_wqe {
  2220. struct ulp_bde64 bde;
  2221. uint32_t payload_len;
  2222. uint32_t word4;
  2223. #define els_req64_sid_SHIFT 0
  2224. #define els_req64_sid_MASK 0x00FFFFFF
  2225. #define els_req64_sid_WORD word4
  2226. #define els_req64_sp_SHIFT 24
  2227. #define els_req64_sp_MASK 0x00000001
  2228. #define els_req64_sp_WORD word4
  2229. #define els_req64_vf_SHIFT 25
  2230. #define els_req64_vf_MASK 0x00000001
  2231. #define els_req64_vf_WORD word4
  2232. struct wqe_did wqe_dest;
  2233. struct wqe_common wqe_com; /* words 6-11 */
  2234. uint32_t word12;
  2235. #define els_req64_vfid_SHIFT 1
  2236. #define els_req64_vfid_MASK 0x00000FFF
  2237. #define els_req64_vfid_WORD word12
  2238. #define els_req64_pri_SHIFT 13
  2239. #define els_req64_pri_MASK 0x00000007
  2240. #define els_req64_pri_WORD word12
  2241. uint32_t word13;
  2242. #define els_req64_hopcnt_SHIFT 24
  2243. #define els_req64_hopcnt_MASK 0x000000ff
  2244. #define els_req64_hopcnt_WORD word13
  2245. uint32_t reserved[2];
  2246. };
  2247. struct xmit_els_rsp64_wqe {
  2248. struct ulp_bde64 bde;
  2249. uint32_t rsvd3;
  2250. uint32_t rsvd4;
  2251. struct wqe_did wqe_dest;
  2252. struct wqe_common wqe_com; /* words 6-11 */
  2253. uint32_t rsvd_12_15[4];
  2254. };
  2255. struct xmit_bls_rsp64_wqe {
  2256. uint32_t payload0;
  2257. /* Payload0 for BA_ACC */
  2258. #define xmit_bls_rsp64_acc_seq_id_SHIFT 16
  2259. #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
  2260. #define xmit_bls_rsp64_acc_seq_id_WORD payload0
  2261. #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
  2262. #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
  2263. #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
  2264. /* Payload0 for BA_RJT */
  2265. #define xmit_bls_rsp64_rjt_vspec_SHIFT 0
  2266. #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
  2267. #define xmit_bls_rsp64_rjt_vspec_WORD payload0
  2268. #define xmit_bls_rsp64_rjt_expc_SHIFT 8
  2269. #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
  2270. #define xmit_bls_rsp64_rjt_expc_WORD payload0
  2271. #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
  2272. #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
  2273. #define xmit_bls_rsp64_rjt_rsnc_WORD payload0
  2274. uint32_t word1;
  2275. #define xmit_bls_rsp64_rxid_SHIFT 0
  2276. #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
  2277. #define xmit_bls_rsp64_rxid_WORD word1
  2278. #define xmit_bls_rsp64_oxid_SHIFT 16
  2279. #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
  2280. #define xmit_bls_rsp64_oxid_WORD word1
  2281. uint32_t word2;
  2282. #define xmit_bls_rsp64_seqcnthi_SHIFT 0
  2283. #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
  2284. #define xmit_bls_rsp64_seqcnthi_WORD word2
  2285. #define xmit_bls_rsp64_seqcntlo_SHIFT 16
  2286. #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
  2287. #define xmit_bls_rsp64_seqcntlo_WORD word2
  2288. uint32_t rsrvd3;
  2289. uint32_t rsrvd4;
  2290. struct wqe_did wqe_dest;
  2291. struct wqe_common wqe_com; /* words 6-11 */
  2292. uint32_t rsvd_12_15[4];
  2293. };
  2294. struct wqe_rctl_dfctl {
  2295. uint32_t word5;
  2296. #define wqe_si_SHIFT 2
  2297. #define wqe_si_MASK 0x000000001
  2298. #define wqe_si_WORD word5
  2299. #define wqe_la_SHIFT 3
  2300. #define wqe_la_MASK 0x000000001
  2301. #define wqe_la_WORD word5
  2302. #define wqe_ls_SHIFT 7
  2303. #define wqe_ls_MASK 0x000000001
  2304. #define wqe_ls_WORD word5
  2305. #define wqe_dfctl_SHIFT 8
  2306. #define wqe_dfctl_MASK 0x0000000ff
  2307. #define wqe_dfctl_WORD word5
  2308. #define wqe_type_SHIFT 16
  2309. #define wqe_type_MASK 0x0000000ff
  2310. #define wqe_type_WORD word5
  2311. #define wqe_rctl_SHIFT 24
  2312. #define wqe_rctl_MASK 0x0000000ff
  2313. #define wqe_rctl_WORD word5
  2314. };
  2315. struct xmit_seq64_wqe {
  2316. struct ulp_bde64 bde;
  2317. uint32_t paylaod_offset;
  2318. uint32_t relative_offset;
  2319. struct wqe_rctl_dfctl wge_ctl;
  2320. struct wqe_common wqe_com; /* words 6-11 */
  2321. /* Note: word10 different REVISIT */
  2322. uint32_t xmit_len;
  2323. uint32_t rsvd_12_15[3];
  2324. };
  2325. struct xmit_bcast64_wqe {
  2326. struct ulp_bde64 bde;
  2327. uint32_t paylaod_len;
  2328. uint32_t rsvd4;
  2329. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  2330. struct wqe_common wqe_com; /* words 6-11 */
  2331. uint32_t rsvd_12_15[4];
  2332. };
  2333. struct gen_req64_wqe {
  2334. struct ulp_bde64 bde;
  2335. uint32_t command_len;
  2336. uint32_t payload_len;
  2337. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  2338. struct wqe_common wqe_com; /* words 6-11 */
  2339. uint32_t rsvd_12_15[4];
  2340. };
  2341. struct create_xri_wqe {
  2342. uint32_t rsrvd[5]; /* words 0-4 */
  2343. struct wqe_did wqe_dest; /* word 5 */
  2344. struct wqe_common wqe_com; /* words 6-11 */
  2345. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2346. };
  2347. #define T_REQUEST_TAG 3
  2348. #define T_XRI_TAG 1
  2349. struct abort_cmd_wqe {
  2350. uint32_t rsrvd[3];
  2351. uint32_t word3;
  2352. #define abort_cmd_ia_SHIFT 0
  2353. #define abort_cmd_ia_MASK 0x000000001
  2354. #define abort_cmd_ia_WORD word3
  2355. #define abort_cmd_criteria_SHIFT 8
  2356. #define abort_cmd_criteria_MASK 0x0000000ff
  2357. #define abort_cmd_criteria_WORD word3
  2358. uint32_t rsrvd4;
  2359. uint32_t rsrvd5;
  2360. struct wqe_common wqe_com; /* words 6-11 */
  2361. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2362. };
  2363. struct fcp_iwrite64_wqe {
  2364. struct ulp_bde64 bde;
  2365. uint32_t payload_len;
  2366. uint32_t total_xfer_len;
  2367. uint32_t initial_xfer_len;
  2368. struct wqe_common wqe_com; /* words 6-11 */
  2369. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2370. };
  2371. struct fcp_iread64_wqe {
  2372. struct ulp_bde64 bde;
  2373. uint32_t payload_len; /* word 3 */
  2374. uint32_t total_xfer_len; /* word 4 */
  2375. uint32_t rsrvd5; /* word 5 */
  2376. struct wqe_common wqe_com; /* words 6-11 */
  2377. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2378. };
  2379. struct fcp_icmnd64_wqe {
  2380. struct ulp_bde64 bde; /* words 0-2 */
  2381. uint32_t rsrvd[3]; /* words 3-5 */
  2382. struct wqe_common wqe_com; /* words 6-11 */
  2383. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2384. };
  2385. union lpfc_wqe {
  2386. uint32_t words[16];
  2387. struct lpfc_wqe_generic generic;
  2388. struct fcp_icmnd64_wqe fcp_icmd;
  2389. struct fcp_iread64_wqe fcp_iread;
  2390. struct fcp_iwrite64_wqe fcp_iwrite;
  2391. struct abort_cmd_wqe abort_cmd;
  2392. struct create_xri_wqe create_xri;
  2393. struct xmit_bcast64_wqe xmit_bcast64;
  2394. struct xmit_seq64_wqe xmit_sequence;
  2395. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  2396. struct xmit_els_rsp64_wqe xmit_els_rsp;
  2397. struct els_request64_wqe els_req;
  2398. struct gen_req64_wqe gen_req;
  2399. };
  2400. #define FCP_COMMAND 0x0
  2401. #define FCP_COMMAND_DATA_OUT 0x1
  2402. #define ELS_COMMAND_NON_FIP 0xC
  2403. #define ELS_COMMAND_FIP 0xD
  2404. #define OTHER_COMMAND 0x8