quirks.c 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include <linux/dmi.h>
  25. #include <linux/pci-aspm.h>
  26. #include <linux/ioport.h>
  27. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  28. #include "pci.h"
  29. /*
  30. * This quirk function disables memory decoding and releases memory resources
  31. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  32. * It also rounds up size to specified alignment.
  33. * Later on, the kernel will assign page-aligned memory resource back
  34. * to the device.
  35. */
  36. static void __devinit quirk_resource_alignment(struct pci_dev *dev)
  37. {
  38. int i;
  39. struct resource *r;
  40. resource_size_t align, size;
  41. u16 command;
  42. if (!pci_is_reassigndev(dev))
  43. return;
  44. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  45. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  46. dev_warn(&dev->dev,
  47. "Can't reassign resources to host bridge.\n");
  48. return;
  49. }
  50. dev_info(&dev->dev,
  51. "Disabling memory decoding and releasing memory resources.\n");
  52. pci_read_config_word(dev, PCI_COMMAND, &command);
  53. command &= ~PCI_COMMAND_MEMORY;
  54. pci_write_config_word(dev, PCI_COMMAND, command);
  55. align = pci_specified_resource_alignment(dev);
  56. for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
  57. r = &dev->resource[i];
  58. if (!(r->flags & IORESOURCE_MEM))
  59. continue;
  60. size = resource_size(r);
  61. if (size < align) {
  62. size = align;
  63. dev_info(&dev->dev,
  64. "Rounding up size of resource #%d to %#llx.\n",
  65. i, (unsigned long long)size);
  66. }
  67. r->end = size - 1;
  68. r->start = 0;
  69. }
  70. /* Need to disable bridge's resource window,
  71. * to enable the kernel to reassign new resource
  72. * window later on.
  73. */
  74. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  75. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  76. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  77. r = &dev->resource[i];
  78. if (!(r->flags & IORESOURCE_MEM))
  79. continue;
  80. r->end = resource_size(r) - 1;
  81. r->start = 0;
  82. }
  83. pci_disable_bridge_window(dev);
  84. }
  85. }
  86. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
  87. /* The Mellanox Tavor device gives false positive parity errors
  88. * Mark this device with a broken_parity_status, to allow
  89. * PCI scanning code to "skip" this now blacklisted device.
  90. */
  91. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  92. {
  93. dev->broken_parity_status = 1; /* This device gives false positives */
  94. }
  95. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  96. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  97. /* Deal with broken BIOS'es that neglect to enable passive release,
  98. which can cause problems in combination with the 82441FX/PPro MTRRs */
  99. static void quirk_passive_release(struct pci_dev *dev)
  100. {
  101. struct pci_dev *d = NULL;
  102. unsigned char dlc;
  103. /* We have to make sure a particular bit is set in the PIIX3
  104. ISA bridge, so we have to go out and find it. */
  105. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  106. pci_read_config_byte(d, 0x82, &dlc);
  107. if (!(dlc & 1<<1)) {
  108. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  109. dlc |= 1<<1;
  110. pci_write_config_byte(d, 0x82, dlc);
  111. }
  112. }
  113. }
  114. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  115. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  116. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  117. but VIA don't answer queries. If you happen to have good contacts at VIA
  118. ask them for me please -- Alan
  119. This appears to be BIOS not version dependent. So presumably there is a
  120. chipset level fix */
  121. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  122. {
  123. if (!isa_dma_bridge_buggy) {
  124. isa_dma_bridge_buggy=1;
  125. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  126. }
  127. }
  128. /*
  129. * Its not totally clear which chipsets are the problematic ones
  130. * We know 82C586 and 82C596 variants are affected.
  131. */
  132. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  133. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  134. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  135. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  136. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  137. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  138. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  139. /*
  140. * Chipsets where PCI->PCI transfers vanish or hang
  141. */
  142. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  143. {
  144. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  145. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  146. pci_pci_problems |= PCIPCI_FAIL;
  147. }
  148. }
  149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  150. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  151. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  152. {
  153. u8 rev;
  154. pci_read_config_byte(dev, 0x08, &rev);
  155. if (rev == 0x13) {
  156. /* Erratum 24 */
  157. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  158. pci_pci_problems |= PCIAGP_FAIL;
  159. }
  160. }
  161. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  162. /*
  163. * Triton requires workarounds to be used by the drivers
  164. */
  165. static void __devinit quirk_triton(struct pci_dev *dev)
  166. {
  167. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  168. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  169. pci_pci_problems |= PCIPCI_TRITON;
  170. }
  171. }
  172. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  173. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  174. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  175. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  176. /*
  177. * VIA Apollo KT133 needs PCI latency patch
  178. * Made according to a windows driver based patch by George E. Breese
  179. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  180. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  181. * the info on which Mr Breese based his work.
  182. *
  183. * Updated based on further information from the site and also on
  184. * information provided by VIA
  185. */
  186. static void quirk_vialatency(struct pci_dev *dev)
  187. {
  188. struct pci_dev *p;
  189. u8 busarb;
  190. /* Ok we have a potential problem chipset here. Now see if we have
  191. a buggy southbridge */
  192. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  193. if (p!=NULL) {
  194. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  195. /* Check for buggy part revisions */
  196. if (p->revision < 0x40 || p->revision > 0x42)
  197. goto exit;
  198. } else {
  199. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  200. if (p==NULL) /* No problem parts */
  201. goto exit;
  202. /* Check for buggy part revisions */
  203. if (p->revision < 0x10 || p->revision > 0x12)
  204. goto exit;
  205. }
  206. /*
  207. * Ok we have the problem. Now set the PCI master grant to
  208. * occur every master grant. The apparent bug is that under high
  209. * PCI load (quite common in Linux of course) you can get data
  210. * loss when the CPU is held off the bus for 3 bus master requests
  211. * This happens to include the IDE controllers....
  212. *
  213. * VIA only apply this fix when an SB Live! is present but under
  214. * both Linux and Windows this isnt enough, and we have seen
  215. * corruption without SB Live! but with things like 3 UDMA IDE
  216. * controllers. So we ignore that bit of the VIA recommendation..
  217. */
  218. pci_read_config_byte(dev, 0x76, &busarb);
  219. /* Set bit 4 and bi 5 of byte 76 to 0x01
  220. "Master priority rotation on every PCI master grant */
  221. busarb &= ~(1<<5);
  222. busarb |= (1<<4);
  223. pci_write_config_byte(dev, 0x76, busarb);
  224. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  225. exit:
  226. pci_dev_put(p);
  227. }
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  230. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  231. /* Must restore this on a resume from RAM */
  232. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  233. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  234. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  235. /*
  236. * VIA Apollo VP3 needs ETBF on BT848/878
  237. */
  238. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  239. {
  240. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  241. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  242. pci_pci_problems |= PCIPCI_VIAETBF;
  243. }
  244. }
  245. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  246. static void __devinit quirk_vsfx(struct pci_dev *dev)
  247. {
  248. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  249. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  250. pci_pci_problems |= PCIPCI_VSFX;
  251. }
  252. }
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  254. /*
  255. * Ali Magik requires workarounds to be used by the drivers
  256. * that DMA to AGP space. Latency must be set to 0xA and triton
  257. * workaround applied too
  258. * [Info kindly provided by ALi]
  259. */
  260. static void __init quirk_alimagik(struct pci_dev *dev)
  261. {
  262. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  263. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  264. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  265. }
  266. }
  267. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  268. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  269. /*
  270. * Natoma has some interesting boundary conditions with Zoran stuff
  271. * at least
  272. */
  273. static void __devinit quirk_natoma(struct pci_dev *dev)
  274. {
  275. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  276. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  277. pci_pci_problems |= PCIPCI_NATOMA;
  278. }
  279. }
  280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  282. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  286. /*
  287. * This chip can cause PCI parity errors if config register 0xA0 is read
  288. * while DMAs are occurring.
  289. */
  290. static void __devinit quirk_citrine(struct pci_dev *dev)
  291. {
  292. dev->cfg_size = 0xA0;
  293. }
  294. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  295. /*
  296. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  297. * If it's needed, re-allocate the region.
  298. */
  299. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  300. {
  301. struct resource *r = &dev->resource[0];
  302. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  303. r->start = 0;
  304. r->end = 0x3ffffff;
  305. }
  306. }
  307. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  308. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  309. /*
  310. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  311. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  312. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  313. * (which conflicts w/ BAR1's memory range).
  314. */
  315. static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
  316. {
  317. if (pci_resource_len(dev, 0) != 8) {
  318. struct resource *res = &dev->resource[0];
  319. res->end = res->start + 8 - 1;
  320. dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
  321. "(incorrect header); workaround applied.\n");
  322. }
  323. }
  324. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  325. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  326. unsigned size, int nr, const char *name)
  327. {
  328. region &= ~(size-1);
  329. if (region) {
  330. struct pci_bus_region bus_region;
  331. struct resource *res = dev->resource + nr;
  332. res->name = pci_name(dev);
  333. res->start = region;
  334. res->end = region + size - 1;
  335. res->flags = IORESOURCE_IO;
  336. /* Convert from PCI bus to resource space. */
  337. bus_region.start = res->start;
  338. bus_region.end = res->end;
  339. pcibios_bus_to_resource(dev, res, &bus_region);
  340. if (pci_claim_resource(dev, nr) == 0)
  341. dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
  342. res, name);
  343. }
  344. }
  345. /*
  346. * ATI Northbridge setups MCE the processor if you even
  347. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  348. */
  349. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  350. {
  351. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  352. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  353. request_region(0x3b0, 0x0C, "RadeonIGP");
  354. request_region(0x3d3, 0x01, "RadeonIGP");
  355. }
  356. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  357. /*
  358. * Let's make the southbridge information explicit instead
  359. * of having to worry about people probing the ACPI areas,
  360. * for example.. (Yes, it happens, and if you read the wrong
  361. * ACPI register it will put the machine to sleep with no
  362. * way of waking it up again. Bummer).
  363. *
  364. * ALI M7101: Two IO regions pointed to by words at
  365. * 0xE0 (64 bytes of ACPI registers)
  366. * 0xE2 (32 bytes of SMB registers)
  367. */
  368. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  369. {
  370. u16 region;
  371. pci_read_config_word(dev, 0xE0, &region);
  372. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  373. pci_read_config_word(dev, 0xE2, &region);
  374. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  375. }
  376. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  377. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  378. {
  379. u32 devres;
  380. u32 mask, size, base;
  381. pci_read_config_dword(dev, port, &devres);
  382. if ((devres & enable) != enable)
  383. return;
  384. mask = (devres >> 16) & 15;
  385. base = devres & 0xffff;
  386. size = 16;
  387. for (;;) {
  388. unsigned bit = size >> 1;
  389. if ((bit & mask) == bit)
  390. break;
  391. size = bit;
  392. }
  393. /*
  394. * For now we only print it out. Eventually we'll want to
  395. * reserve it (at least if it's in the 0x1000+ range), but
  396. * let's get enough confirmation reports first.
  397. */
  398. base &= -size;
  399. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  400. }
  401. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  402. {
  403. u32 devres;
  404. u32 mask, size, base;
  405. pci_read_config_dword(dev, port, &devres);
  406. if ((devres & enable) != enable)
  407. return;
  408. base = devres & 0xffff0000;
  409. mask = (devres & 0x3f) << 16;
  410. size = 128 << 16;
  411. for (;;) {
  412. unsigned bit = size >> 1;
  413. if ((bit & mask) == bit)
  414. break;
  415. size = bit;
  416. }
  417. /*
  418. * For now we only print it out. Eventually we'll want to
  419. * reserve it, but let's get enough confirmation reports first.
  420. */
  421. base &= -size;
  422. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  423. }
  424. /*
  425. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  426. * 0x40 (64 bytes of ACPI registers)
  427. * 0x90 (16 bytes of SMB registers)
  428. * and a few strange programmable PIIX4 device resources.
  429. */
  430. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  431. {
  432. u32 region, res_a;
  433. pci_read_config_dword(dev, 0x40, &region);
  434. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  435. pci_read_config_dword(dev, 0x90, &region);
  436. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  437. /* Device resource A has enables for some of the other ones */
  438. pci_read_config_dword(dev, 0x5c, &res_a);
  439. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  440. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  441. /* Device resource D is just bitfields for static resources */
  442. /* Device 12 enabled? */
  443. if (res_a & (1 << 29)) {
  444. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  445. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  446. }
  447. /* Device 13 enabled? */
  448. if (res_a & (1 << 30)) {
  449. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  450. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  451. }
  452. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  453. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  454. }
  455. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  456. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  457. /*
  458. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  459. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  460. * 0x58 (64 bytes of GPIO I/O space)
  461. */
  462. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  463. {
  464. u32 region;
  465. pci_read_config_dword(dev, 0x40, &region);
  466. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  467. pci_read_config_dword(dev, 0x58, &region);
  468. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  469. }
  470. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  471. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  472. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  473. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  474. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  475. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  476. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  477. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  478. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  479. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  480. static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
  481. {
  482. u32 region;
  483. pci_read_config_dword(dev, 0x40, &region);
  484. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  485. pci_read_config_dword(dev, 0x48, &region);
  486. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  487. }
  488. static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  489. {
  490. u32 val;
  491. u32 size, base;
  492. pci_read_config_dword(dev, reg, &val);
  493. /* Enabled? */
  494. if (!(val & 1))
  495. return;
  496. base = val & 0xfffc;
  497. if (dynsize) {
  498. /*
  499. * This is not correct. It is 16, 32 or 64 bytes depending on
  500. * register D31:F0:ADh bits 5:4.
  501. *
  502. * But this gets us at least _part_ of it.
  503. */
  504. size = 16;
  505. } else {
  506. size = 128;
  507. }
  508. base &= ~(size-1);
  509. /* Just print it out for now. We should reserve it after more debugging */
  510. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  511. }
  512. static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
  513. {
  514. /* Shared ACPI/GPIO decode with all ICH6+ */
  515. ich6_lpc_acpi_gpio(dev);
  516. /* ICH6-specific generic IO decode */
  517. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  518. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  519. }
  520. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  521. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  522. static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  523. {
  524. u32 val;
  525. u32 mask, base;
  526. pci_read_config_dword(dev, reg, &val);
  527. /* Enabled? */
  528. if (!(val & 1))
  529. return;
  530. /*
  531. * IO base in bits 15:2, mask in bits 23:18, both
  532. * are dword-based
  533. */
  534. base = val & 0xfffc;
  535. mask = (val >> 16) & 0xfc;
  536. mask |= 3;
  537. /* Just print it out for now. We should reserve it after more debugging */
  538. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  539. }
  540. /* ICH7-10 has the same common LPC generic IO decode registers */
  541. static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
  542. {
  543. /* We share the common ACPI/DPIO decode with ICH6 */
  544. ich6_lpc_acpi_gpio(dev);
  545. /* And have 4 ICH7+ generic decodes */
  546. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  547. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  548. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  549. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  550. }
  551. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  552. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  553. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  554. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  555. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  556. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  557. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  558. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  559. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  560. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  561. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  562. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  563. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  564. /*
  565. * VIA ACPI: One IO region pointed to by longword at
  566. * 0x48 or 0x20 (256 bytes of ACPI registers)
  567. */
  568. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  569. {
  570. u32 region;
  571. if (dev->revision & 0x10) {
  572. pci_read_config_dword(dev, 0x48, &region);
  573. region &= PCI_BASE_ADDRESS_IO_MASK;
  574. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  575. }
  576. }
  577. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  578. /*
  579. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  580. * 0x48 (256 bytes of ACPI registers)
  581. * 0x70 (128 bytes of hardware monitoring register)
  582. * 0x90 (16 bytes of SMB registers)
  583. */
  584. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  585. {
  586. u16 hm;
  587. u32 smb;
  588. quirk_vt82c586_acpi(dev);
  589. pci_read_config_word(dev, 0x70, &hm);
  590. hm &= PCI_BASE_ADDRESS_IO_MASK;
  591. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  592. pci_read_config_dword(dev, 0x90, &smb);
  593. smb &= PCI_BASE_ADDRESS_IO_MASK;
  594. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  595. }
  596. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  597. /*
  598. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  599. * 0x88 (128 bytes of power management registers)
  600. * 0xd0 (16 bytes of SMB registers)
  601. */
  602. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  603. {
  604. u16 pm, smb;
  605. pci_read_config_word(dev, 0x88, &pm);
  606. pm &= PCI_BASE_ADDRESS_IO_MASK;
  607. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  608. pci_read_config_word(dev, 0xd0, &smb);
  609. smb &= PCI_BASE_ADDRESS_IO_MASK;
  610. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  611. }
  612. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  613. /*
  614. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  615. * Disable fast back-to-back on the secondary bus segment
  616. */
  617. static void __devinit quirk_xio2000a(struct pci_dev *dev)
  618. {
  619. struct pci_dev *pdev;
  620. u16 command;
  621. dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
  622. "secondary bus fast back-to-back transfers disabled\n");
  623. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  624. pci_read_config_word(pdev, PCI_COMMAND, &command);
  625. if (command & PCI_COMMAND_FAST_BACK)
  626. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  627. }
  628. }
  629. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  630. quirk_xio2000a);
  631. #ifdef CONFIG_X86_IO_APIC
  632. #include <asm/io_apic.h>
  633. /*
  634. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  635. * devices to the external APIC.
  636. *
  637. * TODO: When we have device-specific interrupt routers,
  638. * this code will go away from quirks.
  639. */
  640. static void quirk_via_ioapic(struct pci_dev *dev)
  641. {
  642. u8 tmp;
  643. if (nr_ioapics < 1)
  644. tmp = 0; /* nothing routed to external APIC */
  645. else
  646. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  647. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  648. tmp == 0 ? "Disa" : "Ena");
  649. /* Offset 0x58: External APIC IRQ output control */
  650. pci_write_config_byte (dev, 0x58, tmp);
  651. }
  652. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  653. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  654. /*
  655. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  656. * This leads to doubled level interrupt rates.
  657. * Set this bit to get rid of cycle wastage.
  658. * Otherwise uncritical.
  659. */
  660. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  661. {
  662. u8 misc_control2;
  663. #define BYPASS_APIC_DEASSERT 8
  664. pci_read_config_byte(dev, 0x5B, &misc_control2);
  665. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  666. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  667. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  668. }
  669. }
  670. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  671. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  672. /*
  673. * The AMD io apic can hang the box when an apic irq is masked.
  674. * We check all revs >= B0 (yet not in the pre production!) as the bug
  675. * is currently marked NoFix
  676. *
  677. * We have multiple reports of hangs with this chipset that went away with
  678. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  679. * of course. However the advice is demonstrably good even if so..
  680. */
  681. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  682. {
  683. if (dev->revision >= 0x02) {
  684. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  685. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  686. }
  687. }
  688. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  689. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  690. {
  691. if (dev->devfn == 0 && dev->bus->number == 0)
  692. sis_apic_bug = 1;
  693. }
  694. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  695. #endif /* CONFIG_X86_IO_APIC */
  696. /*
  697. * Some settings of MMRBC can lead to data corruption so block changes.
  698. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  699. */
  700. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  701. {
  702. if (dev->subordinate && dev->revision <= 0x12) {
  703. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  704. "disabling PCI-X MMRBC\n", dev->revision);
  705. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  706. }
  707. }
  708. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  709. /*
  710. * FIXME: it is questionable that quirk_via_acpi
  711. * is needed. It shows up as an ISA bridge, and does not
  712. * support the PCI_INTERRUPT_LINE register at all. Therefore
  713. * it seems like setting the pci_dev's 'irq' to the
  714. * value of the ACPI SCI interrupt is only done for convenience.
  715. * -jgarzik
  716. */
  717. static void __devinit quirk_via_acpi(struct pci_dev *d)
  718. {
  719. /*
  720. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  721. */
  722. u8 irq;
  723. pci_read_config_byte(d, 0x42, &irq);
  724. irq &= 0xf;
  725. if (irq && (irq != 2))
  726. d->irq = irq;
  727. }
  728. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  729. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  730. /*
  731. * VIA bridges which have VLink
  732. */
  733. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  734. static void quirk_via_bridge(struct pci_dev *dev)
  735. {
  736. /* See what bridge we have and find the device ranges */
  737. switch (dev->device) {
  738. case PCI_DEVICE_ID_VIA_82C686:
  739. /* The VT82C686 is special, it attaches to PCI and can have
  740. any device number. All its subdevices are functions of
  741. that single device. */
  742. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  743. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  744. break;
  745. case PCI_DEVICE_ID_VIA_8237:
  746. case PCI_DEVICE_ID_VIA_8237A:
  747. via_vlink_dev_lo = 15;
  748. break;
  749. case PCI_DEVICE_ID_VIA_8235:
  750. via_vlink_dev_lo = 16;
  751. break;
  752. case PCI_DEVICE_ID_VIA_8231:
  753. case PCI_DEVICE_ID_VIA_8233_0:
  754. case PCI_DEVICE_ID_VIA_8233A:
  755. case PCI_DEVICE_ID_VIA_8233C_0:
  756. via_vlink_dev_lo = 17;
  757. break;
  758. }
  759. }
  760. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  761. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  762. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  763. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  764. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  765. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  766. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  767. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  768. /**
  769. * quirk_via_vlink - VIA VLink IRQ number update
  770. * @dev: PCI device
  771. *
  772. * If the device we are dealing with is on a PIC IRQ we need to
  773. * ensure that the IRQ line register which usually is not relevant
  774. * for PCI cards, is actually written so that interrupts get sent
  775. * to the right place.
  776. * We only do this on systems where a VIA south bridge was detected,
  777. * and only for VIA devices on the motherboard (see quirk_via_bridge
  778. * above).
  779. */
  780. static void quirk_via_vlink(struct pci_dev *dev)
  781. {
  782. u8 irq, new_irq;
  783. /* Check if we have VLink at all */
  784. if (via_vlink_dev_lo == -1)
  785. return;
  786. new_irq = dev->irq;
  787. /* Don't quirk interrupts outside the legacy IRQ range */
  788. if (!new_irq || new_irq > 15)
  789. return;
  790. /* Internal device ? */
  791. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  792. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  793. return;
  794. /* This is an internal VLink device on a PIC interrupt. The BIOS
  795. ought to have set this but may not have, so we redo it */
  796. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  797. if (new_irq != irq) {
  798. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  799. irq, new_irq);
  800. udelay(15); /* unknown if delay really needed */
  801. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  802. }
  803. }
  804. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  805. /*
  806. * VIA VT82C598 has its device ID settable and many BIOSes
  807. * set it to the ID of VT82C597 for backward compatibility.
  808. * We need to switch it off to be able to recognize the real
  809. * type of the chip.
  810. */
  811. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  812. {
  813. pci_write_config_byte(dev, 0xfc, 0);
  814. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  815. }
  816. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  817. /*
  818. * CardBus controllers have a legacy base address that enables them
  819. * to respond as i82365 pcmcia controllers. We don't want them to
  820. * do this even if the Linux CardBus driver is not loaded, because
  821. * the Linux i82365 driver does not (and should not) handle CardBus.
  822. */
  823. static void quirk_cardbus_legacy(struct pci_dev *dev)
  824. {
  825. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  826. return;
  827. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  828. }
  829. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  830. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  831. /*
  832. * Following the PCI ordering rules is optional on the AMD762. I'm not
  833. * sure what the designers were smoking but let's not inhale...
  834. *
  835. * To be fair to AMD, it follows the spec by default, its BIOS people
  836. * who turn it off!
  837. */
  838. static void quirk_amd_ordering(struct pci_dev *dev)
  839. {
  840. u32 pcic;
  841. pci_read_config_dword(dev, 0x4C, &pcic);
  842. if ((pcic&6)!=6) {
  843. pcic |= 6;
  844. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  845. pci_write_config_dword(dev, 0x4C, pcic);
  846. pci_read_config_dword(dev, 0x84, &pcic);
  847. pcic |= (1<<23); /* Required in this mode */
  848. pci_write_config_dword(dev, 0x84, pcic);
  849. }
  850. }
  851. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  852. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  853. /*
  854. * DreamWorks provided workaround for Dunord I-3000 problem
  855. *
  856. * This card decodes and responds to addresses not apparently
  857. * assigned to it. We force a larger allocation to ensure that
  858. * nothing gets put too close to it.
  859. */
  860. static void __devinit quirk_dunord ( struct pci_dev * dev )
  861. {
  862. struct resource *r = &dev->resource [1];
  863. r->start = 0;
  864. r->end = 0xffffff;
  865. }
  866. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  867. /*
  868. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  869. * is subtractive decoding (transparent), and does indicate this
  870. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  871. * instead of 0x01.
  872. */
  873. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  874. {
  875. dev->transparent = 1;
  876. }
  877. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  878. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  879. /*
  880. * Common misconfiguration of the MediaGX/Geode PCI master that will
  881. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  882. * datasheets found at http://www.national.com/ds/GX for info on what
  883. * these bits do. <christer@weinigel.se>
  884. */
  885. static void quirk_mediagx_master(struct pci_dev *dev)
  886. {
  887. u8 reg;
  888. pci_read_config_byte(dev, 0x41, &reg);
  889. if (reg & 2) {
  890. reg &= ~2;
  891. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  892. pci_write_config_byte(dev, 0x41, reg);
  893. }
  894. }
  895. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  896. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  897. /*
  898. * Ensure C0 rev restreaming is off. This is normally done by
  899. * the BIOS but in the odd case it is not the results are corruption
  900. * hence the presence of a Linux check
  901. */
  902. static void quirk_disable_pxb(struct pci_dev *pdev)
  903. {
  904. u16 config;
  905. if (pdev->revision != 0x04) /* Only C0 requires this */
  906. return;
  907. pci_read_config_word(pdev, 0x40, &config);
  908. if (config & (1<<6)) {
  909. config &= ~(1<<6);
  910. pci_write_config_word(pdev, 0x40, config);
  911. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  912. }
  913. }
  914. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  915. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  916. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  917. {
  918. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  919. u8 tmp;
  920. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  921. if (tmp == 0x01) {
  922. pci_read_config_byte(pdev, 0x40, &tmp);
  923. pci_write_config_byte(pdev, 0x40, tmp|1);
  924. pci_write_config_byte(pdev, 0x9, 1);
  925. pci_write_config_byte(pdev, 0xa, 6);
  926. pci_write_config_byte(pdev, 0x40, tmp);
  927. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  928. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  929. }
  930. }
  931. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  932. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  933. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  934. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  935. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  936. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  937. /*
  938. * Serverworks CSB5 IDE does not fully support native mode
  939. */
  940. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  941. {
  942. u8 prog;
  943. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  944. if (prog & 5) {
  945. prog &= ~5;
  946. pdev->class &= ~5;
  947. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  948. /* PCI layer will sort out resources */
  949. }
  950. }
  951. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  952. /*
  953. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  954. */
  955. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  956. {
  957. u8 prog;
  958. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  959. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  960. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  961. prog &= ~5;
  962. pdev->class &= ~5;
  963. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  964. }
  965. }
  966. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  967. /*
  968. * Some ATA devices break if put into D3
  969. */
  970. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  971. {
  972. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  973. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  974. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  975. }
  976. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  977. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  978. /* ALi loses some register settings that we cannot then restore */
  979. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
  980. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  981. occur when mode detecting */
  982. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
  983. /* This was originally an Alpha specific thing, but it really fits here.
  984. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  985. */
  986. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  987. {
  988. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  989. }
  990. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  991. /*
  992. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  993. * is not activated. The myth is that Asus said that they do not want the
  994. * users to be irritated by just another PCI Device in the Win98 device
  995. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  996. * package 2.7.0 for details)
  997. *
  998. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  999. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1000. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1001. * is either the Host bridge (preferred) or on-board VGA controller.
  1002. *
  1003. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1004. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1005. * was done by SMM code, which could cause unsynchronized concurrent
  1006. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1007. * should be very careful when adding new entries: if SMM is accessing the
  1008. * Intel SMBus, this is a very good reason to leave it hidden.
  1009. *
  1010. * Likewise, many recent laptops use ACPI for thermal management. If the
  1011. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1012. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1013. * are about to add an entry in the table below, please first disassemble
  1014. * the DSDT and double-check that there is no code accessing the SMBus.
  1015. */
  1016. static int asus_hides_smbus;
  1017. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1018. {
  1019. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1020. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1021. switch(dev->subsystem_device) {
  1022. case 0x8025: /* P4B-LX */
  1023. case 0x8070: /* P4B */
  1024. case 0x8088: /* P4B533 */
  1025. case 0x1626: /* L3C notebook */
  1026. asus_hides_smbus = 1;
  1027. }
  1028. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1029. switch(dev->subsystem_device) {
  1030. case 0x80b1: /* P4GE-V */
  1031. case 0x80b2: /* P4PE */
  1032. case 0x8093: /* P4B533-V */
  1033. asus_hides_smbus = 1;
  1034. }
  1035. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1036. switch(dev->subsystem_device) {
  1037. case 0x8030: /* P4T533 */
  1038. asus_hides_smbus = 1;
  1039. }
  1040. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1041. switch (dev->subsystem_device) {
  1042. case 0x8070: /* P4G8X Deluxe */
  1043. asus_hides_smbus = 1;
  1044. }
  1045. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1046. switch (dev->subsystem_device) {
  1047. case 0x80c9: /* PU-DLS */
  1048. asus_hides_smbus = 1;
  1049. }
  1050. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1051. switch (dev->subsystem_device) {
  1052. case 0x1751: /* M2N notebook */
  1053. case 0x1821: /* M5N notebook */
  1054. case 0x1897: /* A6L notebook */
  1055. asus_hides_smbus = 1;
  1056. }
  1057. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1058. switch (dev->subsystem_device) {
  1059. case 0x184b: /* W1N notebook */
  1060. case 0x186a: /* M6Ne notebook */
  1061. asus_hides_smbus = 1;
  1062. }
  1063. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1064. switch (dev->subsystem_device) {
  1065. case 0x80f2: /* P4P800-X */
  1066. asus_hides_smbus = 1;
  1067. }
  1068. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1069. switch (dev->subsystem_device) {
  1070. case 0x1882: /* M6V notebook */
  1071. case 0x1977: /* A6VA notebook */
  1072. asus_hides_smbus = 1;
  1073. }
  1074. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1075. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1076. switch(dev->subsystem_device) {
  1077. case 0x088C: /* HP Compaq nc8000 */
  1078. case 0x0890: /* HP Compaq nc6000 */
  1079. asus_hides_smbus = 1;
  1080. }
  1081. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1082. switch (dev->subsystem_device) {
  1083. case 0x12bc: /* HP D330L */
  1084. case 0x12bd: /* HP D530 */
  1085. case 0x006a: /* HP Compaq nx9500 */
  1086. asus_hides_smbus = 1;
  1087. }
  1088. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1089. switch (dev->subsystem_device) {
  1090. case 0x12bf: /* HP xw4100 */
  1091. asus_hides_smbus = 1;
  1092. }
  1093. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1094. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1095. switch(dev->subsystem_device) {
  1096. case 0xC00C: /* Samsung P35 notebook */
  1097. asus_hides_smbus = 1;
  1098. }
  1099. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1100. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1101. switch(dev->subsystem_device) {
  1102. case 0x0058: /* Compaq Evo N620c */
  1103. asus_hides_smbus = 1;
  1104. }
  1105. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1106. switch(dev->subsystem_device) {
  1107. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1108. /* Motherboard doesn't have Host bridge
  1109. * subvendor/subdevice IDs, therefore checking
  1110. * its on-board VGA controller */
  1111. asus_hides_smbus = 1;
  1112. }
  1113. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1114. switch(dev->subsystem_device) {
  1115. case 0x00b8: /* Compaq Evo D510 CMT */
  1116. case 0x00b9: /* Compaq Evo D510 SFF */
  1117. case 0x00ba: /* Compaq Evo D510 USDT */
  1118. /* Motherboard doesn't have Host bridge
  1119. * subvendor/subdevice IDs and on-board VGA
  1120. * controller is disabled if an AGP card is
  1121. * inserted, therefore checking USB UHCI
  1122. * Controller #1 */
  1123. asus_hides_smbus = 1;
  1124. }
  1125. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1126. switch (dev->subsystem_device) {
  1127. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1128. /* Motherboard doesn't have host bridge
  1129. * subvendor/subdevice IDs, therefore checking
  1130. * its on-board VGA controller */
  1131. asus_hides_smbus = 1;
  1132. }
  1133. }
  1134. }
  1135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1136. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1137. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1138. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1139. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1140. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1141. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1142. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1143. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1144. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1145. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1146. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1147. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1148. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1149. {
  1150. u16 val;
  1151. if (likely(!asus_hides_smbus))
  1152. return;
  1153. pci_read_config_word(dev, 0xF2, &val);
  1154. if (val & 0x8) {
  1155. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1156. pci_read_config_word(dev, 0xF2, &val);
  1157. if (val & 0x8)
  1158. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1159. else
  1160. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1161. }
  1162. }
  1163. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1164. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1165. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1166. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1167. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1168. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1169. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1170. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1171. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1172. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1173. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1174. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1175. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1176. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1177. /* It appears we just have one such device. If not, we have a warning */
  1178. static void __iomem *asus_rcba_base;
  1179. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1180. {
  1181. u32 rcba;
  1182. if (likely(!asus_hides_smbus))
  1183. return;
  1184. WARN_ON(asus_rcba_base);
  1185. pci_read_config_dword(dev, 0xF0, &rcba);
  1186. /* use bits 31:14, 16 kB aligned */
  1187. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1188. if (asus_rcba_base == NULL)
  1189. return;
  1190. }
  1191. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1192. {
  1193. u32 val;
  1194. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1195. return;
  1196. /* read the Function Disable register, dword mode only */
  1197. val = readl(asus_rcba_base + 0x3418);
  1198. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1199. }
  1200. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1201. {
  1202. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1203. return;
  1204. iounmap(asus_rcba_base);
  1205. asus_rcba_base = NULL;
  1206. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1207. }
  1208. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1209. {
  1210. asus_hides_smbus_lpc_ich6_suspend(dev);
  1211. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1212. asus_hides_smbus_lpc_ich6_resume(dev);
  1213. }
  1214. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1215. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1216. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1217. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1218. /*
  1219. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1220. */
  1221. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1222. {
  1223. u8 val = 0;
  1224. pci_read_config_byte(dev, 0x77, &val);
  1225. if (val & 0x10) {
  1226. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1227. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1228. }
  1229. }
  1230. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1231. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1232. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1233. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1234. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1235. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1236. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1237. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1238. /*
  1239. * ... This is further complicated by the fact that some SiS96x south
  1240. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1241. * spotted a compatible north bridge to make sure.
  1242. * (pci_find_device doesn't work yet)
  1243. *
  1244. * We can also enable the sis96x bit in the discovery register..
  1245. */
  1246. #define SIS_DETECT_REGISTER 0x40
  1247. static void quirk_sis_503(struct pci_dev *dev)
  1248. {
  1249. u8 reg;
  1250. u16 devid;
  1251. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1252. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1253. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1254. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1255. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1256. return;
  1257. }
  1258. /*
  1259. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1260. * hand in case it has already been processed.
  1261. * (depends on link order, which is apparently not guaranteed)
  1262. */
  1263. dev->device = devid;
  1264. quirk_sis_96x_smbus(dev);
  1265. }
  1266. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1267. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1268. /*
  1269. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1270. * and MC97 modem controller are disabled when a second PCI soundcard is
  1271. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1272. * -- bjd
  1273. */
  1274. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1275. {
  1276. u8 val;
  1277. int asus_hides_ac97 = 0;
  1278. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1279. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1280. asus_hides_ac97 = 1;
  1281. }
  1282. if (!asus_hides_ac97)
  1283. return;
  1284. pci_read_config_byte(dev, 0x50, &val);
  1285. if (val & 0xc0) {
  1286. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1287. pci_read_config_byte(dev, 0x50, &val);
  1288. if (val & 0xc0)
  1289. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1290. else
  1291. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1292. }
  1293. }
  1294. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1295. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1296. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1297. /*
  1298. * If we are using libata we can drive this chip properly but must
  1299. * do this early on to make the additional device appear during
  1300. * the PCI scanning.
  1301. */
  1302. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1303. {
  1304. u32 conf1, conf5, class;
  1305. u8 hdr;
  1306. /* Only poke fn 0 */
  1307. if (PCI_FUNC(pdev->devfn))
  1308. return;
  1309. pci_read_config_dword(pdev, 0x40, &conf1);
  1310. pci_read_config_dword(pdev, 0x80, &conf5);
  1311. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1312. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1313. switch (pdev->device) {
  1314. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1315. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1316. /* The controller should be in single function ahci mode */
  1317. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1318. break;
  1319. case PCI_DEVICE_ID_JMICRON_JMB365:
  1320. case PCI_DEVICE_ID_JMICRON_JMB366:
  1321. /* Redirect IDE second PATA port to the right spot */
  1322. conf5 |= (1 << 24);
  1323. /* Fall through */
  1324. case PCI_DEVICE_ID_JMICRON_JMB361:
  1325. case PCI_DEVICE_ID_JMICRON_JMB363:
  1326. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1327. /* Set the class codes correctly and then direct IDE 0 */
  1328. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1329. break;
  1330. case PCI_DEVICE_ID_JMICRON_JMB368:
  1331. /* The controller should be in single function IDE mode */
  1332. conf1 |= 0x00C00000; /* Set 22, 23 */
  1333. break;
  1334. }
  1335. pci_write_config_dword(pdev, 0x40, conf1);
  1336. pci_write_config_dword(pdev, 0x80, conf5);
  1337. /* Update pdev accordingly */
  1338. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1339. pdev->hdr_type = hdr & 0x7f;
  1340. pdev->multifunction = !!(hdr & 0x80);
  1341. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1342. pdev->class = class >> 8;
  1343. }
  1344. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1345. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1346. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1347. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1348. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1349. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1350. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1351. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1352. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1353. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1354. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1355. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1356. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1357. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1358. #endif
  1359. #ifdef CONFIG_X86_IO_APIC
  1360. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1361. {
  1362. int i;
  1363. if ((pdev->class >> 8) != 0xff00)
  1364. return;
  1365. /* the first BAR is the location of the IO APIC...we must
  1366. * not touch this (and it's already covered by the fixmap), so
  1367. * forcibly insert it into the resource tree */
  1368. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1369. insert_resource(&iomem_resource, &pdev->resource[0]);
  1370. /* The next five BARs all seem to be rubbish, so just clean
  1371. * them out */
  1372. for (i=1; i < 6; i++) {
  1373. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1374. }
  1375. }
  1376. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1377. #endif
  1378. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1379. {
  1380. pci_msi_off(pdev);
  1381. pdev->no_msi = 1;
  1382. }
  1383. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1384. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1385. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1386. /*
  1387. * It's possible for the MSI to get corrupted if shpc and acpi
  1388. * are used together on certain PXH-based systems.
  1389. */
  1390. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1391. {
  1392. pci_msi_off(dev);
  1393. dev->no_msi = 1;
  1394. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1395. }
  1396. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1397. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1398. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1399. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1400. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1401. /*
  1402. * Some Intel PCI Express chipsets have trouble with downstream
  1403. * device power management.
  1404. */
  1405. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1406. {
  1407. pci_pm_d3_delay = 120;
  1408. dev->no_d1d2 = 1;
  1409. }
  1410. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1411. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1412. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1413. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1414. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1415. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1416. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1417. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1418. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1419. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1420. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1421. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1422. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1423. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1424. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1425. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1426. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1427. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1428. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1429. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1430. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1431. #ifdef CONFIG_X86_IO_APIC
  1432. /*
  1433. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1434. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1435. * that a PCI device's interrupt handler is installed on the boot interrupt
  1436. * line instead.
  1437. */
  1438. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1439. {
  1440. if (noioapicquirk || noioapicreroute)
  1441. return;
  1442. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1443. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1444. dev->vendor, dev->device);
  1445. }
  1446. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1447. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1448. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1449. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1450. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1451. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1452. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1453. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1454. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1455. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1456. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1457. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1458. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1459. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1460. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1461. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1462. /*
  1463. * On some chipsets we can disable the generation of legacy INTx boot
  1464. * interrupts.
  1465. */
  1466. /*
  1467. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1468. * 300641-004US, section 5.7.3.
  1469. */
  1470. #define INTEL_6300_IOAPIC_ABAR 0x40
  1471. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1472. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1473. {
  1474. u16 pci_config_word;
  1475. if (noioapicquirk)
  1476. return;
  1477. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1478. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1479. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1480. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1481. dev->vendor, dev->device);
  1482. }
  1483. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1484. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1485. /*
  1486. * disable boot interrupts on HT-1000
  1487. */
  1488. #define BC_HT1000_FEATURE_REG 0x64
  1489. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1490. #define BC_HT1000_MAP_IDX 0xC00
  1491. #define BC_HT1000_MAP_DATA 0xC01
  1492. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1493. {
  1494. u32 pci_config_dword;
  1495. u8 irq;
  1496. if (noioapicquirk)
  1497. return;
  1498. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1499. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1500. BC_HT1000_PIC_REGS_ENABLE);
  1501. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1502. outb(irq, BC_HT1000_MAP_IDX);
  1503. outb(0x00, BC_HT1000_MAP_DATA);
  1504. }
  1505. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1506. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1507. dev->vendor, dev->device);
  1508. }
  1509. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1510. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1511. /*
  1512. * disable boot interrupts on AMD and ATI chipsets
  1513. */
  1514. /*
  1515. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1516. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1517. * (due to an erratum).
  1518. */
  1519. #define AMD_813X_MISC 0x40
  1520. #define AMD_813X_NOIOAMODE (1<<0)
  1521. #define AMD_813X_REV_B1 0x12
  1522. #define AMD_813X_REV_B2 0x13
  1523. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1524. {
  1525. u32 pci_config_dword;
  1526. if (noioapicquirk)
  1527. return;
  1528. if ((dev->revision == AMD_813X_REV_B1) ||
  1529. (dev->revision == AMD_813X_REV_B2))
  1530. return;
  1531. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1532. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1533. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1534. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1535. dev->vendor, dev->device);
  1536. }
  1537. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1538. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1539. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1540. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1541. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1542. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1543. {
  1544. u16 pci_config_word;
  1545. if (noioapicquirk)
  1546. return;
  1547. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1548. if (!pci_config_word) {
  1549. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
  1550. "already disabled\n", dev->vendor, dev->device);
  1551. return;
  1552. }
  1553. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1554. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1555. dev->vendor, dev->device);
  1556. }
  1557. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1558. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1559. #endif /* CONFIG_X86_IO_APIC */
  1560. /*
  1561. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1562. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1563. * Re-allocate the region if needed...
  1564. */
  1565. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1566. {
  1567. struct resource *r = &dev->resource[0];
  1568. if (r->start & 0x8) {
  1569. r->start = 0;
  1570. r->end = 0xf;
  1571. }
  1572. }
  1573. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1574. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1575. quirk_tc86c001_ide);
  1576. static void __devinit quirk_netmos(struct pci_dev *dev)
  1577. {
  1578. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1579. unsigned int num_serial = dev->subsystem_device & 0xf;
  1580. /*
  1581. * These Netmos parts are multiport serial devices with optional
  1582. * parallel ports. Even when parallel ports are present, they
  1583. * are identified as class SERIAL, which means the serial driver
  1584. * will claim them. To prevent this, mark them as class OTHER.
  1585. * These combo devices should be claimed by parport_serial.
  1586. *
  1587. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1588. * of parallel ports and <S> is the number of serial ports.
  1589. */
  1590. switch (dev->device) {
  1591. case PCI_DEVICE_ID_NETMOS_9835:
  1592. /* Well, this rule doesn't hold for the following 9835 device */
  1593. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1594. dev->subsystem_device == 0x0299)
  1595. return;
  1596. case PCI_DEVICE_ID_NETMOS_9735:
  1597. case PCI_DEVICE_ID_NETMOS_9745:
  1598. case PCI_DEVICE_ID_NETMOS_9845:
  1599. case PCI_DEVICE_ID_NETMOS_9855:
  1600. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1601. num_parallel) {
  1602. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1603. "%u serial); changing class SERIAL to OTHER "
  1604. "(use parport_serial)\n",
  1605. dev->device, num_parallel, num_serial);
  1606. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1607. (dev->class & 0xff);
  1608. }
  1609. }
  1610. }
  1611. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1612. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1613. {
  1614. u16 command, pmcsr;
  1615. u8 __iomem *csr;
  1616. u8 cmd_hi;
  1617. int pm;
  1618. switch (dev->device) {
  1619. /* PCI IDs taken from drivers/net/e100.c */
  1620. case 0x1029:
  1621. case 0x1030 ... 0x1034:
  1622. case 0x1038 ... 0x103E:
  1623. case 0x1050 ... 0x1057:
  1624. case 0x1059:
  1625. case 0x1064 ... 0x106B:
  1626. case 0x1091 ... 0x1095:
  1627. case 0x1209:
  1628. case 0x1229:
  1629. case 0x2449:
  1630. case 0x2459:
  1631. case 0x245D:
  1632. case 0x27DC:
  1633. break;
  1634. default:
  1635. return;
  1636. }
  1637. /*
  1638. * Some firmware hands off the e100 with interrupts enabled,
  1639. * which can cause a flood of interrupts if packets are
  1640. * received before the driver attaches to the device. So
  1641. * disable all e100 interrupts here. The driver will
  1642. * re-enable them when it's ready.
  1643. */
  1644. pci_read_config_word(dev, PCI_COMMAND, &command);
  1645. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1646. return;
  1647. /*
  1648. * Check that the device is in the D0 power state. If it's not,
  1649. * there is no point to look any further.
  1650. */
  1651. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1652. if (pm) {
  1653. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1654. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1655. return;
  1656. }
  1657. /* Convert from PCI bus to resource space. */
  1658. csr = ioremap(pci_resource_start(dev, 0), 8);
  1659. if (!csr) {
  1660. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1661. return;
  1662. }
  1663. cmd_hi = readb(csr + 3);
  1664. if (cmd_hi == 0) {
  1665. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1666. "disabling\n");
  1667. writeb(1, csr + 3);
  1668. }
  1669. iounmap(csr);
  1670. }
  1671. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1672. /*
  1673. * The 82575 and 82598 may experience data corruption issues when transitioning
  1674. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1675. */
  1676. static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
  1677. {
  1678. dev_info(&dev->dev, "Disabling L0s\n");
  1679. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1680. }
  1681. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1682. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1683. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1684. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1685. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1686. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1687. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1688. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1689. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1690. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1691. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1692. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1693. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1694. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1695. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1696. {
  1697. /* rev 1 ncr53c810 chips don't set the class at all which means
  1698. * they don't get their resources remapped. Fix that here.
  1699. */
  1700. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1701. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1702. dev->class = PCI_CLASS_STORAGE_SCSI;
  1703. }
  1704. }
  1705. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1706. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1707. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1708. {
  1709. u16 en1k;
  1710. u8 io_base_lo, io_limit_lo;
  1711. unsigned long base, limit;
  1712. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1713. pci_read_config_word(dev, 0x40, &en1k);
  1714. if (en1k & 0x200) {
  1715. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1716. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1717. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1718. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1719. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1720. if (base <= limit) {
  1721. res->start = base;
  1722. res->end = limit + 0x3ff;
  1723. }
  1724. }
  1725. }
  1726. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1727. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1728. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1729. * in drivers/pci/setup-bus.c
  1730. */
  1731. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1732. {
  1733. u16 en1k, iobl_adr, iobl_adr_1k;
  1734. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1735. pci_read_config_word(dev, 0x40, &en1k);
  1736. if (en1k & 0x200) {
  1737. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1738. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1739. if (iobl_adr != iobl_adr_1k) {
  1740. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1741. iobl_adr,iobl_adr_1k);
  1742. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1743. }
  1744. }
  1745. }
  1746. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1747. /* Under some circumstances, AER is not linked with extended capabilities.
  1748. * Force it to be linked by setting the corresponding control bit in the
  1749. * config space.
  1750. */
  1751. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1752. {
  1753. uint8_t b;
  1754. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1755. if (!(b & 0x20)) {
  1756. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1757. dev_info(&dev->dev,
  1758. "Linking AER extended capability\n");
  1759. }
  1760. }
  1761. }
  1762. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1763. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1764. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1765. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1766. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1767. {
  1768. /*
  1769. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1770. * which causes unspecified timing errors with a VT6212L on the PCI
  1771. * bus leading to USB2.0 packet loss.
  1772. *
  1773. * This quirk is only enabled if a second (on the external PCI bus)
  1774. * VT6212L is found -- the CX700 core itself also contains a USB
  1775. * host controller with the same PCI ID as the VT6212L.
  1776. */
  1777. /* Count VT6212L instances */
  1778. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1779. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1780. uint8_t b;
  1781. /* p should contain the first (internal) VT6212L -- see if we have
  1782. an external one by searching again */
  1783. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1784. if (!p)
  1785. return;
  1786. pci_dev_put(p);
  1787. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1788. if (b & 0x40) {
  1789. /* Turn off PCI Bus Parking */
  1790. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1791. dev_info(&dev->dev,
  1792. "Disabling VIA CX700 PCI parking\n");
  1793. }
  1794. }
  1795. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1796. if (b != 0) {
  1797. /* Turn off PCI Master read caching */
  1798. pci_write_config_byte(dev, 0x72, 0x0);
  1799. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1800. pci_write_config_byte(dev, 0x75, 0x1);
  1801. /* Disable "Read FIFO Timer" */
  1802. pci_write_config_byte(dev, 0x77, 0x0);
  1803. dev_info(&dev->dev,
  1804. "Disabling VIA CX700 PCI caching\n");
  1805. }
  1806. }
  1807. }
  1808. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1809. /*
  1810. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1811. * VPD end tag will hang the device. This problem was initially
  1812. * observed when a vpd entry was created in sysfs
  1813. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1814. * will dump 32k of data. Reading a full 32k will cause an access
  1815. * beyond the VPD end tag causing the device to hang. Once the device
  1816. * is hung, the bnx2 driver will not be able to reset the device.
  1817. * We believe that it is legal to read beyond the end tag and
  1818. * therefore the solution is to limit the read/write length.
  1819. */
  1820. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1821. {
  1822. /*
  1823. * Only disable the VPD capability for 5706, 5706S, 5708,
  1824. * 5708S and 5709 rev. A
  1825. */
  1826. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1827. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1828. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1829. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1830. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1831. (dev->revision & 0xf0) == 0x0)) {
  1832. if (dev->vpd)
  1833. dev->vpd->len = 0x80;
  1834. }
  1835. }
  1836. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1837. PCI_DEVICE_ID_NX2_5706,
  1838. quirk_brcm_570x_limit_vpd);
  1839. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1840. PCI_DEVICE_ID_NX2_5706S,
  1841. quirk_brcm_570x_limit_vpd);
  1842. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1843. PCI_DEVICE_ID_NX2_5708,
  1844. quirk_brcm_570x_limit_vpd);
  1845. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1846. PCI_DEVICE_ID_NX2_5708S,
  1847. quirk_brcm_570x_limit_vpd);
  1848. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1849. PCI_DEVICE_ID_NX2_5709,
  1850. quirk_brcm_570x_limit_vpd);
  1851. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1852. PCI_DEVICE_ID_NX2_5709S,
  1853. quirk_brcm_570x_limit_vpd);
  1854. /* Originally in EDAC sources for i82875P:
  1855. * Intel tells BIOS developers to hide device 6 which
  1856. * configures the overflow device access containing
  1857. * the DRBs - this is where we expose device 6.
  1858. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1859. */
  1860. static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
  1861. {
  1862. u8 reg;
  1863. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1864. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1865. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1866. }
  1867. }
  1868. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1869. quirk_unhide_mch_dev6);
  1870. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1871. quirk_unhide_mch_dev6);
  1872. #ifdef CONFIG_PCI_MSI
  1873. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1874. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1875. * some other busses controlled by the chipset even if Linux is not
  1876. * aware of it. Instead of setting the flag on all busses in the
  1877. * machine, simply disable MSI globally.
  1878. */
  1879. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1880. {
  1881. pci_no_msi();
  1882. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1883. }
  1884. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1885. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1886. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1887. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1888. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1889. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1890. /* Disable MSI on chipsets that are known to not support it */
  1891. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1892. {
  1893. if (dev->subordinate) {
  1894. dev_warn(&dev->dev, "MSI quirk detected; "
  1895. "subordinate MSI disabled\n");
  1896. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1897. }
  1898. }
  1899. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1900. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9602, quirk_disable_msi);
  1901. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASUSTEK, 0x9602, quirk_disable_msi);
  1902. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AI, 0x9602, quirk_disable_msi);
  1903. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  1904. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  1905. /* Go through the list of Hypertransport capabilities and
  1906. * return 1 if a HT MSI capability is found and enabled */
  1907. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1908. {
  1909. int pos, ttl = 48;
  1910. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1911. while (pos && ttl--) {
  1912. u8 flags;
  1913. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1914. &flags) == 0)
  1915. {
  1916. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1917. flags & HT_MSI_FLAGS_ENABLE ?
  1918. "enabled" : "disabled");
  1919. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1920. }
  1921. pos = pci_find_next_ht_capability(dev, pos,
  1922. HT_CAPTYPE_MSI_MAPPING);
  1923. }
  1924. return 0;
  1925. }
  1926. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1927. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1928. {
  1929. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1930. dev_warn(&dev->dev, "MSI quirk detected; "
  1931. "subordinate MSI disabled\n");
  1932. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1933. }
  1934. }
  1935. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1936. quirk_msi_ht_cap);
  1937. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1938. * MSI are supported if the MSI capability set in any of these mappings.
  1939. */
  1940. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1941. {
  1942. struct pci_dev *pdev;
  1943. if (!dev->subordinate)
  1944. return;
  1945. /* check HT MSI cap on this chipset and the root one.
  1946. * a single one having MSI is enough to be sure that MSI are supported.
  1947. */
  1948. pdev = pci_get_slot(dev->bus, 0);
  1949. if (!pdev)
  1950. return;
  1951. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1952. dev_warn(&dev->dev, "MSI quirk detected; "
  1953. "subordinate MSI disabled\n");
  1954. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1955. }
  1956. pci_dev_put(pdev);
  1957. }
  1958. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1959. quirk_nvidia_ck804_msi_ht_cap);
  1960. /* Force enable MSI mapping capability on HT bridges */
  1961. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  1962. {
  1963. int pos, ttl = 48;
  1964. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1965. while (pos && ttl--) {
  1966. u8 flags;
  1967. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1968. &flags) == 0) {
  1969. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  1970. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1971. flags | HT_MSI_FLAGS_ENABLE);
  1972. }
  1973. pos = pci_find_next_ht_capability(dev, pos,
  1974. HT_CAPTYPE_MSI_MAPPING);
  1975. }
  1976. }
  1977. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  1978. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  1979. ht_enable_msi_mapping);
  1980. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  1981. ht_enable_msi_mapping);
  1982. /* The P5N32-SLI motherboards from Asus have a problem with msi
  1983. * for the MCP55 NIC. It is not yet determined whether the msi problem
  1984. * also affects other devices. As for now, turn off msi for this device.
  1985. */
  1986. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  1987. {
  1988. if (dmi_name_in_vendors("P5N32-SLI PREMIUM") ||
  1989. dmi_name_in_vendors("P5N32-E SLI")) {
  1990. dev_info(&dev->dev,
  1991. "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  1992. dev->no_msi = 1;
  1993. }
  1994. }
  1995. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  1996. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  1997. nvenet_msi_disable);
  1998. static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
  1999. {
  2000. int pos, ttl = 48;
  2001. int found = 0;
  2002. /* check if there is HT MSI cap or enabled on this device */
  2003. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2004. while (pos && ttl--) {
  2005. u8 flags;
  2006. if (found < 1)
  2007. found = 1;
  2008. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2009. &flags) == 0) {
  2010. if (flags & HT_MSI_FLAGS_ENABLE) {
  2011. if (found < 2) {
  2012. found = 2;
  2013. break;
  2014. }
  2015. }
  2016. }
  2017. pos = pci_find_next_ht_capability(dev, pos,
  2018. HT_CAPTYPE_MSI_MAPPING);
  2019. }
  2020. return found;
  2021. }
  2022. static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
  2023. {
  2024. struct pci_dev *dev;
  2025. int pos;
  2026. int i, dev_no;
  2027. int found = 0;
  2028. dev_no = host_bridge->devfn >> 3;
  2029. for (i = dev_no + 1; i < 0x20; i++) {
  2030. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2031. if (!dev)
  2032. continue;
  2033. /* found next host bridge ?*/
  2034. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2035. if (pos != 0) {
  2036. pci_dev_put(dev);
  2037. break;
  2038. }
  2039. if (ht_check_msi_mapping(dev)) {
  2040. found = 1;
  2041. pci_dev_put(dev);
  2042. break;
  2043. }
  2044. pci_dev_put(dev);
  2045. }
  2046. return found;
  2047. }
  2048. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2049. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2050. static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
  2051. {
  2052. int pos, ctrl_off;
  2053. int end = 0;
  2054. u16 flags, ctrl;
  2055. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2056. if (!pos)
  2057. goto out;
  2058. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2059. ctrl_off = ((flags >> 10) & 1) ?
  2060. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2061. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2062. if (ctrl & (1 << 6))
  2063. end = 1;
  2064. out:
  2065. return end;
  2066. }
  2067. static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2068. {
  2069. struct pci_dev *host_bridge;
  2070. int pos;
  2071. int i, dev_no;
  2072. int found = 0;
  2073. dev_no = dev->devfn >> 3;
  2074. for (i = dev_no; i >= 0; i--) {
  2075. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2076. if (!host_bridge)
  2077. continue;
  2078. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2079. if (pos != 0) {
  2080. found = 1;
  2081. break;
  2082. }
  2083. pci_dev_put(host_bridge);
  2084. }
  2085. if (!found)
  2086. return;
  2087. /* don't enable end_device/host_bridge with leaf directly here */
  2088. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2089. host_bridge_with_leaf(host_bridge))
  2090. goto out;
  2091. /* root did that ! */
  2092. if (msi_ht_cap_enabled(host_bridge))
  2093. goto out;
  2094. ht_enable_msi_mapping(dev);
  2095. out:
  2096. pci_dev_put(host_bridge);
  2097. }
  2098. static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
  2099. {
  2100. int pos, ttl = 48;
  2101. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2102. while (pos && ttl--) {
  2103. u8 flags;
  2104. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2105. &flags) == 0) {
  2106. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2107. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2108. flags & ~HT_MSI_FLAGS_ENABLE);
  2109. }
  2110. pos = pci_find_next_ht_capability(dev, pos,
  2111. HT_CAPTYPE_MSI_MAPPING);
  2112. }
  2113. }
  2114. static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2115. {
  2116. struct pci_dev *host_bridge;
  2117. int pos;
  2118. int found;
  2119. /* check if there is HT MSI cap or enabled on this device */
  2120. found = ht_check_msi_mapping(dev);
  2121. /* no HT MSI CAP */
  2122. if (found == 0)
  2123. return;
  2124. /*
  2125. * HT MSI mapping should be disabled on devices that are below
  2126. * a non-Hypertransport host bridge. Locate the host bridge...
  2127. */
  2128. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2129. if (host_bridge == NULL) {
  2130. dev_warn(&dev->dev,
  2131. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2132. return;
  2133. }
  2134. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2135. if (pos != 0) {
  2136. /* Host bridge is to HT */
  2137. if (found == 1) {
  2138. /* it is not enabled, try to enable it */
  2139. if (all)
  2140. ht_enable_msi_mapping(dev);
  2141. else
  2142. nv_ht_enable_msi_mapping(dev);
  2143. }
  2144. return;
  2145. }
  2146. /* HT MSI is not enabled */
  2147. if (found == 1)
  2148. return;
  2149. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2150. ht_disable_msi_mapping(dev);
  2151. }
  2152. static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2153. {
  2154. return __nv_msi_ht_cap_quirk(dev, 1);
  2155. }
  2156. static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2157. {
  2158. return __nv_msi_ht_cap_quirk(dev, 0);
  2159. }
  2160. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2161. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2162. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2163. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2164. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2165. {
  2166. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2167. }
  2168. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2169. {
  2170. struct pci_dev *p;
  2171. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2172. * we need check PCI REVISION ID of SMBus controller to get SB700
  2173. * revision.
  2174. */
  2175. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2176. NULL);
  2177. if (!p)
  2178. return;
  2179. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2180. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2181. pci_dev_put(p);
  2182. }
  2183. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2184. PCI_DEVICE_ID_TIGON3_5780,
  2185. quirk_msi_intx_disable_bug);
  2186. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2187. PCI_DEVICE_ID_TIGON3_5780S,
  2188. quirk_msi_intx_disable_bug);
  2189. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2190. PCI_DEVICE_ID_TIGON3_5714,
  2191. quirk_msi_intx_disable_bug);
  2192. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2193. PCI_DEVICE_ID_TIGON3_5714S,
  2194. quirk_msi_intx_disable_bug);
  2195. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2196. PCI_DEVICE_ID_TIGON3_5715,
  2197. quirk_msi_intx_disable_bug);
  2198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2199. PCI_DEVICE_ID_TIGON3_5715S,
  2200. quirk_msi_intx_disable_bug);
  2201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2202. quirk_msi_intx_disable_ati_bug);
  2203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2204. quirk_msi_intx_disable_ati_bug);
  2205. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2206. quirk_msi_intx_disable_ati_bug);
  2207. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2208. quirk_msi_intx_disable_ati_bug);
  2209. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2210. quirk_msi_intx_disable_ati_bug);
  2211. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2212. quirk_msi_intx_disable_bug);
  2213. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2214. quirk_msi_intx_disable_bug);
  2215. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2216. quirk_msi_intx_disable_bug);
  2217. #endif /* CONFIG_PCI_MSI */
  2218. #ifdef CONFIG_PCI_IOV
  2219. /*
  2220. * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
  2221. * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
  2222. * old Flash Memory Space.
  2223. */
  2224. static void __devinit quirk_i82576_sriov(struct pci_dev *dev)
  2225. {
  2226. int pos, flags;
  2227. u32 bar, start, size;
  2228. if (PAGE_SIZE > 0x10000)
  2229. return;
  2230. flags = pci_resource_flags(dev, 0);
  2231. if ((flags & PCI_BASE_ADDRESS_SPACE) !=
  2232. PCI_BASE_ADDRESS_SPACE_MEMORY ||
  2233. (flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK) !=
  2234. PCI_BASE_ADDRESS_MEM_TYPE_32)
  2235. return;
  2236. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  2237. if (!pos)
  2238. return;
  2239. pci_read_config_dword(dev, pos + PCI_SRIOV_BAR, &bar);
  2240. if (bar & PCI_BASE_ADDRESS_MEM_MASK)
  2241. return;
  2242. start = pci_resource_start(dev, 1);
  2243. size = pci_resource_len(dev, 1);
  2244. if (!start || size != 0x400000 || start & (size - 1))
  2245. return;
  2246. pci_resource_flags(dev, 1) = 0;
  2247. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
  2248. pci_write_config_dword(dev, pos + PCI_SRIOV_BAR, start);
  2249. pci_write_config_dword(dev, pos + PCI_SRIOV_BAR + 12, start + size / 2);
  2250. dev_info(&dev->dev, "use Flash Memory Space for SR-IOV BARs\n");
  2251. }
  2252. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10c9, quirk_i82576_sriov);
  2253. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e6, quirk_i82576_sriov);
  2254. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e7, quirk_i82576_sriov);
  2255. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e8, quirk_i82576_sriov);
  2256. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150a, quirk_i82576_sriov);
  2257. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150d, quirk_i82576_sriov);
  2258. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1518, quirk_i82576_sriov);
  2259. #endif /* CONFIG_PCI_IOV */
  2260. /* Allow manual resource allocation for PCI hotplug bridges
  2261. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2262. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2263. * kernel fails to allocate resources when hotplug device is
  2264. * inserted and PCI bus is rescanned.
  2265. */
  2266. static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
  2267. {
  2268. dev->is_hotplug_bridge = 1;
  2269. }
  2270. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2271. /*
  2272. * This is a quirk for the Ricoh MMC controller found as a part of
  2273. * some mulifunction chips.
  2274. * This is very similiar and based on the ricoh_mmc driver written by
  2275. * Philip Langdale. Thank you for these magic sequences.
  2276. *
  2277. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2278. * and one or both of cardbus or firewire.
  2279. *
  2280. * It happens that they implement SD and MMC
  2281. * support as separate controllers (and PCI functions). The linux SDHCI
  2282. * driver supports MMC cards but the chip detects MMC cards in hardware
  2283. * and directs them to the MMC controller - so the SDHCI driver never sees
  2284. * them.
  2285. *
  2286. * To get around this, we must disable the useless MMC controller.
  2287. * At that point, the SDHCI controller will start seeing them
  2288. * It seems to be the case that the relevant PCI registers to deactivate the
  2289. * MMC controller live on PCI function 0, which might be the cardbus controller
  2290. * or the firewire controller, depending on the particular chip in question
  2291. *
  2292. * This has to be done early, because as soon as we disable the MMC controller
  2293. * other pci functions shift up one level, e.g. function #2 becomes function
  2294. * #1, and this will confuse the pci core.
  2295. */
  2296. #ifdef CONFIG_MMC_RICOH_MMC
  2297. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2298. {
  2299. /* disable via cardbus interface */
  2300. u8 write_enable;
  2301. u8 write_target;
  2302. u8 disable;
  2303. /* disable must be done via function #0 */
  2304. if (PCI_FUNC(dev->devfn))
  2305. return;
  2306. pci_read_config_byte(dev, 0xB7, &disable);
  2307. if (disable & 0x02)
  2308. return;
  2309. pci_read_config_byte(dev, 0x8E, &write_enable);
  2310. pci_write_config_byte(dev, 0x8E, 0xAA);
  2311. pci_read_config_byte(dev, 0x8D, &write_target);
  2312. pci_write_config_byte(dev, 0x8D, 0xB7);
  2313. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2314. pci_write_config_byte(dev, 0x8E, write_enable);
  2315. pci_write_config_byte(dev, 0x8D, write_target);
  2316. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2317. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2318. }
  2319. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2320. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2321. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2322. {
  2323. /* disable via firewire interface */
  2324. u8 write_enable;
  2325. u8 disable;
  2326. /* disable must be done via function #0 */
  2327. if (PCI_FUNC(dev->devfn))
  2328. return;
  2329. pci_read_config_byte(dev, 0xCB, &disable);
  2330. if (disable & 0x02)
  2331. return;
  2332. pci_read_config_byte(dev, 0xCA, &write_enable);
  2333. pci_write_config_byte(dev, 0xCA, 0x57);
  2334. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2335. pci_write_config_byte(dev, 0xCA, write_enable);
  2336. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2337. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2338. }
  2339. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2340. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2341. #endif /*CONFIG_MMC_RICOH_MMC*/
  2342. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2343. struct pci_fixup *end)
  2344. {
  2345. while (f < end) {
  2346. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  2347. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  2348. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  2349. f->hook(dev);
  2350. }
  2351. f++;
  2352. }
  2353. }
  2354. extern struct pci_fixup __start_pci_fixups_early[];
  2355. extern struct pci_fixup __end_pci_fixups_early[];
  2356. extern struct pci_fixup __start_pci_fixups_header[];
  2357. extern struct pci_fixup __end_pci_fixups_header[];
  2358. extern struct pci_fixup __start_pci_fixups_final[];
  2359. extern struct pci_fixup __end_pci_fixups_final[];
  2360. extern struct pci_fixup __start_pci_fixups_enable[];
  2361. extern struct pci_fixup __end_pci_fixups_enable[];
  2362. extern struct pci_fixup __start_pci_fixups_resume[];
  2363. extern struct pci_fixup __end_pci_fixups_resume[];
  2364. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2365. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2366. extern struct pci_fixup __start_pci_fixups_suspend[];
  2367. extern struct pci_fixup __end_pci_fixups_suspend[];
  2368. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2369. {
  2370. struct pci_fixup *start, *end;
  2371. switch(pass) {
  2372. case pci_fixup_early:
  2373. start = __start_pci_fixups_early;
  2374. end = __end_pci_fixups_early;
  2375. break;
  2376. case pci_fixup_header:
  2377. start = __start_pci_fixups_header;
  2378. end = __end_pci_fixups_header;
  2379. break;
  2380. case pci_fixup_final:
  2381. start = __start_pci_fixups_final;
  2382. end = __end_pci_fixups_final;
  2383. break;
  2384. case pci_fixup_enable:
  2385. start = __start_pci_fixups_enable;
  2386. end = __end_pci_fixups_enable;
  2387. break;
  2388. case pci_fixup_resume:
  2389. start = __start_pci_fixups_resume;
  2390. end = __end_pci_fixups_resume;
  2391. break;
  2392. case pci_fixup_resume_early:
  2393. start = __start_pci_fixups_resume_early;
  2394. end = __end_pci_fixups_resume_early;
  2395. break;
  2396. case pci_fixup_suspend:
  2397. start = __start_pci_fixups_suspend;
  2398. end = __end_pci_fixups_suspend;
  2399. break;
  2400. default:
  2401. /* stupid compiler warning, you would think with an enum... */
  2402. return;
  2403. }
  2404. pci_do_fixups(dev, start, end);
  2405. }
  2406. EXPORT_SYMBOL(pci_fixup_device);
  2407. static int __init pci_apply_final_quirks(void)
  2408. {
  2409. struct pci_dev *dev = NULL;
  2410. u8 cls = 0;
  2411. u8 tmp;
  2412. if (pci_cache_line_size)
  2413. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2414. pci_cache_line_size << 2);
  2415. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  2416. pci_fixup_device(pci_fixup_final, dev);
  2417. /*
  2418. * If arch hasn't set it explicitly yet, use the CLS
  2419. * value shared by all PCI devices. If there's a
  2420. * mismatch, fall back to the default value.
  2421. */
  2422. if (!pci_cache_line_size) {
  2423. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2424. if (!cls)
  2425. cls = tmp;
  2426. if (!tmp || cls == tmp)
  2427. continue;
  2428. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
  2429. "using %u bytes\n", cls << 2, tmp << 2,
  2430. pci_dfl_cache_line_size << 2);
  2431. pci_cache_line_size = pci_dfl_cache_line_size;
  2432. }
  2433. }
  2434. if (!pci_cache_line_size) {
  2435. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2436. cls << 2, pci_dfl_cache_line_size << 2);
  2437. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2438. }
  2439. return 0;
  2440. }
  2441. fs_initcall_sync(pci_apply_final_quirks);
  2442. /*
  2443. * Followings are device-specific reset methods which can be used to
  2444. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2445. * not available.
  2446. */
  2447. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2448. {
  2449. int pos;
  2450. /* only implement PCI_CLASS_SERIAL_USB at present */
  2451. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2452. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2453. if (!pos)
  2454. return -ENOTTY;
  2455. if (probe)
  2456. return 0;
  2457. pci_write_config_byte(dev, pos + 0x4, 1);
  2458. msleep(100);
  2459. return 0;
  2460. } else {
  2461. return -ENOTTY;
  2462. }
  2463. }
  2464. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2465. {
  2466. int pos;
  2467. pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  2468. if (!pos)
  2469. return -ENOTTY;
  2470. if (probe)
  2471. return 0;
  2472. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
  2473. PCI_EXP_DEVCTL_BCR_FLR);
  2474. msleep(100);
  2475. return 0;
  2476. }
  2477. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  2478. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  2479. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  2480. reset_intel_82599_sfp_virtfn },
  2481. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  2482. reset_intel_generic_dev },
  2483. { 0 }
  2484. };
  2485. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  2486. {
  2487. const struct pci_dev_reset_methods *i;
  2488. for (i = pci_dev_reset_methods; i->reset; i++) {
  2489. if ((i->vendor == dev->vendor ||
  2490. i->vendor == (u16)PCI_ANY_ID) &&
  2491. (i->device == dev->device ||
  2492. i->device == (u16)PCI_ANY_ID))
  2493. return i->reset(dev, probe);
  2494. }
  2495. return -ENOTTY;
  2496. }