rt2800pci.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140
  1. /*
  2. Copyright (C) 2009 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  4. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  5. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  6. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  7. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  8. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  9. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  10. <http://rt2x00.serialmonkey.com>
  11. This program is free software; you can redistribute it and/or modify
  12. it under the terms of the GNU General Public License as published by
  13. the Free Software Foundation; either version 2 of the License, or
  14. (at your option) any later version.
  15. This program is distributed in the hope that it will be useful,
  16. but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. GNU General Public License for more details.
  19. You should have received a copy of the GNU General Public License
  20. along with this program; if not, write to the
  21. Free Software Foundation, Inc.,
  22. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. */
  24. /*
  25. Module: rt2800pci
  26. Abstract: rt2800pci device specific routines.
  27. Supported chipsets: RT2800E & RT2800ED.
  28. */
  29. #include <linux/delay.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/init.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/eeprom_93cx6.h>
  37. #include "rt2x00.h"
  38. #include "rt2x00pci.h"
  39. #include "rt2x00soc.h"
  40. #include "rt2800lib.h"
  41. #include "rt2800.h"
  42. #include "rt2800pci.h"
  43. /*
  44. * Allow hardware encryption to be disabled.
  45. */
  46. static int modparam_nohwcrypt = 0;
  47. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  48. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  49. static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
  50. {
  51. unsigned int i;
  52. u32 reg;
  53. /*
  54. * SOC devices don't support MCU requests.
  55. */
  56. if (rt2x00_is_soc(rt2x00dev))
  57. return;
  58. for (i = 0; i < 200; i++) {
  59. rt2800_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
  60. if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
  61. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
  62. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
  63. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
  64. break;
  65. udelay(REGISTER_BUSY_DELAY);
  66. }
  67. if (i == 200)
  68. ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
  69. rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
  70. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
  71. }
  72. #ifdef CONFIG_RT2800PCI_SOC
  73. static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
  74. {
  75. u32 *base_addr = (u32 *) KSEG1ADDR(0x1F040000); /* XXX for RT3052 */
  76. memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
  77. }
  78. #else
  79. static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
  80. {
  81. }
  82. #endif /* CONFIG_RT2800PCI_SOC */
  83. #ifdef CONFIG_RT2800PCI_PCI
  84. static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  85. {
  86. struct rt2x00_dev *rt2x00dev = eeprom->data;
  87. u32 reg;
  88. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  89. eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
  90. eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
  91. eeprom->reg_data_clock =
  92. !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
  93. eeprom->reg_chip_select =
  94. !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
  95. }
  96. static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  97. {
  98. struct rt2x00_dev *rt2x00dev = eeprom->data;
  99. u32 reg = 0;
  100. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
  101. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
  102. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
  103. !!eeprom->reg_data_clock);
  104. rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
  105. !!eeprom->reg_chip_select);
  106. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  107. }
  108. static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
  109. {
  110. struct eeprom_93cx6 eeprom;
  111. u32 reg;
  112. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  113. eeprom.data = rt2x00dev;
  114. eeprom.register_read = rt2800pci_eepromregister_read;
  115. eeprom.register_write = rt2800pci_eepromregister_write;
  116. switch (rt2x00_get_field32(reg, E2PROM_CSR_TYPE))
  117. {
  118. case 0:
  119. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  120. break;
  121. case 1:
  122. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  123. break;
  124. default:
  125. eeprom.width = PCI_EEPROM_WIDTH_93C86;
  126. break;
  127. }
  128. eeprom.reg_data_in = 0;
  129. eeprom.reg_data_out = 0;
  130. eeprom.reg_data_clock = 0;
  131. eeprom.reg_chip_select = 0;
  132. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  133. EEPROM_SIZE / sizeof(u16));
  134. }
  135. static int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
  136. {
  137. return rt2800_efuse_detect(rt2x00dev);
  138. }
  139. static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  140. {
  141. rt2800_read_eeprom_efuse(rt2x00dev);
  142. }
  143. #else
  144. static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
  145. {
  146. }
  147. static inline int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
  148. {
  149. return 0;
  150. }
  151. static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  152. {
  153. }
  154. #endif /* CONFIG_RT2800PCI_PCI */
  155. /*
  156. * Firmware functions
  157. */
  158. static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  159. {
  160. return FIRMWARE_RT2860;
  161. }
  162. static int rt2800pci_write_firmware(struct rt2x00_dev *rt2x00dev,
  163. const u8 *data, const size_t len)
  164. {
  165. u32 reg;
  166. /*
  167. * enable Host program ram write selection
  168. */
  169. reg = 0;
  170. rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
  171. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
  172. /*
  173. * Write firmware to device.
  174. */
  175. rt2800_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
  176. data, len);
  177. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
  178. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
  179. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  180. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  181. return 0;
  182. }
  183. /*
  184. * Initialization functions.
  185. */
  186. static bool rt2800pci_get_entry_state(struct queue_entry *entry)
  187. {
  188. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  189. u32 word;
  190. if (entry->queue->qid == QID_RX) {
  191. rt2x00_desc_read(entry_priv->desc, 1, &word);
  192. return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
  193. } else {
  194. rt2x00_desc_read(entry_priv->desc, 1, &word);
  195. return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
  196. }
  197. }
  198. static void rt2800pci_clear_entry(struct queue_entry *entry)
  199. {
  200. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  201. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  202. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  203. u32 word;
  204. if (entry->queue->qid == QID_RX) {
  205. rt2x00_desc_read(entry_priv->desc, 0, &word);
  206. rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
  207. rt2x00_desc_write(entry_priv->desc, 0, word);
  208. rt2x00_desc_read(entry_priv->desc, 1, &word);
  209. rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
  210. rt2x00_desc_write(entry_priv->desc, 1, word);
  211. /*
  212. * Set RX IDX in register to inform hardware that we have
  213. * handled this entry and it is available for reuse again.
  214. */
  215. rt2800_register_write(rt2x00dev, RX_CRX_IDX,
  216. entry->entry_idx);
  217. } else {
  218. rt2x00_desc_read(entry_priv->desc, 1, &word);
  219. rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
  220. rt2x00_desc_write(entry_priv->desc, 1, word);
  221. }
  222. }
  223. static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
  224. {
  225. struct queue_entry_priv_pci *entry_priv;
  226. u32 reg;
  227. /*
  228. * Initialize registers.
  229. */
  230. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  231. rt2800_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
  232. rt2800_register_write(rt2x00dev, TX_MAX_CNT0, rt2x00dev->tx[0].limit);
  233. rt2800_register_write(rt2x00dev, TX_CTX_IDX0, 0);
  234. rt2800_register_write(rt2x00dev, TX_DTX_IDX0, 0);
  235. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  236. rt2800_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
  237. rt2800_register_write(rt2x00dev, TX_MAX_CNT1, rt2x00dev->tx[1].limit);
  238. rt2800_register_write(rt2x00dev, TX_CTX_IDX1, 0);
  239. rt2800_register_write(rt2x00dev, TX_DTX_IDX1, 0);
  240. entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
  241. rt2800_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
  242. rt2800_register_write(rt2x00dev, TX_MAX_CNT2, rt2x00dev->tx[2].limit);
  243. rt2800_register_write(rt2x00dev, TX_CTX_IDX2, 0);
  244. rt2800_register_write(rt2x00dev, TX_DTX_IDX2, 0);
  245. entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
  246. rt2800_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
  247. rt2800_register_write(rt2x00dev, TX_MAX_CNT3, rt2x00dev->tx[3].limit);
  248. rt2800_register_write(rt2x00dev, TX_CTX_IDX3, 0);
  249. rt2800_register_write(rt2x00dev, TX_DTX_IDX3, 0);
  250. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  251. rt2800_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
  252. rt2800_register_write(rt2x00dev, RX_MAX_CNT, rt2x00dev->rx[0].limit);
  253. rt2800_register_write(rt2x00dev, RX_CRX_IDX, rt2x00dev->rx[0].limit - 1);
  254. rt2800_register_write(rt2x00dev, RX_DRX_IDX, 0);
  255. /*
  256. * Enable global DMA configuration
  257. */
  258. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  259. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  260. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  261. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  262. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  263. rt2800_register_write(rt2x00dev, DELAY_INT_CFG, 0);
  264. return 0;
  265. }
  266. /*
  267. * Device state switch handlers.
  268. */
  269. static void rt2800pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  270. enum dev_state state)
  271. {
  272. u32 reg;
  273. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  274. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
  275. (state == STATE_RADIO_RX_ON) ||
  276. (state == STATE_RADIO_RX_ON_LINK));
  277. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  278. }
  279. static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  280. enum dev_state state)
  281. {
  282. int mask = (state == STATE_RADIO_IRQ_ON) ||
  283. (state == STATE_RADIO_IRQ_ON_ISR);
  284. u32 reg;
  285. /*
  286. * When interrupts are being enabled, the interrupt registers
  287. * should clear the register to assure a clean state.
  288. */
  289. if (state == STATE_RADIO_IRQ_ON) {
  290. rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  291. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  292. }
  293. rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
  294. rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, 0);
  295. rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, 0);
  296. rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
  297. rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, 0);
  298. rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, 0);
  299. rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, 0);
  300. rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, 0);
  301. rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, 0);
  302. rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, 0);
  303. rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, 0);
  304. rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, 0);
  305. rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
  306. rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
  307. rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
  308. rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
  309. rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, 0);
  310. rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, 0);
  311. rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, 0);
  312. rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
  313. }
  314. static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
  315. {
  316. u32 reg;
  317. /*
  318. * Reset DMA indexes
  319. */
  320. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  321. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
  322. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
  323. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
  324. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
  325. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
  326. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
  327. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
  328. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  329. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
  330. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
  331. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  332. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  333. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
  334. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
  335. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  336. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  337. return 0;
  338. }
  339. static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  340. {
  341. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  342. rt2800pci_init_queues(rt2x00dev)))
  343. return -EIO;
  344. return rt2800_enable_radio(rt2x00dev);
  345. }
  346. static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  347. {
  348. u32 reg;
  349. rt2800_disable_radio(rt2x00dev);
  350. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001280);
  351. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  352. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
  353. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
  354. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
  355. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
  356. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
  357. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
  358. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
  359. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  360. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
  361. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
  362. }
  363. static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
  364. enum dev_state state)
  365. {
  366. /*
  367. * Always put the device to sleep (even when we intend to wakeup!)
  368. * if the device is booting and wasn't asleep it will return
  369. * failure when attempting to wakeup.
  370. */
  371. rt2800_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
  372. if (state == STATE_AWAKE) {
  373. rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0);
  374. rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
  375. }
  376. return 0;
  377. }
  378. static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  379. enum dev_state state)
  380. {
  381. int retval = 0;
  382. switch (state) {
  383. case STATE_RADIO_ON:
  384. /*
  385. * Before the radio can be enabled, the device first has
  386. * to be woken up. After that it needs a bit of time
  387. * to be fully awake and then the radio can be enabled.
  388. */
  389. rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
  390. msleep(1);
  391. retval = rt2800pci_enable_radio(rt2x00dev);
  392. break;
  393. case STATE_RADIO_OFF:
  394. /*
  395. * After the radio has been disabled, the device should
  396. * be put to sleep for powersaving.
  397. */
  398. rt2800pci_disable_radio(rt2x00dev);
  399. rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
  400. break;
  401. case STATE_RADIO_RX_ON:
  402. case STATE_RADIO_RX_ON_LINK:
  403. case STATE_RADIO_RX_OFF:
  404. case STATE_RADIO_RX_OFF_LINK:
  405. rt2800pci_toggle_rx(rt2x00dev, state);
  406. break;
  407. case STATE_RADIO_IRQ_ON:
  408. case STATE_RADIO_IRQ_ON_ISR:
  409. case STATE_RADIO_IRQ_OFF:
  410. case STATE_RADIO_IRQ_OFF_ISR:
  411. rt2800pci_toggle_irq(rt2x00dev, state);
  412. break;
  413. case STATE_DEEP_SLEEP:
  414. case STATE_SLEEP:
  415. case STATE_STANDBY:
  416. case STATE_AWAKE:
  417. retval = rt2800pci_set_state(rt2x00dev, state);
  418. break;
  419. default:
  420. retval = -ENOTSUPP;
  421. break;
  422. }
  423. if (unlikely(retval))
  424. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  425. state, retval);
  426. return retval;
  427. }
  428. /*
  429. * TX descriptor initialization
  430. */
  431. static __le32 *rt2800pci_get_txwi(struct queue_entry *entry)
  432. {
  433. return (__le32 *) entry->skb->data;
  434. }
  435. static void rt2800pci_write_tx_desc(struct queue_entry *entry,
  436. struct txentry_desc *txdesc)
  437. {
  438. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  439. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  440. __le32 *txd = entry_priv->desc;
  441. u32 word;
  442. /*
  443. * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
  444. * must contains a TXWI structure + 802.11 header + padding + 802.11
  445. * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
  446. * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
  447. * data. It means that LAST_SEC0 is always 0.
  448. */
  449. /*
  450. * Initialize TX descriptor
  451. */
  452. rt2x00_desc_read(txd, 0, &word);
  453. rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
  454. rt2x00_desc_write(txd, 0, word);
  455. rt2x00_desc_read(txd, 1, &word);
  456. rt2x00_set_field32(&word, TXD_W1_SD_LEN1, entry->skb->len);
  457. rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
  458. !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  459. rt2x00_set_field32(&word, TXD_W1_BURST,
  460. test_bit(ENTRY_TXD_BURST, &txdesc->flags));
  461. rt2x00_set_field32(&word, TXD_W1_SD_LEN0, TXWI_DESC_SIZE);
  462. rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
  463. rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
  464. rt2x00_desc_write(txd, 1, word);
  465. rt2x00_desc_read(txd, 2, &word);
  466. rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
  467. skbdesc->skb_dma + TXWI_DESC_SIZE);
  468. rt2x00_desc_write(txd, 2, word);
  469. rt2x00_desc_read(txd, 3, &word);
  470. rt2x00_set_field32(&word, TXD_W3_WIV,
  471. !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
  472. rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
  473. rt2x00_desc_write(txd, 3, word);
  474. /*
  475. * Register descriptor details in skb frame descriptor.
  476. */
  477. skbdesc->desc = txd;
  478. skbdesc->desc_len = TXD_DESC_SIZE;
  479. }
  480. /*
  481. * TX data initialization
  482. */
  483. static void rt2800pci_kick_tx_queue(struct data_queue *queue)
  484. {
  485. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  486. struct queue_entry *entry = rt2x00queue_get_entry(queue, Q_INDEX);
  487. unsigned int qidx = 0;
  488. if (queue->qid == QID_MGMT)
  489. qidx = 5;
  490. else
  491. qidx = queue->qid;
  492. rt2800_register_write(rt2x00dev, TX_CTX_IDX(qidx), entry->entry_idx);
  493. }
  494. static void rt2800pci_kill_tx_queue(struct data_queue *queue)
  495. {
  496. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  497. u32 reg;
  498. if (queue->qid == QID_BEACON) {
  499. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, 0);
  500. return;
  501. }
  502. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  503. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, (queue->qid == QID_AC_BE));
  504. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, (queue->qid == QID_AC_BK));
  505. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, (queue->qid == QID_AC_VI));
  506. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, (queue->qid == QID_AC_VO));
  507. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  508. }
  509. /*
  510. * RX control handlers
  511. */
  512. static void rt2800pci_fill_rxdone(struct queue_entry *entry,
  513. struct rxdone_entry_desc *rxdesc)
  514. {
  515. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  516. __le32 *rxd = entry_priv->desc;
  517. u32 word;
  518. rt2x00_desc_read(rxd, 3, &word);
  519. if (rt2x00_get_field32(word, RXD_W3_CRC_ERROR))
  520. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  521. /*
  522. * Unfortunately we don't know the cipher type used during
  523. * decryption. This prevents us from correct providing
  524. * correct statistics through debugfs.
  525. */
  526. rxdesc->cipher_status = rt2x00_get_field32(word, RXD_W3_CIPHER_ERROR);
  527. if (rt2x00_get_field32(word, RXD_W3_DECRYPTED)) {
  528. /*
  529. * Hardware has stripped IV/EIV data from 802.11 frame during
  530. * decryption. Unfortunately the descriptor doesn't contain
  531. * any fields with the EIV/IV data either, so they can't
  532. * be restored by rt2x00lib.
  533. */
  534. rxdesc->flags |= RX_FLAG_IV_STRIPPED;
  535. if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
  536. rxdesc->flags |= RX_FLAG_DECRYPTED;
  537. else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
  538. rxdesc->flags |= RX_FLAG_MMIC_ERROR;
  539. }
  540. if (rt2x00_get_field32(word, RXD_W3_MY_BSS))
  541. rxdesc->dev_flags |= RXDONE_MY_BSS;
  542. if (rt2x00_get_field32(word, RXD_W3_L2PAD))
  543. rxdesc->dev_flags |= RXDONE_L2PAD;
  544. /*
  545. * Process the RXWI structure that is at the start of the buffer.
  546. */
  547. rt2800_process_rxwi(entry, rxdesc);
  548. }
  549. /*
  550. * Interrupt functions.
  551. */
  552. static void rt2800pci_wakeup(struct rt2x00_dev *rt2x00dev)
  553. {
  554. struct ieee80211_conf conf = { .flags = 0 };
  555. struct rt2x00lib_conf libconf = { .conf = &conf };
  556. rt2800_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS);
  557. }
  558. static void rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
  559. {
  560. struct data_queue *queue;
  561. struct queue_entry *entry;
  562. u32 status;
  563. u8 qid;
  564. while (!kfifo_is_empty(&rt2x00dev->txstatus_fifo)) {
  565. /* Now remove the tx status from the FIFO */
  566. if (kfifo_out(&rt2x00dev->txstatus_fifo, &status,
  567. sizeof(status)) != sizeof(status)) {
  568. WARN_ON(1);
  569. break;
  570. }
  571. qid = rt2x00_get_field32(status, TX_STA_FIFO_PID_TYPE) - 1;
  572. if (qid >= QID_RX) {
  573. /*
  574. * Unknown queue, this shouldn't happen. Just drop
  575. * this tx status.
  576. */
  577. WARNING(rt2x00dev, "Got TX status report with "
  578. "unexpected pid %u, dropping", qid);
  579. break;
  580. }
  581. queue = rt2x00queue_get_queue(rt2x00dev, qid);
  582. if (unlikely(queue == NULL)) {
  583. /*
  584. * The queue is NULL, this shouldn't happen. Stop
  585. * processing here and drop the tx status
  586. */
  587. WARNING(rt2x00dev, "Got TX status for an unavailable "
  588. "queue %u, dropping", qid);
  589. break;
  590. }
  591. if (rt2x00queue_empty(queue)) {
  592. /*
  593. * The queue is empty. Stop processing here
  594. * and drop the tx status.
  595. */
  596. WARNING(rt2x00dev, "Got TX status for an empty "
  597. "queue %u, dropping", qid);
  598. break;
  599. }
  600. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  601. rt2800_txdone_entry(entry, status);
  602. }
  603. }
  604. static void rt2800pci_txstatus_tasklet(unsigned long data)
  605. {
  606. rt2800pci_txdone((struct rt2x00_dev *)data);
  607. }
  608. static irqreturn_t rt2800pci_interrupt_thread(int irq, void *dev_instance)
  609. {
  610. struct rt2x00_dev *rt2x00dev = dev_instance;
  611. u32 reg = rt2x00dev->irqvalue[0];
  612. /*
  613. * 1 - Pre TBTT interrupt.
  614. */
  615. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_PRE_TBTT))
  616. rt2x00lib_pretbtt(rt2x00dev);
  617. /*
  618. * 2 - Beacondone interrupt.
  619. */
  620. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TBTT))
  621. rt2x00lib_beacondone(rt2x00dev);
  622. /*
  623. * 3 - Rx ring done interrupt.
  624. */
  625. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
  626. rt2x00pci_rxdone(rt2x00dev);
  627. /*
  628. * 4 - Auto wakeup interrupt.
  629. */
  630. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_AUTO_WAKEUP))
  631. rt2800pci_wakeup(rt2x00dev);
  632. /* Enable interrupts again. */
  633. rt2x00dev->ops->lib->set_device_state(rt2x00dev,
  634. STATE_RADIO_IRQ_ON_ISR);
  635. return IRQ_HANDLED;
  636. }
  637. static void rt2800pci_txstatus_interrupt(struct rt2x00_dev *rt2x00dev)
  638. {
  639. u32 status;
  640. int i;
  641. /*
  642. * The TX_FIFO_STATUS interrupt needs special care. We should
  643. * read TX_STA_FIFO but we should do it immediately as otherwise
  644. * the register can overflow and we would lose status reports.
  645. *
  646. * Hence, read the TX_STA_FIFO register and copy all tx status
  647. * reports into a kernel FIFO which is handled in the txstatus
  648. * tasklet. We use a tasklet to process the tx status reports
  649. * because we can schedule the tasklet multiple times (when the
  650. * interrupt fires again during tx status processing).
  651. *
  652. * Furthermore we don't disable the TX_FIFO_STATUS
  653. * interrupt here but leave it enabled so that the TX_STA_FIFO
  654. * can also be read while the interrupt thread gets executed.
  655. *
  656. * Since we have only one producer and one consumer we don't
  657. * need to lock the kfifo.
  658. */
  659. for (i = 0; i < TX_ENTRIES; i++) {
  660. rt2800_register_read(rt2x00dev, TX_STA_FIFO, &status);
  661. if (!rt2x00_get_field32(status, TX_STA_FIFO_VALID))
  662. break;
  663. if (kfifo_is_full(&rt2x00dev->txstatus_fifo)) {
  664. WARNING(rt2x00dev, "TX status FIFO overrun,"
  665. " drop tx status report.\n");
  666. break;
  667. }
  668. if (kfifo_in(&rt2x00dev->txstatus_fifo, &status,
  669. sizeof(status)) != sizeof(status)) {
  670. WARNING(rt2x00dev, "TX status FIFO overrun,"
  671. "drop tx status report.\n");
  672. break;
  673. }
  674. }
  675. /* Schedule the tasklet for processing the tx status. */
  676. tasklet_schedule(&rt2x00dev->txstatus_tasklet);
  677. }
  678. static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
  679. {
  680. struct rt2x00_dev *rt2x00dev = dev_instance;
  681. u32 reg;
  682. irqreturn_t ret = IRQ_HANDLED;
  683. /* Read status and ACK all interrupts */
  684. rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  685. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  686. if (!reg)
  687. return IRQ_NONE;
  688. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  689. return IRQ_HANDLED;
  690. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS))
  691. rt2800pci_txstatus_interrupt(rt2x00dev);
  692. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_PRE_TBTT) ||
  693. rt2x00_get_field32(reg, INT_SOURCE_CSR_TBTT) ||
  694. rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE) ||
  695. rt2x00_get_field32(reg, INT_SOURCE_CSR_AUTO_WAKEUP)) {
  696. /*
  697. * All other interrupts are handled in the interrupt thread.
  698. * Store irqvalue for use in the interrupt thread.
  699. */
  700. rt2x00dev->irqvalue[0] = reg;
  701. /*
  702. * Disable interrupts, will be enabled again in the
  703. * interrupt thread.
  704. */
  705. rt2x00dev->ops->lib->set_device_state(rt2x00dev,
  706. STATE_RADIO_IRQ_OFF_ISR);
  707. /*
  708. * Leave the TX_FIFO_STATUS interrupt enabled to not lose any
  709. * tx status reports.
  710. */
  711. rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
  712. rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, 1);
  713. rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
  714. ret = IRQ_WAKE_THREAD;
  715. }
  716. return ret;
  717. }
  718. /*
  719. * Device probe functions.
  720. */
  721. static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  722. {
  723. /*
  724. * Read EEPROM into buffer
  725. */
  726. if (rt2x00_is_soc(rt2x00dev))
  727. rt2800pci_read_eeprom_soc(rt2x00dev);
  728. else if (rt2800pci_efuse_detect(rt2x00dev))
  729. rt2800pci_read_eeprom_efuse(rt2x00dev);
  730. else
  731. rt2800pci_read_eeprom_pci(rt2x00dev);
  732. return rt2800_validate_eeprom(rt2x00dev);
  733. }
  734. static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  735. {
  736. int retval;
  737. /*
  738. * Allocate eeprom data.
  739. */
  740. retval = rt2800pci_validate_eeprom(rt2x00dev);
  741. if (retval)
  742. return retval;
  743. retval = rt2800_init_eeprom(rt2x00dev);
  744. if (retval)
  745. return retval;
  746. /*
  747. * Initialize hw specifications.
  748. */
  749. retval = rt2800_probe_hw_mode(rt2x00dev);
  750. if (retval)
  751. return retval;
  752. /*
  753. * This device has multiple filters for control frames
  754. * and has a separate filter for PS Poll frames.
  755. */
  756. __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
  757. __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
  758. /*
  759. * This device has a pre tbtt interrupt and thus fetches
  760. * a new beacon directly prior to transmission.
  761. */
  762. __set_bit(DRIVER_SUPPORT_PRE_TBTT_INTERRUPT, &rt2x00dev->flags);
  763. /*
  764. * This device requires firmware.
  765. */
  766. if (!rt2x00_is_soc(rt2x00dev))
  767. __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
  768. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  769. __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
  770. __set_bit(DRIVER_REQUIRE_TXSTATUS_FIFO, &rt2x00dev->flags);
  771. if (!modparam_nohwcrypt)
  772. __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
  773. __set_bit(DRIVER_SUPPORT_LINK_TUNING, &rt2x00dev->flags);
  774. /*
  775. * Set the rssi offset.
  776. */
  777. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  778. return 0;
  779. }
  780. static const struct ieee80211_ops rt2800pci_mac80211_ops = {
  781. .tx = rt2x00mac_tx,
  782. .start = rt2x00mac_start,
  783. .stop = rt2x00mac_stop,
  784. .add_interface = rt2x00mac_add_interface,
  785. .remove_interface = rt2x00mac_remove_interface,
  786. .config = rt2x00mac_config,
  787. .configure_filter = rt2x00mac_configure_filter,
  788. .set_key = rt2x00mac_set_key,
  789. .sw_scan_start = rt2x00mac_sw_scan_start,
  790. .sw_scan_complete = rt2x00mac_sw_scan_complete,
  791. .get_stats = rt2x00mac_get_stats,
  792. .get_tkip_seq = rt2800_get_tkip_seq,
  793. .set_rts_threshold = rt2800_set_rts_threshold,
  794. .bss_info_changed = rt2x00mac_bss_info_changed,
  795. .conf_tx = rt2800_conf_tx,
  796. .get_tsf = rt2800_get_tsf,
  797. .rfkill_poll = rt2x00mac_rfkill_poll,
  798. .ampdu_action = rt2800_ampdu_action,
  799. };
  800. static const struct rt2800_ops rt2800pci_rt2800_ops = {
  801. .register_read = rt2x00pci_register_read,
  802. .register_read_lock = rt2x00pci_register_read, /* same for PCI */
  803. .register_write = rt2x00pci_register_write,
  804. .register_write_lock = rt2x00pci_register_write, /* same for PCI */
  805. .register_multiread = rt2x00pci_register_multiread,
  806. .register_multiwrite = rt2x00pci_register_multiwrite,
  807. .regbusy_read = rt2x00pci_regbusy_read,
  808. .drv_write_firmware = rt2800pci_write_firmware,
  809. .drv_init_registers = rt2800pci_init_registers,
  810. .drv_get_txwi = rt2800pci_get_txwi,
  811. };
  812. static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
  813. .irq_handler = rt2800pci_interrupt,
  814. .irq_handler_thread = rt2800pci_interrupt_thread,
  815. .txstatus_tasklet = rt2800pci_txstatus_tasklet,
  816. .probe_hw = rt2800pci_probe_hw,
  817. .get_firmware_name = rt2800pci_get_firmware_name,
  818. .check_firmware = rt2800_check_firmware,
  819. .load_firmware = rt2800_load_firmware,
  820. .initialize = rt2x00pci_initialize,
  821. .uninitialize = rt2x00pci_uninitialize,
  822. .get_entry_state = rt2800pci_get_entry_state,
  823. .clear_entry = rt2800pci_clear_entry,
  824. .set_device_state = rt2800pci_set_device_state,
  825. .rfkill_poll = rt2800_rfkill_poll,
  826. .link_stats = rt2800_link_stats,
  827. .reset_tuner = rt2800_reset_tuner,
  828. .link_tuner = rt2800_link_tuner,
  829. .write_tx_desc = rt2800pci_write_tx_desc,
  830. .write_tx_data = rt2800_write_tx_data,
  831. .write_beacon = rt2800_write_beacon,
  832. .kick_tx_queue = rt2800pci_kick_tx_queue,
  833. .kill_tx_queue = rt2800pci_kill_tx_queue,
  834. .fill_rxdone = rt2800pci_fill_rxdone,
  835. .config_shared_key = rt2800_config_shared_key,
  836. .config_pairwise_key = rt2800_config_pairwise_key,
  837. .config_filter = rt2800_config_filter,
  838. .config_intf = rt2800_config_intf,
  839. .config_erp = rt2800_config_erp,
  840. .config_ant = rt2800_config_ant,
  841. .config = rt2800_config,
  842. };
  843. static const struct data_queue_desc rt2800pci_queue_rx = {
  844. .entry_num = RX_ENTRIES,
  845. .data_size = AGGREGATION_SIZE,
  846. .desc_size = RXD_DESC_SIZE,
  847. .priv_size = sizeof(struct queue_entry_priv_pci),
  848. };
  849. static const struct data_queue_desc rt2800pci_queue_tx = {
  850. .entry_num = TX_ENTRIES,
  851. .data_size = AGGREGATION_SIZE,
  852. .desc_size = TXD_DESC_SIZE,
  853. .priv_size = sizeof(struct queue_entry_priv_pci),
  854. };
  855. static const struct data_queue_desc rt2800pci_queue_bcn = {
  856. .entry_num = 8 * BEACON_ENTRIES,
  857. .data_size = 0, /* No DMA required for beacons */
  858. .desc_size = TXWI_DESC_SIZE,
  859. .priv_size = sizeof(struct queue_entry_priv_pci),
  860. };
  861. static const struct rt2x00_ops rt2800pci_ops = {
  862. .name = KBUILD_MODNAME,
  863. .max_sta_intf = 1,
  864. .max_ap_intf = 8,
  865. .eeprom_size = EEPROM_SIZE,
  866. .rf_size = RF_SIZE,
  867. .tx_queues = NUM_TX_QUEUES,
  868. .extra_tx_headroom = TXWI_DESC_SIZE,
  869. .rx = &rt2800pci_queue_rx,
  870. .tx = &rt2800pci_queue_tx,
  871. .bcn = &rt2800pci_queue_bcn,
  872. .lib = &rt2800pci_rt2x00_ops,
  873. .drv = &rt2800pci_rt2800_ops,
  874. .hw = &rt2800pci_mac80211_ops,
  875. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  876. .debugfs = &rt2800_rt2x00debug,
  877. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  878. };
  879. /*
  880. * RT2800pci module information.
  881. */
  882. #ifdef CONFIG_RT2800PCI_PCI
  883. static DEFINE_PCI_DEVICE_TABLE(rt2800pci_device_table) = {
  884. { PCI_DEVICE(0x1814, 0x0601), PCI_DEVICE_DATA(&rt2800pci_ops) },
  885. { PCI_DEVICE(0x1814, 0x0681), PCI_DEVICE_DATA(&rt2800pci_ops) },
  886. { PCI_DEVICE(0x1814, 0x0701), PCI_DEVICE_DATA(&rt2800pci_ops) },
  887. { PCI_DEVICE(0x1814, 0x0781), PCI_DEVICE_DATA(&rt2800pci_ops) },
  888. { PCI_DEVICE(0x1432, 0x7708), PCI_DEVICE_DATA(&rt2800pci_ops) },
  889. { PCI_DEVICE(0x1432, 0x7727), PCI_DEVICE_DATA(&rt2800pci_ops) },
  890. { PCI_DEVICE(0x1432, 0x7728), PCI_DEVICE_DATA(&rt2800pci_ops) },
  891. { PCI_DEVICE(0x1432, 0x7738), PCI_DEVICE_DATA(&rt2800pci_ops) },
  892. { PCI_DEVICE(0x1432, 0x7748), PCI_DEVICE_DATA(&rt2800pci_ops) },
  893. { PCI_DEVICE(0x1432, 0x7758), PCI_DEVICE_DATA(&rt2800pci_ops) },
  894. { PCI_DEVICE(0x1432, 0x7768), PCI_DEVICE_DATA(&rt2800pci_ops) },
  895. { PCI_DEVICE(0x1a3b, 0x1059), PCI_DEVICE_DATA(&rt2800pci_ops) },
  896. #ifdef CONFIG_RT2800PCI_RT30XX
  897. { PCI_DEVICE(0x1814, 0x3090), PCI_DEVICE_DATA(&rt2800pci_ops) },
  898. { PCI_DEVICE(0x1814, 0x3091), PCI_DEVICE_DATA(&rt2800pci_ops) },
  899. { PCI_DEVICE(0x1814, 0x3092), PCI_DEVICE_DATA(&rt2800pci_ops) },
  900. { PCI_DEVICE(0x1462, 0x891a), PCI_DEVICE_DATA(&rt2800pci_ops) },
  901. #endif
  902. #ifdef CONFIG_RT2800PCI_RT35XX
  903. { PCI_DEVICE(0x1814, 0x3060), PCI_DEVICE_DATA(&rt2800pci_ops) },
  904. { PCI_DEVICE(0x1814, 0x3062), PCI_DEVICE_DATA(&rt2800pci_ops) },
  905. { PCI_DEVICE(0x1814, 0x3562), PCI_DEVICE_DATA(&rt2800pci_ops) },
  906. { PCI_DEVICE(0x1814, 0x3592), PCI_DEVICE_DATA(&rt2800pci_ops) },
  907. { PCI_DEVICE(0x1814, 0x3593), PCI_DEVICE_DATA(&rt2800pci_ops) },
  908. #endif
  909. { 0, }
  910. };
  911. #endif /* CONFIG_RT2800PCI_PCI */
  912. MODULE_AUTHOR(DRV_PROJECT);
  913. MODULE_VERSION(DRV_VERSION);
  914. MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
  915. MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
  916. #ifdef CONFIG_RT2800PCI_PCI
  917. MODULE_FIRMWARE(FIRMWARE_RT2860);
  918. MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
  919. #endif /* CONFIG_RT2800PCI_PCI */
  920. MODULE_LICENSE("GPL");
  921. #ifdef CONFIG_RT2800PCI_SOC
  922. static int rt2800soc_probe(struct platform_device *pdev)
  923. {
  924. return rt2x00soc_probe(pdev, &rt2800pci_ops);
  925. }
  926. static struct platform_driver rt2800soc_driver = {
  927. .driver = {
  928. .name = "rt2800_wmac",
  929. .owner = THIS_MODULE,
  930. .mod_name = KBUILD_MODNAME,
  931. },
  932. .probe = rt2800soc_probe,
  933. .remove = __devexit_p(rt2x00soc_remove),
  934. .suspend = rt2x00soc_suspend,
  935. .resume = rt2x00soc_resume,
  936. };
  937. #endif /* CONFIG_RT2800PCI_SOC */
  938. #ifdef CONFIG_RT2800PCI_PCI
  939. static struct pci_driver rt2800pci_driver = {
  940. .name = KBUILD_MODNAME,
  941. .id_table = rt2800pci_device_table,
  942. .probe = rt2x00pci_probe,
  943. .remove = __devexit_p(rt2x00pci_remove),
  944. .suspend = rt2x00pci_suspend,
  945. .resume = rt2x00pci_resume,
  946. };
  947. #endif /* CONFIG_RT2800PCI_PCI */
  948. static int __init rt2800pci_init(void)
  949. {
  950. int ret = 0;
  951. #ifdef CONFIG_RT2800PCI_SOC
  952. ret = platform_driver_register(&rt2800soc_driver);
  953. if (ret)
  954. return ret;
  955. #endif
  956. #ifdef CONFIG_RT2800PCI_PCI
  957. ret = pci_register_driver(&rt2800pci_driver);
  958. if (ret) {
  959. #ifdef CONFIG_RT2800PCI_SOC
  960. platform_driver_unregister(&rt2800soc_driver);
  961. #endif
  962. return ret;
  963. }
  964. #endif
  965. return ret;
  966. }
  967. static void __exit rt2800pci_exit(void)
  968. {
  969. #ifdef CONFIG_RT2800PCI_PCI
  970. pci_unregister_driver(&rt2800pci_driver);
  971. #endif
  972. #ifdef CONFIG_RT2800PCI_SOC
  973. platform_driver_unregister(&rt2800soc_driver);
  974. #endif
  975. }
  976. module_init(rt2800pci_init);
  977. module_exit(rt2800pci_exit);