rt2800.h 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123
  1. /*
  2. Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  4. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  5. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  6. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  7. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  8. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  9. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  10. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  11. <http://rt2x00.serialmonkey.com>
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; if not, write to the
  22. Free Software Foundation, Inc.,
  23. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. */
  25. /*
  26. Module: rt2800
  27. Abstract: Data structures and registers for the rt2800 modules.
  28. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  29. */
  30. #ifndef RT2800_H
  31. #define RT2800_H
  32. /*
  33. * RF chip defines.
  34. *
  35. * RF2820 2.4G 2T3R
  36. * RF2850 2.4G/5G 2T3R
  37. * RF2720 2.4G 1T2R
  38. * RF2750 2.4G/5G 1T2R
  39. * RF3020 2.4G 1T1R
  40. * RF2020 2.4G B/G
  41. * RF3021 2.4G 1T2R
  42. * RF3022 2.4G 2T2R
  43. * RF3052 2.4G 2T2R
  44. */
  45. #define RF2820 0x0001
  46. #define RF2850 0x0002
  47. #define RF2720 0x0003
  48. #define RF2750 0x0004
  49. #define RF3020 0x0005
  50. #define RF2020 0x0006
  51. #define RF3021 0x0007
  52. #define RF3022 0x0008
  53. #define RF3052 0x0009
  54. #define RF3320 0x000b
  55. /*
  56. * Chipset revisions.
  57. */
  58. #define REV_RT2860C 0x0100
  59. #define REV_RT2860D 0x0101
  60. #define REV_RT2872E 0x0200
  61. #define REV_RT3070E 0x0200
  62. #define REV_RT3070F 0x0201
  63. #define REV_RT3071E 0x0211
  64. #define REV_RT3090E 0x0211
  65. #define REV_RT3390E 0x0211
  66. /*
  67. * Signal information.
  68. * Default offset is required for RSSI <-> dBm conversion.
  69. */
  70. #define DEFAULT_RSSI_OFFSET 120
  71. /*
  72. * Register layout information.
  73. */
  74. #define CSR_REG_BASE 0x1000
  75. #define CSR_REG_SIZE 0x0800
  76. #define EEPROM_BASE 0x0000
  77. #define EEPROM_SIZE 0x0110
  78. #define BBP_BASE 0x0000
  79. #define BBP_SIZE 0x0080
  80. #define RF_BASE 0x0004
  81. #define RF_SIZE 0x0010
  82. /*
  83. * Number of TX queues.
  84. */
  85. #define NUM_TX_QUEUES 4
  86. /*
  87. * Registers.
  88. */
  89. /*
  90. * E2PROM_CSR: PCI EEPROM control register.
  91. * RELOAD: Write 1 to reload eeprom content.
  92. * TYPE: 0: 93c46, 1:93c66.
  93. * LOAD_STATUS: 1:loading, 0:done.
  94. */
  95. #define E2PROM_CSR 0x0004
  96. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  97. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  98. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  99. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  100. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  101. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  102. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  103. /*
  104. * OPT_14: Unknown register used by rt3xxx devices.
  105. */
  106. #define OPT_14_CSR 0x0114
  107. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  108. /*
  109. * INT_SOURCE_CSR: Interrupt source register.
  110. * Write one to clear corresponding bit.
  111. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  112. */
  113. #define INT_SOURCE_CSR 0x0200
  114. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  115. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  116. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  117. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  118. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  119. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  120. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  121. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  122. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  123. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  124. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  125. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  126. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  127. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  128. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  129. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  130. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  131. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  132. /*
  133. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  134. */
  135. #define INT_MASK_CSR 0x0204
  136. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  137. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  138. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  139. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  140. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  141. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  142. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  143. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  144. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  145. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  146. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  147. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  148. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  149. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  150. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  151. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  152. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  153. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  154. /*
  155. * WPDMA_GLO_CFG
  156. */
  157. #define WPDMA_GLO_CFG 0x0208
  158. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  159. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  160. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  161. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  162. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  163. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  164. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  165. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  166. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  167. /*
  168. * WPDMA_RST_IDX
  169. */
  170. #define WPDMA_RST_IDX 0x020c
  171. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  172. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  173. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  174. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  175. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  176. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  177. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  178. /*
  179. * DELAY_INT_CFG
  180. */
  181. #define DELAY_INT_CFG 0x0210
  182. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  183. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  184. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  185. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  186. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  187. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  188. /*
  189. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  190. * AIFSN0: AC_BE
  191. * AIFSN1: AC_BK
  192. * AIFSN2: AC_VI
  193. * AIFSN3: AC_VO
  194. */
  195. #define WMM_AIFSN_CFG 0x0214
  196. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  197. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  198. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  199. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  200. /*
  201. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  202. * CWMIN0: AC_BE
  203. * CWMIN1: AC_BK
  204. * CWMIN2: AC_VI
  205. * CWMIN3: AC_VO
  206. */
  207. #define WMM_CWMIN_CFG 0x0218
  208. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  209. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  210. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  211. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  212. /*
  213. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  214. * CWMAX0: AC_BE
  215. * CWMAX1: AC_BK
  216. * CWMAX2: AC_VI
  217. * CWMAX3: AC_VO
  218. */
  219. #define WMM_CWMAX_CFG 0x021c
  220. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  221. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  222. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  223. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  224. /*
  225. * AC_TXOP0: AC_BK/AC_BE TXOP register
  226. * AC0TXOP: AC_BK in unit of 32us
  227. * AC1TXOP: AC_BE in unit of 32us
  228. */
  229. #define WMM_TXOP0_CFG 0x0220
  230. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  231. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  232. /*
  233. * AC_TXOP1: AC_VO/AC_VI TXOP register
  234. * AC2TXOP: AC_VI in unit of 32us
  235. * AC3TXOP: AC_VO in unit of 32us
  236. */
  237. #define WMM_TXOP1_CFG 0x0224
  238. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  239. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  240. /*
  241. * GPIO_CTRL_CFG:
  242. */
  243. #define GPIO_CTRL_CFG 0x0228
  244. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  245. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  246. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  247. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  248. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  249. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  250. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  251. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  252. #define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
  253. /*
  254. * MCU_CMD_CFG
  255. */
  256. #define MCU_CMD_CFG 0x022c
  257. /*
  258. * AC_BK register offsets
  259. */
  260. #define TX_BASE_PTR0 0x0230
  261. #define TX_MAX_CNT0 0x0234
  262. #define TX_CTX_IDX0 0x0238
  263. #define TX_DTX_IDX0 0x023c
  264. /*
  265. * AC_BE register offsets
  266. */
  267. #define TX_BASE_PTR1 0x0240
  268. #define TX_MAX_CNT1 0x0244
  269. #define TX_CTX_IDX1 0x0248
  270. #define TX_DTX_IDX1 0x024c
  271. /*
  272. * AC_VI register offsets
  273. */
  274. #define TX_BASE_PTR2 0x0250
  275. #define TX_MAX_CNT2 0x0254
  276. #define TX_CTX_IDX2 0x0258
  277. #define TX_DTX_IDX2 0x025c
  278. /*
  279. * AC_VO register offsets
  280. */
  281. #define TX_BASE_PTR3 0x0260
  282. #define TX_MAX_CNT3 0x0264
  283. #define TX_CTX_IDX3 0x0268
  284. #define TX_DTX_IDX3 0x026c
  285. /*
  286. * HCCA register offsets
  287. */
  288. #define TX_BASE_PTR4 0x0270
  289. #define TX_MAX_CNT4 0x0274
  290. #define TX_CTX_IDX4 0x0278
  291. #define TX_DTX_IDX4 0x027c
  292. /*
  293. * MGMT register offsets
  294. */
  295. #define TX_BASE_PTR5 0x0280
  296. #define TX_MAX_CNT5 0x0284
  297. #define TX_CTX_IDX5 0x0288
  298. #define TX_DTX_IDX5 0x028c
  299. /*
  300. * RX register offsets
  301. */
  302. #define RX_BASE_PTR 0x0290
  303. #define RX_MAX_CNT 0x0294
  304. #define RX_CRX_IDX 0x0298
  305. #define RX_DRX_IDX 0x029c
  306. /*
  307. * USB_DMA_CFG
  308. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  309. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  310. * PHY_CLEAR: phy watch dog enable.
  311. * TX_CLEAR: Clear USB DMA TX path.
  312. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  313. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  314. * RX_BULK_EN: Enable USB DMA Rx.
  315. * TX_BULK_EN: Enable USB DMA Tx.
  316. * EP_OUT_VALID: OUT endpoint data valid.
  317. * RX_BUSY: USB DMA RX FSM busy.
  318. * TX_BUSY: USB DMA TX FSM busy.
  319. */
  320. #define USB_DMA_CFG 0x02a0
  321. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  322. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  323. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  324. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  325. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  326. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  327. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  328. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  329. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  330. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  331. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  332. /*
  333. * US_CYC_CNT
  334. */
  335. #define US_CYC_CNT 0x02a4
  336. #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
  337. /*
  338. * PBF_SYS_CTRL
  339. * HOST_RAM_WRITE: enable Host program ram write selection
  340. */
  341. #define PBF_SYS_CTRL 0x0400
  342. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  343. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  344. /*
  345. * HOST-MCU shared memory
  346. */
  347. #define HOST_CMD_CSR 0x0404
  348. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  349. /*
  350. * PBF registers
  351. * Most are for debug. Driver doesn't touch PBF register.
  352. */
  353. #define PBF_CFG 0x0408
  354. #define PBF_MAX_PCNT 0x040c
  355. #define PBF_CTRL 0x0410
  356. #define PBF_INT_STA 0x0414
  357. #define PBF_INT_ENA 0x0418
  358. /*
  359. * BCN_OFFSET0:
  360. */
  361. #define BCN_OFFSET0 0x042c
  362. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  363. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  364. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  365. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  366. /*
  367. * BCN_OFFSET1:
  368. */
  369. #define BCN_OFFSET1 0x0430
  370. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  371. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  372. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  373. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  374. /*
  375. * PBF registers
  376. * Most are for debug. Driver doesn't touch PBF register.
  377. */
  378. #define TXRXQ_PCNT 0x0438
  379. #define PBF_DBG 0x043c
  380. /*
  381. * RF registers
  382. */
  383. #define RF_CSR_CFG 0x0500
  384. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  385. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  386. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  387. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  388. /*
  389. * EFUSE_CSR: RT30x0 EEPROM
  390. */
  391. #define EFUSE_CTRL 0x0580
  392. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  393. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  394. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  395. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  396. /*
  397. * EFUSE_DATA0
  398. */
  399. #define EFUSE_DATA0 0x0590
  400. /*
  401. * EFUSE_DATA1
  402. */
  403. #define EFUSE_DATA1 0x0594
  404. /*
  405. * EFUSE_DATA2
  406. */
  407. #define EFUSE_DATA2 0x0598
  408. /*
  409. * EFUSE_DATA3
  410. */
  411. #define EFUSE_DATA3 0x059c
  412. /*
  413. * LDO_CFG0
  414. */
  415. #define LDO_CFG0 0x05d4
  416. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  417. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  418. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  419. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  420. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  421. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  422. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  423. /*
  424. * GPIO_SWITCH
  425. */
  426. #define GPIO_SWITCH 0x05dc
  427. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  428. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  429. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  430. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  431. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  432. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  433. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  434. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  435. /*
  436. * MAC Control/Status Registers(CSR).
  437. * Some values are set in TU, whereas 1 TU == 1024 us.
  438. */
  439. /*
  440. * MAC_CSR0: ASIC revision number.
  441. * ASIC_REV: 0
  442. * ASIC_VER: 2860 or 2870
  443. */
  444. #define MAC_CSR0 0x1000
  445. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  446. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  447. /*
  448. * MAC_SYS_CTRL:
  449. */
  450. #define MAC_SYS_CTRL 0x1004
  451. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  452. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  453. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  454. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  455. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  456. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  457. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  458. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  459. /*
  460. * MAC_ADDR_DW0: STA MAC register 0
  461. */
  462. #define MAC_ADDR_DW0 0x1008
  463. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  464. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  465. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  466. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  467. /*
  468. * MAC_ADDR_DW1: STA MAC register 1
  469. * UNICAST_TO_ME_MASK:
  470. * Used to mask off bits from byte 5 of the MAC address
  471. * to determine the UNICAST_TO_ME bit for RX frames.
  472. * The full mask is complemented by BSS_ID_MASK:
  473. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  474. */
  475. #define MAC_ADDR_DW1 0x100c
  476. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  477. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  478. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  479. /*
  480. * MAC_BSSID_DW0: BSSID register 0
  481. */
  482. #define MAC_BSSID_DW0 0x1010
  483. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  484. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  485. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  486. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  487. /*
  488. * MAC_BSSID_DW1: BSSID register 1
  489. * BSS_ID_MASK:
  490. * 0: 1-BSSID mode (BSS index = 0)
  491. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  492. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  493. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  494. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  495. * BSSID. This will make sure that those bits will be ignored
  496. * when determining the MY_BSS of RX frames.
  497. */
  498. #define MAC_BSSID_DW1 0x1014
  499. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  500. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  501. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  502. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  503. /*
  504. * MAX_LEN_CFG: Maximum frame length register.
  505. * MAX_MPDU: rt2860b max 16k bytes
  506. * MAX_PSDU: Maximum PSDU length
  507. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  508. */
  509. #define MAX_LEN_CFG 0x1018
  510. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  511. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  512. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  513. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  514. /*
  515. * BBP_CSR_CFG: BBP serial control register
  516. * VALUE: Register value to program into BBP
  517. * REG_NUM: Selected BBP register
  518. * READ_CONTROL: 0 write BBP, 1 read BBP
  519. * BUSY: ASIC is busy executing BBP commands
  520. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  521. * BBP_RW_MODE: 0 serial, 1 paralell
  522. */
  523. #define BBP_CSR_CFG 0x101c
  524. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  525. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  526. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  527. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  528. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  529. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  530. /*
  531. * RF_CSR_CFG0: RF control register
  532. * REGID_AND_VALUE: Register value to program into RF
  533. * BITWIDTH: Selected RF register
  534. * STANDBYMODE: 0 high when standby, 1 low when standby
  535. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  536. * BUSY: ASIC is busy executing RF commands
  537. */
  538. #define RF_CSR_CFG0 0x1020
  539. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  540. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  541. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  542. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  543. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  544. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  545. /*
  546. * RF_CSR_CFG1: RF control register
  547. * REGID_AND_VALUE: Register value to program into RF
  548. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  549. * 0: 3 system clock cycle (37.5usec)
  550. * 1: 5 system clock cycle (62.5usec)
  551. */
  552. #define RF_CSR_CFG1 0x1024
  553. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  554. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  555. /*
  556. * RF_CSR_CFG2: RF control register
  557. * VALUE: Register value to program into RF
  558. */
  559. #define RF_CSR_CFG2 0x1028
  560. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  561. /*
  562. * LED_CFG: LED control
  563. * color LED's:
  564. * 0: off
  565. * 1: blinking upon TX2
  566. * 2: periodic slow blinking
  567. * 3: always on
  568. * LED polarity:
  569. * 0: active low
  570. * 1: active high
  571. */
  572. #define LED_CFG 0x102c
  573. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  574. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  575. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  576. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  577. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  578. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  579. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  580. /*
  581. * AMPDU_BA_WINSIZE: Force BlockAck window size
  582. * FORCE_WINSIZE_ENABLE:
  583. * 0: Disable forcing of BlockAck window size
  584. * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
  585. * window size values in the TXWI
  586. * FORCE_WINSIZE: BlockAck window size
  587. */
  588. #define AMPDU_BA_WINSIZE 0x1040
  589. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
  590. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
  591. /*
  592. * XIFS_TIME_CFG: MAC timing
  593. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  594. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  595. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  596. * when MAC doesn't reference BBP signal BBRXEND
  597. * EIFS: unit 1us
  598. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  599. *
  600. */
  601. #define XIFS_TIME_CFG 0x1100
  602. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  603. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  604. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  605. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  606. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  607. /*
  608. * BKOFF_SLOT_CFG:
  609. */
  610. #define BKOFF_SLOT_CFG 0x1104
  611. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  612. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  613. /*
  614. * NAV_TIME_CFG:
  615. */
  616. #define NAV_TIME_CFG 0x1108
  617. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  618. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  619. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  620. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  621. /*
  622. * CH_TIME_CFG: count as channel busy
  623. */
  624. #define CH_TIME_CFG 0x110c
  625. /*
  626. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  627. */
  628. #define PBF_LIFE_TIMER 0x1110
  629. /*
  630. * BCN_TIME_CFG:
  631. * BEACON_INTERVAL: in unit of 1/16 TU
  632. * TSF_TICKING: Enable TSF auto counting
  633. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  634. * BEACON_GEN: Enable beacon generator
  635. */
  636. #define BCN_TIME_CFG 0x1114
  637. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  638. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  639. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  640. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  641. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  642. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  643. /*
  644. * TBTT_SYNC_CFG:
  645. * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
  646. * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
  647. */
  648. #define TBTT_SYNC_CFG 0x1118
  649. #define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
  650. #define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
  651. #define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
  652. #define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
  653. /*
  654. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  655. */
  656. #define TSF_TIMER_DW0 0x111c
  657. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  658. /*
  659. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  660. */
  661. #define TSF_TIMER_DW1 0x1120
  662. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  663. /*
  664. * TBTT_TIMER: TImer remains till next TBTT, read-only
  665. */
  666. #define TBTT_TIMER 0x1124
  667. /*
  668. * INT_TIMER_CFG: timer configuration
  669. * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
  670. * GP_TIMER: period of general purpose timer in units of 1/16 TU
  671. */
  672. #define INT_TIMER_CFG 0x1128
  673. #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
  674. #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
  675. /*
  676. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  677. */
  678. #define INT_TIMER_EN 0x112c
  679. #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
  680. #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
  681. /*
  682. * CH_IDLE_STA: channel idle time (in us)
  683. */
  684. #define CH_IDLE_STA 0x1130
  685. /*
  686. * CH_BUSY_STA: channel busy time on primary channel (in us)
  687. */
  688. #define CH_BUSY_STA 0x1134
  689. /*
  690. * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
  691. */
  692. #define CH_BUSY_STA_SEC 0x1138
  693. /*
  694. * MAC_STATUS_CFG:
  695. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  696. * if 1 or higher one of the 2 registers is busy.
  697. */
  698. #define MAC_STATUS_CFG 0x1200
  699. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  700. /*
  701. * PWR_PIN_CFG:
  702. */
  703. #define PWR_PIN_CFG 0x1204
  704. /*
  705. * AUTOWAKEUP_CFG: Manual power control / status register
  706. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  707. * AUTOWAKE: 0:sleep, 1:awake
  708. */
  709. #define AUTOWAKEUP_CFG 0x1208
  710. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  711. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  712. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  713. /*
  714. * EDCA_AC0_CFG:
  715. */
  716. #define EDCA_AC0_CFG 0x1300
  717. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  718. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  719. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  720. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  721. /*
  722. * EDCA_AC1_CFG:
  723. */
  724. #define EDCA_AC1_CFG 0x1304
  725. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  726. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  727. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  728. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  729. /*
  730. * EDCA_AC2_CFG:
  731. */
  732. #define EDCA_AC2_CFG 0x1308
  733. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  734. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  735. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  736. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  737. /*
  738. * EDCA_AC3_CFG:
  739. */
  740. #define EDCA_AC3_CFG 0x130c
  741. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  742. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  743. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  744. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  745. /*
  746. * EDCA_TID_AC_MAP:
  747. */
  748. #define EDCA_TID_AC_MAP 0x1310
  749. /*
  750. * TX_PWR_CFG:
  751. */
  752. #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
  753. #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
  754. #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
  755. #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
  756. #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
  757. #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
  758. #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
  759. #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
  760. /*
  761. * TX_PWR_CFG_0:
  762. */
  763. #define TX_PWR_CFG_0 0x1314
  764. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  765. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  766. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  767. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  768. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  769. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  770. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  771. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  772. /*
  773. * TX_PWR_CFG_1:
  774. */
  775. #define TX_PWR_CFG_1 0x1318
  776. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  777. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  778. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  779. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  780. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  781. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  782. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  783. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  784. /*
  785. * TX_PWR_CFG_2:
  786. */
  787. #define TX_PWR_CFG_2 0x131c
  788. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  789. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  790. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  791. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  792. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  793. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  794. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  795. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  796. /*
  797. * TX_PWR_CFG_3:
  798. */
  799. #define TX_PWR_CFG_3 0x1320
  800. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  801. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  802. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  803. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  804. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  805. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  806. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  807. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  808. /*
  809. * TX_PWR_CFG_4:
  810. */
  811. #define TX_PWR_CFG_4 0x1324
  812. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  813. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  814. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  815. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  816. /*
  817. * TX_PIN_CFG:
  818. */
  819. #define TX_PIN_CFG 0x1328
  820. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  821. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  822. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  823. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  824. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  825. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  826. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  827. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  828. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  829. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  830. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  831. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  832. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  833. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  834. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  835. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  836. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  837. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  838. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  839. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  840. /*
  841. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  842. */
  843. #define TX_BAND_CFG 0x132c
  844. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  845. #define TX_BAND_CFG_A FIELD32(0x00000002)
  846. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  847. /*
  848. * TX_SW_CFG0:
  849. */
  850. #define TX_SW_CFG0 0x1330
  851. /*
  852. * TX_SW_CFG1:
  853. */
  854. #define TX_SW_CFG1 0x1334
  855. /*
  856. * TX_SW_CFG2:
  857. */
  858. #define TX_SW_CFG2 0x1338
  859. /*
  860. * TXOP_THRES_CFG:
  861. */
  862. #define TXOP_THRES_CFG 0x133c
  863. /*
  864. * TXOP_CTRL_CFG:
  865. */
  866. #define TXOP_CTRL_CFG 0x1340
  867. /*
  868. * TX_RTS_CFG:
  869. * RTS_THRES: unit:byte
  870. * RTS_FBK_EN: enable rts rate fallback
  871. */
  872. #define TX_RTS_CFG 0x1344
  873. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  874. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  875. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  876. /*
  877. * TX_TIMEOUT_CFG:
  878. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  879. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  880. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  881. * it is recommended that:
  882. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  883. */
  884. #define TX_TIMEOUT_CFG 0x1348
  885. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  886. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  887. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  888. /*
  889. * TX_RTY_CFG:
  890. * SHORT_RTY_LIMIT: short retry limit
  891. * LONG_RTY_LIMIT: long retry limit
  892. * LONG_RTY_THRE: Long retry threshoold
  893. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  894. * 0:expired by retry limit, 1: expired by mpdu life timer
  895. * AGG_RTY_MODE: Aggregate MPDU retry mode
  896. * 0:expired by retry limit, 1: expired by mpdu life timer
  897. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  898. */
  899. #define TX_RTY_CFG 0x134c
  900. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  901. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  902. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  903. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  904. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  905. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  906. /*
  907. * TX_LINK_CFG:
  908. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  909. * MFB_ENABLE: TX apply remote MFB 1:enable
  910. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  911. * 0: not apply remote remote unsolicit (MFS=7)
  912. * TX_MRQ_EN: MCS request TX enable
  913. * TX_RDG_EN: RDG TX enable
  914. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  915. * REMOTE_MFB: remote MCS feedback
  916. * REMOTE_MFS: remote MCS feedback sequence number
  917. */
  918. #define TX_LINK_CFG 0x1350
  919. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  920. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  921. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  922. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  923. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  924. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  925. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  926. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  927. /*
  928. * HT_FBK_CFG0:
  929. */
  930. #define HT_FBK_CFG0 0x1354
  931. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  932. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  933. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  934. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  935. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  936. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  937. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  938. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  939. /*
  940. * HT_FBK_CFG1:
  941. */
  942. #define HT_FBK_CFG1 0x1358
  943. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  944. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  945. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  946. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  947. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  948. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  949. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  950. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  951. /*
  952. * LG_FBK_CFG0:
  953. */
  954. #define LG_FBK_CFG0 0x135c
  955. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  956. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  957. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  958. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  959. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  960. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  961. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  962. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  963. /*
  964. * LG_FBK_CFG1:
  965. */
  966. #define LG_FBK_CFG1 0x1360
  967. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  968. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  969. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  970. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  971. /*
  972. * CCK_PROT_CFG: CCK Protection
  973. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  974. * PROTECT_CTRL: Protection control frame type for CCK TX
  975. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  976. * PROTECT_NAV: TXOP protection type for CCK TX
  977. * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
  978. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  979. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  980. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  981. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  982. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  983. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  984. * RTS_TH_EN: RTS threshold enable on CCK TX
  985. */
  986. #define CCK_PROT_CFG 0x1364
  987. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  988. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  989. #define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  990. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  991. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  992. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  993. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  994. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  995. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  996. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  997. /*
  998. * OFDM_PROT_CFG: OFDM Protection
  999. */
  1000. #define OFDM_PROT_CFG 0x1368
  1001. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1002. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1003. #define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1004. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1005. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1006. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1007. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1008. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1009. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1010. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1011. /*
  1012. * MM20_PROT_CFG: MM20 Protection
  1013. */
  1014. #define MM20_PROT_CFG 0x136c
  1015. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1016. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1017. #define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1018. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1019. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1020. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1021. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1022. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1023. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1024. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1025. /*
  1026. * MM40_PROT_CFG: MM40 Protection
  1027. */
  1028. #define MM40_PROT_CFG 0x1370
  1029. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1030. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1031. #define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1032. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1033. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1034. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1035. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1036. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1037. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1038. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1039. /*
  1040. * GF20_PROT_CFG: GF20 Protection
  1041. */
  1042. #define GF20_PROT_CFG 0x1374
  1043. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1044. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1045. #define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1046. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1047. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1048. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1049. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1050. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1051. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1052. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1053. /*
  1054. * GF40_PROT_CFG: GF40 Protection
  1055. */
  1056. #define GF40_PROT_CFG 0x1378
  1057. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1058. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1059. #define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1060. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1061. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1062. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1063. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1064. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1065. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1066. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1067. /*
  1068. * EXP_CTS_TIME:
  1069. */
  1070. #define EXP_CTS_TIME 0x137c
  1071. /*
  1072. * EXP_ACK_TIME:
  1073. */
  1074. #define EXP_ACK_TIME 0x1380
  1075. /*
  1076. * RX_FILTER_CFG: RX configuration register.
  1077. */
  1078. #define RX_FILTER_CFG 0x1400
  1079. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1080. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1081. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1082. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1083. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1084. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1085. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1086. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1087. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1088. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1089. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1090. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1091. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1092. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1093. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1094. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1095. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1096. /*
  1097. * AUTO_RSP_CFG:
  1098. * AUTORESPONDER: 0: disable, 1: enable
  1099. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1100. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1101. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1102. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1103. * DUAL_CTS_EN: Power bit value in control frame
  1104. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1105. */
  1106. #define AUTO_RSP_CFG 0x1404
  1107. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1108. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1109. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1110. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1111. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1112. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1113. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1114. /*
  1115. * LEGACY_BASIC_RATE:
  1116. */
  1117. #define LEGACY_BASIC_RATE 0x1408
  1118. /*
  1119. * HT_BASIC_RATE:
  1120. */
  1121. #define HT_BASIC_RATE 0x140c
  1122. /*
  1123. * HT_CTRL_CFG:
  1124. */
  1125. #define HT_CTRL_CFG 0x1410
  1126. /*
  1127. * SIFS_COST_CFG:
  1128. */
  1129. #define SIFS_COST_CFG 0x1414
  1130. /*
  1131. * RX_PARSER_CFG:
  1132. * Set NAV for all received frames
  1133. */
  1134. #define RX_PARSER_CFG 0x1418
  1135. /*
  1136. * TX_SEC_CNT0:
  1137. */
  1138. #define TX_SEC_CNT0 0x1500
  1139. /*
  1140. * RX_SEC_CNT0:
  1141. */
  1142. #define RX_SEC_CNT0 0x1504
  1143. /*
  1144. * CCMP_FC_MUTE:
  1145. */
  1146. #define CCMP_FC_MUTE 0x1508
  1147. /*
  1148. * TXOP_HLDR_ADDR0:
  1149. */
  1150. #define TXOP_HLDR_ADDR0 0x1600
  1151. /*
  1152. * TXOP_HLDR_ADDR1:
  1153. */
  1154. #define TXOP_HLDR_ADDR1 0x1604
  1155. /*
  1156. * TXOP_HLDR_ET:
  1157. */
  1158. #define TXOP_HLDR_ET 0x1608
  1159. /*
  1160. * QOS_CFPOLL_RA_DW0:
  1161. */
  1162. #define QOS_CFPOLL_RA_DW0 0x160c
  1163. /*
  1164. * QOS_CFPOLL_RA_DW1:
  1165. */
  1166. #define QOS_CFPOLL_RA_DW1 0x1610
  1167. /*
  1168. * QOS_CFPOLL_QC:
  1169. */
  1170. #define QOS_CFPOLL_QC 0x1614
  1171. /*
  1172. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1173. */
  1174. #define RX_STA_CNT0 0x1700
  1175. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1176. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1177. /*
  1178. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1179. */
  1180. #define RX_STA_CNT1 0x1704
  1181. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1182. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1183. /*
  1184. * RX_STA_CNT2:
  1185. */
  1186. #define RX_STA_CNT2 0x1708
  1187. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1188. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1189. /*
  1190. * TX_STA_CNT0: TX Beacon count
  1191. */
  1192. #define TX_STA_CNT0 0x170c
  1193. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1194. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1195. /*
  1196. * TX_STA_CNT1: TX tx count
  1197. */
  1198. #define TX_STA_CNT1 0x1710
  1199. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1200. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1201. /*
  1202. * TX_STA_CNT2: TX tx count
  1203. */
  1204. #define TX_STA_CNT2 0x1714
  1205. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1206. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1207. /*
  1208. * TX_STA_FIFO: TX Result for specific PID status fifo register.
  1209. *
  1210. * This register is implemented as FIFO with 16 entries in the HW. Each
  1211. * register read fetches the next tx result. If the FIFO is full because
  1212. * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
  1213. * triggered, the hw seems to simply drop further tx results.
  1214. *
  1215. * VALID: 1: this tx result is valid
  1216. * 0: no valid tx result -> driver should stop reading
  1217. * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
  1218. * to match a frame with its tx result (even though the PID is
  1219. * only 4 bits wide).
  1220. * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
  1221. * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
  1222. * This identification number is calculated by ((idx % 3) + 1).
  1223. * TX_SUCCESS: Indicates tx success (1) or failure (0)
  1224. * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
  1225. * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
  1226. * WCID: The wireless client ID.
  1227. * MCS: The tx rate used during the last transmission of this frame, be it
  1228. * successful or not.
  1229. * PHYMODE: The phymode used for the transmission.
  1230. */
  1231. #define TX_STA_FIFO 0x1718
  1232. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1233. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1234. #define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
  1235. #define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
  1236. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1237. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1238. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1239. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1240. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1241. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1242. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1243. /*
  1244. * TX_AGG_CNT: Debug counter
  1245. */
  1246. #define TX_AGG_CNT 0x171c
  1247. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1248. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1249. /*
  1250. * TX_AGG_CNT0:
  1251. */
  1252. #define TX_AGG_CNT0 0x1720
  1253. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1254. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1255. /*
  1256. * TX_AGG_CNT1:
  1257. */
  1258. #define TX_AGG_CNT1 0x1724
  1259. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1260. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1261. /*
  1262. * TX_AGG_CNT2:
  1263. */
  1264. #define TX_AGG_CNT2 0x1728
  1265. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1266. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1267. /*
  1268. * TX_AGG_CNT3:
  1269. */
  1270. #define TX_AGG_CNT3 0x172c
  1271. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1272. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1273. /*
  1274. * TX_AGG_CNT4:
  1275. */
  1276. #define TX_AGG_CNT4 0x1730
  1277. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1278. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1279. /*
  1280. * TX_AGG_CNT5:
  1281. */
  1282. #define TX_AGG_CNT5 0x1734
  1283. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1284. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1285. /*
  1286. * TX_AGG_CNT6:
  1287. */
  1288. #define TX_AGG_CNT6 0x1738
  1289. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1290. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1291. /*
  1292. * TX_AGG_CNT7:
  1293. */
  1294. #define TX_AGG_CNT7 0x173c
  1295. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1296. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1297. /*
  1298. * MPDU_DENSITY_CNT:
  1299. * TX_ZERO_DEL: TX zero length delimiter count
  1300. * RX_ZERO_DEL: RX zero length delimiter count
  1301. */
  1302. #define MPDU_DENSITY_CNT 0x1740
  1303. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1304. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1305. /*
  1306. * Security key table memory.
  1307. *
  1308. * The pairwise key table shares some memory with the beacon frame
  1309. * buffers 6 and 7. That basically means that when beacon 6 & 7
  1310. * are used we should only use the reduced pairwise key table which
  1311. * has a maximum of 222 entries.
  1312. *
  1313. * ---------------------------------------------
  1314. * |0x4000 | Pairwise Key | Reduced Pairwise |
  1315. * | | Table | Key Table |
  1316. * | | Size: 256 * 32 | Size: 222 * 32 |
  1317. * |0x5BC0 | |-------------------
  1318. * | | | Beacon 6 |
  1319. * |0x5DC0 | |-------------------
  1320. * | | | Beacon 7 |
  1321. * |0x5FC0 | |-------------------
  1322. * |0x5FFF | |
  1323. * --------------------------
  1324. *
  1325. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1326. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1327. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1328. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1329. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1330. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1331. */
  1332. #define MAC_WCID_BASE 0x1800
  1333. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1334. #define MAC_IVEIV_TABLE_BASE 0x6000
  1335. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1336. #define SHARED_KEY_TABLE_BASE 0x6c00
  1337. #define SHARED_KEY_MODE_BASE 0x7000
  1338. #define MAC_WCID_ENTRY(__idx) \
  1339. ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
  1340. #define PAIRWISE_KEY_ENTRY(__idx) \
  1341. ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1342. #define MAC_IVEIV_ENTRY(__idx) \
  1343. ( MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)) )
  1344. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1345. ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
  1346. #define SHARED_KEY_ENTRY(__idx) \
  1347. ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1348. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1349. ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
  1350. struct mac_wcid_entry {
  1351. u8 mac[6];
  1352. u8 reserved[2];
  1353. } __packed;
  1354. struct hw_key_entry {
  1355. u8 key[16];
  1356. u8 tx_mic[8];
  1357. u8 rx_mic[8];
  1358. } __packed;
  1359. struct mac_iveiv_entry {
  1360. u8 iv[8];
  1361. } __packed;
  1362. /*
  1363. * MAC_WCID_ATTRIBUTE:
  1364. */
  1365. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1366. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1367. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1368. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1369. #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
  1370. #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
  1371. #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
  1372. #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
  1373. /*
  1374. * SHARED_KEY_MODE:
  1375. */
  1376. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1377. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1378. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1379. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1380. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1381. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1382. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1383. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1384. /*
  1385. * HOST-MCU communication
  1386. */
  1387. /*
  1388. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1389. */
  1390. #define H2M_MAILBOX_CSR 0x7010
  1391. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1392. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1393. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1394. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1395. /*
  1396. * H2M_MAILBOX_CID:
  1397. */
  1398. #define H2M_MAILBOX_CID 0x7014
  1399. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1400. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1401. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1402. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1403. /*
  1404. * H2M_MAILBOX_STATUS:
  1405. */
  1406. #define H2M_MAILBOX_STATUS 0x701c
  1407. /*
  1408. * H2M_INT_SRC:
  1409. */
  1410. #define H2M_INT_SRC 0x7024
  1411. /*
  1412. * H2M_BBP_AGENT:
  1413. */
  1414. #define H2M_BBP_AGENT 0x7028
  1415. /*
  1416. * MCU_LEDCS: LED control for MCU Mailbox.
  1417. */
  1418. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1419. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1420. /*
  1421. * HW_CS_CTS_BASE:
  1422. * Carrier-sense CTS frame base address.
  1423. * It's where mac stores carrier-sense frame for carrier-sense function.
  1424. */
  1425. #define HW_CS_CTS_BASE 0x7700
  1426. /*
  1427. * HW_DFS_CTS_BASE:
  1428. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1429. */
  1430. #define HW_DFS_CTS_BASE 0x7780
  1431. /*
  1432. * TXRX control registers - base address 0x3000
  1433. */
  1434. /*
  1435. * TXRX_CSR1:
  1436. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1437. */
  1438. #define TXRX_CSR1 0x77d0
  1439. /*
  1440. * HW_DEBUG_SETTING_BASE:
  1441. * since NULL frame won't be that long (256 byte)
  1442. * We steal 16 tail bytes to save debugging settings
  1443. */
  1444. #define HW_DEBUG_SETTING_BASE 0x77f0
  1445. #define HW_DEBUG_SETTING_BASE2 0x7770
  1446. /*
  1447. * HW_BEACON_BASE
  1448. * In order to support maximum 8 MBSS and its maximum length
  1449. * is 512 bytes for each beacon
  1450. * Three section discontinue memory segments will be used.
  1451. * 1. The original region for BCN 0~3
  1452. * 2. Extract memory from FCE table for BCN 4~5
  1453. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1454. * It occupied those memory of wcid 238~253 for BCN 6
  1455. * and wcid 222~237 for BCN 7 (see Security key table memory
  1456. * for more info).
  1457. *
  1458. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1459. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1460. */
  1461. #define HW_BEACON_BASE0 0x7800
  1462. #define HW_BEACON_BASE1 0x7a00
  1463. #define HW_BEACON_BASE2 0x7c00
  1464. #define HW_BEACON_BASE3 0x7e00
  1465. #define HW_BEACON_BASE4 0x7200
  1466. #define HW_BEACON_BASE5 0x7400
  1467. #define HW_BEACON_BASE6 0x5dc0
  1468. #define HW_BEACON_BASE7 0x5bc0
  1469. #define HW_BEACON_OFFSET(__index) \
  1470. ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
  1471. (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
  1472. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
  1473. /*
  1474. * BBP registers.
  1475. * The wordsize of the BBP is 8 bits.
  1476. */
  1477. /*
  1478. * BBP 1: TX Antenna & Power
  1479. * POWER: 0 - normal, 1 - drop tx power by 6dBm, 2 - drop tx power by 12dBm,
  1480. * 3 - increase tx power by 6dBm
  1481. */
  1482. #define BBP1_TX_POWER FIELD8(0x07)
  1483. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1484. /*
  1485. * BBP 3: RX Antenna
  1486. */
  1487. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1488. #define BBP3_HT40_MINUS FIELD8(0x20)
  1489. /*
  1490. * BBP 4: Bandwidth
  1491. */
  1492. #define BBP4_TX_BF FIELD8(0x01)
  1493. #define BBP4_BANDWIDTH FIELD8(0x18)
  1494. /*
  1495. * BBP 138: Unknown
  1496. */
  1497. #define BBP138_RX_ADC1 FIELD8(0x02)
  1498. #define BBP138_RX_ADC2 FIELD8(0x04)
  1499. #define BBP138_TX_DAC1 FIELD8(0x20)
  1500. #define BBP138_TX_DAC2 FIELD8(0x40)
  1501. /*
  1502. * RFCSR registers
  1503. * The wordsize of the RFCSR is 8 bits.
  1504. */
  1505. /*
  1506. * RFCSR 1:
  1507. */
  1508. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  1509. #define RFCSR1_RX0_PD FIELD8(0x04)
  1510. #define RFCSR1_TX0_PD FIELD8(0x08)
  1511. #define RFCSR1_RX1_PD FIELD8(0x10)
  1512. #define RFCSR1_TX1_PD FIELD8(0x20)
  1513. /*
  1514. * RFCSR 6:
  1515. */
  1516. #define RFCSR6_R1 FIELD8(0x03)
  1517. #define RFCSR6_R2 FIELD8(0x40)
  1518. /*
  1519. * RFCSR 7:
  1520. */
  1521. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1522. /*
  1523. * RFCSR 12:
  1524. */
  1525. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1526. /*
  1527. * RFCSR 13:
  1528. */
  1529. #define RFCSR13_TX_POWER FIELD8(0x1f)
  1530. /*
  1531. * RFCSR 15:
  1532. */
  1533. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  1534. /*
  1535. * RFCSR 17:
  1536. */
  1537. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  1538. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  1539. #define RFCSR17_R FIELD8(0x20)
  1540. /*
  1541. * RFCSR 20:
  1542. */
  1543. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  1544. /*
  1545. * RFCSR 21:
  1546. */
  1547. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  1548. /*
  1549. * RFCSR 22:
  1550. */
  1551. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1552. /*
  1553. * RFCSR 23:
  1554. */
  1555. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1556. /*
  1557. * RFCSR 27:
  1558. */
  1559. #define RFCSR27_R1 FIELD8(0x03)
  1560. #define RFCSR27_R2 FIELD8(0x04)
  1561. #define RFCSR27_R3 FIELD8(0x30)
  1562. #define RFCSR27_R4 FIELD8(0x40)
  1563. /*
  1564. * RFCSR 30:
  1565. */
  1566. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1567. /*
  1568. * RF registers
  1569. */
  1570. /*
  1571. * RF 2
  1572. */
  1573. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1574. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1575. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1576. /*
  1577. * RF 3
  1578. */
  1579. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1580. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1581. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1582. /*
  1583. * RF 4
  1584. */
  1585. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1586. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1587. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1588. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1589. #define RF4_HT40 FIELD32(0x00200000)
  1590. /*
  1591. * EEPROM content.
  1592. * The wordsize of the EEPROM is 16 bits.
  1593. */
  1594. /*
  1595. * EEPROM Version
  1596. */
  1597. #define EEPROM_VERSION 0x0001
  1598. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1599. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1600. /*
  1601. * HW MAC address.
  1602. */
  1603. #define EEPROM_MAC_ADDR_0 0x0002
  1604. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1605. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1606. #define EEPROM_MAC_ADDR_1 0x0003
  1607. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1608. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1609. #define EEPROM_MAC_ADDR_2 0x0004
  1610. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1611. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1612. /*
  1613. * EEPROM ANTENNA config
  1614. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1615. * TXPATH: 1: 1T, 2: 2T
  1616. */
  1617. #define EEPROM_ANTENNA 0x001a
  1618. #define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
  1619. #define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
  1620. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
  1621. /*
  1622. * EEPROM NIC config
  1623. * CARDBUS_ACCEL: 0 - enable, 1 - disable
  1624. */
  1625. #define EEPROM_NIC 0x001b
  1626. #define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
  1627. #define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
  1628. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
  1629. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
  1630. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
  1631. #define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
  1632. #define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
  1633. #define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
  1634. #define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
  1635. #define EEPROM_NIC_BW40M_A FIELD16(0x0200)
  1636. #define EEPROM_NIC_ANT_DIVERSITY FIELD16(0x0800)
  1637. #define EEPROM_NIC_DAC_TEST FIELD16(0x8000)
  1638. /*
  1639. * EEPROM frequency
  1640. */
  1641. #define EEPROM_FREQ 0x001d
  1642. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1643. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1644. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1645. /*
  1646. * EEPROM LED
  1647. * POLARITY_RDY_G: Polarity RDY_G setting.
  1648. * POLARITY_RDY_A: Polarity RDY_A setting.
  1649. * POLARITY_ACT: Polarity ACT setting.
  1650. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1651. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1652. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1653. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1654. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1655. * LED_MODE: Led mode.
  1656. */
  1657. #define EEPROM_LED1 0x001e
  1658. #define EEPROM_LED2 0x001f
  1659. #define EEPROM_LED3 0x0020
  1660. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1661. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1662. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1663. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1664. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1665. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1666. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1667. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1668. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1669. /*
  1670. * EEPROM LNA
  1671. */
  1672. #define EEPROM_LNA 0x0022
  1673. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1674. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1675. /*
  1676. * EEPROM RSSI BG offset
  1677. */
  1678. #define EEPROM_RSSI_BG 0x0023
  1679. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1680. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1681. /*
  1682. * EEPROM RSSI BG2 offset
  1683. */
  1684. #define EEPROM_RSSI_BG2 0x0024
  1685. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1686. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1687. /*
  1688. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  1689. */
  1690. #define EEPROM_TXMIXER_GAIN_BG 0x0024
  1691. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  1692. /*
  1693. * EEPROM RSSI A offset
  1694. */
  1695. #define EEPROM_RSSI_A 0x0025
  1696. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1697. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1698. /*
  1699. * EEPROM RSSI A2 offset
  1700. */
  1701. #define EEPROM_RSSI_A2 0x0026
  1702. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1703. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1704. /*
  1705. * EEPROM Maximum TX power values
  1706. */
  1707. #define EEPROM_MAX_TX_POWER 0x0027
  1708. #define EEPROM_MAX_TX_POWER_24GHZ FIELD16(0x00ff)
  1709. #define EEPROM_MAX_TX_POWER_5GHZ FIELD16(0xff00)
  1710. /*
  1711. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1712. * This is delta in 40MHZ.
  1713. * VALUE: Tx Power dalta value (MAX=4)
  1714. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1715. * TXPOWER: Enable:
  1716. */
  1717. #define EEPROM_TXPOWER_DELTA 0x0028
  1718. #define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
  1719. #define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
  1720. #define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
  1721. /*
  1722. * EEPROM TXPOWER 802.11BG
  1723. */
  1724. #define EEPROM_TXPOWER_BG1 0x0029
  1725. #define EEPROM_TXPOWER_BG2 0x0030
  1726. #define EEPROM_TXPOWER_BG_SIZE 7
  1727. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1728. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1729. /*
  1730. * EEPROM TXPOWER 802.11A
  1731. */
  1732. #define EEPROM_TXPOWER_A1 0x003c
  1733. #define EEPROM_TXPOWER_A2 0x0053
  1734. #define EEPROM_TXPOWER_A_SIZE 6
  1735. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1736. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1737. /*
  1738. * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
  1739. */
  1740. #define EEPROM_TXPOWER_BYRATE 0x006f
  1741. #define EEPROM_TXPOWER_BYRATE_SIZE 9
  1742. #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
  1743. #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
  1744. #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
  1745. #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
  1746. /*
  1747. * EEPROM BBP.
  1748. */
  1749. #define EEPROM_BBP_START 0x0078
  1750. #define EEPROM_BBP_SIZE 16
  1751. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1752. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1753. /*
  1754. * MCU mailbox commands.
  1755. */
  1756. #define MCU_SLEEP 0x30
  1757. #define MCU_WAKEUP 0x31
  1758. #define MCU_RADIO_OFF 0x35
  1759. #define MCU_CURRENT 0x36
  1760. #define MCU_LED 0x50
  1761. #define MCU_LED_STRENGTH 0x51
  1762. #define MCU_LED_1 0x52
  1763. #define MCU_LED_2 0x53
  1764. #define MCU_LED_3 0x54
  1765. #define MCU_RADAR 0x60
  1766. #define MCU_BOOT_SIGNAL 0x72
  1767. #define MCU_BBP_SIGNAL 0x80
  1768. #define MCU_POWER_SAVE 0x83
  1769. /*
  1770. * MCU mailbox tokens
  1771. */
  1772. #define TOKEN_WAKUP 3
  1773. /*
  1774. * DMA descriptor defines.
  1775. */
  1776. #define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1777. #define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1778. /*
  1779. * TX WI structure
  1780. */
  1781. /*
  1782. * Word0
  1783. * FRAG: 1 To inform TKIP engine this is a fragment.
  1784. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1785. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1786. * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
  1787. * duplicate the frame to both channels).
  1788. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1789. * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
  1790. * aggregate consecutive frames with the same RA and QoS TID. If
  1791. * a frame A with the same RA and QoS TID but AMPDU=0 is queued
  1792. * directly after a frame B with AMPDU=1, frame A might still
  1793. * get aggregated into the AMPDU started by frame B. So, setting
  1794. * AMPDU to 0 does _not_ necessarily mean the frame is sent as
  1795. * MPDU, it can still end up in an AMPDU if the previous frame
  1796. * was tagged as AMPDU.
  1797. */
  1798. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1799. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1800. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1801. #define TXWI_W0_TS FIELD32(0x00000008)
  1802. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1803. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1804. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1805. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1806. #define TXWI_W0_BW FIELD32(0x00800000)
  1807. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1808. #define TXWI_W0_STBC FIELD32(0x06000000)
  1809. #define TXWI_W0_IFS FIELD32(0x08000000)
  1810. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1811. /*
  1812. * Word1
  1813. * ACK: 0: No Ack needed, 1: Ack needed
  1814. * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
  1815. * BW_WIN_SIZE: BA windows size of the recipient
  1816. * WIRELESS_CLI_ID: Client ID for WCID table access
  1817. * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
  1818. * PACKETID: Will be latched into the TX_STA_FIFO register once the according
  1819. * frame was processed. If multiple frames are aggregated together
  1820. * (AMPDU==1) the reported tx status will always contain the packet
  1821. * id of the first frame. 0: Don't report tx status for this frame.
  1822. * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
  1823. * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
  1824. * This identification number is calculated by ((idx % 3) + 1).
  1825. * The (+1) is required to prevent PACKETID to become 0.
  1826. */
  1827. #define TXWI_W1_ACK FIELD32(0x00000001)
  1828. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1829. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1830. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1831. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1832. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1833. #define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
  1834. #define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
  1835. /*
  1836. * Word2
  1837. */
  1838. #define TXWI_W2_IV FIELD32(0xffffffff)
  1839. /*
  1840. * Word3
  1841. */
  1842. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1843. /*
  1844. * RX WI structure
  1845. */
  1846. /*
  1847. * Word0
  1848. */
  1849. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1850. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1851. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1852. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1853. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1854. #define RXWI_W0_TID FIELD32(0xf0000000)
  1855. /*
  1856. * Word1
  1857. */
  1858. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1859. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1860. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1861. #define RXWI_W1_BW FIELD32(0x00800000)
  1862. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1863. #define RXWI_W1_STBC FIELD32(0x06000000)
  1864. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1865. /*
  1866. * Word2
  1867. */
  1868. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1869. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1870. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1871. /*
  1872. * Word3
  1873. */
  1874. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1875. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1876. /*
  1877. * Macros for converting txpower from EEPROM to mac80211 value
  1878. * and from mac80211 value to register value.
  1879. */
  1880. #define MIN_G_TXPOWER 0
  1881. #define MIN_A_TXPOWER -7
  1882. #define MAX_G_TXPOWER 31
  1883. #define MAX_A_TXPOWER 15
  1884. #define DEFAULT_TXPOWER 5
  1885. #define TXPOWER_G_FROM_DEV(__txpower) \
  1886. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1887. #define TXPOWER_G_TO_DEV(__txpower) \
  1888. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1889. #define TXPOWER_A_FROM_DEV(__txpower) \
  1890. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1891. #define TXPOWER_A_TO_DEV(__txpower) \
  1892. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  1893. #endif /* RT2800_H */