rt2500pci.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500pci
  19. Abstract: rt2500pci device specific routines.
  20. Supported chipsets: RT2560.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include <linux/slab.h>
  30. #include "rt2x00.h"
  31. #include "rt2x00pci.h"
  32. #include "rt2500pci.h"
  33. /*
  34. * Register access.
  35. * All access to the CSR registers will go through the methods
  36. * rt2x00pci_register_read and rt2x00pci_register_write.
  37. * BBP and RF register require indirect register access,
  38. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  39. * These indirect registers work with busy bits,
  40. * and we will try maximal REGISTER_BUSY_COUNT times to access
  41. * the register while taking a REGISTER_BUSY_DELAY us delay
  42. * between each attampt. When the busy bit is still set at that time,
  43. * the access attempt is considered to have failed,
  44. * and we will print an error.
  45. */
  46. #define WAIT_FOR_BBP(__dev, __reg) \
  47. rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
  48. #define WAIT_FOR_RF(__dev, __reg) \
  49. rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
  50. static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  51. const unsigned int word, const u8 value)
  52. {
  53. u32 reg;
  54. mutex_lock(&rt2x00dev->csr_mutex);
  55. /*
  56. * Wait until the BBP becomes available, afterwards we
  57. * can safely write the new data into the register.
  58. */
  59. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  60. reg = 0;
  61. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  62. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  63. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  64. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  65. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  66. }
  67. mutex_unlock(&rt2x00dev->csr_mutex);
  68. }
  69. static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  70. const unsigned int word, u8 *value)
  71. {
  72. u32 reg;
  73. mutex_lock(&rt2x00dev->csr_mutex);
  74. /*
  75. * Wait until the BBP becomes available, afterwards we
  76. * can safely write the read request into the register.
  77. * After the data has been written, we wait until hardware
  78. * returns the correct value, if at any time the register
  79. * doesn't become available in time, reg will be 0xffffffff
  80. * which means we return 0xff to the caller.
  81. */
  82. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  83. reg = 0;
  84. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  85. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  86. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  87. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  88. WAIT_FOR_BBP(rt2x00dev, &reg);
  89. }
  90. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  91. mutex_unlock(&rt2x00dev->csr_mutex);
  92. }
  93. static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
  94. const unsigned int word, const u32 value)
  95. {
  96. u32 reg;
  97. mutex_lock(&rt2x00dev->csr_mutex);
  98. /*
  99. * Wait until the RF becomes available, afterwards we
  100. * can safely write the new data into the register.
  101. */
  102. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  103. reg = 0;
  104. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  105. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  106. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  107. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  108. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  109. rt2x00_rf_write(rt2x00dev, word, value);
  110. }
  111. mutex_unlock(&rt2x00dev->csr_mutex);
  112. }
  113. static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  114. {
  115. struct rt2x00_dev *rt2x00dev = eeprom->data;
  116. u32 reg;
  117. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  118. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  119. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  120. eeprom->reg_data_clock =
  121. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  122. eeprom->reg_chip_select =
  123. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  124. }
  125. static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  126. {
  127. struct rt2x00_dev *rt2x00dev = eeprom->data;
  128. u32 reg = 0;
  129. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  130. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  131. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  132. !!eeprom->reg_data_clock);
  133. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  134. !!eeprom->reg_chip_select);
  135. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  136. }
  137. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  138. static const struct rt2x00debug rt2500pci_rt2x00debug = {
  139. .owner = THIS_MODULE,
  140. .csr = {
  141. .read = rt2x00pci_register_read,
  142. .write = rt2x00pci_register_write,
  143. .flags = RT2X00DEBUGFS_OFFSET,
  144. .word_base = CSR_REG_BASE,
  145. .word_size = sizeof(u32),
  146. .word_count = CSR_REG_SIZE / sizeof(u32),
  147. },
  148. .eeprom = {
  149. .read = rt2x00_eeprom_read,
  150. .write = rt2x00_eeprom_write,
  151. .word_base = EEPROM_BASE,
  152. .word_size = sizeof(u16),
  153. .word_count = EEPROM_SIZE / sizeof(u16),
  154. },
  155. .bbp = {
  156. .read = rt2500pci_bbp_read,
  157. .write = rt2500pci_bbp_write,
  158. .word_base = BBP_BASE,
  159. .word_size = sizeof(u8),
  160. .word_count = BBP_SIZE / sizeof(u8),
  161. },
  162. .rf = {
  163. .read = rt2x00_rf_read,
  164. .write = rt2500pci_rf_write,
  165. .word_base = RF_BASE,
  166. .word_size = sizeof(u32),
  167. .word_count = RF_SIZE / sizeof(u32),
  168. },
  169. };
  170. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  171. static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  172. {
  173. u32 reg;
  174. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  175. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  176. }
  177. #ifdef CONFIG_RT2X00_LIB_LEDS
  178. static void rt2500pci_brightness_set(struct led_classdev *led_cdev,
  179. enum led_brightness brightness)
  180. {
  181. struct rt2x00_led *led =
  182. container_of(led_cdev, struct rt2x00_led, led_dev);
  183. unsigned int enabled = brightness != LED_OFF;
  184. u32 reg;
  185. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  186. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  187. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  188. else if (led->type == LED_TYPE_ACTIVITY)
  189. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  190. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  191. }
  192. static int rt2500pci_blink_set(struct led_classdev *led_cdev,
  193. unsigned long *delay_on,
  194. unsigned long *delay_off)
  195. {
  196. struct rt2x00_led *led =
  197. container_of(led_cdev, struct rt2x00_led, led_dev);
  198. u32 reg;
  199. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  200. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  201. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  202. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  203. return 0;
  204. }
  205. static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev,
  206. struct rt2x00_led *led,
  207. enum led_type type)
  208. {
  209. led->rt2x00dev = rt2x00dev;
  210. led->type = type;
  211. led->led_dev.brightness_set = rt2500pci_brightness_set;
  212. led->led_dev.blink_set = rt2500pci_blink_set;
  213. led->flags = LED_INITIALIZED;
  214. }
  215. #endif /* CONFIG_RT2X00_LIB_LEDS */
  216. /*
  217. * Configuration handlers.
  218. */
  219. static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev,
  220. const unsigned int filter_flags)
  221. {
  222. u32 reg;
  223. /*
  224. * Start configuration steps.
  225. * Note that the version error will always be dropped
  226. * and broadcast frames will always be accepted since
  227. * there is no filter for it at this time.
  228. */
  229. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  230. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  231. !(filter_flags & FIF_FCSFAIL));
  232. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  233. !(filter_flags & FIF_PLCPFAIL));
  234. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  235. !(filter_flags & FIF_CONTROL));
  236. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  237. !(filter_flags & FIF_PROMISC_IN_BSS));
  238. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  239. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  240. !rt2x00dev->intf_ap_count);
  241. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  242. rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
  243. !(filter_flags & FIF_ALLMULTI));
  244. rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
  245. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  246. }
  247. static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
  248. struct rt2x00_intf *intf,
  249. struct rt2x00intf_conf *conf,
  250. const unsigned int flags)
  251. {
  252. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, QID_BEACON);
  253. unsigned int bcn_preload;
  254. u32 reg;
  255. if (flags & CONFIG_UPDATE_TYPE) {
  256. /*
  257. * Enable beacon config
  258. */
  259. bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
  260. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  261. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  262. rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
  263. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  264. /*
  265. * Enable synchronisation.
  266. */
  267. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  268. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  269. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  270. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  271. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  272. }
  273. if (flags & CONFIG_UPDATE_MAC)
  274. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  275. conf->mac, sizeof(conf->mac));
  276. if (flags & CONFIG_UPDATE_BSSID)
  277. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  278. conf->bssid, sizeof(conf->bssid));
  279. }
  280. static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
  281. struct rt2x00lib_erp *erp,
  282. u32 changed)
  283. {
  284. int preamble_mask;
  285. u32 reg;
  286. /*
  287. * When short preamble is enabled, we should set bit 0x08
  288. */
  289. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  290. preamble_mask = erp->short_preamble << 3;
  291. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  292. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x162);
  293. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0xa2);
  294. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  295. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  296. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  297. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  298. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  299. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  300. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  301. GET_DURATION(ACK_SIZE, 10));
  302. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  303. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  304. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  305. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  306. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  307. GET_DURATION(ACK_SIZE, 20));
  308. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  309. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  310. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  311. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  312. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  313. GET_DURATION(ACK_SIZE, 55));
  314. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  315. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  316. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  317. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  318. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  319. GET_DURATION(ACK_SIZE, 110));
  320. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  321. }
  322. if (changed & BSS_CHANGED_BASIC_RATES)
  323. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  324. if (changed & BSS_CHANGED_ERP_SLOT) {
  325. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  326. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  327. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  328. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  329. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  330. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  331. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  332. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  333. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  334. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  335. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  336. }
  337. if (changed & BSS_CHANGED_BEACON_INT) {
  338. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  339. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  340. erp->beacon_int * 16);
  341. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  342. erp->beacon_int * 16);
  343. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  344. }
  345. }
  346. static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev,
  347. struct antenna_setup *ant)
  348. {
  349. u32 reg;
  350. u8 r14;
  351. u8 r2;
  352. /*
  353. * We should never come here because rt2x00lib is supposed
  354. * to catch this and send us the correct antenna explicitely.
  355. */
  356. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  357. ant->tx == ANTENNA_SW_DIVERSITY);
  358. rt2x00pci_register_read(rt2x00dev, BBPCSR1, &reg);
  359. rt2500pci_bbp_read(rt2x00dev, 14, &r14);
  360. rt2500pci_bbp_read(rt2x00dev, 2, &r2);
  361. /*
  362. * Configure the TX antenna.
  363. */
  364. switch (ant->tx) {
  365. case ANTENNA_A:
  366. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
  367. rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
  368. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
  369. break;
  370. case ANTENNA_B:
  371. default:
  372. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
  373. rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
  374. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
  375. break;
  376. }
  377. /*
  378. * Configure the RX antenna.
  379. */
  380. switch (ant->rx) {
  381. case ANTENNA_A:
  382. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
  383. break;
  384. case ANTENNA_B:
  385. default:
  386. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
  387. break;
  388. }
  389. /*
  390. * RT2525E and RT5222 need to flip TX I/Q
  391. */
  392. if (rt2x00_rf(rt2x00dev, RF2525E) || rt2x00_rf(rt2x00dev, RF5222)) {
  393. rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
  394. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
  395. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
  396. /*
  397. * RT2525E does not need RX I/Q Flip.
  398. */
  399. if (rt2x00_rf(rt2x00dev, RF2525E))
  400. rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
  401. } else {
  402. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
  403. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
  404. }
  405. rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg);
  406. rt2500pci_bbp_write(rt2x00dev, 14, r14);
  407. rt2500pci_bbp_write(rt2x00dev, 2, r2);
  408. }
  409. static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
  410. struct rf_channel *rf, const int txpower)
  411. {
  412. u8 r70;
  413. /*
  414. * Set TXpower.
  415. */
  416. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  417. /*
  418. * Switch on tuning bits.
  419. * For RT2523 devices we do not need to update the R1 register.
  420. */
  421. if (!rt2x00_rf(rt2x00dev, RF2523))
  422. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  423. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  424. /*
  425. * For RT2525 we should first set the channel to half band higher.
  426. */
  427. if (rt2x00_rf(rt2x00dev, RF2525)) {
  428. static const u32 vals[] = {
  429. 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
  430. 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
  431. 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
  432. 0x00080d2e, 0x00080d3a
  433. };
  434. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  435. rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
  436. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  437. if (rf->rf4)
  438. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  439. }
  440. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  441. rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
  442. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  443. if (rf->rf4)
  444. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  445. /*
  446. * Channel 14 requires the Japan filter bit to be set.
  447. */
  448. r70 = 0x46;
  449. rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
  450. rt2500pci_bbp_write(rt2x00dev, 70, r70);
  451. msleep(1);
  452. /*
  453. * Switch off tuning bits.
  454. * For RT2523 devices we do not need to update the R1 register.
  455. */
  456. if (!rt2x00_rf(rt2x00dev, RF2523)) {
  457. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  458. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  459. }
  460. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  461. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  462. /*
  463. * Clear false CRC during channel switch.
  464. */
  465. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  466. }
  467. static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
  468. const int txpower)
  469. {
  470. u32 rf3;
  471. rt2x00_rf_read(rt2x00dev, 3, &rf3);
  472. rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  473. rt2500pci_rf_write(rt2x00dev, 3, rf3);
  474. }
  475. static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  476. struct rt2x00lib_conf *libconf)
  477. {
  478. u32 reg;
  479. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  480. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  481. libconf->conf->long_frame_max_tx_count);
  482. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  483. libconf->conf->short_frame_max_tx_count);
  484. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  485. }
  486. static void rt2500pci_config_ps(struct rt2x00_dev *rt2x00dev,
  487. struct rt2x00lib_conf *libconf)
  488. {
  489. enum dev_state state =
  490. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  491. STATE_SLEEP : STATE_AWAKE;
  492. u32 reg;
  493. if (state == STATE_SLEEP) {
  494. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  495. rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
  496. (rt2x00dev->beacon_int - 20) * 16);
  497. rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
  498. libconf->conf->listen_interval - 1);
  499. /* We must first disable autowake before it can be enabled */
  500. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  501. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  502. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
  503. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  504. } else {
  505. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  506. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  507. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  508. }
  509. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  510. }
  511. static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
  512. struct rt2x00lib_conf *libconf,
  513. const unsigned int flags)
  514. {
  515. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  516. rt2500pci_config_channel(rt2x00dev, &libconf->rf,
  517. libconf->conf->power_level);
  518. if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
  519. !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
  520. rt2500pci_config_txpower(rt2x00dev,
  521. libconf->conf->power_level);
  522. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  523. rt2500pci_config_retry_limit(rt2x00dev, libconf);
  524. if (flags & IEEE80211_CONF_CHANGE_PS)
  525. rt2500pci_config_ps(rt2x00dev, libconf);
  526. }
  527. /*
  528. * Link tuning
  529. */
  530. static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
  531. struct link_qual *qual)
  532. {
  533. u32 reg;
  534. /*
  535. * Update FCS error count from register.
  536. */
  537. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  538. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  539. /*
  540. * Update False CCA count from register.
  541. */
  542. rt2x00pci_register_read(rt2x00dev, CNT3, &reg);
  543. qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
  544. }
  545. static inline void rt2500pci_set_vgc(struct rt2x00_dev *rt2x00dev,
  546. struct link_qual *qual, u8 vgc_level)
  547. {
  548. if (qual->vgc_level_reg != vgc_level) {
  549. rt2500pci_bbp_write(rt2x00dev, 17, vgc_level);
  550. qual->vgc_level = vgc_level;
  551. qual->vgc_level_reg = vgc_level;
  552. }
  553. }
  554. static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
  555. struct link_qual *qual)
  556. {
  557. rt2500pci_set_vgc(rt2x00dev, qual, 0x48);
  558. }
  559. static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev,
  560. struct link_qual *qual, const u32 count)
  561. {
  562. /*
  563. * To prevent collisions with MAC ASIC on chipsets
  564. * up to version C the link tuning should halt after 20
  565. * seconds while being associated.
  566. */
  567. if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D &&
  568. rt2x00dev->intf_associated && count > 20)
  569. return;
  570. /*
  571. * Chipset versions C and lower should directly continue
  572. * to the dynamic CCA tuning. Chipset version D and higher
  573. * should go straight to dynamic CCA tuning when they
  574. * are not associated.
  575. */
  576. if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D ||
  577. !rt2x00dev->intf_associated)
  578. goto dynamic_cca_tune;
  579. /*
  580. * A too low RSSI will cause too much false CCA which will
  581. * then corrupt the R17 tuning. To remidy this the tuning should
  582. * be stopped (While making sure the R17 value will not exceed limits)
  583. */
  584. if (qual->rssi < -80 && count > 20) {
  585. if (qual->vgc_level_reg >= 0x41)
  586. rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
  587. return;
  588. }
  589. /*
  590. * Special big-R17 for short distance
  591. */
  592. if (qual->rssi >= -58) {
  593. rt2500pci_set_vgc(rt2x00dev, qual, 0x50);
  594. return;
  595. }
  596. /*
  597. * Special mid-R17 for middle distance
  598. */
  599. if (qual->rssi >= -74) {
  600. rt2500pci_set_vgc(rt2x00dev, qual, 0x41);
  601. return;
  602. }
  603. /*
  604. * Leave short or middle distance condition, restore r17
  605. * to the dynamic tuning range.
  606. */
  607. if (qual->vgc_level_reg >= 0x41) {
  608. rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
  609. return;
  610. }
  611. dynamic_cca_tune:
  612. /*
  613. * R17 is inside the dynamic tuning range,
  614. * start tuning the link based on the false cca counter.
  615. */
  616. if (qual->false_cca > 512 && qual->vgc_level_reg < 0x40)
  617. rt2500pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level_reg);
  618. else if (qual->false_cca < 100 && qual->vgc_level_reg > 0x32)
  619. rt2500pci_set_vgc(rt2x00dev, qual, --qual->vgc_level_reg);
  620. }
  621. /*
  622. * Initialization functions.
  623. */
  624. static bool rt2500pci_get_entry_state(struct queue_entry *entry)
  625. {
  626. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  627. u32 word;
  628. if (entry->queue->qid == QID_RX) {
  629. rt2x00_desc_read(entry_priv->desc, 0, &word);
  630. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  631. } else {
  632. rt2x00_desc_read(entry_priv->desc, 0, &word);
  633. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  634. rt2x00_get_field32(word, TXD_W0_VALID));
  635. }
  636. }
  637. static void rt2500pci_clear_entry(struct queue_entry *entry)
  638. {
  639. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  640. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  641. u32 word;
  642. if (entry->queue->qid == QID_RX) {
  643. rt2x00_desc_read(entry_priv->desc, 1, &word);
  644. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  645. rt2x00_desc_write(entry_priv->desc, 1, word);
  646. rt2x00_desc_read(entry_priv->desc, 0, &word);
  647. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  648. rt2x00_desc_write(entry_priv->desc, 0, word);
  649. } else {
  650. rt2x00_desc_read(entry_priv->desc, 0, &word);
  651. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  652. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  653. rt2x00_desc_write(entry_priv->desc, 0, word);
  654. }
  655. }
  656. static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
  657. {
  658. struct queue_entry_priv_pci *entry_priv;
  659. u32 reg;
  660. /*
  661. * Initialize registers.
  662. */
  663. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  664. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  665. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  666. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  667. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  668. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  669. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  670. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  671. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  672. entry_priv->desc_dma);
  673. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  674. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  675. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  676. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  677. entry_priv->desc_dma);
  678. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  679. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  680. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  681. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  682. entry_priv->desc_dma);
  683. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  684. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  685. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  686. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  687. entry_priv->desc_dma);
  688. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  689. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  690. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  691. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  692. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  693. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  694. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  695. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  696. entry_priv->desc_dma);
  697. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  698. return 0;
  699. }
  700. static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
  701. {
  702. u32 reg;
  703. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  704. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  705. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002);
  706. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  707. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  708. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  709. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  710. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  711. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  712. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  713. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  714. rt2x00dev->rx->data_size / 128);
  715. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  716. /*
  717. * Always use CWmin and CWmax set in descriptor.
  718. */
  719. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  720. rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
  721. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  722. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  723. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  724. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  725. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  726. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  727. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  728. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  729. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  730. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  731. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  732. rt2x00pci_register_write(rt2x00dev, CNT3, 0);
  733. rt2x00pci_register_read(rt2x00dev, TXCSR8, &reg);
  734. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
  735. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
  736. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
  737. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
  738. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
  739. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
  740. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
  741. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
  742. rt2x00pci_register_write(rt2x00dev, TXCSR8, reg);
  743. rt2x00pci_register_read(rt2x00dev, ARTCSR0, &reg);
  744. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
  745. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
  746. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
  747. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
  748. rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg);
  749. rt2x00pci_register_read(rt2x00dev, ARTCSR1, &reg);
  750. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
  751. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
  752. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
  753. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
  754. rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg);
  755. rt2x00pci_register_read(rt2x00dev, ARTCSR2, &reg);
  756. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
  757. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
  758. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
  759. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
  760. rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg);
  761. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  762. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
  763. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  764. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
  765. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  766. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
  767. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  768. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
  769. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
  770. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  771. rt2x00pci_register_read(rt2x00dev, PCICSR, &reg);
  772. rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
  773. rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
  774. rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
  775. rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
  776. rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
  777. rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
  778. rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
  779. rt2x00pci_register_write(rt2x00dev, PCICSR, reg);
  780. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  781. rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
  782. rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0);
  783. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  784. return -EBUSY;
  785. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223);
  786. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  787. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  788. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  789. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  790. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  791. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  792. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
  793. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
  794. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  795. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
  796. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
  797. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  798. rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200);
  799. rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
  800. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  801. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  802. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  803. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  804. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  805. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  806. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  807. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  808. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  809. /*
  810. * We must clear the FCS and FIFO error count.
  811. * These registers are cleared on read,
  812. * so we may pass a useless variable to store the value.
  813. */
  814. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  815. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  816. return 0;
  817. }
  818. static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  819. {
  820. unsigned int i;
  821. u8 value;
  822. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  823. rt2500pci_bbp_read(rt2x00dev, 0, &value);
  824. if ((value != 0xff) && (value != 0x00))
  825. return 0;
  826. udelay(REGISTER_BUSY_DELAY);
  827. }
  828. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  829. return -EACCES;
  830. }
  831. static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  832. {
  833. unsigned int i;
  834. u16 eeprom;
  835. u8 reg_id;
  836. u8 value;
  837. if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev)))
  838. return -EACCES;
  839. rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
  840. rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
  841. rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
  842. rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
  843. rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
  844. rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
  845. rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
  846. rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
  847. rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
  848. rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
  849. rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
  850. rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
  851. rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
  852. rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
  853. rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
  854. rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
  855. rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
  856. rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
  857. rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
  858. rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
  859. rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
  860. rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
  861. rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
  862. rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
  863. rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
  864. rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
  865. rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
  866. rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
  867. rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
  868. rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
  869. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  870. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  871. if (eeprom != 0xffff && eeprom != 0x0000) {
  872. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  873. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  874. rt2500pci_bbp_write(rt2x00dev, reg_id, value);
  875. }
  876. }
  877. return 0;
  878. }
  879. /*
  880. * Device state switch handlers.
  881. */
  882. static void rt2500pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  883. enum dev_state state)
  884. {
  885. u32 reg;
  886. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  887. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  888. (state == STATE_RADIO_RX_OFF) ||
  889. (state == STATE_RADIO_RX_OFF_LINK));
  890. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  891. }
  892. static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  893. enum dev_state state)
  894. {
  895. int mask = (state == STATE_RADIO_IRQ_OFF) ||
  896. (state == STATE_RADIO_IRQ_OFF_ISR);
  897. u32 reg;
  898. /*
  899. * When interrupts are being enabled, the interrupt registers
  900. * should clear the register to assure a clean state.
  901. */
  902. if (state == STATE_RADIO_IRQ_ON) {
  903. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  904. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  905. }
  906. /*
  907. * Only toggle the interrupts bits we are going to use.
  908. * Non-checked interrupt bits are disabled by default.
  909. */
  910. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  911. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  912. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  913. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  914. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  915. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  916. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  917. }
  918. static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  919. {
  920. /*
  921. * Initialize all registers.
  922. */
  923. if (unlikely(rt2500pci_init_queues(rt2x00dev) ||
  924. rt2500pci_init_registers(rt2x00dev) ||
  925. rt2500pci_init_bbp(rt2x00dev)))
  926. return -EIO;
  927. return 0;
  928. }
  929. static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  930. {
  931. /*
  932. * Disable power
  933. */
  934. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  935. }
  936. static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
  937. enum dev_state state)
  938. {
  939. u32 reg, reg2;
  940. unsigned int i;
  941. char put_to_sleep;
  942. char bbp_state;
  943. char rf_state;
  944. put_to_sleep = (state != STATE_AWAKE);
  945. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  946. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  947. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  948. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  949. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  950. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  951. /*
  952. * Device is not guaranteed to be in the requested state yet.
  953. * We must wait until the register indicates that the
  954. * device has entered the correct state.
  955. */
  956. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  957. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg2);
  958. bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE);
  959. rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE);
  960. if (bbp_state == state && rf_state == state)
  961. return 0;
  962. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  963. msleep(10);
  964. }
  965. return -EBUSY;
  966. }
  967. static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  968. enum dev_state state)
  969. {
  970. int retval = 0;
  971. switch (state) {
  972. case STATE_RADIO_ON:
  973. retval = rt2500pci_enable_radio(rt2x00dev);
  974. break;
  975. case STATE_RADIO_OFF:
  976. rt2500pci_disable_radio(rt2x00dev);
  977. break;
  978. case STATE_RADIO_RX_ON:
  979. case STATE_RADIO_RX_ON_LINK:
  980. case STATE_RADIO_RX_OFF:
  981. case STATE_RADIO_RX_OFF_LINK:
  982. rt2500pci_toggle_rx(rt2x00dev, state);
  983. break;
  984. case STATE_RADIO_IRQ_ON:
  985. case STATE_RADIO_IRQ_ON_ISR:
  986. case STATE_RADIO_IRQ_OFF:
  987. case STATE_RADIO_IRQ_OFF_ISR:
  988. rt2500pci_toggle_irq(rt2x00dev, state);
  989. break;
  990. case STATE_DEEP_SLEEP:
  991. case STATE_SLEEP:
  992. case STATE_STANDBY:
  993. case STATE_AWAKE:
  994. retval = rt2500pci_set_state(rt2x00dev, state);
  995. break;
  996. default:
  997. retval = -ENOTSUPP;
  998. break;
  999. }
  1000. if (unlikely(retval))
  1001. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  1002. state, retval);
  1003. return retval;
  1004. }
  1005. /*
  1006. * TX descriptor initialization
  1007. */
  1008. static void rt2500pci_write_tx_desc(struct queue_entry *entry,
  1009. struct txentry_desc *txdesc)
  1010. {
  1011. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  1012. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1013. __le32 *txd = entry_priv->desc;
  1014. u32 word;
  1015. /*
  1016. * Start writing the descriptor words.
  1017. */
  1018. rt2x00_desc_read(txd, 1, &word);
  1019. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  1020. rt2x00_desc_write(txd, 1, word);
  1021. rt2x00_desc_read(txd, 2, &word);
  1022. rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
  1023. rt2x00_set_field32(&word, TXD_W2_AIFS, txdesc->aifs);
  1024. rt2x00_set_field32(&word, TXD_W2_CWMIN, txdesc->cw_min);
  1025. rt2x00_set_field32(&word, TXD_W2_CWMAX, txdesc->cw_max);
  1026. rt2x00_desc_write(txd, 2, word);
  1027. rt2x00_desc_read(txd, 3, &word);
  1028. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  1029. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  1030. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, txdesc->length_low);
  1031. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, txdesc->length_high);
  1032. rt2x00_desc_write(txd, 3, word);
  1033. rt2x00_desc_read(txd, 10, &word);
  1034. rt2x00_set_field32(&word, TXD_W10_RTS,
  1035. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  1036. rt2x00_desc_write(txd, 10, word);
  1037. /*
  1038. * Writing TXD word 0 must the last to prevent a race condition with
  1039. * the device, whereby the device may take hold of the TXD before we
  1040. * finished updating it.
  1041. */
  1042. rt2x00_desc_read(txd, 0, &word);
  1043. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  1044. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1045. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1046. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  1047. rt2x00_set_field32(&word, TXD_W0_ACK,
  1048. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  1049. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1050. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  1051. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1052. (txdesc->rate_mode == RATE_MODE_OFDM));
  1053. rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
  1054. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  1055. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1056. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  1057. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
  1058. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1059. rt2x00_desc_write(txd, 0, word);
  1060. /*
  1061. * Register descriptor details in skb frame descriptor.
  1062. */
  1063. skbdesc->desc = txd;
  1064. skbdesc->desc_len = TXD_DESC_SIZE;
  1065. }
  1066. /*
  1067. * TX data initialization
  1068. */
  1069. static void rt2500pci_write_beacon(struct queue_entry *entry,
  1070. struct txentry_desc *txdesc)
  1071. {
  1072. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1073. u32 reg;
  1074. /*
  1075. * Disable beaconing while we are reloading the beacon data,
  1076. * otherwise we might be sending out invalid data.
  1077. */
  1078. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1079. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  1080. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1081. rt2x00queue_map_txskb(rt2x00dev, entry->skb);
  1082. /*
  1083. * Write the TX descriptor for the beacon.
  1084. */
  1085. rt2500pci_write_tx_desc(entry, txdesc);
  1086. /*
  1087. * Dump beacon to userspace through debugfs.
  1088. */
  1089. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  1090. /*
  1091. * Enable beaconing again.
  1092. */
  1093. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  1094. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  1095. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  1096. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1097. }
  1098. static void rt2500pci_kick_tx_queue(struct data_queue *queue)
  1099. {
  1100. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  1101. u32 reg;
  1102. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1103. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue->qid == QID_AC_BE));
  1104. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue->qid == QID_AC_BK));
  1105. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue->qid == QID_ATIM));
  1106. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1107. }
  1108. static void rt2500pci_kill_tx_queue(struct data_queue *queue)
  1109. {
  1110. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  1111. u32 reg;
  1112. if (queue->qid == QID_BEACON) {
  1113. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  1114. } else {
  1115. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1116. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  1117. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1118. }
  1119. }
  1120. /*
  1121. * RX control handlers
  1122. */
  1123. static void rt2500pci_fill_rxdone(struct queue_entry *entry,
  1124. struct rxdone_entry_desc *rxdesc)
  1125. {
  1126. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1127. u32 word0;
  1128. u32 word2;
  1129. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  1130. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  1131. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1132. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1133. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  1134. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  1135. /*
  1136. * Obtain the status about this packet.
  1137. * When frame was received with an OFDM bitrate,
  1138. * the signal is the PLCP value. If it was received with
  1139. * a CCK bitrate the signal is the rate in 100kbit/s.
  1140. */
  1141. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
  1142. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
  1143. entry->queue->rt2x00dev->rssi_offset;
  1144. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1145. if (rt2x00_get_field32(word0, RXD_W0_OFDM))
  1146. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1147. else
  1148. rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
  1149. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1150. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1151. }
  1152. /*
  1153. * Interrupt functions.
  1154. */
  1155. static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
  1156. const enum data_queue_qid queue_idx)
  1157. {
  1158. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1159. struct queue_entry_priv_pci *entry_priv;
  1160. struct queue_entry *entry;
  1161. struct txdone_entry_desc txdesc;
  1162. u32 word;
  1163. while (!rt2x00queue_empty(queue)) {
  1164. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1165. entry_priv = entry->priv_data;
  1166. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1167. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1168. !rt2x00_get_field32(word, TXD_W0_VALID))
  1169. break;
  1170. /*
  1171. * Obtain the status about this packet.
  1172. */
  1173. txdesc.flags = 0;
  1174. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1175. case 0: /* Success */
  1176. case 1: /* Success with retry */
  1177. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1178. break;
  1179. case 2: /* Failure, excessive retries */
  1180. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1181. /* Don't break, this is a failed frame! */
  1182. default: /* Failure */
  1183. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1184. }
  1185. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1186. rt2x00lib_txdone(entry, &txdesc);
  1187. }
  1188. }
  1189. static irqreturn_t rt2500pci_interrupt_thread(int irq, void *dev_instance)
  1190. {
  1191. struct rt2x00_dev *rt2x00dev = dev_instance;
  1192. u32 reg = rt2x00dev->irqvalue[0];
  1193. /*
  1194. * Handle interrupts, walk through all bits
  1195. * and run the tasks, the bits are checked in order of
  1196. * priority.
  1197. */
  1198. /*
  1199. * 1 - Beacon timer expired interrupt.
  1200. */
  1201. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1202. rt2x00lib_beacondone(rt2x00dev);
  1203. /*
  1204. * 2 - Rx ring done interrupt.
  1205. */
  1206. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1207. rt2x00pci_rxdone(rt2x00dev);
  1208. /*
  1209. * 3 - Atim ring transmit done interrupt.
  1210. */
  1211. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1212. rt2500pci_txdone(rt2x00dev, QID_ATIM);
  1213. /*
  1214. * 4 - Priority ring transmit done interrupt.
  1215. */
  1216. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1217. rt2500pci_txdone(rt2x00dev, QID_AC_BE);
  1218. /*
  1219. * 5 - Tx ring transmit done interrupt.
  1220. */
  1221. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1222. rt2500pci_txdone(rt2x00dev, QID_AC_BK);
  1223. /* Enable interrupts again. */
  1224. rt2x00dev->ops->lib->set_device_state(rt2x00dev,
  1225. STATE_RADIO_IRQ_ON_ISR);
  1226. return IRQ_HANDLED;
  1227. }
  1228. static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
  1229. {
  1230. struct rt2x00_dev *rt2x00dev = dev_instance;
  1231. u32 reg;
  1232. /*
  1233. * Get the interrupt sources & saved to local variable.
  1234. * Write register value back to clear pending interrupts.
  1235. */
  1236. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1237. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1238. if (!reg)
  1239. return IRQ_NONE;
  1240. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1241. return IRQ_HANDLED;
  1242. /* Store irqvalues for use in the interrupt thread. */
  1243. rt2x00dev->irqvalue[0] = reg;
  1244. /* Disable interrupts, will be enabled again in the interrupt thread. */
  1245. rt2x00dev->ops->lib->set_device_state(rt2x00dev,
  1246. STATE_RADIO_IRQ_OFF_ISR);
  1247. return IRQ_WAKE_THREAD;
  1248. }
  1249. /*
  1250. * Device probe functions.
  1251. */
  1252. static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1253. {
  1254. struct eeprom_93cx6 eeprom;
  1255. u32 reg;
  1256. u16 word;
  1257. u8 *mac;
  1258. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1259. eeprom.data = rt2x00dev;
  1260. eeprom.register_read = rt2500pci_eepromregister_read;
  1261. eeprom.register_write = rt2500pci_eepromregister_write;
  1262. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1263. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1264. eeprom.reg_data_in = 0;
  1265. eeprom.reg_data_out = 0;
  1266. eeprom.reg_data_clock = 0;
  1267. eeprom.reg_chip_select = 0;
  1268. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1269. EEPROM_SIZE / sizeof(u16));
  1270. /*
  1271. * Start validation of the data that has been read.
  1272. */
  1273. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1274. if (!is_valid_ether_addr(mac)) {
  1275. random_ether_addr(mac);
  1276. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1277. }
  1278. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1279. if (word == 0xffff) {
  1280. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1281. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1282. ANTENNA_SW_DIVERSITY);
  1283. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1284. ANTENNA_SW_DIVERSITY);
  1285. rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
  1286. LED_MODE_DEFAULT);
  1287. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1288. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1289. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
  1290. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1291. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1292. }
  1293. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1294. if (word == 0xffff) {
  1295. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1296. rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
  1297. rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
  1298. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1299. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1300. }
  1301. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
  1302. if (word == 0xffff) {
  1303. rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
  1304. DEFAULT_RSSI_OFFSET);
  1305. rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
  1306. EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word);
  1307. }
  1308. return 0;
  1309. }
  1310. static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1311. {
  1312. u32 reg;
  1313. u16 value;
  1314. u16 eeprom;
  1315. /*
  1316. * Read EEPROM word for configuration.
  1317. */
  1318. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1319. /*
  1320. * Identify RF chipset.
  1321. */
  1322. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1323. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1324. rt2x00_set_chip(rt2x00dev, RT2560, value,
  1325. rt2x00_get_field32(reg, CSR0_REVISION));
  1326. if (!rt2x00_rf(rt2x00dev, RF2522) &&
  1327. !rt2x00_rf(rt2x00dev, RF2523) &&
  1328. !rt2x00_rf(rt2x00dev, RF2524) &&
  1329. !rt2x00_rf(rt2x00dev, RF2525) &&
  1330. !rt2x00_rf(rt2x00dev, RF2525E) &&
  1331. !rt2x00_rf(rt2x00dev, RF5222)) {
  1332. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1333. return -ENODEV;
  1334. }
  1335. /*
  1336. * Identify default antenna configuration.
  1337. */
  1338. rt2x00dev->default_ant.tx =
  1339. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1340. rt2x00dev->default_ant.rx =
  1341. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1342. /*
  1343. * Store led mode, for correct led behaviour.
  1344. */
  1345. #ifdef CONFIG_RT2X00_LIB_LEDS
  1346. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1347. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1348. if (value == LED_MODE_TXRX_ACTIVITY ||
  1349. value == LED_MODE_DEFAULT ||
  1350. value == LED_MODE_ASUS)
  1351. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1352. LED_TYPE_ACTIVITY);
  1353. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1354. /*
  1355. * Detect if this device has an hardware controlled radio.
  1356. */
  1357. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1358. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1359. /*
  1360. * Check if the BBP tuning should be enabled.
  1361. */
  1362. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1363. if (!rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
  1364. __set_bit(DRIVER_SUPPORT_LINK_TUNING, &rt2x00dev->flags);
  1365. /*
  1366. * Read the RSSI <-> dBm offset information.
  1367. */
  1368. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
  1369. rt2x00dev->rssi_offset =
  1370. rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
  1371. return 0;
  1372. }
  1373. /*
  1374. * RF value list for RF2522
  1375. * Supports: 2.4 GHz
  1376. */
  1377. static const struct rf_channel rf_vals_bg_2522[] = {
  1378. { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
  1379. { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
  1380. { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
  1381. { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
  1382. { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
  1383. { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
  1384. { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
  1385. { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
  1386. { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
  1387. { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
  1388. { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
  1389. { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
  1390. { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
  1391. { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
  1392. };
  1393. /*
  1394. * RF value list for RF2523
  1395. * Supports: 2.4 GHz
  1396. */
  1397. static const struct rf_channel rf_vals_bg_2523[] = {
  1398. { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
  1399. { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
  1400. { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
  1401. { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
  1402. { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
  1403. { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
  1404. { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
  1405. { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
  1406. { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
  1407. { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
  1408. { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
  1409. { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
  1410. { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
  1411. { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
  1412. };
  1413. /*
  1414. * RF value list for RF2524
  1415. * Supports: 2.4 GHz
  1416. */
  1417. static const struct rf_channel rf_vals_bg_2524[] = {
  1418. { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
  1419. { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
  1420. { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
  1421. { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
  1422. { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
  1423. { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
  1424. { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
  1425. { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
  1426. { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
  1427. { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
  1428. { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
  1429. { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
  1430. { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
  1431. { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
  1432. };
  1433. /*
  1434. * RF value list for RF2525
  1435. * Supports: 2.4 GHz
  1436. */
  1437. static const struct rf_channel rf_vals_bg_2525[] = {
  1438. { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
  1439. { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
  1440. { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
  1441. { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
  1442. { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
  1443. { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
  1444. { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
  1445. { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
  1446. { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
  1447. { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
  1448. { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
  1449. { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
  1450. { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
  1451. { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
  1452. };
  1453. /*
  1454. * RF value list for RF2525e
  1455. * Supports: 2.4 GHz
  1456. */
  1457. static const struct rf_channel rf_vals_bg_2525e[] = {
  1458. { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
  1459. { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
  1460. { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
  1461. { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
  1462. { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
  1463. { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
  1464. { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
  1465. { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
  1466. { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
  1467. { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
  1468. { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
  1469. { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
  1470. { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
  1471. { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
  1472. };
  1473. /*
  1474. * RF value list for RF5222
  1475. * Supports: 2.4 GHz & 5.2 GHz
  1476. */
  1477. static const struct rf_channel rf_vals_5222[] = {
  1478. { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
  1479. { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
  1480. { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
  1481. { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
  1482. { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
  1483. { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
  1484. { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
  1485. { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
  1486. { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
  1487. { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
  1488. { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
  1489. { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
  1490. { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
  1491. { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
  1492. /* 802.11 UNI / HyperLan 2 */
  1493. { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
  1494. { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
  1495. { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
  1496. { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
  1497. { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
  1498. { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
  1499. { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
  1500. { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
  1501. /* 802.11 HyperLan 2 */
  1502. { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
  1503. { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
  1504. { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
  1505. { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
  1506. { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
  1507. { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
  1508. { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
  1509. { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
  1510. { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
  1511. { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
  1512. /* 802.11 UNII */
  1513. { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
  1514. { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
  1515. { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
  1516. { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
  1517. { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
  1518. };
  1519. static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1520. {
  1521. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1522. struct channel_info *info;
  1523. char *tx_power;
  1524. unsigned int i;
  1525. /*
  1526. * Initialize all hw fields.
  1527. */
  1528. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1529. IEEE80211_HW_SIGNAL_DBM |
  1530. IEEE80211_HW_SUPPORTS_PS |
  1531. IEEE80211_HW_PS_NULLFUNC_STACK;
  1532. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1533. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1534. rt2x00_eeprom_addr(rt2x00dev,
  1535. EEPROM_MAC_ADDR_0));
  1536. /*
  1537. * Initialize hw_mode information.
  1538. */
  1539. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1540. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1541. if (rt2x00_rf(rt2x00dev, RF2522)) {
  1542. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
  1543. spec->channels = rf_vals_bg_2522;
  1544. } else if (rt2x00_rf(rt2x00dev, RF2523)) {
  1545. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
  1546. spec->channels = rf_vals_bg_2523;
  1547. } else if (rt2x00_rf(rt2x00dev, RF2524)) {
  1548. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
  1549. spec->channels = rf_vals_bg_2524;
  1550. } else if (rt2x00_rf(rt2x00dev, RF2525)) {
  1551. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
  1552. spec->channels = rf_vals_bg_2525;
  1553. } else if (rt2x00_rf(rt2x00dev, RF2525E)) {
  1554. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
  1555. spec->channels = rf_vals_bg_2525e;
  1556. } else if (rt2x00_rf(rt2x00dev, RF5222)) {
  1557. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1558. spec->num_channels = ARRAY_SIZE(rf_vals_5222);
  1559. spec->channels = rf_vals_5222;
  1560. }
  1561. /*
  1562. * Create channel information array
  1563. */
  1564. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1565. if (!info)
  1566. return -ENOMEM;
  1567. spec->channels_info = info;
  1568. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1569. for (i = 0; i < 14; i++) {
  1570. info[i].max_power = MAX_TXPOWER;
  1571. info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1572. }
  1573. if (spec->num_channels > 14) {
  1574. for (i = 14; i < spec->num_channels; i++) {
  1575. info[i].max_power = MAX_TXPOWER;
  1576. info[i].default_power1 = DEFAULT_TXPOWER;
  1577. }
  1578. }
  1579. return 0;
  1580. }
  1581. static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1582. {
  1583. int retval;
  1584. /*
  1585. * Allocate eeprom data.
  1586. */
  1587. retval = rt2500pci_validate_eeprom(rt2x00dev);
  1588. if (retval)
  1589. return retval;
  1590. retval = rt2500pci_init_eeprom(rt2x00dev);
  1591. if (retval)
  1592. return retval;
  1593. /*
  1594. * Initialize hw specifications.
  1595. */
  1596. retval = rt2500pci_probe_hw_mode(rt2x00dev);
  1597. if (retval)
  1598. return retval;
  1599. /*
  1600. * This device requires the atim queue and DMA-mapped skbs.
  1601. */
  1602. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1603. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1604. /*
  1605. * Set the rssi offset.
  1606. */
  1607. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1608. return 0;
  1609. }
  1610. /*
  1611. * IEEE80211 stack callback functions.
  1612. */
  1613. static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw)
  1614. {
  1615. struct rt2x00_dev *rt2x00dev = hw->priv;
  1616. u64 tsf;
  1617. u32 reg;
  1618. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1619. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1620. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1621. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1622. return tsf;
  1623. }
  1624. static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
  1625. {
  1626. struct rt2x00_dev *rt2x00dev = hw->priv;
  1627. u32 reg;
  1628. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1629. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1630. }
  1631. static const struct ieee80211_ops rt2500pci_mac80211_ops = {
  1632. .tx = rt2x00mac_tx,
  1633. .start = rt2x00mac_start,
  1634. .stop = rt2x00mac_stop,
  1635. .add_interface = rt2x00mac_add_interface,
  1636. .remove_interface = rt2x00mac_remove_interface,
  1637. .config = rt2x00mac_config,
  1638. .configure_filter = rt2x00mac_configure_filter,
  1639. .sw_scan_start = rt2x00mac_sw_scan_start,
  1640. .sw_scan_complete = rt2x00mac_sw_scan_complete,
  1641. .get_stats = rt2x00mac_get_stats,
  1642. .bss_info_changed = rt2x00mac_bss_info_changed,
  1643. .conf_tx = rt2x00mac_conf_tx,
  1644. .get_tsf = rt2500pci_get_tsf,
  1645. .tx_last_beacon = rt2500pci_tx_last_beacon,
  1646. .rfkill_poll = rt2x00mac_rfkill_poll,
  1647. };
  1648. static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
  1649. .irq_handler = rt2500pci_interrupt,
  1650. .irq_handler_thread = rt2500pci_interrupt_thread,
  1651. .probe_hw = rt2500pci_probe_hw,
  1652. .initialize = rt2x00pci_initialize,
  1653. .uninitialize = rt2x00pci_uninitialize,
  1654. .get_entry_state = rt2500pci_get_entry_state,
  1655. .clear_entry = rt2500pci_clear_entry,
  1656. .set_device_state = rt2500pci_set_device_state,
  1657. .rfkill_poll = rt2500pci_rfkill_poll,
  1658. .link_stats = rt2500pci_link_stats,
  1659. .reset_tuner = rt2500pci_reset_tuner,
  1660. .link_tuner = rt2500pci_link_tuner,
  1661. .write_tx_desc = rt2500pci_write_tx_desc,
  1662. .write_beacon = rt2500pci_write_beacon,
  1663. .kick_tx_queue = rt2500pci_kick_tx_queue,
  1664. .kill_tx_queue = rt2500pci_kill_tx_queue,
  1665. .fill_rxdone = rt2500pci_fill_rxdone,
  1666. .config_filter = rt2500pci_config_filter,
  1667. .config_intf = rt2500pci_config_intf,
  1668. .config_erp = rt2500pci_config_erp,
  1669. .config_ant = rt2500pci_config_ant,
  1670. .config = rt2500pci_config,
  1671. };
  1672. static const struct data_queue_desc rt2500pci_queue_rx = {
  1673. .entry_num = RX_ENTRIES,
  1674. .data_size = DATA_FRAME_SIZE,
  1675. .desc_size = RXD_DESC_SIZE,
  1676. .priv_size = sizeof(struct queue_entry_priv_pci),
  1677. };
  1678. static const struct data_queue_desc rt2500pci_queue_tx = {
  1679. .entry_num = TX_ENTRIES,
  1680. .data_size = DATA_FRAME_SIZE,
  1681. .desc_size = TXD_DESC_SIZE,
  1682. .priv_size = sizeof(struct queue_entry_priv_pci),
  1683. };
  1684. static const struct data_queue_desc rt2500pci_queue_bcn = {
  1685. .entry_num = BEACON_ENTRIES,
  1686. .data_size = MGMT_FRAME_SIZE,
  1687. .desc_size = TXD_DESC_SIZE,
  1688. .priv_size = sizeof(struct queue_entry_priv_pci),
  1689. };
  1690. static const struct data_queue_desc rt2500pci_queue_atim = {
  1691. .entry_num = ATIM_ENTRIES,
  1692. .data_size = DATA_FRAME_SIZE,
  1693. .desc_size = TXD_DESC_SIZE,
  1694. .priv_size = sizeof(struct queue_entry_priv_pci),
  1695. };
  1696. static const struct rt2x00_ops rt2500pci_ops = {
  1697. .name = KBUILD_MODNAME,
  1698. .max_sta_intf = 1,
  1699. .max_ap_intf = 1,
  1700. .eeprom_size = EEPROM_SIZE,
  1701. .rf_size = RF_SIZE,
  1702. .tx_queues = NUM_TX_QUEUES,
  1703. .extra_tx_headroom = 0,
  1704. .rx = &rt2500pci_queue_rx,
  1705. .tx = &rt2500pci_queue_tx,
  1706. .bcn = &rt2500pci_queue_bcn,
  1707. .atim = &rt2500pci_queue_atim,
  1708. .lib = &rt2500pci_rt2x00_ops,
  1709. .hw = &rt2500pci_mac80211_ops,
  1710. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1711. .debugfs = &rt2500pci_rt2x00debug,
  1712. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1713. };
  1714. /*
  1715. * RT2500pci module information.
  1716. */
  1717. static DEFINE_PCI_DEVICE_TABLE(rt2500pci_device_table) = {
  1718. { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) },
  1719. { 0, }
  1720. };
  1721. MODULE_AUTHOR(DRV_PROJECT);
  1722. MODULE_VERSION(DRV_VERSION);
  1723. MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
  1724. MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
  1725. MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
  1726. MODULE_LICENSE("GPL");
  1727. static struct pci_driver rt2500pci_driver = {
  1728. .name = KBUILD_MODNAME,
  1729. .id_table = rt2500pci_device_table,
  1730. .probe = rt2x00pci_probe,
  1731. .remove = __devexit_p(rt2x00pci_remove),
  1732. .suspend = rt2x00pci_suspend,
  1733. .resume = rt2x00pci_resume,
  1734. };
  1735. static int __init rt2500pci_init(void)
  1736. {
  1737. return pci_register_driver(&rt2500pci_driver);
  1738. }
  1739. static void __exit rt2500pci_exit(void)
  1740. {
  1741. pci_unregister_driver(&rt2500pci_driver);
  1742. }
  1743. module_init(rt2500pci_init);
  1744. module_exit(rt2500pci_exit);