iwl3945-base.c 121 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/ieee80211_radiotap.h>
  46. #include <net/mac80211.h>
  47. #include <asm/div64.h>
  48. #define DRV_NAME "iwl3945"
  49. #include "iwl-fh.h"
  50. #include "iwl-3945-fh.h"
  51. #include "iwl-commands.h"
  52. #include "iwl-sta.h"
  53. #include "iwl-3945.h"
  54. #include "iwl-core.h"
  55. #include "iwl-helpers.h"
  56. #include "iwl-dev.h"
  57. #include "iwl-spectrum.h"
  58. /*
  59. * module name, copyright, version, etc.
  60. */
  61. #define DRV_DESCRIPTION \
  62. "Intel(R) PRO/Wireless 3945ABG/BG Network Connection driver for Linux"
  63. #ifdef CONFIG_IWLWIFI_DEBUG
  64. #define VD "d"
  65. #else
  66. #define VD
  67. #endif
  68. /*
  69. * add "s" to indicate spectrum measurement included.
  70. * we add it here to be consistent with previous releases in which
  71. * this was configurable.
  72. */
  73. #define DRV_VERSION IWLWIFI_VERSION VD "s"
  74. #define DRV_COPYRIGHT "Copyright(c) 2003-2010 Intel Corporation"
  75. #define DRV_AUTHOR "<ilw@linux.intel.com>"
  76. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  77. MODULE_VERSION(DRV_VERSION);
  78. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  79. MODULE_LICENSE("GPL");
  80. /* module parameters */
  81. struct iwl_mod_params iwl3945_mod_params = {
  82. .sw_crypto = 1,
  83. .restart_fw = 1,
  84. /* the rest are 0 by default */
  85. };
  86. /**
  87. * iwl3945_get_antenna_flags - Get antenna flags for RXON command
  88. * @priv: eeprom and antenna fields are used to determine antenna flags
  89. *
  90. * priv->eeprom39 is used to determine if antenna AUX/MAIN are reversed
  91. * iwl3945_mod_params.antenna specifies the antenna diversity mode:
  92. *
  93. * IWL_ANTENNA_DIVERSITY - NIC selects best antenna by itself
  94. * IWL_ANTENNA_MAIN - Force MAIN antenna
  95. * IWL_ANTENNA_AUX - Force AUX antenna
  96. */
  97. __le32 iwl3945_get_antenna_flags(const struct iwl_priv *priv)
  98. {
  99. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  100. switch (iwl3945_mod_params.antenna) {
  101. case IWL_ANTENNA_DIVERSITY:
  102. return 0;
  103. case IWL_ANTENNA_MAIN:
  104. if (eeprom->antenna_switch_type)
  105. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  106. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  107. case IWL_ANTENNA_AUX:
  108. if (eeprom->antenna_switch_type)
  109. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  110. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  111. }
  112. /* bad antenna selector value */
  113. IWL_ERR(priv, "Bad antenna selector value (0x%x)\n",
  114. iwl3945_mod_params.antenna);
  115. return 0; /* "diversity" is default if error */
  116. }
  117. static int iwl3945_set_ccmp_dynamic_key_info(struct iwl_priv *priv,
  118. struct ieee80211_key_conf *keyconf,
  119. u8 sta_id)
  120. {
  121. unsigned long flags;
  122. __le16 key_flags = 0;
  123. int ret;
  124. key_flags |= (STA_KEY_FLG_CCMP | STA_KEY_FLG_MAP_KEY_MSK);
  125. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  126. if (sta_id == priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id)
  127. key_flags |= STA_KEY_MULTICAST_MSK;
  128. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  129. keyconf->hw_key_idx = keyconf->keyidx;
  130. key_flags &= ~STA_KEY_FLG_INVALID;
  131. spin_lock_irqsave(&priv->sta_lock, flags);
  132. priv->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  133. priv->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  134. memcpy(priv->stations[sta_id].keyinfo.key, keyconf->key,
  135. keyconf->keylen);
  136. memcpy(priv->stations[sta_id].sta.key.key, keyconf->key,
  137. keyconf->keylen);
  138. if ((priv->stations[sta_id].sta.key.key_flags & STA_KEY_FLG_ENCRYPT_MSK)
  139. == STA_KEY_FLG_NO_ENC)
  140. priv->stations[sta_id].sta.key.key_offset =
  141. iwl_get_free_ucode_key_index(priv);
  142. /* else, we are overriding an existing key => no need to allocated room
  143. * in uCode. */
  144. WARN(priv->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  145. "no space for a new key");
  146. priv->stations[sta_id].sta.key.key_flags = key_flags;
  147. priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  148. priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  149. IWL_DEBUG_INFO(priv, "hwcrypto: modify ucode station key info\n");
  150. ret = iwl_send_add_sta(priv, &priv->stations[sta_id].sta, CMD_ASYNC);
  151. spin_unlock_irqrestore(&priv->sta_lock, flags);
  152. return ret;
  153. }
  154. static int iwl3945_set_tkip_dynamic_key_info(struct iwl_priv *priv,
  155. struct ieee80211_key_conf *keyconf,
  156. u8 sta_id)
  157. {
  158. return -EOPNOTSUPP;
  159. }
  160. static int iwl3945_set_wep_dynamic_key_info(struct iwl_priv *priv,
  161. struct ieee80211_key_conf *keyconf,
  162. u8 sta_id)
  163. {
  164. return -EOPNOTSUPP;
  165. }
  166. static int iwl3945_clear_sta_key_info(struct iwl_priv *priv, u8 sta_id)
  167. {
  168. unsigned long flags;
  169. struct iwl_addsta_cmd sta_cmd;
  170. spin_lock_irqsave(&priv->sta_lock, flags);
  171. memset(&priv->stations[sta_id].keyinfo, 0, sizeof(struct iwl_hw_key));
  172. memset(&priv->stations[sta_id].sta.key, 0,
  173. sizeof(struct iwl4965_keyinfo));
  174. priv->stations[sta_id].sta.key.key_flags = STA_KEY_FLG_NO_ENC;
  175. priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  176. priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  177. memcpy(&sta_cmd, &priv->stations[sta_id].sta, sizeof(struct iwl_addsta_cmd));
  178. spin_unlock_irqrestore(&priv->sta_lock, flags);
  179. IWL_DEBUG_INFO(priv, "hwcrypto: clear ucode station key info\n");
  180. return iwl_send_add_sta(priv, &sta_cmd, CMD_SYNC);
  181. }
  182. static int iwl3945_set_dynamic_key(struct iwl_priv *priv,
  183. struct ieee80211_key_conf *keyconf, u8 sta_id)
  184. {
  185. int ret = 0;
  186. keyconf->hw_key_idx = HW_KEY_DYNAMIC;
  187. switch (keyconf->cipher) {
  188. case WLAN_CIPHER_SUITE_CCMP:
  189. ret = iwl3945_set_ccmp_dynamic_key_info(priv, keyconf, sta_id);
  190. break;
  191. case WLAN_CIPHER_SUITE_TKIP:
  192. ret = iwl3945_set_tkip_dynamic_key_info(priv, keyconf, sta_id);
  193. break;
  194. case WLAN_CIPHER_SUITE_WEP40:
  195. case WLAN_CIPHER_SUITE_WEP104:
  196. ret = iwl3945_set_wep_dynamic_key_info(priv, keyconf, sta_id);
  197. break;
  198. default:
  199. IWL_ERR(priv, "Unknown alg: %s alg=%x\n", __func__,
  200. keyconf->cipher);
  201. ret = -EINVAL;
  202. }
  203. IWL_DEBUG_WEP(priv, "Set dynamic key: alg=%x len=%d idx=%d sta=%d ret=%d\n",
  204. keyconf->cipher, keyconf->keylen, keyconf->keyidx,
  205. sta_id, ret);
  206. return ret;
  207. }
  208. static int iwl3945_remove_static_key(struct iwl_priv *priv)
  209. {
  210. int ret = -EOPNOTSUPP;
  211. return ret;
  212. }
  213. static int iwl3945_set_static_key(struct iwl_priv *priv,
  214. struct ieee80211_key_conf *key)
  215. {
  216. if (key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  217. key->cipher == WLAN_CIPHER_SUITE_WEP104)
  218. return -EOPNOTSUPP;
  219. IWL_ERR(priv, "Static key invalid: cipher %x\n", key->cipher);
  220. return -EINVAL;
  221. }
  222. static void iwl3945_clear_free_frames(struct iwl_priv *priv)
  223. {
  224. struct list_head *element;
  225. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  226. priv->frames_count);
  227. while (!list_empty(&priv->free_frames)) {
  228. element = priv->free_frames.next;
  229. list_del(element);
  230. kfree(list_entry(element, struct iwl3945_frame, list));
  231. priv->frames_count--;
  232. }
  233. if (priv->frames_count) {
  234. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  235. priv->frames_count);
  236. priv->frames_count = 0;
  237. }
  238. }
  239. static struct iwl3945_frame *iwl3945_get_free_frame(struct iwl_priv *priv)
  240. {
  241. struct iwl3945_frame *frame;
  242. struct list_head *element;
  243. if (list_empty(&priv->free_frames)) {
  244. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  245. if (!frame) {
  246. IWL_ERR(priv, "Could not allocate frame!\n");
  247. return NULL;
  248. }
  249. priv->frames_count++;
  250. return frame;
  251. }
  252. element = priv->free_frames.next;
  253. list_del(element);
  254. return list_entry(element, struct iwl3945_frame, list);
  255. }
  256. static void iwl3945_free_frame(struct iwl_priv *priv, struct iwl3945_frame *frame)
  257. {
  258. memset(frame, 0, sizeof(*frame));
  259. list_add(&frame->list, &priv->free_frames);
  260. }
  261. unsigned int iwl3945_fill_beacon_frame(struct iwl_priv *priv,
  262. struct ieee80211_hdr *hdr,
  263. int left)
  264. {
  265. if (!iwl_is_associated(priv, IWL_RXON_CTX_BSS) || !priv->ibss_beacon)
  266. return 0;
  267. if (priv->ibss_beacon->len > left)
  268. return 0;
  269. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  270. return priv->ibss_beacon->len;
  271. }
  272. static int iwl3945_send_beacon_cmd(struct iwl_priv *priv)
  273. {
  274. struct iwl3945_frame *frame;
  275. unsigned int frame_size;
  276. int rc;
  277. u8 rate;
  278. frame = iwl3945_get_free_frame(priv);
  279. if (!frame) {
  280. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  281. "command.\n");
  282. return -ENOMEM;
  283. }
  284. rate = iwl_rate_get_lowest_plcp(priv,
  285. &priv->contexts[IWL_RXON_CTX_BSS]);
  286. frame_size = iwl3945_hw_get_beacon_cmd(priv, frame, rate);
  287. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  288. &frame->u.cmd[0]);
  289. iwl3945_free_frame(priv, frame);
  290. return rc;
  291. }
  292. static void iwl3945_unset_hw_params(struct iwl_priv *priv)
  293. {
  294. if (priv->_3945.shared_virt)
  295. dma_free_coherent(&priv->pci_dev->dev,
  296. sizeof(struct iwl3945_shared),
  297. priv->_3945.shared_virt,
  298. priv->_3945.shared_phys);
  299. }
  300. static void iwl3945_build_tx_cmd_hwcrypto(struct iwl_priv *priv,
  301. struct ieee80211_tx_info *info,
  302. struct iwl_device_cmd *cmd,
  303. struct sk_buff *skb_frag,
  304. int sta_id)
  305. {
  306. struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  307. struct iwl_hw_key *keyinfo = &priv->stations[sta_id].keyinfo;
  308. tx_cmd->sec_ctl = 0;
  309. switch (keyinfo->cipher) {
  310. case WLAN_CIPHER_SUITE_CCMP:
  311. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  312. memcpy(tx_cmd->key, keyinfo->key, keyinfo->keylen);
  313. IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
  314. break;
  315. case WLAN_CIPHER_SUITE_TKIP:
  316. break;
  317. case WLAN_CIPHER_SUITE_WEP104:
  318. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  319. /* fall through */
  320. case WLAN_CIPHER_SUITE_WEP40:
  321. tx_cmd->sec_ctl |= TX_CMD_SEC_WEP |
  322. (info->control.hw_key->hw_key_idx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT;
  323. memcpy(&tx_cmd->key[3], keyinfo->key, keyinfo->keylen);
  324. IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
  325. "with key %d\n", info->control.hw_key->hw_key_idx);
  326. break;
  327. default:
  328. IWL_ERR(priv, "Unknown encode cipher %x\n", keyinfo->cipher);
  329. break;
  330. }
  331. }
  332. /*
  333. * handle build REPLY_TX command notification.
  334. */
  335. static void iwl3945_build_tx_cmd_basic(struct iwl_priv *priv,
  336. struct iwl_device_cmd *cmd,
  337. struct ieee80211_tx_info *info,
  338. struct ieee80211_hdr *hdr, u8 std_id)
  339. {
  340. struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  341. __le32 tx_flags = tx_cmd->tx_flags;
  342. __le16 fc = hdr->frame_control;
  343. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  344. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  345. tx_flags |= TX_CMD_FLG_ACK_MSK;
  346. if (ieee80211_is_mgmt(fc))
  347. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  348. if (ieee80211_is_probe_resp(fc) &&
  349. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  350. tx_flags |= TX_CMD_FLG_TSF_MSK;
  351. } else {
  352. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  353. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  354. }
  355. tx_cmd->sta_id = std_id;
  356. if (ieee80211_has_morefrags(fc))
  357. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  358. if (ieee80211_is_data_qos(fc)) {
  359. u8 *qc = ieee80211_get_qos_ctl(hdr);
  360. tx_cmd->tid_tspec = qc[0] & 0xf;
  361. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  362. } else {
  363. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  364. }
  365. priv->cfg->ops->utils->tx_cmd_protection(priv, info, fc, &tx_flags);
  366. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  367. if (ieee80211_is_mgmt(fc)) {
  368. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  369. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  370. else
  371. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  372. } else {
  373. tx_cmd->timeout.pm_frame_timeout = 0;
  374. }
  375. tx_cmd->driver_txop = 0;
  376. tx_cmd->tx_flags = tx_flags;
  377. tx_cmd->next_frame_len = 0;
  378. }
  379. /*
  380. * start REPLY_TX command process
  381. */
  382. static int iwl3945_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
  383. {
  384. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  385. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  386. struct iwl3945_tx_cmd *tx_cmd;
  387. struct iwl_tx_queue *txq = NULL;
  388. struct iwl_queue *q = NULL;
  389. struct iwl_device_cmd *out_cmd;
  390. struct iwl_cmd_meta *out_meta;
  391. dma_addr_t phys_addr;
  392. dma_addr_t txcmd_phys;
  393. int txq_id = skb_get_queue_mapping(skb);
  394. u16 len, idx, len_org, hdr_len; /* TODO: len_org is not used */
  395. u8 id;
  396. u8 unicast;
  397. u8 sta_id;
  398. u8 tid = 0;
  399. __le16 fc;
  400. u8 wait_write_ptr = 0;
  401. unsigned long flags;
  402. spin_lock_irqsave(&priv->lock, flags);
  403. if (iwl_is_rfkill(priv)) {
  404. IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
  405. goto drop_unlock;
  406. }
  407. if ((ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xFF) == IWL_INVALID_RATE) {
  408. IWL_ERR(priv, "ERROR: No TX rate available.\n");
  409. goto drop_unlock;
  410. }
  411. unicast = !is_multicast_ether_addr(hdr->addr1);
  412. id = 0;
  413. fc = hdr->frame_control;
  414. #ifdef CONFIG_IWLWIFI_DEBUG
  415. if (ieee80211_is_auth(fc))
  416. IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
  417. else if (ieee80211_is_assoc_req(fc))
  418. IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
  419. else if (ieee80211_is_reassoc_req(fc))
  420. IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
  421. #endif
  422. spin_unlock_irqrestore(&priv->lock, flags);
  423. hdr_len = ieee80211_hdrlen(fc);
  424. /* Find index into station table for destination station */
  425. sta_id = iwl_sta_id_or_broadcast(
  426. priv, &priv->contexts[IWL_RXON_CTX_BSS],
  427. info->control.sta);
  428. if (sta_id == IWL_INVALID_STATION) {
  429. IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
  430. hdr->addr1);
  431. goto drop;
  432. }
  433. IWL_DEBUG_RATE(priv, "station Id %d\n", sta_id);
  434. if (ieee80211_is_data_qos(fc)) {
  435. u8 *qc = ieee80211_get_qos_ctl(hdr);
  436. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  437. if (unlikely(tid >= MAX_TID_COUNT))
  438. goto drop;
  439. }
  440. /* Descriptor for chosen Tx queue */
  441. txq = &priv->txq[txq_id];
  442. q = &txq->q;
  443. if ((iwl_queue_space(q) < q->high_mark))
  444. goto drop;
  445. spin_lock_irqsave(&priv->lock, flags);
  446. idx = get_cmd_index(q, q->write_ptr, 0);
  447. /* Set up driver data for this TFD */
  448. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
  449. txq->txb[q->write_ptr].skb = skb;
  450. txq->txb[q->write_ptr].ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  451. /* Init first empty entry in queue's array of Tx/cmd buffers */
  452. out_cmd = txq->cmd[idx];
  453. out_meta = &txq->meta[idx];
  454. tx_cmd = (struct iwl3945_tx_cmd *)out_cmd->cmd.payload;
  455. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  456. memset(tx_cmd, 0, sizeof(*tx_cmd));
  457. /*
  458. * Set up the Tx-command (not MAC!) header.
  459. * Store the chosen Tx queue and TFD index within the sequence field;
  460. * after Tx, uCode's Tx response will return this value so driver can
  461. * locate the frame within the tx queue and do post-tx processing.
  462. */
  463. out_cmd->hdr.cmd = REPLY_TX;
  464. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  465. INDEX_TO_SEQ(q->write_ptr)));
  466. /* Copy MAC header from skb into command buffer */
  467. memcpy(tx_cmd->hdr, hdr, hdr_len);
  468. if (info->control.hw_key)
  469. iwl3945_build_tx_cmd_hwcrypto(priv, info, out_cmd, skb, sta_id);
  470. /* TODO need this for burst mode later on */
  471. iwl3945_build_tx_cmd_basic(priv, out_cmd, info, hdr, sta_id);
  472. /* set is_hcca to 0; it probably will never be implemented */
  473. iwl3945_hw_build_tx_cmd_rate(priv, out_cmd, info, hdr, sta_id, 0);
  474. /* Total # bytes to be transmitted */
  475. len = (u16)skb->len;
  476. tx_cmd->len = cpu_to_le16(len);
  477. iwl_dbg_log_tx_data_frame(priv, len, hdr);
  478. iwl_update_stats(priv, true, fc, len);
  479. tx_cmd->tx_flags &= ~TX_CMD_FLG_ANT_A_MSK;
  480. tx_cmd->tx_flags &= ~TX_CMD_FLG_ANT_B_MSK;
  481. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  482. txq->need_update = 1;
  483. } else {
  484. wait_write_ptr = 1;
  485. txq->need_update = 0;
  486. }
  487. IWL_DEBUG_TX(priv, "sequence nr = 0X%x\n",
  488. le16_to_cpu(out_cmd->hdr.sequence));
  489. IWL_DEBUG_TX(priv, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  490. iwl_print_hex_dump(priv, IWL_DL_TX, tx_cmd, sizeof(*tx_cmd));
  491. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr,
  492. ieee80211_hdrlen(fc));
  493. /*
  494. * Use the first empty entry in this queue's command buffer array
  495. * to contain the Tx command and MAC header concatenated together
  496. * (payload data will be in another buffer).
  497. * Size of this varies, due to varying MAC header length.
  498. * If end is not dword aligned, we'll have 2 extra bytes at the end
  499. * of the MAC header (device reads on dword boundaries).
  500. * We'll tell device about this padding later.
  501. */
  502. len = sizeof(struct iwl3945_tx_cmd) +
  503. sizeof(struct iwl_cmd_header) + hdr_len;
  504. len_org = len;
  505. len = (len + 3) & ~3;
  506. if (len_org != len)
  507. len_org = 1;
  508. else
  509. len_org = 0;
  510. /* Physical address of this Tx command's header (not MAC header!),
  511. * within command buffer array. */
  512. txcmd_phys = pci_map_single(priv->pci_dev, &out_cmd->hdr,
  513. len, PCI_DMA_TODEVICE);
  514. /* we do not map meta data ... so we can safely access address to
  515. * provide to unmap command*/
  516. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  517. dma_unmap_len_set(out_meta, len, len);
  518. /* Add buffer containing Tx command and MAC(!) header to TFD's
  519. * first entry */
  520. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  521. txcmd_phys, len, 1, 0);
  522. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  523. * if any (802.11 null frames have no payload). */
  524. len = skb->len - hdr_len;
  525. if (len) {
  526. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  527. len, PCI_DMA_TODEVICE);
  528. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  529. phys_addr, len,
  530. 0, U32_PAD(len));
  531. }
  532. /* Tell device the write index *just past* this latest filled TFD */
  533. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  534. iwl_txq_update_write_ptr(priv, txq);
  535. spin_unlock_irqrestore(&priv->lock, flags);
  536. if ((iwl_queue_space(q) < q->high_mark)
  537. && priv->mac80211_registered) {
  538. if (wait_write_ptr) {
  539. spin_lock_irqsave(&priv->lock, flags);
  540. txq->need_update = 1;
  541. iwl_txq_update_write_ptr(priv, txq);
  542. spin_unlock_irqrestore(&priv->lock, flags);
  543. }
  544. iwl_stop_queue(priv, skb_get_queue_mapping(skb));
  545. }
  546. return 0;
  547. drop_unlock:
  548. spin_unlock_irqrestore(&priv->lock, flags);
  549. drop:
  550. return -1;
  551. }
  552. static int iwl3945_get_measurement(struct iwl_priv *priv,
  553. struct ieee80211_measurement_params *params,
  554. u8 type)
  555. {
  556. struct iwl_spectrum_cmd spectrum;
  557. struct iwl_rx_packet *pkt;
  558. struct iwl_host_cmd cmd = {
  559. .id = REPLY_SPECTRUM_MEASUREMENT_CMD,
  560. .data = (void *)&spectrum,
  561. .flags = CMD_WANT_SKB,
  562. };
  563. u32 add_time = le64_to_cpu(params->start_time);
  564. int rc;
  565. int spectrum_resp_status;
  566. int duration = le16_to_cpu(params->duration);
  567. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  568. if (iwl_is_associated(priv, IWL_RXON_CTX_BSS))
  569. add_time = iwl_usecs_to_beacons(priv,
  570. le64_to_cpu(params->start_time) - priv->_3945.last_tsf,
  571. le16_to_cpu(ctx->timing.beacon_interval));
  572. memset(&spectrum, 0, sizeof(spectrum));
  573. spectrum.channel_count = cpu_to_le16(1);
  574. spectrum.flags =
  575. RXON_FLG_TSF2HOST_MSK | RXON_FLG_ANT_A_MSK | RXON_FLG_DIS_DIV_MSK;
  576. spectrum.filter_flags = MEASUREMENT_FILTER_FLAG;
  577. cmd.len = sizeof(spectrum);
  578. spectrum.len = cpu_to_le16(cmd.len - sizeof(spectrum.len));
  579. if (iwl_is_associated(priv, IWL_RXON_CTX_BSS))
  580. spectrum.start_time =
  581. iwl_add_beacon_time(priv,
  582. priv->_3945.last_beacon_time, add_time,
  583. le16_to_cpu(ctx->timing.beacon_interval));
  584. else
  585. spectrum.start_time = 0;
  586. spectrum.channels[0].duration = cpu_to_le32(duration * TIME_UNIT);
  587. spectrum.channels[0].channel = params->channel;
  588. spectrum.channels[0].type = type;
  589. if (ctx->active.flags & RXON_FLG_BAND_24G_MSK)
  590. spectrum.flags |= RXON_FLG_BAND_24G_MSK |
  591. RXON_FLG_AUTO_DETECT_MSK | RXON_FLG_TGG_PROTECT_MSK;
  592. rc = iwl_send_cmd_sync(priv, &cmd);
  593. if (rc)
  594. return rc;
  595. pkt = (struct iwl_rx_packet *)cmd.reply_page;
  596. if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
  597. IWL_ERR(priv, "Bad return from REPLY_RX_ON_ASSOC command\n");
  598. rc = -EIO;
  599. }
  600. spectrum_resp_status = le16_to_cpu(pkt->u.spectrum.status);
  601. switch (spectrum_resp_status) {
  602. case 0: /* Command will be handled */
  603. if (pkt->u.spectrum.id != 0xff) {
  604. IWL_DEBUG_INFO(priv, "Replaced existing measurement: %d\n",
  605. pkt->u.spectrum.id);
  606. priv->measurement_status &= ~MEASUREMENT_READY;
  607. }
  608. priv->measurement_status |= MEASUREMENT_ACTIVE;
  609. rc = 0;
  610. break;
  611. case 1: /* Command will not be handled */
  612. rc = -EAGAIN;
  613. break;
  614. }
  615. iwl_free_pages(priv, cmd.reply_page);
  616. return rc;
  617. }
  618. static void iwl3945_rx_reply_alive(struct iwl_priv *priv,
  619. struct iwl_rx_mem_buffer *rxb)
  620. {
  621. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  622. struct iwl_alive_resp *palive;
  623. struct delayed_work *pwork;
  624. palive = &pkt->u.alive_frame;
  625. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  626. "0x%01X 0x%01X\n",
  627. palive->is_valid, palive->ver_type,
  628. palive->ver_subtype);
  629. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  630. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  631. memcpy(&priv->card_alive_init, &pkt->u.alive_frame,
  632. sizeof(struct iwl_alive_resp));
  633. pwork = &priv->init_alive_start;
  634. } else {
  635. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  636. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  637. sizeof(struct iwl_alive_resp));
  638. pwork = &priv->alive_start;
  639. iwl3945_disable_events(priv);
  640. }
  641. /* We delay the ALIVE response by 5ms to
  642. * give the HW RF Kill time to activate... */
  643. if (palive->is_valid == UCODE_VALID_OK)
  644. queue_delayed_work(priv->workqueue, pwork,
  645. msecs_to_jiffies(5));
  646. else
  647. IWL_WARN(priv, "uCode did not respond OK.\n");
  648. }
  649. static void iwl3945_rx_reply_add_sta(struct iwl_priv *priv,
  650. struct iwl_rx_mem_buffer *rxb)
  651. {
  652. #ifdef CONFIG_IWLWIFI_DEBUG
  653. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  654. #endif
  655. IWL_DEBUG_RX(priv, "Received REPLY_ADD_STA: 0x%02X\n", pkt->u.status);
  656. }
  657. static void iwl3945_bg_beacon_update(struct work_struct *work)
  658. {
  659. struct iwl_priv *priv =
  660. container_of(work, struct iwl_priv, beacon_update);
  661. struct sk_buff *beacon;
  662. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  663. beacon = ieee80211_beacon_get(priv->hw,
  664. priv->contexts[IWL_RXON_CTX_BSS].vif);
  665. if (!beacon) {
  666. IWL_ERR(priv, "update beacon failed\n");
  667. return;
  668. }
  669. mutex_lock(&priv->mutex);
  670. /* new beacon skb is allocated every time; dispose previous.*/
  671. if (priv->ibss_beacon)
  672. dev_kfree_skb(priv->ibss_beacon);
  673. priv->ibss_beacon = beacon;
  674. mutex_unlock(&priv->mutex);
  675. iwl3945_send_beacon_cmd(priv);
  676. }
  677. static void iwl3945_rx_beacon_notif(struct iwl_priv *priv,
  678. struct iwl_rx_mem_buffer *rxb)
  679. {
  680. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  681. struct iwl3945_beacon_notif *beacon = &(pkt->u.beacon_status);
  682. #ifdef CONFIG_IWLWIFI_DEBUG
  683. u8 rate = beacon->beacon_notify_hdr.rate;
  684. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  685. "tsf %d %d rate %d\n",
  686. le32_to_cpu(beacon->beacon_notify_hdr.status) & TX_STATUS_MSK,
  687. beacon->beacon_notify_hdr.failure_frame,
  688. le32_to_cpu(beacon->ibss_mgr_status),
  689. le32_to_cpu(beacon->high_tsf),
  690. le32_to_cpu(beacon->low_tsf), rate);
  691. #endif
  692. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  693. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  694. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  695. queue_work(priv->workqueue, &priv->beacon_update);
  696. }
  697. /* Handle notification from uCode that card's power state is changing
  698. * due to software, hardware, or critical temperature RFKILL */
  699. static void iwl3945_rx_card_state_notif(struct iwl_priv *priv,
  700. struct iwl_rx_mem_buffer *rxb)
  701. {
  702. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  703. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  704. unsigned long status = priv->status;
  705. IWL_WARN(priv, "Card state received: HW:%s SW:%s\n",
  706. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  707. (flags & SW_CARD_DISABLED) ? "Kill" : "On");
  708. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  709. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  710. if (flags & HW_CARD_DISABLED)
  711. set_bit(STATUS_RF_KILL_HW, &priv->status);
  712. else
  713. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  714. iwl_scan_cancel(priv);
  715. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  716. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  717. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  718. test_bit(STATUS_RF_KILL_HW, &priv->status));
  719. else
  720. wake_up_interruptible(&priv->wait_command_queue);
  721. }
  722. /**
  723. * iwl3945_setup_rx_handlers - Initialize Rx handler callbacks
  724. *
  725. * Setup the RX handlers for each of the reply types sent from the uCode
  726. * to the host.
  727. *
  728. * This function chains into the hardware specific files for them to setup
  729. * any hardware specific handlers as well.
  730. */
  731. static void iwl3945_setup_rx_handlers(struct iwl_priv *priv)
  732. {
  733. priv->rx_handlers[REPLY_ALIVE] = iwl3945_rx_reply_alive;
  734. priv->rx_handlers[REPLY_ADD_STA] = iwl3945_rx_reply_add_sta;
  735. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  736. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  737. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  738. iwl_rx_spectrum_measure_notif;
  739. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  740. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  741. iwl_rx_pm_debug_statistics_notif;
  742. priv->rx_handlers[BEACON_NOTIFICATION] = iwl3945_rx_beacon_notif;
  743. /*
  744. * The same handler is used for both the REPLY to a discrete
  745. * statistics request from the host as well as for the periodic
  746. * statistics notifications (after received beacons) from the uCode.
  747. */
  748. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl3945_reply_statistics;
  749. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl3945_hw_rx_statistics;
  750. iwl_setup_rx_scan_handlers(priv);
  751. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl3945_rx_card_state_notif;
  752. /* Set up hardware specific Rx handlers */
  753. iwl3945_hw_rx_handler_setup(priv);
  754. }
  755. /************************** RX-FUNCTIONS ****************************/
  756. /*
  757. * Rx theory of operation
  758. *
  759. * The host allocates 32 DMA target addresses and passes the host address
  760. * to the firmware at register IWL_RFDS_TABLE_LOWER + N * RFD_SIZE where N is
  761. * 0 to 31
  762. *
  763. * Rx Queue Indexes
  764. * The host/firmware share two index registers for managing the Rx buffers.
  765. *
  766. * The READ index maps to the first position that the firmware may be writing
  767. * to -- the driver can read up to (but not including) this position and get
  768. * good data.
  769. * The READ index is managed by the firmware once the card is enabled.
  770. *
  771. * The WRITE index maps to the last position the driver has read from -- the
  772. * position preceding WRITE is the last slot the firmware can place a packet.
  773. *
  774. * The queue is empty (no good data) if WRITE = READ - 1, and is full if
  775. * WRITE = READ.
  776. *
  777. * During initialization, the host sets up the READ queue position to the first
  778. * INDEX position, and WRITE to the last (READ - 1 wrapped)
  779. *
  780. * When the firmware places a packet in a buffer, it will advance the READ index
  781. * and fire the RX interrupt. The driver can then query the READ index and
  782. * process as many packets as possible, moving the WRITE index forward as it
  783. * resets the Rx queue buffers with new memory.
  784. *
  785. * The management in the driver is as follows:
  786. * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
  787. * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
  788. * to replenish the iwl->rxq->rx_free.
  789. * + In iwl3945_rx_replenish (scheduled) if 'processed' != 'read' then the
  790. * iwl->rxq is replenished and the READ INDEX is updated (updating the
  791. * 'processed' and 'read' driver indexes as well)
  792. * + A received packet is processed and handed to the kernel network stack,
  793. * detached from the iwl->rxq. The driver 'processed' index is updated.
  794. * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
  795. * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
  796. * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
  797. * were enough free buffers and RX_STALLED is set it is cleared.
  798. *
  799. *
  800. * Driver sequence:
  801. *
  802. * iwl3945_rx_replenish() Replenishes rx_free list from rx_used, and calls
  803. * iwl3945_rx_queue_restock
  804. * iwl3945_rx_queue_restock() Moves available buffers from rx_free into Rx
  805. * queue, updates firmware pointers, and updates
  806. * the WRITE index. If insufficient rx_free buffers
  807. * are available, schedules iwl3945_rx_replenish
  808. *
  809. * -- enable interrupts --
  810. * ISR - iwl3945_rx() Detach iwl_rx_mem_buffers from pool up to the
  811. * READ INDEX, detaching the SKB from the pool.
  812. * Moves the packet buffer from queue to rx_used.
  813. * Calls iwl3945_rx_queue_restock to refill any empty
  814. * slots.
  815. * ...
  816. *
  817. */
  818. /**
  819. * iwl3945_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  820. */
  821. static inline __le32 iwl3945_dma_addr2rbd_ptr(struct iwl_priv *priv,
  822. dma_addr_t dma_addr)
  823. {
  824. return cpu_to_le32((u32)dma_addr);
  825. }
  826. /**
  827. * iwl3945_rx_queue_restock - refill RX queue from pre-allocated pool
  828. *
  829. * If there are slots in the RX queue that need to be restocked,
  830. * and we have free pre-allocated buffers, fill the ranks as much
  831. * as we can, pulling from rx_free.
  832. *
  833. * This moves the 'write' index forward to catch up with 'processed', and
  834. * also updates the memory address in the firmware to reference the new
  835. * target buffer.
  836. */
  837. static void iwl3945_rx_queue_restock(struct iwl_priv *priv)
  838. {
  839. struct iwl_rx_queue *rxq = &priv->rxq;
  840. struct list_head *element;
  841. struct iwl_rx_mem_buffer *rxb;
  842. unsigned long flags;
  843. int write;
  844. spin_lock_irqsave(&rxq->lock, flags);
  845. write = rxq->write & ~0x7;
  846. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  847. /* Get next free Rx buffer, remove from free list */
  848. element = rxq->rx_free.next;
  849. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  850. list_del(element);
  851. /* Point to Rx buffer via next RBD in circular buffer */
  852. rxq->bd[rxq->write] = iwl3945_dma_addr2rbd_ptr(priv, rxb->page_dma);
  853. rxq->queue[rxq->write] = rxb;
  854. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  855. rxq->free_count--;
  856. }
  857. spin_unlock_irqrestore(&rxq->lock, flags);
  858. /* If the pre-allocated buffer pool is dropping low, schedule to
  859. * refill it */
  860. if (rxq->free_count <= RX_LOW_WATERMARK)
  861. queue_work(priv->workqueue, &priv->rx_replenish);
  862. /* If we've added more space for the firmware to place data, tell it.
  863. * Increment device's write pointer in multiples of 8. */
  864. if ((rxq->write_actual != (rxq->write & ~0x7))
  865. || (abs(rxq->write - rxq->read) > 7)) {
  866. spin_lock_irqsave(&rxq->lock, flags);
  867. rxq->need_update = 1;
  868. spin_unlock_irqrestore(&rxq->lock, flags);
  869. iwl_rx_queue_update_write_ptr(priv, rxq);
  870. }
  871. }
  872. /**
  873. * iwl3945_rx_replenish - Move all used packet from rx_used to rx_free
  874. *
  875. * When moving to rx_free an SKB is allocated for the slot.
  876. *
  877. * Also restock the Rx queue via iwl3945_rx_queue_restock.
  878. * This is called as a scheduled work item (except for during initialization)
  879. */
  880. static void iwl3945_rx_allocate(struct iwl_priv *priv, gfp_t priority)
  881. {
  882. struct iwl_rx_queue *rxq = &priv->rxq;
  883. struct list_head *element;
  884. struct iwl_rx_mem_buffer *rxb;
  885. struct page *page;
  886. unsigned long flags;
  887. gfp_t gfp_mask = priority;
  888. while (1) {
  889. spin_lock_irqsave(&rxq->lock, flags);
  890. if (list_empty(&rxq->rx_used)) {
  891. spin_unlock_irqrestore(&rxq->lock, flags);
  892. return;
  893. }
  894. spin_unlock_irqrestore(&rxq->lock, flags);
  895. if (rxq->free_count > RX_LOW_WATERMARK)
  896. gfp_mask |= __GFP_NOWARN;
  897. if (priv->hw_params.rx_page_order > 0)
  898. gfp_mask |= __GFP_COMP;
  899. /* Alloc a new receive buffer */
  900. page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
  901. if (!page) {
  902. if (net_ratelimit())
  903. IWL_DEBUG_INFO(priv, "Failed to allocate SKB buffer.\n");
  904. if ((rxq->free_count <= RX_LOW_WATERMARK) &&
  905. net_ratelimit())
  906. IWL_CRIT(priv, "Failed to allocate SKB buffer with %s. Only %u free buffers remaining.\n",
  907. priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  908. rxq->free_count);
  909. /* We don't reschedule replenish work here -- we will
  910. * call the restock method and if it still needs
  911. * more buffers it will schedule replenish */
  912. break;
  913. }
  914. spin_lock_irqsave(&rxq->lock, flags);
  915. if (list_empty(&rxq->rx_used)) {
  916. spin_unlock_irqrestore(&rxq->lock, flags);
  917. __free_pages(page, priv->hw_params.rx_page_order);
  918. return;
  919. }
  920. element = rxq->rx_used.next;
  921. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  922. list_del(element);
  923. spin_unlock_irqrestore(&rxq->lock, flags);
  924. rxb->page = page;
  925. /* Get physical address of RB/SKB */
  926. rxb->page_dma = pci_map_page(priv->pci_dev, page, 0,
  927. PAGE_SIZE << priv->hw_params.rx_page_order,
  928. PCI_DMA_FROMDEVICE);
  929. spin_lock_irqsave(&rxq->lock, flags);
  930. list_add_tail(&rxb->list, &rxq->rx_free);
  931. rxq->free_count++;
  932. priv->alloc_rxb_page++;
  933. spin_unlock_irqrestore(&rxq->lock, flags);
  934. }
  935. }
  936. void iwl3945_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  937. {
  938. unsigned long flags;
  939. int i;
  940. spin_lock_irqsave(&rxq->lock, flags);
  941. INIT_LIST_HEAD(&rxq->rx_free);
  942. INIT_LIST_HEAD(&rxq->rx_used);
  943. /* Fill the rx_used queue with _all_ of the Rx buffers */
  944. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  945. /* In the reset function, these buffers may have been allocated
  946. * to an SKB, so we need to unmap and free potential storage */
  947. if (rxq->pool[i].page != NULL) {
  948. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  949. PAGE_SIZE << priv->hw_params.rx_page_order,
  950. PCI_DMA_FROMDEVICE);
  951. __iwl_free_pages(priv, rxq->pool[i].page);
  952. rxq->pool[i].page = NULL;
  953. }
  954. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  955. }
  956. /* Set us so that we have processed and used all buffers, but have
  957. * not restocked the Rx queue with fresh buffers */
  958. rxq->read = rxq->write = 0;
  959. rxq->write_actual = 0;
  960. rxq->free_count = 0;
  961. spin_unlock_irqrestore(&rxq->lock, flags);
  962. }
  963. void iwl3945_rx_replenish(void *data)
  964. {
  965. struct iwl_priv *priv = data;
  966. unsigned long flags;
  967. iwl3945_rx_allocate(priv, GFP_KERNEL);
  968. spin_lock_irqsave(&priv->lock, flags);
  969. iwl3945_rx_queue_restock(priv);
  970. spin_unlock_irqrestore(&priv->lock, flags);
  971. }
  972. static void iwl3945_rx_replenish_now(struct iwl_priv *priv)
  973. {
  974. iwl3945_rx_allocate(priv, GFP_ATOMIC);
  975. iwl3945_rx_queue_restock(priv);
  976. }
  977. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  978. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  979. * This free routine walks the list of POOL entries and if SKB is set to
  980. * non NULL it is unmapped and freed
  981. */
  982. static void iwl3945_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  983. {
  984. int i;
  985. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  986. if (rxq->pool[i].page != NULL) {
  987. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  988. PAGE_SIZE << priv->hw_params.rx_page_order,
  989. PCI_DMA_FROMDEVICE);
  990. __iwl_free_pages(priv, rxq->pool[i].page);
  991. rxq->pool[i].page = NULL;
  992. }
  993. }
  994. dma_free_coherent(&priv->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  995. rxq->bd_dma);
  996. dma_free_coherent(&priv->pci_dev->dev, sizeof(struct iwl_rb_status),
  997. rxq->rb_stts, rxq->rb_stts_dma);
  998. rxq->bd = NULL;
  999. rxq->rb_stts = NULL;
  1000. }
  1001. /* Convert linear signal-to-noise ratio into dB */
  1002. static u8 ratio2dB[100] = {
  1003. /* 0 1 2 3 4 5 6 7 8 9 */
  1004. 0, 0, 6, 10, 12, 14, 16, 17, 18, 19, /* 00 - 09 */
  1005. 20, 21, 22, 22, 23, 23, 24, 25, 26, 26, /* 10 - 19 */
  1006. 26, 26, 26, 27, 27, 28, 28, 28, 29, 29, /* 20 - 29 */
  1007. 29, 30, 30, 30, 31, 31, 31, 31, 32, 32, /* 30 - 39 */
  1008. 32, 32, 32, 33, 33, 33, 33, 33, 34, 34, /* 40 - 49 */
  1009. 34, 34, 34, 34, 35, 35, 35, 35, 35, 35, /* 50 - 59 */
  1010. 36, 36, 36, 36, 36, 36, 36, 37, 37, 37, /* 60 - 69 */
  1011. 37, 37, 37, 37, 37, 38, 38, 38, 38, 38, /* 70 - 79 */
  1012. 38, 38, 38, 38, 38, 39, 39, 39, 39, 39, /* 80 - 89 */
  1013. 39, 39, 39, 39, 39, 40, 40, 40, 40, 40 /* 90 - 99 */
  1014. };
  1015. /* Calculates a relative dB value from a ratio of linear
  1016. * (i.e. not dB) signal levels.
  1017. * Conversion assumes that levels are voltages (20*log), not powers (10*log). */
  1018. int iwl3945_calc_db_from_ratio(int sig_ratio)
  1019. {
  1020. /* 1000:1 or higher just report as 60 dB */
  1021. if (sig_ratio >= 1000)
  1022. return 60;
  1023. /* 100:1 or higher, divide by 10 and use table,
  1024. * add 20 dB to make up for divide by 10 */
  1025. if (sig_ratio >= 100)
  1026. return 20 + (int)ratio2dB[sig_ratio/10];
  1027. /* We shouldn't see this */
  1028. if (sig_ratio < 1)
  1029. return 0;
  1030. /* Use table for ratios 1:1 - 99:1 */
  1031. return (int)ratio2dB[sig_ratio];
  1032. }
  1033. /**
  1034. * iwl3945_rx_handle - Main entry function for receiving responses from uCode
  1035. *
  1036. * Uses the priv->rx_handlers callback function array to invoke
  1037. * the appropriate handlers, including command responses,
  1038. * frame-received notifications, and other notifications.
  1039. */
  1040. static void iwl3945_rx_handle(struct iwl_priv *priv)
  1041. {
  1042. struct iwl_rx_mem_buffer *rxb;
  1043. struct iwl_rx_packet *pkt;
  1044. struct iwl_rx_queue *rxq = &priv->rxq;
  1045. u32 r, i;
  1046. int reclaim;
  1047. unsigned long flags;
  1048. u8 fill_rx = 0;
  1049. u32 count = 8;
  1050. int total_empty = 0;
  1051. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  1052. * buffer that the driver may process (last buffer filled by ucode). */
  1053. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  1054. i = rxq->read;
  1055. /* calculate total frames need to be restock after handling RX */
  1056. total_empty = r - rxq->write_actual;
  1057. if (total_empty < 0)
  1058. total_empty += RX_QUEUE_SIZE;
  1059. if (total_empty > (RX_QUEUE_SIZE / 2))
  1060. fill_rx = 1;
  1061. /* Rx interrupt, but nothing sent from uCode */
  1062. if (i == r)
  1063. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  1064. while (i != r) {
  1065. int len;
  1066. rxb = rxq->queue[i];
  1067. /* If an RXB doesn't have a Rx queue slot associated with it,
  1068. * then a bug has been introduced in the queue refilling
  1069. * routines -- catch it here */
  1070. BUG_ON(rxb == NULL);
  1071. rxq->queue[i] = NULL;
  1072. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  1073. PAGE_SIZE << priv->hw_params.rx_page_order,
  1074. PCI_DMA_FROMDEVICE);
  1075. pkt = rxb_addr(rxb);
  1076. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  1077. len += sizeof(u32); /* account for status word */
  1078. trace_iwlwifi_dev_rx(priv, pkt, len);
  1079. /* Reclaim a command buffer only if this packet is a response
  1080. * to a (driver-originated) command.
  1081. * If the packet (e.g. Rx frame) originated from uCode,
  1082. * there is no command buffer to reclaim.
  1083. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  1084. * but apparently a few don't get set; catch them here. */
  1085. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  1086. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  1087. (pkt->hdr.cmd != REPLY_TX);
  1088. /* Based on type of command response or notification,
  1089. * handle those that need handling via function in
  1090. * rx_handlers table. See iwl3945_setup_rx_handlers() */
  1091. if (priv->rx_handlers[pkt->hdr.cmd]) {
  1092. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r, i,
  1093. get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  1094. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  1095. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  1096. } else {
  1097. /* No handling needed */
  1098. IWL_DEBUG_RX(priv,
  1099. "r %d i %d No handler needed for %s, 0x%02x\n",
  1100. r, i, get_cmd_string(pkt->hdr.cmd),
  1101. pkt->hdr.cmd);
  1102. }
  1103. /*
  1104. * XXX: After here, we should always check rxb->page
  1105. * against NULL before touching it or its virtual
  1106. * memory (pkt). Because some rx_handler might have
  1107. * already taken or freed the pages.
  1108. */
  1109. if (reclaim) {
  1110. /* Invoke any callbacks, transfer the buffer to caller,
  1111. * and fire off the (possibly) blocking iwl_send_cmd()
  1112. * as we reclaim the driver command queue */
  1113. if (rxb->page)
  1114. iwl_tx_cmd_complete(priv, rxb);
  1115. else
  1116. IWL_WARN(priv, "Claim null rxb?\n");
  1117. }
  1118. /* Reuse the page if possible. For notification packets and
  1119. * SKBs that fail to Rx correctly, add them back into the
  1120. * rx_free list for reuse later. */
  1121. spin_lock_irqsave(&rxq->lock, flags);
  1122. if (rxb->page != NULL) {
  1123. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  1124. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  1125. PCI_DMA_FROMDEVICE);
  1126. list_add_tail(&rxb->list, &rxq->rx_free);
  1127. rxq->free_count++;
  1128. } else
  1129. list_add_tail(&rxb->list, &rxq->rx_used);
  1130. spin_unlock_irqrestore(&rxq->lock, flags);
  1131. i = (i + 1) & RX_QUEUE_MASK;
  1132. /* If there are a lot of unused frames,
  1133. * restock the Rx queue so ucode won't assert. */
  1134. if (fill_rx) {
  1135. count++;
  1136. if (count >= 8) {
  1137. rxq->read = i;
  1138. iwl3945_rx_replenish_now(priv);
  1139. count = 0;
  1140. }
  1141. }
  1142. }
  1143. /* Backtrack one entry */
  1144. rxq->read = i;
  1145. if (fill_rx)
  1146. iwl3945_rx_replenish_now(priv);
  1147. else
  1148. iwl3945_rx_queue_restock(priv);
  1149. }
  1150. /* call this function to flush any scheduled tasklet */
  1151. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  1152. {
  1153. /* wait to make sure we flush pending tasklet*/
  1154. synchronize_irq(priv->pci_dev->irq);
  1155. tasklet_kill(&priv->irq_tasklet);
  1156. }
  1157. static const char *desc_lookup(int i)
  1158. {
  1159. switch (i) {
  1160. case 1:
  1161. return "FAIL";
  1162. case 2:
  1163. return "BAD_PARAM";
  1164. case 3:
  1165. return "BAD_CHECKSUM";
  1166. case 4:
  1167. return "NMI_INTERRUPT";
  1168. case 5:
  1169. return "SYSASSERT";
  1170. case 6:
  1171. return "FATAL_ERROR";
  1172. }
  1173. return "UNKNOWN";
  1174. }
  1175. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1176. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1177. void iwl3945_dump_nic_error_log(struct iwl_priv *priv)
  1178. {
  1179. u32 i;
  1180. u32 desc, time, count, base, data1;
  1181. u32 blink1, blink2, ilink1, ilink2;
  1182. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1183. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  1184. IWL_ERR(priv, "Not valid error log pointer 0x%08X\n", base);
  1185. return;
  1186. }
  1187. count = iwl_read_targ_mem(priv, base);
  1188. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1189. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1190. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1191. priv->status, count);
  1192. }
  1193. IWL_ERR(priv, "Desc Time asrtPC blink2 "
  1194. "ilink1 nmiPC Line\n");
  1195. for (i = ERROR_START_OFFSET;
  1196. i < (count * ERROR_ELEM_SIZE) + ERROR_START_OFFSET;
  1197. i += ERROR_ELEM_SIZE) {
  1198. desc = iwl_read_targ_mem(priv, base + i);
  1199. time =
  1200. iwl_read_targ_mem(priv, base + i + 1 * sizeof(u32));
  1201. blink1 =
  1202. iwl_read_targ_mem(priv, base + i + 2 * sizeof(u32));
  1203. blink2 =
  1204. iwl_read_targ_mem(priv, base + i + 3 * sizeof(u32));
  1205. ilink1 =
  1206. iwl_read_targ_mem(priv, base + i + 4 * sizeof(u32));
  1207. ilink2 =
  1208. iwl_read_targ_mem(priv, base + i + 5 * sizeof(u32));
  1209. data1 =
  1210. iwl_read_targ_mem(priv, base + i + 6 * sizeof(u32));
  1211. IWL_ERR(priv,
  1212. "%-13s (0x%X) %010u 0x%05X 0x%05X 0x%05X 0x%05X %u\n\n",
  1213. desc_lookup(desc), desc, time, blink1, blink2,
  1214. ilink1, ilink2, data1);
  1215. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, 0,
  1216. 0, blink1, blink2, ilink1, ilink2);
  1217. }
  1218. }
  1219. #define EVENT_START_OFFSET (6 * sizeof(u32))
  1220. /**
  1221. * iwl3945_print_event_log - Dump error event log to syslog
  1222. *
  1223. */
  1224. static int iwl3945_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1225. u32 num_events, u32 mode,
  1226. int pos, char **buf, size_t bufsz)
  1227. {
  1228. u32 i;
  1229. u32 base; /* SRAM byte address of event log header */
  1230. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1231. u32 ptr; /* SRAM byte address of log data */
  1232. u32 ev, time, data; /* event log data */
  1233. unsigned long reg_flags;
  1234. if (num_events == 0)
  1235. return pos;
  1236. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1237. if (mode == 0)
  1238. event_size = 2 * sizeof(u32);
  1239. else
  1240. event_size = 3 * sizeof(u32);
  1241. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1242. /* Make sure device is powered up for SRAM reads */
  1243. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  1244. iwl_grab_nic_access(priv);
  1245. /* Set starting address; reads will auto-increment */
  1246. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  1247. rmb();
  1248. /* "time" is actually "data" for mode 0 (no timestamp).
  1249. * place event id # at far right for easier visual parsing. */
  1250. for (i = 0; i < num_events; i++) {
  1251. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1252. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1253. if (mode == 0) {
  1254. /* data, ev */
  1255. if (bufsz) {
  1256. pos += scnprintf(*buf + pos, bufsz - pos,
  1257. "0x%08x:%04u\n",
  1258. time, ev);
  1259. } else {
  1260. IWL_ERR(priv, "0x%08x\t%04u\n", time, ev);
  1261. trace_iwlwifi_dev_ucode_event(priv, 0,
  1262. time, ev);
  1263. }
  1264. } else {
  1265. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1266. if (bufsz) {
  1267. pos += scnprintf(*buf + pos, bufsz - pos,
  1268. "%010u:0x%08x:%04u\n",
  1269. time, data, ev);
  1270. } else {
  1271. IWL_ERR(priv, "%010u\t0x%08x\t%04u\n",
  1272. time, data, ev);
  1273. trace_iwlwifi_dev_ucode_event(priv, time,
  1274. data, ev);
  1275. }
  1276. }
  1277. }
  1278. /* Allow device to power down */
  1279. iwl_release_nic_access(priv);
  1280. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  1281. return pos;
  1282. }
  1283. /**
  1284. * iwl3945_print_last_event_logs - Dump the newest # of event log to syslog
  1285. */
  1286. static int iwl3945_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  1287. u32 num_wraps, u32 next_entry,
  1288. u32 size, u32 mode,
  1289. int pos, char **buf, size_t bufsz)
  1290. {
  1291. /*
  1292. * display the newest DEFAULT_LOG_ENTRIES entries
  1293. * i.e the entries just before the next ont that uCode would fill.
  1294. */
  1295. if (num_wraps) {
  1296. if (next_entry < size) {
  1297. pos = iwl3945_print_event_log(priv,
  1298. capacity - (size - next_entry),
  1299. size - next_entry, mode,
  1300. pos, buf, bufsz);
  1301. pos = iwl3945_print_event_log(priv, 0,
  1302. next_entry, mode,
  1303. pos, buf, bufsz);
  1304. } else
  1305. pos = iwl3945_print_event_log(priv, next_entry - size,
  1306. size, mode,
  1307. pos, buf, bufsz);
  1308. } else {
  1309. if (next_entry < size)
  1310. pos = iwl3945_print_event_log(priv, 0,
  1311. next_entry, mode,
  1312. pos, buf, bufsz);
  1313. else
  1314. pos = iwl3945_print_event_log(priv, next_entry - size,
  1315. size, mode,
  1316. pos, buf, bufsz);
  1317. }
  1318. return pos;
  1319. }
  1320. #define DEFAULT_IWL3945_DUMP_EVENT_LOG_ENTRIES (20)
  1321. int iwl3945_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  1322. char **buf, bool display)
  1323. {
  1324. u32 base; /* SRAM byte address of event log header */
  1325. u32 capacity; /* event log capacity in # entries */
  1326. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1327. u32 num_wraps; /* # times uCode wrapped to top of log */
  1328. u32 next_entry; /* index of next entry to be written by uCode */
  1329. u32 size; /* # entries that we'll print */
  1330. int pos = 0;
  1331. size_t bufsz = 0;
  1332. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1333. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  1334. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  1335. return -EINVAL;
  1336. }
  1337. /* event log header */
  1338. capacity = iwl_read_targ_mem(priv, base);
  1339. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1340. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1341. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1342. if (capacity > priv->cfg->base_params->max_event_log_size) {
  1343. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  1344. capacity, priv->cfg->base_params->max_event_log_size);
  1345. capacity = priv->cfg->base_params->max_event_log_size;
  1346. }
  1347. if (next_entry > priv->cfg->base_params->max_event_log_size) {
  1348. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  1349. next_entry, priv->cfg->base_params->max_event_log_size);
  1350. next_entry = priv->cfg->base_params->max_event_log_size;
  1351. }
  1352. size = num_wraps ? capacity : next_entry;
  1353. /* bail out if nothing in log */
  1354. if (size == 0) {
  1355. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  1356. return pos;
  1357. }
  1358. #ifdef CONFIG_IWLWIFI_DEBUG
  1359. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  1360. size = (size > DEFAULT_IWL3945_DUMP_EVENT_LOG_ENTRIES)
  1361. ? DEFAULT_IWL3945_DUMP_EVENT_LOG_ENTRIES : size;
  1362. #else
  1363. size = (size > DEFAULT_IWL3945_DUMP_EVENT_LOG_ENTRIES)
  1364. ? DEFAULT_IWL3945_DUMP_EVENT_LOG_ENTRIES : size;
  1365. #endif
  1366. IWL_ERR(priv, "Start IWL Event Log Dump: display last %d count\n",
  1367. size);
  1368. #ifdef CONFIG_IWLWIFI_DEBUG
  1369. if (display) {
  1370. if (full_log)
  1371. bufsz = capacity * 48;
  1372. else
  1373. bufsz = size * 48;
  1374. *buf = kmalloc(bufsz, GFP_KERNEL);
  1375. if (!*buf)
  1376. return -ENOMEM;
  1377. }
  1378. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  1379. /* if uCode has wrapped back to top of log,
  1380. * start at the oldest entry,
  1381. * i.e the next one that uCode would fill.
  1382. */
  1383. if (num_wraps)
  1384. pos = iwl3945_print_event_log(priv, next_entry,
  1385. capacity - next_entry, mode,
  1386. pos, buf, bufsz);
  1387. /* (then/else) start at top of log */
  1388. pos = iwl3945_print_event_log(priv, 0, next_entry, mode,
  1389. pos, buf, bufsz);
  1390. } else
  1391. pos = iwl3945_print_last_event_logs(priv, capacity, num_wraps,
  1392. next_entry, size, mode,
  1393. pos, buf, bufsz);
  1394. #else
  1395. pos = iwl3945_print_last_event_logs(priv, capacity, num_wraps,
  1396. next_entry, size, mode,
  1397. pos, buf, bufsz);
  1398. #endif
  1399. return pos;
  1400. }
  1401. static void iwl3945_irq_tasklet(struct iwl_priv *priv)
  1402. {
  1403. u32 inta, handled = 0;
  1404. u32 inta_fh;
  1405. unsigned long flags;
  1406. #ifdef CONFIG_IWLWIFI_DEBUG
  1407. u32 inta_mask;
  1408. #endif
  1409. spin_lock_irqsave(&priv->lock, flags);
  1410. /* Ack/clear/reset pending uCode interrupts.
  1411. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1412. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  1413. inta = iwl_read32(priv, CSR_INT);
  1414. iwl_write32(priv, CSR_INT, inta);
  1415. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  1416. * Any new interrupts that happen after this, either while we're
  1417. * in this tasklet, or later, will show up in next ISR/tasklet. */
  1418. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1419. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  1420. #ifdef CONFIG_IWLWIFI_DEBUG
  1421. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1422. /* just for debug */
  1423. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1424. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  1425. inta, inta_mask, inta_fh);
  1426. }
  1427. #endif
  1428. spin_unlock_irqrestore(&priv->lock, flags);
  1429. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  1430. * atomic, make sure that inta covers all the interrupts that
  1431. * we've discovered, even if FH interrupt came in just after
  1432. * reading CSR_INT. */
  1433. if (inta_fh & CSR39_FH_INT_RX_MASK)
  1434. inta |= CSR_INT_BIT_FH_RX;
  1435. if (inta_fh & CSR39_FH_INT_TX_MASK)
  1436. inta |= CSR_INT_BIT_FH_TX;
  1437. /* Now service all interrupt bits discovered above. */
  1438. if (inta & CSR_INT_BIT_HW_ERR) {
  1439. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1440. /* Tell the device to stop sending interrupts */
  1441. iwl_disable_interrupts(priv);
  1442. priv->isr_stats.hw++;
  1443. iwl_irq_handle_error(priv);
  1444. handled |= CSR_INT_BIT_HW_ERR;
  1445. return;
  1446. }
  1447. #ifdef CONFIG_IWLWIFI_DEBUG
  1448. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1449. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1450. if (inta & CSR_INT_BIT_SCD) {
  1451. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1452. "the frame/frames.\n");
  1453. priv->isr_stats.sch++;
  1454. }
  1455. /* Alive notification via Rx interrupt will do the real work */
  1456. if (inta & CSR_INT_BIT_ALIVE) {
  1457. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1458. priv->isr_stats.alive++;
  1459. }
  1460. }
  1461. #endif
  1462. /* Safely ignore these bits for debug checks below */
  1463. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1464. /* Error detected by uCode */
  1465. if (inta & CSR_INT_BIT_SW_ERR) {
  1466. IWL_ERR(priv, "Microcode SW error detected. "
  1467. "Restarting 0x%X.\n", inta);
  1468. priv->isr_stats.sw++;
  1469. iwl_irq_handle_error(priv);
  1470. handled |= CSR_INT_BIT_SW_ERR;
  1471. }
  1472. /* uCode wakes up after power-down sleep */
  1473. if (inta & CSR_INT_BIT_WAKEUP) {
  1474. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1475. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1476. iwl_txq_update_write_ptr(priv, &priv->txq[0]);
  1477. iwl_txq_update_write_ptr(priv, &priv->txq[1]);
  1478. iwl_txq_update_write_ptr(priv, &priv->txq[2]);
  1479. iwl_txq_update_write_ptr(priv, &priv->txq[3]);
  1480. iwl_txq_update_write_ptr(priv, &priv->txq[4]);
  1481. iwl_txq_update_write_ptr(priv, &priv->txq[5]);
  1482. priv->isr_stats.wakeup++;
  1483. handled |= CSR_INT_BIT_WAKEUP;
  1484. }
  1485. /* All uCode command responses, including Tx command responses,
  1486. * Rx "responses" (frame-received notification), and other
  1487. * notifications from uCode come through here*/
  1488. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1489. iwl3945_rx_handle(priv);
  1490. priv->isr_stats.rx++;
  1491. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1492. }
  1493. if (inta & CSR_INT_BIT_FH_TX) {
  1494. IWL_DEBUG_ISR(priv, "Tx interrupt\n");
  1495. priv->isr_stats.tx++;
  1496. iwl_write32(priv, CSR_FH_INT_STATUS, (1 << 6));
  1497. iwl_write_direct32(priv, FH39_TCSR_CREDIT
  1498. (FH39_SRVC_CHNL), 0x0);
  1499. handled |= CSR_INT_BIT_FH_TX;
  1500. }
  1501. if (inta & ~handled) {
  1502. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1503. priv->isr_stats.unhandled++;
  1504. }
  1505. if (inta & ~priv->inta_mask) {
  1506. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1507. inta & ~priv->inta_mask);
  1508. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1509. }
  1510. /* Re-enable all interrupts */
  1511. /* only Re-enable if disabled by irq */
  1512. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1513. iwl_enable_interrupts(priv);
  1514. #ifdef CONFIG_IWLWIFI_DEBUG
  1515. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1516. inta = iwl_read32(priv, CSR_INT);
  1517. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1518. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1519. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1520. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1521. }
  1522. #endif
  1523. }
  1524. static int iwl3945_get_single_channel_for_scan(struct iwl_priv *priv,
  1525. struct ieee80211_vif *vif,
  1526. enum ieee80211_band band,
  1527. struct iwl3945_scan_channel *scan_ch)
  1528. {
  1529. const struct ieee80211_supported_band *sband;
  1530. u16 passive_dwell = 0;
  1531. u16 active_dwell = 0;
  1532. int added = 0;
  1533. u8 channel = 0;
  1534. sband = iwl_get_hw_mode(priv, band);
  1535. if (!sband) {
  1536. IWL_ERR(priv, "invalid band\n");
  1537. return added;
  1538. }
  1539. active_dwell = iwl_get_active_dwell_time(priv, band, 0);
  1540. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  1541. if (passive_dwell <= active_dwell)
  1542. passive_dwell = active_dwell + 1;
  1543. channel = iwl_get_single_channel_number(priv, band);
  1544. if (channel) {
  1545. scan_ch->channel = channel;
  1546. scan_ch->type = 0; /* passive */
  1547. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  1548. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  1549. /* Set txpower levels to defaults */
  1550. scan_ch->tpc.dsp_atten = 110;
  1551. if (band == IEEE80211_BAND_5GHZ)
  1552. scan_ch->tpc.tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1553. else
  1554. scan_ch->tpc.tx_gain = ((1 << 5) | (5 << 3));
  1555. added++;
  1556. } else
  1557. IWL_ERR(priv, "no valid channel found\n");
  1558. return added;
  1559. }
  1560. static int iwl3945_get_channels_for_scan(struct iwl_priv *priv,
  1561. enum ieee80211_band band,
  1562. u8 is_active, u8 n_probes,
  1563. struct iwl3945_scan_channel *scan_ch,
  1564. struct ieee80211_vif *vif)
  1565. {
  1566. struct ieee80211_channel *chan;
  1567. const struct ieee80211_supported_band *sband;
  1568. const struct iwl_channel_info *ch_info;
  1569. u16 passive_dwell = 0;
  1570. u16 active_dwell = 0;
  1571. int added, i;
  1572. sband = iwl_get_hw_mode(priv, band);
  1573. if (!sband)
  1574. return 0;
  1575. active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
  1576. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  1577. if (passive_dwell <= active_dwell)
  1578. passive_dwell = active_dwell + 1;
  1579. for (i = 0, added = 0; i < priv->scan_request->n_channels; i++) {
  1580. chan = priv->scan_request->channels[i];
  1581. if (chan->band != band)
  1582. continue;
  1583. scan_ch->channel = chan->hw_value;
  1584. ch_info = iwl_get_channel_info(priv, band, scan_ch->channel);
  1585. if (!is_channel_valid(ch_info)) {
  1586. IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
  1587. scan_ch->channel);
  1588. continue;
  1589. }
  1590. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  1591. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  1592. /* If passive , set up for auto-switch
  1593. * and use long active_dwell time.
  1594. */
  1595. if (!is_active || is_channel_passive(ch_info) ||
  1596. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN)) {
  1597. scan_ch->type = 0; /* passive */
  1598. if (IWL_UCODE_API(priv->ucode_ver) == 1)
  1599. scan_ch->active_dwell = cpu_to_le16(passive_dwell - 1);
  1600. } else {
  1601. scan_ch->type = 1; /* active */
  1602. }
  1603. /* Set direct probe bits. These may be used both for active
  1604. * scan channels (probes gets sent right away),
  1605. * or for passive channels (probes get se sent only after
  1606. * hearing clear Rx packet).*/
  1607. if (IWL_UCODE_API(priv->ucode_ver) >= 2) {
  1608. if (n_probes)
  1609. scan_ch->type |= IWL39_SCAN_PROBE_MASK(n_probes);
  1610. } else {
  1611. /* uCode v1 does not allow setting direct probe bits on
  1612. * passive channel. */
  1613. if ((scan_ch->type & 1) && n_probes)
  1614. scan_ch->type |= IWL39_SCAN_PROBE_MASK(n_probes);
  1615. }
  1616. /* Set txpower levels to defaults */
  1617. scan_ch->tpc.dsp_atten = 110;
  1618. /* scan_pwr_info->tpc.dsp_atten; */
  1619. /*scan_pwr_info->tpc.tx_gain; */
  1620. if (band == IEEE80211_BAND_5GHZ)
  1621. scan_ch->tpc.tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1622. else {
  1623. scan_ch->tpc.tx_gain = ((1 << 5) | (5 << 3));
  1624. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  1625. * power level:
  1626. * scan_ch->tpc.tx_gain = ((1 << 5) | (2 << 3)) | 3;
  1627. */
  1628. }
  1629. IWL_DEBUG_SCAN(priv, "Scanning %d [%s %d]\n",
  1630. scan_ch->channel,
  1631. (scan_ch->type & 1) ? "ACTIVE" : "PASSIVE",
  1632. (scan_ch->type & 1) ?
  1633. active_dwell : passive_dwell);
  1634. scan_ch++;
  1635. added++;
  1636. }
  1637. IWL_DEBUG_SCAN(priv, "total channels to scan %d\n", added);
  1638. return added;
  1639. }
  1640. static void iwl3945_init_hw_rates(struct iwl_priv *priv,
  1641. struct ieee80211_rate *rates)
  1642. {
  1643. int i;
  1644. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  1645. rates[i].bitrate = iwl3945_rates[i].ieee * 5;
  1646. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  1647. rates[i].hw_value_short = i;
  1648. rates[i].flags = 0;
  1649. if ((i > IWL39_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  1650. /*
  1651. * If CCK != 1M then set short preamble rate flag.
  1652. */
  1653. rates[i].flags |= (iwl3945_rates[i].plcp == 10) ?
  1654. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  1655. }
  1656. }
  1657. }
  1658. /******************************************************************************
  1659. *
  1660. * uCode download functions
  1661. *
  1662. ******************************************************************************/
  1663. static void iwl3945_dealloc_ucode_pci(struct iwl_priv *priv)
  1664. {
  1665. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1666. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1667. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1668. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1669. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1670. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1671. }
  1672. /**
  1673. * iwl3945_verify_inst_full - verify runtime uCode image in card vs. host,
  1674. * looking at all data.
  1675. */
  1676. static int iwl3945_verify_inst_full(struct iwl_priv *priv, __le32 *image, u32 len)
  1677. {
  1678. u32 val;
  1679. u32 save_len = len;
  1680. int rc = 0;
  1681. u32 errcnt;
  1682. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1683. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1684. IWL39_RTC_INST_LOWER_BOUND);
  1685. errcnt = 0;
  1686. for (; len > 0; len -= sizeof(u32), image++) {
  1687. /* read data comes through single port, auto-incr addr */
  1688. /* NOTE: Use the debugless read so we don't flood kernel log
  1689. * if IWL_DL_IO is set */
  1690. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1691. if (val != le32_to_cpu(*image)) {
  1692. IWL_ERR(priv, "uCode INST section is invalid at "
  1693. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  1694. save_len - len, val, le32_to_cpu(*image));
  1695. rc = -EIO;
  1696. errcnt++;
  1697. if (errcnt >= 20)
  1698. break;
  1699. }
  1700. }
  1701. if (!errcnt)
  1702. IWL_DEBUG_INFO(priv,
  1703. "ucode image in INSTRUCTION memory is good\n");
  1704. return rc;
  1705. }
  1706. /**
  1707. * iwl3945_verify_inst_sparse - verify runtime uCode image in card vs. host,
  1708. * using sample data 100 bytes apart. If these sample points are good,
  1709. * it's a pretty good bet that everything between them is good, too.
  1710. */
  1711. static int iwl3945_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  1712. {
  1713. u32 val;
  1714. int rc = 0;
  1715. u32 errcnt = 0;
  1716. u32 i;
  1717. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1718. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  1719. /* read data comes through single port, auto-incr addr */
  1720. /* NOTE: Use the debugless read so we don't flood kernel log
  1721. * if IWL_DL_IO is set */
  1722. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1723. i + IWL39_RTC_INST_LOWER_BOUND);
  1724. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1725. if (val != le32_to_cpu(*image)) {
  1726. #if 0 /* Enable this if you want to see details */
  1727. IWL_ERR(priv, "uCode INST section is invalid at "
  1728. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  1729. i, val, *image);
  1730. #endif
  1731. rc = -EIO;
  1732. errcnt++;
  1733. if (errcnt >= 3)
  1734. break;
  1735. }
  1736. }
  1737. return rc;
  1738. }
  1739. /**
  1740. * iwl3945_verify_ucode - determine which instruction image is in SRAM,
  1741. * and verify its contents
  1742. */
  1743. static int iwl3945_verify_ucode(struct iwl_priv *priv)
  1744. {
  1745. __le32 *image;
  1746. u32 len;
  1747. int rc = 0;
  1748. /* Try bootstrap */
  1749. image = (__le32 *)priv->ucode_boot.v_addr;
  1750. len = priv->ucode_boot.len;
  1751. rc = iwl3945_verify_inst_sparse(priv, image, len);
  1752. if (rc == 0) {
  1753. IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
  1754. return 0;
  1755. }
  1756. /* Try initialize */
  1757. image = (__le32 *)priv->ucode_init.v_addr;
  1758. len = priv->ucode_init.len;
  1759. rc = iwl3945_verify_inst_sparse(priv, image, len);
  1760. if (rc == 0) {
  1761. IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
  1762. return 0;
  1763. }
  1764. /* Try runtime/protocol */
  1765. image = (__le32 *)priv->ucode_code.v_addr;
  1766. len = priv->ucode_code.len;
  1767. rc = iwl3945_verify_inst_sparse(priv, image, len);
  1768. if (rc == 0) {
  1769. IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
  1770. return 0;
  1771. }
  1772. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  1773. /* Since nothing seems to match, show first several data entries in
  1774. * instruction SRAM, so maybe visual inspection will give a clue.
  1775. * Selection of bootstrap image (vs. other images) is arbitrary. */
  1776. image = (__le32 *)priv->ucode_boot.v_addr;
  1777. len = priv->ucode_boot.len;
  1778. rc = iwl3945_verify_inst_full(priv, image, len);
  1779. return rc;
  1780. }
  1781. static void iwl3945_nic_start(struct iwl_priv *priv)
  1782. {
  1783. /* Remove all resets to allow NIC to operate */
  1784. iwl_write32(priv, CSR_RESET, 0);
  1785. }
  1786. #define IWL3945_UCODE_GET(item) \
  1787. static u32 iwl3945_ucode_get_##item(const struct iwl_ucode_header *ucode)\
  1788. { \
  1789. return le32_to_cpu(ucode->u.v1.item); \
  1790. }
  1791. static u32 iwl3945_ucode_get_header_size(u32 api_ver)
  1792. {
  1793. return 24;
  1794. }
  1795. static u8 *iwl3945_ucode_get_data(const struct iwl_ucode_header *ucode)
  1796. {
  1797. return (u8 *) ucode->u.v1.data;
  1798. }
  1799. IWL3945_UCODE_GET(inst_size);
  1800. IWL3945_UCODE_GET(data_size);
  1801. IWL3945_UCODE_GET(init_size);
  1802. IWL3945_UCODE_GET(init_data_size);
  1803. IWL3945_UCODE_GET(boot_size);
  1804. /**
  1805. * iwl3945_read_ucode - Read uCode images from disk file.
  1806. *
  1807. * Copy into buffers for card to fetch via bus-mastering
  1808. */
  1809. static int iwl3945_read_ucode(struct iwl_priv *priv)
  1810. {
  1811. const struct iwl_ucode_header *ucode;
  1812. int ret = -EINVAL, index;
  1813. const struct firmware *ucode_raw;
  1814. /* firmware file name contains uCode/driver compatibility version */
  1815. const char *name_pre = priv->cfg->fw_name_pre;
  1816. const unsigned int api_max = priv->cfg->ucode_api_max;
  1817. const unsigned int api_min = priv->cfg->ucode_api_min;
  1818. char buf[25];
  1819. u8 *src;
  1820. size_t len;
  1821. u32 api_ver, inst_size, data_size, init_size, init_data_size, boot_size;
  1822. /* Ask kernel firmware_class module to get the boot firmware off disk.
  1823. * request_firmware() is synchronous, file is in memory on return. */
  1824. for (index = api_max; index >= api_min; index--) {
  1825. sprintf(buf, "%s%u%s", name_pre, index, ".ucode");
  1826. ret = request_firmware(&ucode_raw, buf, &priv->pci_dev->dev);
  1827. if (ret < 0) {
  1828. IWL_ERR(priv, "%s firmware file req failed: %d\n",
  1829. buf, ret);
  1830. if (ret == -ENOENT)
  1831. continue;
  1832. else
  1833. goto error;
  1834. } else {
  1835. if (index < api_max)
  1836. IWL_ERR(priv, "Loaded firmware %s, "
  1837. "which is deprecated. "
  1838. " Please use API v%u instead.\n",
  1839. buf, api_max);
  1840. IWL_DEBUG_INFO(priv, "Got firmware '%s' file "
  1841. "(%zd bytes) from disk\n",
  1842. buf, ucode_raw->size);
  1843. break;
  1844. }
  1845. }
  1846. if (ret < 0)
  1847. goto error;
  1848. /* Make sure that we got at least our header! */
  1849. if (ucode_raw->size < iwl3945_ucode_get_header_size(1)) {
  1850. IWL_ERR(priv, "File size way too small!\n");
  1851. ret = -EINVAL;
  1852. goto err_release;
  1853. }
  1854. /* Data from ucode file: header followed by uCode images */
  1855. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1856. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1857. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1858. inst_size = iwl3945_ucode_get_inst_size(ucode);
  1859. data_size = iwl3945_ucode_get_data_size(ucode);
  1860. init_size = iwl3945_ucode_get_init_size(ucode);
  1861. init_data_size = iwl3945_ucode_get_init_data_size(ucode);
  1862. boot_size = iwl3945_ucode_get_boot_size(ucode);
  1863. src = iwl3945_ucode_get_data(ucode);
  1864. /* api_ver should match the api version forming part of the
  1865. * firmware filename ... but we don't check for that and only rely
  1866. * on the API version read from firmware header from here on forward */
  1867. if (api_ver < api_min || api_ver > api_max) {
  1868. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1869. "Driver supports v%u, firmware is v%u.\n",
  1870. api_max, api_ver);
  1871. priv->ucode_ver = 0;
  1872. ret = -EINVAL;
  1873. goto err_release;
  1874. }
  1875. if (api_ver != api_max)
  1876. IWL_ERR(priv, "Firmware has old API version. Expected %u, "
  1877. "got %u. New firmware can be obtained "
  1878. "from http://www.intellinuxwireless.org.\n",
  1879. api_max, api_ver);
  1880. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u\n",
  1881. IWL_UCODE_MAJOR(priv->ucode_ver),
  1882. IWL_UCODE_MINOR(priv->ucode_ver),
  1883. IWL_UCODE_API(priv->ucode_ver),
  1884. IWL_UCODE_SERIAL(priv->ucode_ver));
  1885. snprintf(priv->hw->wiphy->fw_version,
  1886. sizeof(priv->hw->wiphy->fw_version),
  1887. "%u.%u.%u.%u",
  1888. IWL_UCODE_MAJOR(priv->ucode_ver),
  1889. IWL_UCODE_MINOR(priv->ucode_ver),
  1890. IWL_UCODE_API(priv->ucode_ver),
  1891. IWL_UCODE_SERIAL(priv->ucode_ver));
  1892. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1893. priv->ucode_ver);
  1894. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %u\n",
  1895. inst_size);
  1896. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %u\n",
  1897. data_size);
  1898. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %u\n",
  1899. init_size);
  1900. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %u\n",
  1901. init_data_size);
  1902. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %u\n",
  1903. boot_size);
  1904. /* Verify size of file vs. image size info in file's header */
  1905. if (ucode_raw->size != iwl3945_ucode_get_header_size(api_ver) +
  1906. inst_size + data_size + init_size +
  1907. init_data_size + boot_size) {
  1908. IWL_DEBUG_INFO(priv,
  1909. "uCode file size %zd does not match expected size\n",
  1910. ucode_raw->size);
  1911. ret = -EINVAL;
  1912. goto err_release;
  1913. }
  1914. /* Verify that uCode images will fit in card's SRAM */
  1915. if (inst_size > IWL39_MAX_INST_SIZE) {
  1916. IWL_DEBUG_INFO(priv, "uCode instr len %d too large to fit in\n",
  1917. inst_size);
  1918. ret = -EINVAL;
  1919. goto err_release;
  1920. }
  1921. if (data_size > IWL39_MAX_DATA_SIZE) {
  1922. IWL_DEBUG_INFO(priv, "uCode data len %d too large to fit in\n",
  1923. data_size);
  1924. ret = -EINVAL;
  1925. goto err_release;
  1926. }
  1927. if (init_size > IWL39_MAX_INST_SIZE) {
  1928. IWL_DEBUG_INFO(priv,
  1929. "uCode init instr len %d too large to fit in\n",
  1930. init_size);
  1931. ret = -EINVAL;
  1932. goto err_release;
  1933. }
  1934. if (init_data_size > IWL39_MAX_DATA_SIZE) {
  1935. IWL_DEBUG_INFO(priv,
  1936. "uCode init data len %d too large to fit in\n",
  1937. init_data_size);
  1938. ret = -EINVAL;
  1939. goto err_release;
  1940. }
  1941. if (boot_size > IWL39_MAX_BSM_SIZE) {
  1942. IWL_DEBUG_INFO(priv,
  1943. "uCode boot instr len %d too large to fit in\n",
  1944. boot_size);
  1945. ret = -EINVAL;
  1946. goto err_release;
  1947. }
  1948. /* Allocate ucode buffers for card's bus-master loading ... */
  1949. /* Runtime instructions and 2 copies of data:
  1950. * 1) unmodified from disk
  1951. * 2) backup cache for save/restore during power-downs */
  1952. priv->ucode_code.len = inst_size;
  1953. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1954. priv->ucode_data.len = data_size;
  1955. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1956. priv->ucode_data_backup.len = data_size;
  1957. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1958. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1959. !priv->ucode_data_backup.v_addr)
  1960. goto err_pci_alloc;
  1961. /* Initialization instructions and data */
  1962. if (init_size && init_data_size) {
  1963. priv->ucode_init.len = init_size;
  1964. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1965. priv->ucode_init_data.len = init_data_size;
  1966. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1967. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1968. goto err_pci_alloc;
  1969. }
  1970. /* Bootstrap (instructions only, no data) */
  1971. if (boot_size) {
  1972. priv->ucode_boot.len = boot_size;
  1973. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1974. if (!priv->ucode_boot.v_addr)
  1975. goto err_pci_alloc;
  1976. }
  1977. /* Copy images into buffers for card's bus-master reads ... */
  1978. /* Runtime instructions (first block of data in file) */
  1979. len = inst_size;
  1980. IWL_DEBUG_INFO(priv,
  1981. "Copying (but not loading) uCode instr len %zd\n", len);
  1982. memcpy(priv->ucode_code.v_addr, src, len);
  1983. src += len;
  1984. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1985. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1986. /* Runtime data (2nd block)
  1987. * NOTE: Copy into backup buffer will be done in iwl3945_up() */
  1988. len = data_size;
  1989. IWL_DEBUG_INFO(priv,
  1990. "Copying (but not loading) uCode data len %zd\n", len);
  1991. memcpy(priv->ucode_data.v_addr, src, len);
  1992. memcpy(priv->ucode_data_backup.v_addr, src, len);
  1993. src += len;
  1994. /* Initialization instructions (3rd block) */
  1995. if (init_size) {
  1996. len = init_size;
  1997. IWL_DEBUG_INFO(priv,
  1998. "Copying (but not loading) init instr len %zd\n", len);
  1999. memcpy(priv->ucode_init.v_addr, src, len);
  2000. src += len;
  2001. }
  2002. /* Initialization data (4th block) */
  2003. if (init_data_size) {
  2004. len = init_data_size;
  2005. IWL_DEBUG_INFO(priv,
  2006. "Copying (but not loading) init data len %zd\n", len);
  2007. memcpy(priv->ucode_init_data.v_addr, src, len);
  2008. src += len;
  2009. }
  2010. /* Bootstrap instructions (5th block) */
  2011. len = boot_size;
  2012. IWL_DEBUG_INFO(priv,
  2013. "Copying (but not loading) boot instr len %zd\n", len);
  2014. memcpy(priv->ucode_boot.v_addr, src, len);
  2015. /* We have our copies now, allow OS release its copies */
  2016. release_firmware(ucode_raw);
  2017. return 0;
  2018. err_pci_alloc:
  2019. IWL_ERR(priv, "failed to allocate pci memory\n");
  2020. ret = -ENOMEM;
  2021. iwl3945_dealloc_ucode_pci(priv);
  2022. err_release:
  2023. release_firmware(ucode_raw);
  2024. error:
  2025. return ret;
  2026. }
  2027. /**
  2028. * iwl3945_set_ucode_ptrs - Set uCode address location
  2029. *
  2030. * Tell initialization uCode where to find runtime uCode.
  2031. *
  2032. * BSM registers initially contain pointers to initialization uCode.
  2033. * We need to replace them to load runtime uCode inst and data,
  2034. * and to save runtime data when powering down.
  2035. */
  2036. static int iwl3945_set_ucode_ptrs(struct iwl_priv *priv)
  2037. {
  2038. dma_addr_t pinst;
  2039. dma_addr_t pdata;
  2040. /* bits 31:0 for 3945 */
  2041. pinst = priv->ucode_code.p_addr;
  2042. pdata = priv->ucode_data_backup.p_addr;
  2043. /* Tell bootstrap uCode where to find image to load */
  2044. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2045. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2046. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
  2047. priv->ucode_data.len);
  2048. /* Inst byte count must be last to set up, bit 31 signals uCode
  2049. * that all new ptr/size info is in place */
  2050. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
  2051. priv->ucode_code.len | BSM_DRAM_INST_LOAD);
  2052. IWL_DEBUG_INFO(priv, "Runtime uCode pointers are set.\n");
  2053. return 0;
  2054. }
  2055. /**
  2056. * iwl3945_init_alive_start - Called after REPLY_ALIVE notification received
  2057. *
  2058. * Called after REPLY_ALIVE notification received from "initialize" uCode.
  2059. *
  2060. * Tell "initialize" uCode to go ahead and load the runtime uCode.
  2061. */
  2062. static void iwl3945_init_alive_start(struct iwl_priv *priv)
  2063. {
  2064. /* Check alive response for "valid" sign from uCode */
  2065. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  2066. /* We had an error bringing up the hardware, so take it
  2067. * all the way back down so we can try again */
  2068. IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
  2069. goto restart;
  2070. }
  2071. /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
  2072. * This is a paranoid check, because we would not have gotten the
  2073. * "initialize" alive if code weren't properly loaded. */
  2074. if (iwl3945_verify_ucode(priv)) {
  2075. /* Runtime instruction load was bad;
  2076. * take it all the way back down so we can try again */
  2077. IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
  2078. goto restart;
  2079. }
  2080. /* Send pointers to protocol/runtime uCode image ... init code will
  2081. * load and launch runtime uCode, which will send us another "Alive"
  2082. * notification. */
  2083. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  2084. if (iwl3945_set_ucode_ptrs(priv)) {
  2085. /* Runtime instruction load won't happen;
  2086. * take it all the way back down so we can try again */
  2087. IWL_DEBUG_INFO(priv, "Couldn't set up uCode pointers.\n");
  2088. goto restart;
  2089. }
  2090. return;
  2091. restart:
  2092. queue_work(priv->workqueue, &priv->restart);
  2093. }
  2094. /**
  2095. * iwl3945_alive_start - called after REPLY_ALIVE notification received
  2096. * from protocol/runtime uCode (initialization uCode's
  2097. * Alive gets handled by iwl3945_init_alive_start()).
  2098. */
  2099. static void iwl3945_alive_start(struct iwl_priv *priv)
  2100. {
  2101. int thermal_spin = 0;
  2102. u32 rfkill;
  2103. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2104. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2105. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2106. /* We had an error bringing up the hardware, so take it
  2107. * all the way back down so we can try again */
  2108. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2109. goto restart;
  2110. }
  2111. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2112. * This is a paranoid check, because we would not have gotten the
  2113. * "runtime" alive if code weren't properly loaded. */
  2114. if (iwl3945_verify_ucode(priv)) {
  2115. /* Runtime instruction load was bad;
  2116. * take it all the way back down so we can try again */
  2117. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2118. goto restart;
  2119. }
  2120. rfkill = iwl_read_prph(priv, APMG_RFKILL_REG);
  2121. IWL_DEBUG_INFO(priv, "RFKILL status: 0x%x\n", rfkill);
  2122. if (rfkill & 0x1) {
  2123. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2124. /* if RFKILL is not on, then wait for thermal
  2125. * sensor in adapter to kick in */
  2126. while (iwl3945_hw_get_temperature(priv) == 0) {
  2127. thermal_spin++;
  2128. udelay(10);
  2129. }
  2130. if (thermal_spin)
  2131. IWL_DEBUG_INFO(priv, "Thermal calibration took %dus\n",
  2132. thermal_spin * 10);
  2133. } else
  2134. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2135. /* After the ALIVE response, we can send commands to 3945 uCode */
  2136. set_bit(STATUS_ALIVE, &priv->status);
  2137. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2138. /* Enable timer to monitor the driver queues */
  2139. mod_timer(&priv->monitor_recover,
  2140. jiffies +
  2141. msecs_to_jiffies(
  2142. priv->cfg->base_params->monitor_recover_period));
  2143. }
  2144. if (iwl_is_rfkill(priv))
  2145. return;
  2146. ieee80211_wake_queues(priv->hw);
  2147. priv->active_rate = IWL_RATES_MASK;
  2148. iwl_power_update_mode(priv, true);
  2149. if (iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
  2150. struct iwl3945_rxon_cmd *active_rxon =
  2151. (struct iwl3945_rxon_cmd *)(&ctx->active);
  2152. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2153. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2154. } else {
  2155. /* Initialize our rx_config data */
  2156. iwl_connection_init_rx_config(priv, ctx);
  2157. }
  2158. /* Configure Bluetooth device coexistence support */
  2159. priv->cfg->ops->hcmd->send_bt_config(priv);
  2160. /* Configure the adapter for unassociated operation */
  2161. iwlcore_commit_rxon(priv, ctx);
  2162. iwl3945_reg_txpower_periodic(priv);
  2163. iwl_leds_init(priv);
  2164. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2165. set_bit(STATUS_READY, &priv->status);
  2166. wake_up_interruptible(&priv->wait_command_queue);
  2167. return;
  2168. restart:
  2169. queue_work(priv->workqueue, &priv->restart);
  2170. }
  2171. static void iwl3945_cancel_deferred_work(struct iwl_priv *priv);
  2172. static void __iwl3945_down(struct iwl_priv *priv)
  2173. {
  2174. unsigned long flags;
  2175. int exit_pending;
  2176. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2177. iwl_scan_cancel_timeout(priv, 200);
  2178. exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status);
  2179. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2180. * to prevent rearm timer */
  2181. if (priv->cfg->ops->lib->recover_from_tx_stall)
  2182. del_timer_sync(&priv->monitor_recover);
  2183. /* Station information will now be cleared in device */
  2184. iwl_clear_ucode_stations(priv, NULL);
  2185. iwl_dealloc_bcast_stations(priv);
  2186. iwl_clear_driver_stations(priv);
  2187. /* Unblock any waiting calls */
  2188. wake_up_interruptible_all(&priv->wait_command_queue);
  2189. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2190. * exiting the module */
  2191. if (!exit_pending)
  2192. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2193. /* stop and reset the on-board processor */
  2194. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2195. /* tell the device to stop sending interrupts */
  2196. spin_lock_irqsave(&priv->lock, flags);
  2197. iwl_disable_interrupts(priv);
  2198. spin_unlock_irqrestore(&priv->lock, flags);
  2199. iwl_synchronize_irq(priv);
  2200. if (priv->mac80211_registered)
  2201. ieee80211_stop_queues(priv->hw);
  2202. /* If we have not previously called iwl3945_init() then
  2203. * clear all bits but the RF Kill bits and return */
  2204. if (!iwl_is_init(priv)) {
  2205. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2206. STATUS_RF_KILL_HW |
  2207. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2208. STATUS_GEO_CONFIGURED |
  2209. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2210. STATUS_EXIT_PENDING;
  2211. goto exit;
  2212. }
  2213. /* ...otherwise clear out all the status bits but the RF Kill
  2214. * bit and continue taking the NIC down. */
  2215. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2216. STATUS_RF_KILL_HW |
  2217. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2218. STATUS_GEO_CONFIGURED |
  2219. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2220. STATUS_FW_ERROR |
  2221. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2222. STATUS_EXIT_PENDING;
  2223. iwl3945_hw_txq_ctx_stop(priv);
  2224. iwl3945_hw_rxq_stop(priv);
  2225. /* Power-down device's busmaster DMA clocks */
  2226. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2227. udelay(5);
  2228. /* Stop the device, and put it in low power state */
  2229. priv->cfg->ops->lib->apm_ops.stop(priv);
  2230. exit:
  2231. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2232. if (priv->ibss_beacon)
  2233. dev_kfree_skb(priv->ibss_beacon);
  2234. priv->ibss_beacon = NULL;
  2235. /* clear out any free frames */
  2236. iwl3945_clear_free_frames(priv);
  2237. }
  2238. static void iwl3945_down(struct iwl_priv *priv)
  2239. {
  2240. mutex_lock(&priv->mutex);
  2241. __iwl3945_down(priv);
  2242. mutex_unlock(&priv->mutex);
  2243. iwl3945_cancel_deferred_work(priv);
  2244. }
  2245. #define MAX_HW_RESTARTS 5
  2246. static int __iwl3945_up(struct iwl_priv *priv)
  2247. {
  2248. int rc, i;
  2249. rc = iwl_alloc_bcast_station(priv, &priv->contexts[IWL_RXON_CTX_BSS],
  2250. false);
  2251. if (rc)
  2252. return rc;
  2253. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2254. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2255. return -EIO;
  2256. }
  2257. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2258. IWL_ERR(priv, "ucode not available for device bring up\n");
  2259. return -EIO;
  2260. }
  2261. /* If platform's RF_KILL switch is NOT set to KILL */
  2262. if (iwl_read32(priv, CSR_GP_CNTRL) &
  2263. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2264. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2265. else {
  2266. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2267. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2268. return -ENODEV;
  2269. }
  2270. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2271. rc = iwl3945_hw_nic_init(priv);
  2272. if (rc) {
  2273. IWL_ERR(priv, "Unable to int nic\n");
  2274. return rc;
  2275. }
  2276. /* make sure rfkill handshake bits are cleared */
  2277. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2278. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2279. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2280. /* clear (again), then enable host interrupts */
  2281. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2282. iwl_enable_interrupts(priv);
  2283. /* really make sure rfkill handshake bits are cleared */
  2284. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2285. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2286. /* Copy original ucode data image from disk into backup cache.
  2287. * This will be used to initialize the on-board processor's
  2288. * data SRAM for a clean start when the runtime program first loads. */
  2289. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2290. priv->ucode_data.len);
  2291. /* We return success when we resume from suspend and rf_kill is on. */
  2292. if (test_bit(STATUS_RF_KILL_HW, &priv->status))
  2293. return 0;
  2294. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2295. /* load bootstrap state machine,
  2296. * load bootstrap program into processor's memory,
  2297. * prepare to load the "initialize" uCode */
  2298. rc = priv->cfg->ops->lib->load_ucode(priv);
  2299. if (rc) {
  2300. IWL_ERR(priv,
  2301. "Unable to set up bootstrap uCode: %d\n", rc);
  2302. continue;
  2303. }
  2304. /* start card; "initialize" will load runtime ucode */
  2305. iwl3945_nic_start(priv);
  2306. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2307. return 0;
  2308. }
  2309. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2310. __iwl3945_down(priv);
  2311. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2312. /* tried to restart and config the device for as long as our
  2313. * patience could withstand */
  2314. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2315. return -EIO;
  2316. }
  2317. /*****************************************************************************
  2318. *
  2319. * Workqueue callbacks
  2320. *
  2321. *****************************************************************************/
  2322. static void iwl3945_bg_init_alive_start(struct work_struct *data)
  2323. {
  2324. struct iwl_priv *priv =
  2325. container_of(data, struct iwl_priv, init_alive_start.work);
  2326. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2327. return;
  2328. mutex_lock(&priv->mutex);
  2329. iwl3945_init_alive_start(priv);
  2330. mutex_unlock(&priv->mutex);
  2331. }
  2332. static void iwl3945_bg_alive_start(struct work_struct *data)
  2333. {
  2334. struct iwl_priv *priv =
  2335. container_of(data, struct iwl_priv, alive_start.work);
  2336. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2337. return;
  2338. mutex_lock(&priv->mutex);
  2339. iwl3945_alive_start(priv);
  2340. mutex_unlock(&priv->mutex);
  2341. }
  2342. /*
  2343. * 3945 cannot interrupt driver when hardware rf kill switch toggles;
  2344. * driver must poll CSR_GP_CNTRL_REG register for change. This register
  2345. * *is* readable even when device has been SW_RESET into low power mode
  2346. * (e.g. during RF KILL).
  2347. */
  2348. static void iwl3945_rfkill_poll(struct work_struct *data)
  2349. {
  2350. struct iwl_priv *priv =
  2351. container_of(data, struct iwl_priv, _3945.rfkill_poll.work);
  2352. bool old_rfkill = test_bit(STATUS_RF_KILL_HW, &priv->status);
  2353. bool new_rfkill = !(iwl_read32(priv, CSR_GP_CNTRL)
  2354. & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
  2355. if (new_rfkill != old_rfkill) {
  2356. if (new_rfkill)
  2357. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2358. else
  2359. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2360. wiphy_rfkill_set_hw_state(priv->hw->wiphy, new_rfkill);
  2361. IWL_DEBUG_RF_KILL(priv, "RF_KILL bit toggled to %s.\n",
  2362. new_rfkill ? "disable radio" : "enable radio");
  2363. }
  2364. /* Keep this running, even if radio now enabled. This will be
  2365. * cancelled in mac_start() if system decides to start again */
  2366. queue_delayed_work(priv->workqueue, &priv->_3945.rfkill_poll,
  2367. round_jiffies_relative(2 * HZ));
  2368. }
  2369. int iwl3945_request_scan(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2370. {
  2371. struct iwl_host_cmd cmd = {
  2372. .id = REPLY_SCAN_CMD,
  2373. .len = sizeof(struct iwl3945_scan_cmd),
  2374. .flags = CMD_SIZE_HUGE,
  2375. };
  2376. struct iwl3945_scan_cmd *scan;
  2377. u8 n_probes = 0;
  2378. enum ieee80211_band band;
  2379. bool is_active = false;
  2380. int ret;
  2381. lockdep_assert_held(&priv->mutex);
  2382. if (!priv->scan_cmd) {
  2383. priv->scan_cmd = kmalloc(sizeof(struct iwl3945_scan_cmd) +
  2384. IWL_MAX_SCAN_SIZE, GFP_KERNEL);
  2385. if (!priv->scan_cmd) {
  2386. IWL_DEBUG_SCAN(priv, "Fail to allocate scan memory\n");
  2387. return -ENOMEM;
  2388. }
  2389. }
  2390. scan = priv->scan_cmd;
  2391. memset(scan, 0, sizeof(struct iwl3945_scan_cmd) + IWL_MAX_SCAN_SIZE);
  2392. scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
  2393. scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
  2394. if (iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
  2395. u16 interval = 0;
  2396. u32 extra;
  2397. u32 suspend_time = 100;
  2398. u32 scan_suspend_time = 100;
  2399. unsigned long flags;
  2400. IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
  2401. spin_lock_irqsave(&priv->lock, flags);
  2402. if (priv->is_internal_short_scan)
  2403. interval = 0;
  2404. else
  2405. interval = vif->bss_conf.beacon_int;
  2406. spin_unlock_irqrestore(&priv->lock, flags);
  2407. scan->suspend_time = 0;
  2408. scan->max_out_time = cpu_to_le32(200 * 1024);
  2409. if (!interval)
  2410. interval = suspend_time;
  2411. /*
  2412. * suspend time format:
  2413. * 0-19: beacon interval in usec (time before exec.)
  2414. * 20-23: 0
  2415. * 24-31: number of beacons (suspend between channels)
  2416. */
  2417. extra = (suspend_time / interval) << 24;
  2418. scan_suspend_time = 0xFF0FFFFF &
  2419. (extra | ((suspend_time % interval) * 1024));
  2420. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  2421. IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
  2422. scan_suspend_time, interval);
  2423. }
  2424. if (priv->is_internal_short_scan) {
  2425. IWL_DEBUG_SCAN(priv, "Start internal passive scan.\n");
  2426. } else if (priv->scan_request->n_ssids) {
  2427. int i, p = 0;
  2428. IWL_DEBUG_SCAN(priv, "Kicking off active scan\n");
  2429. for (i = 0; i < priv->scan_request->n_ssids; i++) {
  2430. /* always does wildcard anyway */
  2431. if (!priv->scan_request->ssids[i].ssid_len)
  2432. continue;
  2433. scan->direct_scan[p].id = WLAN_EID_SSID;
  2434. scan->direct_scan[p].len =
  2435. priv->scan_request->ssids[i].ssid_len;
  2436. memcpy(scan->direct_scan[p].ssid,
  2437. priv->scan_request->ssids[i].ssid,
  2438. priv->scan_request->ssids[i].ssid_len);
  2439. n_probes++;
  2440. p++;
  2441. }
  2442. is_active = true;
  2443. } else
  2444. IWL_DEBUG_SCAN(priv, "Kicking off passive scan.\n");
  2445. /* We don't build a direct scan probe request; the uCode will do
  2446. * that based on the direct_mask added to each channel entry */
  2447. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  2448. scan->tx_cmd.sta_id = priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id;
  2449. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2450. /* flags + rate selection */
  2451. switch (priv->scan_band) {
  2452. case IEEE80211_BAND_2GHZ:
  2453. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  2454. scan->tx_cmd.rate = IWL_RATE_1M_PLCP;
  2455. scan->good_CRC_th = 0;
  2456. band = IEEE80211_BAND_2GHZ;
  2457. break;
  2458. case IEEE80211_BAND_5GHZ:
  2459. scan->tx_cmd.rate = IWL_RATE_6M_PLCP;
  2460. /*
  2461. * If active scaning is requested but a certain channel
  2462. * is marked passive, we can do active scanning if we
  2463. * detect transmissions.
  2464. */
  2465. scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
  2466. IWL_GOOD_CRC_TH_DISABLED;
  2467. band = IEEE80211_BAND_5GHZ;
  2468. break;
  2469. default:
  2470. IWL_WARN(priv, "Invalid scan band\n");
  2471. return -EIO;
  2472. }
  2473. if (!priv->is_internal_short_scan) {
  2474. scan->tx_cmd.len = cpu_to_le16(
  2475. iwl_fill_probe_req(priv,
  2476. (struct ieee80211_mgmt *)scan->data,
  2477. vif->addr,
  2478. priv->scan_request->ie,
  2479. priv->scan_request->ie_len,
  2480. IWL_MAX_SCAN_SIZE - sizeof(*scan)));
  2481. } else {
  2482. /* use bcast addr, will not be transmitted but must be valid */
  2483. scan->tx_cmd.len = cpu_to_le16(
  2484. iwl_fill_probe_req(priv,
  2485. (struct ieee80211_mgmt *)scan->data,
  2486. iwl_bcast_addr, NULL, 0,
  2487. IWL_MAX_SCAN_SIZE - sizeof(*scan)));
  2488. }
  2489. /* select Rx antennas */
  2490. scan->flags |= iwl3945_get_antenna_flags(priv);
  2491. if (priv->is_internal_short_scan) {
  2492. scan->channel_count =
  2493. iwl3945_get_single_channel_for_scan(priv, vif, band,
  2494. (void *)&scan->data[le16_to_cpu(
  2495. scan->tx_cmd.len)]);
  2496. } else {
  2497. scan->channel_count =
  2498. iwl3945_get_channels_for_scan(priv, band, is_active, n_probes,
  2499. (void *)&scan->data[le16_to_cpu(scan->tx_cmd.len)], vif);
  2500. }
  2501. if (scan->channel_count == 0) {
  2502. IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
  2503. return -EIO;
  2504. }
  2505. cmd.len += le16_to_cpu(scan->tx_cmd.len) +
  2506. scan->channel_count * sizeof(struct iwl3945_scan_channel);
  2507. cmd.data = scan;
  2508. scan->len = cpu_to_le16(cmd.len);
  2509. set_bit(STATUS_SCAN_HW, &priv->status);
  2510. ret = iwl_send_cmd_sync(priv, &cmd);
  2511. if (ret)
  2512. clear_bit(STATUS_SCAN_HW, &priv->status);
  2513. return ret;
  2514. }
  2515. static void iwl3945_bg_restart(struct work_struct *data)
  2516. {
  2517. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2518. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2519. return;
  2520. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2521. struct iwl_rxon_context *ctx;
  2522. mutex_lock(&priv->mutex);
  2523. for_each_context(priv, ctx)
  2524. ctx->vif = NULL;
  2525. priv->is_open = 0;
  2526. mutex_unlock(&priv->mutex);
  2527. iwl3945_down(priv);
  2528. ieee80211_restart_hw(priv->hw);
  2529. } else {
  2530. iwl3945_down(priv);
  2531. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2532. return;
  2533. mutex_lock(&priv->mutex);
  2534. __iwl3945_up(priv);
  2535. mutex_unlock(&priv->mutex);
  2536. }
  2537. }
  2538. static void iwl3945_bg_rx_replenish(struct work_struct *data)
  2539. {
  2540. struct iwl_priv *priv =
  2541. container_of(data, struct iwl_priv, rx_replenish);
  2542. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2543. return;
  2544. mutex_lock(&priv->mutex);
  2545. iwl3945_rx_replenish(priv);
  2546. mutex_unlock(&priv->mutex);
  2547. }
  2548. void iwl3945_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2549. {
  2550. int rc = 0;
  2551. struct ieee80211_conf *conf = NULL;
  2552. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2553. if (!vif || !priv->is_open)
  2554. return;
  2555. if (vif->type == NL80211_IFTYPE_AP) {
  2556. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2557. return;
  2558. }
  2559. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2560. vif->bss_conf.aid, ctx->active.bssid_addr);
  2561. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2562. return;
  2563. iwl_scan_cancel_timeout(priv, 200);
  2564. conf = ieee80211_get_hw_conf(priv->hw);
  2565. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2566. iwlcore_commit_rxon(priv, ctx);
  2567. rc = iwl_send_rxon_timing(priv, ctx);
  2568. if (rc)
  2569. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2570. "Attempting to continue.\n");
  2571. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2572. ctx->staging.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2573. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2574. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2575. if (vif->bss_conf.use_short_preamble)
  2576. ctx->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2577. else
  2578. ctx->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2579. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  2580. if (vif->bss_conf.use_short_slot)
  2581. ctx->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2582. else
  2583. ctx->staging.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2584. }
  2585. iwlcore_commit_rxon(priv, ctx);
  2586. switch (vif->type) {
  2587. case NL80211_IFTYPE_STATION:
  2588. iwl3945_rate_scale_init(priv->hw, IWL_AP_ID);
  2589. break;
  2590. case NL80211_IFTYPE_ADHOC:
  2591. iwl3945_send_beacon_cmd(priv);
  2592. break;
  2593. default:
  2594. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2595. __func__, vif->type);
  2596. break;
  2597. }
  2598. }
  2599. /*****************************************************************************
  2600. *
  2601. * mac80211 entry point functions
  2602. *
  2603. *****************************************************************************/
  2604. #define UCODE_READY_TIMEOUT (2 * HZ)
  2605. static int iwl3945_mac_start(struct ieee80211_hw *hw)
  2606. {
  2607. struct iwl_priv *priv = hw->priv;
  2608. int ret;
  2609. IWL_DEBUG_MAC80211(priv, "enter\n");
  2610. /* we should be verifying the device is ready to be opened */
  2611. mutex_lock(&priv->mutex);
  2612. /* fetch ucode file from disk, alloc and copy to bus-master buffers ...
  2613. * ucode filename and max sizes are card-specific. */
  2614. if (!priv->ucode_code.len) {
  2615. ret = iwl3945_read_ucode(priv);
  2616. if (ret) {
  2617. IWL_ERR(priv, "Could not read microcode: %d\n", ret);
  2618. mutex_unlock(&priv->mutex);
  2619. goto out_release_irq;
  2620. }
  2621. }
  2622. ret = __iwl3945_up(priv);
  2623. mutex_unlock(&priv->mutex);
  2624. if (ret)
  2625. goto out_release_irq;
  2626. IWL_DEBUG_INFO(priv, "Start UP work.\n");
  2627. /* Wait for START_ALIVE from ucode. Otherwise callbacks from
  2628. * mac80211 will not be run successfully. */
  2629. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2630. test_bit(STATUS_READY, &priv->status),
  2631. UCODE_READY_TIMEOUT);
  2632. if (!ret) {
  2633. if (!test_bit(STATUS_READY, &priv->status)) {
  2634. IWL_ERR(priv,
  2635. "Wait for START_ALIVE timeout after %dms.\n",
  2636. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2637. ret = -ETIMEDOUT;
  2638. goto out_release_irq;
  2639. }
  2640. }
  2641. /* ucode is running and will send rfkill notifications,
  2642. * no need to poll the killswitch state anymore */
  2643. cancel_delayed_work(&priv->_3945.rfkill_poll);
  2644. iwl_led_start(priv);
  2645. priv->is_open = 1;
  2646. IWL_DEBUG_MAC80211(priv, "leave\n");
  2647. return 0;
  2648. out_release_irq:
  2649. priv->is_open = 0;
  2650. IWL_DEBUG_MAC80211(priv, "leave - failed\n");
  2651. return ret;
  2652. }
  2653. static void iwl3945_mac_stop(struct ieee80211_hw *hw)
  2654. {
  2655. struct iwl_priv *priv = hw->priv;
  2656. IWL_DEBUG_MAC80211(priv, "enter\n");
  2657. if (!priv->is_open) {
  2658. IWL_DEBUG_MAC80211(priv, "leave - skip\n");
  2659. return;
  2660. }
  2661. priv->is_open = 0;
  2662. iwl3945_down(priv);
  2663. flush_workqueue(priv->workqueue);
  2664. /* start polling the killswitch state again */
  2665. queue_delayed_work(priv->workqueue, &priv->_3945.rfkill_poll,
  2666. round_jiffies_relative(2 * HZ));
  2667. IWL_DEBUG_MAC80211(priv, "leave\n");
  2668. }
  2669. static int iwl3945_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2670. {
  2671. struct iwl_priv *priv = hw->priv;
  2672. IWL_DEBUG_MAC80211(priv, "enter\n");
  2673. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2674. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2675. if (iwl3945_tx_skb(priv, skb))
  2676. dev_kfree_skb_any(skb);
  2677. IWL_DEBUG_MAC80211(priv, "leave\n");
  2678. return NETDEV_TX_OK;
  2679. }
  2680. void iwl3945_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2681. {
  2682. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2683. int rc = 0;
  2684. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2685. return;
  2686. /* The following should be done only at AP bring up */
  2687. if (!(iwl_is_associated(priv, IWL_RXON_CTX_BSS))) {
  2688. /* RXON - unassoc (to set timing command) */
  2689. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2690. iwlcore_commit_rxon(priv, ctx);
  2691. /* RXON Timing */
  2692. rc = iwl_send_rxon_timing(priv, ctx);
  2693. if (rc)
  2694. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2695. "Attempting to continue.\n");
  2696. ctx->staging.assoc_id = 0;
  2697. if (vif->bss_conf.use_short_preamble)
  2698. ctx->staging.flags |=
  2699. RXON_FLG_SHORT_PREAMBLE_MSK;
  2700. else
  2701. ctx->staging.flags &=
  2702. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2703. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  2704. if (vif->bss_conf.use_short_slot)
  2705. ctx->staging.flags |=
  2706. RXON_FLG_SHORT_SLOT_MSK;
  2707. else
  2708. ctx->staging.flags &=
  2709. ~RXON_FLG_SHORT_SLOT_MSK;
  2710. }
  2711. /* restore RXON assoc */
  2712. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2713. iwlcore_commit_rxon(priv, ctx);
  2714. }
  2715. iwl3945_send_beacon_cmd(priv);
  2716. /* FIXME - we need to add code here to detect a totally new
  2717. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2718. * clear sta table, add BCAST sta... */
  2719. }
  2720. static int iwl3945_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2721. struct ieee80211_vif *vif,
  2722. struct ieee80211_sta *sta,
  2723. struct ieee80211_key_conf *key)
  2724. {
  2725. struct iwl_priv *priv = hw->priv;
  2726. int ret = 0;
  2727. u8 sta_id = IWL_INVALID_STATION;
  2728. u8 static_key;
  2729. IWL_DEBUG_MAC80211(priv, "enter\n");
  2730. if (iwl3945_mod_params.sw_crypto) {
  2731. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2732. return -EOPNOTSUPP;
  2733. }
  2734. static_key = !iwl_is_associated(priv, IWL_RXON_CTX_BSS);
  2735. if (!static_key) {
  2736. sta_id = iwl_sta_id_or_broadcast(
  2737. priv, &priv->contexts[IWL_RXON_CTX_BSS], sta);
  2738. if (sta_id == IWL_INVALID_STATION)
  2739. return -EINVAL;
  2740. }
  2741. mutex_lock(&priv->mutex);
  2742. iwl_scan_cancel_timeout(priv, 100);
  2743. switch (cmd) {
  2744. case SET_KEY:
  2745. if (static_key)
  2746. ret = iwl3945_set_static_key(priv, key);
  2747. else
  2748. ret = iwl3945_set_dynamic_key(priv, key, sta_id);
  2749. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2750. break;
  2751. case DISABLE_KEY:
  2752. if (static_key)
  2753. ret = iwl3945_remove_static_key(priv);
  2754. else
  2755. ret = iwl3945_clear_sta_key_info(priv, sta_id);
  2756. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2757. break;
  2758. default:
  2759. ret = -EINVAL;
  2760. }
  2761. mutex_unlock(&priv->mutex);
  2762. IWL_DEBUG_MAC80211(priv, "leave\n");
  2763. return ret;
  2764. }
  2765. static int iwl3945_mac_sta_add(struct ieee80211_hw *hw,
  2766. struct ieee80211_vif *vif,
  2767. struct ieee80211_sta *sta)
  2768. {
  2769. struct iwl_priv *priv = hw->priv;
  2770. struct iwl3945_sta_priv *sta_priv = (void *)sta->drv_priv;
  2771. int ret;
  2772. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2773. u8 sta_id;
  2774. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2775. sta->addr);
  2776. mutex_lock(&priv->mutex);
  2777. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2778. sta->addr);
  2779. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2780. ret = iwl_add_station_common(priv, &priv->contexts[IWL_RXON_CTX_BSS],
  2781. sta->addr, is_ap, sta, &sta_id);
  2782. if (ret) {
  2783. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2784. sta->addr, ret);
  2785. /* Should we return success if return code is EEXIST ? */
  2786. mutex_unlock(&priv->mutex);
  2787. return ret;
  2788. }
  2789. sta_priv->common.sta_id = sta_id;
  2790. /* Initialize rate scaling */
  2791. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2792. sta->addr);
  2793. iwl3945_rs_rate_init(priv, sta, sta_id);
  2794. mutex_unlock(&priv->mutex);
  2795. return 0;
  2796. }
  2797. static void iwl3945_configure_filter(struct ieee80211_hw *hw,
  2798. unsigned int changed_flags,
  2799. unsigned int *total_flags,
  2800. u64 multicast)
  2801. {
  2802. struct iwl_priv *priv = hw->priv;
  2803. __le32 filter_or = 0, filter_nand = 0;
  2804. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2805. #define CHK(test, flag) do { \
  2806. if (*total_flags & (test)) \
  2807. filter_or |= (flag); \
  2808. else \
  2809. filter_nand |= (flag); \
  2810. } while (0)
  2811. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  2812. changed_flags, *total_flags);
  2813. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  2814. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK);
  2815. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  2816. #undef CHK
  2817. mutex_lock(&priv->mutex);
  2818. ctx->staging.filter_flags &= ~filter_nand;
  2819. ctx->staging.filter_flags |= filter_or;
  2820. /*
  2821. * Committing directly here breaks for some reason,
  2822. * but we'll eventually commit the filter flags
  2823. * change anyway.
  2824. */
  2825. mutex_unlock(&priv->mutex);
  2826. /*
  2827. * Receiving all multicast frames is always enabled by the
  2828. * default flags setup in iwl_connection_init_rx_config()
  2829. * since we currently do not support programming multicast
  2830. * filters into the device.
  2831. */
  2832. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  2833. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  2834. }
  2835. /*****************************************************************************
  2836. *
  2837. * sysfs attributes
  2838. *
  2839. *****************************************************************************/
  2840. #ifdef CONFIG_IWLWIFI_DEBUG
  2841. /*
  2842. * The following adds a new attribute to the sysfs representation
  2843. * of this device driver (i.e. a new file in /sys/bus/pci/drivers/iwl/)
  2844. * used for controlling the debug level.
  2845. *
  2846. * See the level definitions in iwl for details.
  2847. *
  2848. * The debug_level being managed using sysfs below is a per device debug
  2849. * level that is used instead of the global debug level if it (the per
  2850. * device debug level) is set.
  2851. */
  2852. static ssize_t show_debug_level(struct device *d,
  2853. struct device_attribute *attr, char *buf)
  2854. {
  2855. struct iwl_priv *priv = dev_get_drvdata(d);
  2856. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  2857. }
  2858. static ssize_t store_debug_level(struct device *d,
  2859. struct device_attribute *attr,
  2860. const char *buf, size_t count)
  2861. {
  2862. struct iwl_priv *priv = dev_get_drvdata(d);
  2863. unsigned long val;
  2864. int ret;
  2865. ret = strict_strtoul(buf, 0, &val);
  2866. if (ret)
  2867. IWL_INFO(priv, "%s is not in hex or decimal form.\n", buf);
  2868. else {
  2869. priv->debug_level = val;
  2870. if (iwl_alloc_traffic_mem(priv))
  2871. IWL_ERR(priv,
  2872. "Not enough memory to generate traffic log\n");
  2873. }
  2874. return strnlen(buf, count);
  2875. }
  2876. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  2877. show_debug_level, store_debug_level);
  2878. #endif /* CONFIG_IWLWIFI_DEBUG */
  2879. static ssize_t show_temperature(struct device *d,
  2880. struct device_attribute *attr, char *buf)
  2881. {
  2882. struct iwl_priv *priv = dev_get_drvdata(d);
  2883. if (!iwl_is_alive(priv))
  2884. return -EAGAIN;
  2885. return sprintf(buf, "%d\n", iwl3945_hw_get_temperature(priv));
  2886. }
  2887. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  2888. static ssize_t show_tx_power(struct device *d,
  2889. struct device_attribute *attr, char *buf)
  2890. {
  2891. struct iwl_priv *priv = dev_get_drvdata(d);
  2892. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  2893. }
  2894. static ssize_t store_tx_power(struct device *d,
  2895. struct device_attribute *attr,
  2896. const char *buf, size_t count)
  2897. {
  2898. struct iwl_priv *priv = dev_get_drvdata(d);
  2899. char *p = (char *)buf;
  2900. u32 val;
  2901. val = simple_strtoul(p, &p, 10);
  2902. if (p == buf)
  2903. IWL_INFO(priv, ": %s is not in decimal form.\n", buf);
  2904. else
  2905. iwl3945_hw_reg_set_txpower(priv, val);
  2906. return count;
  2907. }
  2908. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  2909. static ssize_t show_flags(struct device *d,
  2910. struct device_attribute *attr, char *buf)
  2911. {
  2912. struct iwl_priv *priv = dev_get_drvdata(d);
  2913. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2914. return sprintf(buf, "0x%04X\n", ctx->active.flags);
  2915. }
  2916. static ssize_t store_flags(struct device *d,
  2917. struct device_attribute *attr,
  2918. const char *buf, size_t count)
  2919. {
  2920. struct iwl_priv *priv = dev_get_drvdata(d);
  2921. u32 flags = simple_strtoul(buf, NULL, 0);
  2922. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2923. mutex_lock(&priv->mutex);
  2924. if (le32_to_cpu(ctx->staging.flags) != flags) {
  2925. /* Cancel any currently running scans... */
  2926. if (iwl_scan_cancel_timeout(priv, 100))
  2927. IWL_WARN(priv, "Could not cancel scan.\n");
  2928. else {
  2929. IWL_DEBUG_INFO(priv, "Committing rxon.flags = 0x%04X\n",
  2930. flags);
  2931. ctx->staging.flags = cpu_to_le32(flags);
  2932. iwlcore_commit_rxon(priv, ctx);
  2933. }
  2934. }
  2935. mutex_unlock(&priv->mutex);
  2936. return count;
  2937. }
  2938. static DEVICE_ATTR(flags, S_IWUSR | S_IRUGO, show_flags, store_flags);
  2939. static ssize_t show_filter_flags(struct device *d,
  2940. struct device_attribute *attr, char *buf)
  2941. {
  2942. struct iwl_priv *priv = dev_get_drvdata(d);
  2943. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2944. return sprintf(buf, "0x%04X\n",
  2945. le32_to_cpu(ctx->active.filter_flags));
  2946. }
  2947. static ssize_t store_filter_flags(struct device *d,
  2948. struct device_attribute *attr,
  2949. const char *buf, size_t count)
  2950. {
  2951. struct iwl_priv *priv = dev_get_drvdata(d);
  2952. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2953. u32 filter_flags = simple_strtoul(buf, NULL, 0);
  2954. mutex_lock(&priv->mutex);
  2955. if (le32_to_cpu(ctx->staging.filter_flags) != filter_flags) {
  2956. /* Cancel any currently running scans... */
  2957. if (iwl_scan_cancel_timeout(priv, 100))
  2958. IWL_WARN(priv, "Could not cancel scan.\n");
  2959. else {
  2960. IWL_DEBUG_INFO(priv, "Committing rxon.filter_flags = "
  2961. "0x%04X\n", filter_flags);
  2962. ctx->staging.filter_flags =
  2963. cpu_to_le32(filter_flags);
  2964. iwlcore_commit_rxon(priv, ctx);
  2965. }
  2966. }
  2967. mutex_unlock(&priv->mutex);
  2968. return count;
  2969. }
  2970. static DEVICE_ATTR(filter_flags, S_IWUSR | S_IRUGO, show_filter_flags,
  2971. store_filter_flags);
  2972. static ssize_t show_measurement(struct device *d,
  2973. struct device_attribute *attr, char *buf)
  2974. {
  2975. struct iwl_priv *priv = dev_get_drvdata(d);
  2976. struct iwl_spectrum_notification measure_report;
  2977. u32 size = sizeof(measure_report), len = 0, ofs = 0;
  2978. u8 *data = (u8 *)&measure_report;
  2979. unsigned long flags;
  2980. spin_lock_irqsave(&priv->lock, flags);
  2981. if (!(priv->measurement_status & MEASUREMENT_READY)) {
  2982. spin_unlock_irqrestore(&priv->lock, flags);
  2983. return 0;
  2984. }
  2985. memcpy(&measure_report, &priv->measure_report, size);
  2986. priv->measurement_status = 0;
  2987. spin_unlock_irqrestore(&priv->lock, flags);
  2988. while (size && (PAGE_SIZE - len)) {
  2989. hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
  2990. PAGE_SIZE - len, 1);
  2991. len = strlen(buf);
  2992. if (PAGE_SIZE - len)
  2993. buf[len++] = '\n';
  2994. ofs += 16;
  2995. size -= min(size, 16U);
  2996. }
  2997. return len;
  2998. }
  2999. static ssize_t store_measurement(struct device *d,
  3000. struct device_attribute *attr,
  3001. const char *buf, size_t count)
  3002. {
  3003. struct iwl_priv *priv = dev_get_drvdata(d);
  3004. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  3005. struct ieee80211_measurement_params params = {
  3006. .channel = le16_to_cpu(ctx->active.channel),
  3007. .start_time = cpu_to_le64(priv->_3945.last_tsf),
  3008. .duration = cpu_to_le16(1),
  3009. };
  3010. u8 type = IWL_MEASURE_BASIC;
  3011. u8 buffer[32];
  3012. u8 channel;
  3013. if (count) {
  3014. char *p = buffer;
  3015. strncpy(buffer, buf, min(sizeof(buffer), count));
  3016. channel = simple_strtoul(p, NULL, 0);
  3017. if (channel)
  3018. params.channel = channel;
  3019. p = buffer;
  3020. while (*p && *p != ' ')
  3021. p++;
  3022. if (*p)
  3023. type = simple_strtoul(p + 1, NULL, 0);
  3024. }
  3025. IWL_DEBUG_INFO(priv, "Invoking measurement of type %d on "
  3026. "channel %d (for '%s')\n", type, params.channel, buf);
  3027. iwl3945_get_measurement(priv, &params, type);
  3028. return count;
  3029. }
  3030. static DEVICE_ATTR(measurement, S_IRUSR | S_IWUSR,
  3031. show_measurement, store_measurement);
  3032. static ssize_t store_retry_rate(struct device *d,
  3033. struct device_attribute *attr,
  3034. const char *buf, size_t count)
  3035. {
  3036. struct iwl_priv *priv = dev_get_drvdata(d);
  3037. priv->retry_rate = simple_strtoul(buf, NULL, 0);
  3038. if (priv->retry_rate <= 0)
  3039. priv->retry_rate = 1;
  3040. return count;
  3041. }
  3042. static ssize_t show_retry_rate(struct device *d,
  3043. struct device_attribute *attr, char *buf)
  3044. {
  3045. struct iwl_priv *priv = dev_get_drvdata(d);
  3046. return sprintf(buf, "%d", priv->retry_rate);
  3047. }
  3048. static DEVICE_ATTR(retry_rate, S_IWUSR | S_IRUSR, show_retry_rate,
  3049. store_retry_rate);
  3050. static ssize_t show_channels(struct device *d,
  3051. struct device_attribute *attr, char *buf)
  3052. {
  3053. /* all this shit doesn't belong into sysfs anyway */
  3054. return 0;
  3055. }
  3056. static DEVICE_ATTR(channels, S_IRUSR, show_channels, NULL);
  3057. static ssize_t show_antenna(struct device *d,
  3058. struct device_attribute *attr, char *buf)
  3059. {
  3060. struct iwl_priv *priv = dev_get_drvdata(d);
  3061. if (!iwl_is_alive(priv))
  3062. return -EAGAIN;
  3063. return sprintf(buf, "%d\n", iwl3945_mod_params.antenna);
  3064. }
  3065. static ssize_t store_antenna(struct device *d,
  3066. struct device_attribute *attr,
  3067. const char *buf, size_t count)
  3068. {
  3069. struct iwl_priv *priv __maybe_unused = dev_get_drvdata(d);
  3070. int ant;
  3071. if (count == 0)
  3072. return 0;
  3073. if (sscanf(buf, "%1i", &ant) != 1) {
  3074. IWL_DEBUG_INFO(priv, "not in hex or decimal form.\n");
  3075. return count;
  3076. }
  3077. if ((ant >= 0) && (ant <= 2)) {
  3078. IWL_DEBUG_INFO(priv, "Setting antenna select to %d.\n", ant);
  3079. iwl3945_mod_params.antenna = (enum iwl3945_antenna)ant;
  3080. } else
  3081. IWL_DEBUG_INFO(priv, "Bad antenna select value %d.\n", ant);
  3082. return count;
  3083. }
  3084. static DEVICE_ATTR(antenna, S_IWUSR | S_IRUGO, show_antenna, store_antenna);
  3085. static ssize_t show_status(struct device *d,
  3086. struct device_attribute *attr, char *buf)
  3087. {
  3088. struct iwl_priv *priv = dev_get_drvdata(d);
  3089. if (!iwl_is_alive(priv))
  3090. return -EAGAIN;
  3091. return sprintf(buf, "0x%08x\n", (int)priv->status);
  3092. }
  3093. static DEVICE_ATTR(status, S_IRUGO, show_status, NULL);
  3094. static ssize_t dump_error_log(struct device *d,
  3095. struct device_attribute *attr,
  3096. const char *buf, size_t count)
  3097. {
  3098. struct iwl_priv *priv = dev_get_drvdata(d);
  3099. char *p = (char *)buf;
  3100. if (p[0] == '1')
  3101. iwl3945_dump_nic_error_log(priv);
  3102. return strnlen(buf, count);
  3103. }
  3104. static DEVICE_ATTR(dump_errors, S_IWUSR, NULL, dump_error_log);
  3105. /*****************************************************************************
  3106. *
  3107. * driver setup and tear down
  3108. *
  3109. *****************************************************************************/
  3110. static void iwl3945_setup_deferred_work(struct iwl_priv *priv)
  3111. {
  3112. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3113. init_waitqueue_head(&priv->wait_command_queue);
  3114. INIT_WORK(&priv->restart, iwl3945_bg_restart);
  3115. INIT_WORK(&priv->rx_replenish, iwl3945_bg_rx_replenish);
  3116. INIT_WORK(&priv->beacon_update, iwl3945_bg_beacon_update);
  3117. INIT_DELAYED_WORK(&priv->init_alive_start, iwl3945_bg_init_alive_start);
  3118. INIT_DELAYED_WORK(&priv->alive_start, iwl3945_bg_alive_start);
  3119. INIT_DELAYED_WORK(&priv->_3945.rfkill_poll, iwl3945_rfkill_poll);
  3120. iwl_setup_scan_deferred_work(priv);
  3121. iwl3945_hw_setup_deferred_work(priv);
  3122. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3123. init_timer(&priv->monitor_recover);
  3124. priv->monitor_recover.data = (unsigned long)priv;
  3125. priv->monitor_recover.function =
  3126. priv->cfg->ops->lib->recover_from_tx_stall;
  3127. }
  3128. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3129. iwl3945_irq_tasklet, (unsigned long)priv);
  3130. }
  3131. static void iwl3945_cancel_deferred_work(struct iwl_priv *priv)
  3132. {
  3133. iwl3945_hw_cancel_deferred_work(priv);
  3134. cancel_delayed_work_sync(&priv->init_alive_start);
  3135. cancel_delayed_work(&priv->alive_start);
  3136. cancel_work_sync(&priv->beacon_update);
  3137. iwl_cancel_scan_deferred_work(priv);
  3138. }
  3139. static struct attribute *iwl3945_sysfs_entries[] = {
  3140. &dev_attr_antenna.attr,
  3141. &dev_attr_channels.attr,
  3142. &dev_attr_dump_errors.attr,
  3143. &dev_attr_flags.attr,
  3144. &dev_attr_filter_flags.attr,
  3145. &dev_attr_measurement.attr,
  3146. &dev_attr_retry_rate.attr,
  3147. &dev_attr_status.attr,
  3148. &dev_attr_temperature.attr,
  3149. &dev_attr_tx_power.attr,
  3150. #ifdef CONFIG_IWLWIFI_DEBUG
  3151. &dev_attr_debug_level.attr,
  3152. #endif
  3153. NULL
  3154. };
  3155. static struct attribute_group iwl3945_attribute_group = {
  3156. .name = NULL, /* put in device directory */
  3157. .attrs = iwl3945_sysfs_entries,
  3158. };
  3159. static struct ieee80211_ops iwl3945_hw_ops = {
  3160. .tx = iwl3945_mac_tx,
  3161. .start = iwl3945_mac_start,
  3162. .stop = iwl3945_mac_stop,
  3163. .add_interface = iwl_mac_add_interface,
  3164. .remove_interface = iwl_mac_remove_interface,
  3165. .config = iwl_mac_config,
  3166. .configure_filter = iwl3945_configure_filter,
  3167. .set_key = iwl3945_mac_set_key,
  3168. .conf_tx = iwl_mac_conf_tx,
  3169. .reset_tsf = iwl_mac_reset_tsf,
  3170. .bss_info_changed = iwl_bss_info_changed,
  3171. .hw_scan = iwl_mac_hw_scan,
  3172. .sta_add = iwl3945_mac_sta_add,
  3173. .sta_remove = iwl_mac_sta_remove,
  3174. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3175. };
  3176. static int iwl3945_init_drv(struct iwl_priv *priv)
  3177. {
  3178. int ret;
  3179. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  3180. priv->retry_rate = 1;
  3181. priv->ibss_beacon = NULL;
  3182. spin_lock_init(&priv->sta_lock);
  3183. spin_lock_init(&priv->hcmd_lock);
  3184. INIT_LIST_HEAD(&priv->free_frames);
  3185. mutex_init(&priv->mutex);
  3186. mutex_init(&priv->sync_cmd_mutex);
  3187. priv->ieee_channels = NULL;
  3188. priv->ieee_rates = NULL;
  3189. priv->band = IEEE80211_BAND_2GHZ;
  3190. priv->iw_mode = NL80211_IFTYPE_STATION;
  3191. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3192. priv->tx_power_user_lmt = IWL_DEFAULT_TX_POWER;
  3193. if (eeprom->version < EEPROM_3945_EEPROM_VERSION) {
  3194. IWL_WARN(priv, "Unsupported EEPROM version: 0x%04X\n",
  3195. eeprom->version);
  3196. ret = -EINVAL;
  3197. goto err;
  3198. }
  3199. ret = iwl_init_channel_map(priv);
  3200. if (ret) {
  3201. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3202. goto err;
  3203. }
  3204. /* Set up txpower settings in driver for all channels */
  3205. if (iwl3945_txpower_set_from_eeprom(priv)) {
  3206. ret = -EIO;
  3207. goto err_free_channel_map;
  3208. }
  3209. ret = iwlcore_init_geos(priv);
  3210. if (ret) {
  3211. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3212. goto err_free_channel_map;
  3213. }
  3214. iwl3945_init_hw_rates(priv, priv->ieee_rates);
  3215. return 0;
  3216. err_free_channel_map:
  3217. iwl_free_channel_map(priv);
  3218. err:
  3219. return ret;
  3220. }
  3221. #define IWL3945_MAX_PROBE_REQUEST 200
  3222. static int iwl3945_setup_mac(struct iwl_priv *priv)
  3223. {
  3224. int ret;
  3225. struct ieee80211_hw *hw = priv->hw;
  3226. hw->rate_control_algorithm = "iwl-3945-rs";
  3227. hw->sta_data_size = sizeof(struct iwl3945_sta_priv);
  3228. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  3229. /* Tell mac80211 our characteristics */
  3230. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  3231. IEEE80211_HW_SPECTRUM_MGMT;
  3232. if (!priv->cfg->base_params->broken_powersave)
  3233. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  3234. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  3235. hw->wiphy->interface_modes =
  3236. priv->contexts[IWL_RXON_CTX_BSS].interface_modes;
  3237. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  3238. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  3239. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX_3945;
  3240. /* we create the 802.11 header and a zero-length SSID element */
  3241. hw->wiphy->max_scan_ie_len = IWL3945_MAX_PROBE_REQUEST - 24 - 2;
  3242. /* Default value; 4 EDCA QOS priorities */
  3243. hw->queues = 4;
  3244. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  3245. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  3246. &priv->bands[IEEE80211_BAND_2GHZ];
  3247. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  3248. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  3249. &priv->bands[IEEE80211_BAND_5GHZ];
  3250. ret = ieee80211_register_hw(priv->hw);
  3251. if (ret) {
  3252. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  3253. return ret;
  3254. }
  3255. priv->mac80211_registered = 1;
  3256. return 0;
  3257. }
  3258. static int iwl3945_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3259. {
  3260. int err = 0, i;
  3261. struct iwl_priv *priv;
  3262. struct ieee80211_hw *hw;
  3263. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3264. struct iwl3945_eeprom *eeprom;
  3265. unsigned long flags;
  3266. /***********************
  3267. * 1. Allocating HW data
  3268. * ********************/
  3269. /* mac80211 allocates memory for this device instance, including
  3270. * space for this driver's private structure */
  3271. hw = iwl_alloc_all(cfg, &iwl3945_hw_ops);
  3272. if (hw == NULL) {
  3273. pr_err("Can not allocate network device\n");
  3274. err = -ENOMEM;
  3275. goto out;
  3276. }
  3277. priv = hw->priv;
  3278. SET_IEEE80211_DEV(hw, &pdev->dev);
  3279. priv->cmd_queue = IWL39_CMD_QUEUE_NUM;
  3280. /* 3945 has only one valid context */
  3281. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3282. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3283. priv->contexts[i].ctxid = i;
  3284. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3285. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3286. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3287. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3288. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3289. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3290. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  3291. BIT(NL80211_IFTYPE_STATION) |
  3292. BIT(NL80211_IFTYPE_ADHOC);
  3293. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  3294. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  3295. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  3296. /*
  3297. * Disabling hardware scan means that mac80211 will perform scans
  3298. * "the hard way", rather than using device's scan.
  3299. */
  3300. if (iwl3945_mod_params.disable_hw_scan) {
  3301. IWL_ERR(priv, "sw scan support is deprecated\n");
  3302. iwl3945_hw_ops.hw_scan = NULL;
  3303. }
  3304. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3305. priv->cfg = cfg;
  3306. priv->pci_dev = pdev;
  3307. priv->inta_mask = CSR_INI_SET_MASK;
  3308. if (iwl_alloc_traffic_mem(priv))
  3309. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3310. /***************************
  3311. * 2. Initializing PCI bus
  3312. * *************************/
  3313. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3314. PCIE_LINK_STATE_CLKPM);
  3315. if (pci_enable_device(pdev)) {
  3316. err = -ENODEV;
  3317. goto out_ieee80211_free_hw;
  3318. }
  3319. pci_set_master(pdev);
  3320. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3321. if (!err)
  3322. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3323. if (err) {
  3324. IWL_WARN(priv, "No suitable DMA available.\n");
  3325. goto out_pci_disable_device;
  3326. }
  3327. pci_set_drvdata(pdev, priv);
  3328. err = pci_request_regions(pdev, DRV_NAME);
  3329. if (err)
  3330. goto out_pci_disable_device;
  3331. /***********************
  3332. * 3. Read REV Register
  3333. * ********************/
  3334. priv->hw_base = pci_iomap(pdev, 0, 0);
  3335. if (!priv->hw_base) {
  3336. err = -ENODEV;
  3337. goto out_pci_release_regions;
  3338. }
  3339. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3340. (unsigned long long) pci_resource_len(pdev, 0));
  3341. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3342. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3343. * PCI Tx retries from interfering with C3 CPU state */
  3344. pci_write_config_byte(pdev, 0x41, 0x00);
  3345. /* these spin locks will be used in apm_ops.init and EEPROM access
  3346. * we should init now
  3347. */
  3348. spin_lock_init(&priv->reg_lock);
  3349. spin_lock_init(&priv->lock);
  3350. /*
  3351. * stop and reset the on-board processor just in case it is in a
  3352. * strange state ... like being left stranded by a primary kernel
  3353. * and this is now the kdump kernel trying to start up
  3354. */
  3355. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3356. /***********************
  3357. * 4. Read EEPROM
  3358. * ********************/
  3359. /* Read the EEPROM */
  3360. err = iwl_eeprom_init(priv);
  3361. if (err) {
  3362. IWL_ERR(priv, "Unable to init EEPROM\n");
  3363. goto out_iounmap;
  3364. }
  3365. /* MAC Address location in EEPROM same for 3945/4965 */
  3366. eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  3367. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", eeprom->mac_address);
  3368. SET_IEEE80211_PERM_ADDR(priv->hw, eeprom->mac_address);
  3369. /***********************
  3370. * 5. Setup HW Constants
  3371. * ********************/
  3372. /* Device-specific setup */
  3373. if (iwl3945_hw_set_hw_params(priv)) {
  3374. IWL_ERR(priv, "failed to set hw settings\n");
  3375. goto out_eeprom_free;
  3376. }
  3377. /***********************
  3378. * 6. Setup priv
  3379. * ********************/
  3380. err = iwl3945_init_drv(priv);
  3381. if (err) {
  3382. IWL_ERR(priv, "initializing driver failed\n");
  3383. goto out_unset_hw_params;
  3384. }
  3385. IWL_INFO(priv, "Detected Intel Wireless WiFi Link %s\n",
  3386. priv->cfg->name);
  3387. /***********************
  3388. * 7. Setup Services
  3389. * ********************/
  3390. spin_lock_irqsave(&priv->lock, flags);
  3391. iwl_disable_interrupts(priv);
  3392. spin_unlock_irqrestore(&priv->lock, flags);
  3393. pci_enable_msi(priv->pci_dev);
  3394. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3395. IRQF_SHARED, DRV_NAME, priv);
  3396. if (err) {
  3397. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3398. goto out_disable_msi;
  3399. }
  3400. err = sysfs_create_group(&pdev->dev.kobj, &iwl3945_attribute_group);
  3401. if (err) {
  3402. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  3403. goto out_release_irq;
  3404. }
  3405. iwl_set_rxon_channel(priv,
  3406. &priv->bands[IEEE80211_BAND_2GHZ].channels[5],
  3407. &priv->contexts[IWL_RXON_CTX_BSS]);
  3408. iwl3945_setup_deferred_work(priv);
  3409. iwl3945_setup_rx_handlers(priv);
  3410. iwl_power_initialize(priv);
  3411. /*********************************
  3412. * 8. Setup and Register mac80211
  3413. * *******************************/
  3414. iwl_enable_interrupts(priv);
  3415. err = iwl3945_setup_mac(priv);
  3416. if (err)
  3417. goto out_remove_sysfs;
  3418. err = iwl_dbgfs_register(priv, DRV_NAME);
  3419. if (err)
  3420. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  3421. /* Start monitoring the killswitch */
  3422. queue_delayed_work(priv->workqueue, &priv->_3945.rfkill_poll,
  3423. 2 * HZ);
  3424. return 0;
  3425. out_remove_sysfs:
  3426. destroy_workqueue(priv->workqueue);
  3427. priv->workqueue = NULL;
  3428. sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
  3429. out_release_irq:
  3430. free_irq(priv->pci_dev->irq, priv);
  3431. out_disable_msi:
  3432. pci_disable_msi(priv->pci_dev);
  3433. iwlcore_free_geos(priv);
  3434. iwl_free_channel_map(priv);
  3435. out_unset_hw_params:
  3436. iwl3945_unset_hw_params(priv);
  3437. out_eeprom_free:
  3438. iwl_eeprom_free(priv);
  3439. out_iounmap:
  3440. pci_iounmap(pdev, priv->hw_base);
  3441. out_pci_release_regions:
  3442. pci_release_regions(pdev);
  3443. out_pci_disable_device:
  3444. pci_set_drvdata(pdev, NULL);
  3445. pci_disable_device(pdev);
  3446. out_ieee80211_free_hw:
  3447. iwl_free_traffic_mem(priv);
  3448. ieee80211_free_hw(priv->hw);
  3449. out:
  3450. return err;
  3451. }
  3452. static void __devexit iwl3945_pci_remove(struct pci_dev *pdev)
  3453. {
  3454. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3455. unsigned long flags;
  3456. if (!priv)
  3457. return;
  3458. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3459. iwl_dbgfs_unregister(priv);
  3460. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3461. if (priv->mac80211_registered) {
  3462. ieee80211_unregister_hw(priv->hw);
  3463. priv->mac80211_registered = 0;
  3464. } else {
  3465. iwl3945_down(priv);
  3466. }
  3467. /*
  3468. * Make sure device is reset to low power before unloading driver.
  3469. * This may be redundant with iwl_down(), but there are paths to
  3470. * run iwl_down() without calling apm_ops.stop(), and there are
  3471. * paths to avoid running iwl_down() at all before leaving driver.
  3472. * This (inexpensive) call *makes sure* device is reset.
  3473. */
  3474. priv->cfg->ops->lib->apm_ops.stop(priv);
  3475. /* make sure we flush any pending irq or
  3476. * tasklet for the driver
  3477. */
  3478. spin_lock_irqsave(&priv->lock, flags);
  3479. iwl_disable_interrupts(priv);
  3480. spin_unlock_irqrestore(&priv->lock, flags);
  3481. iwl_synchronize_irq(priv);
  3482. sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
  3483. cancel_delayed_work_sync(&priv->_3945.rfkill_poll);
  3484. iwl3945_dealloc_ucode_pci(priv);
  3485. if (priv->rxq.bd)
  3486. iwl3945_rx_queue_free(priv, &priv->rxq);
  3487. iwl3945_hw_txq_ctx_free(priv);
  3488. iwl3945_unset_hw_params(priv);
  3489. /*netif_stop_queue(dev); */
  3490. flush_workqueue(priv->workqueue);
  3491. /* ieee80211_unregister_hw calls iwl3945_mac_stop, which flushes
  3492. * priv->workqueue... so we can't take down the workqueue
  3493. * until now... */
  3494. destroy_workqueue(priv->workqueue);
  3495. priv->workqueue = NULL;
  3496. iwl_free_traffic_mem(priv);
  3497. free_irq(pdev->irq, priv);
  3498. pci_disable_msi(pdev);
  3499. pci_iounmap(pdev, priv->hw_base);
  3500. pci_release_regions(pdev);
  3501. pci_disable_device(pdev);
  3502. pci_set_drvdata(pdev, NULL);
  3503. iwl_free_channel_map(priv);
  3504. iwlcore_free_geos(priv);
  3505. kfree(priv->scan_cmd);
  3506. if (priv->ibss_beacon)
  3507. dev_kfree_skb(priv->ibss_beacon);
  3508. ieee80211_free_hw(priv->hw);
  3509. }
  3510. /*****************************************************************************
  3511. *
  3512. * driver and module entry point
  3513. *
  3514. *****************************************************************************/
  3515. static struct pci_driver iwl3945_driver = {
  3516. .name = DRV_NAME,
  3517. .id_table = iwl3945_hw_card_ids,
  3518. .probe = iwl3945_pci_probe,
  3519. .remove = __devexit_p(iwl3945_pci_remove),
  3520. #ifdef CONFIG_PM
  3521. .suspend = iwl_pci_suspend,
  3522. .resume = iwl_pci_resume,
  3523. #endif
  3524. };
  3525. static int __init iwl3945_init(void)
  3526. {
  3527. int ret;
  3528. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3529. pr_info(DRV_COPYRIGHT "\n");
  3530. ret = iwl3945_rate_control_register();
  3531. if (ret) {
  3532. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3533. return ret;
  3534. }
  3535. ret = pci_register_driver(&iwl3945_driver);
  3536. if (ret) {
  3537. pr_err("Unable to initialize PCI module\n");
  3538. goto error_register;
  3539. }
  3540. return ret;
  3541. error_register:
  3542. iwl3945_rate_control_unregister();
  3543. return ret;
  3544. }
  3545. static void __exit iwl3945_exit(void)
  3546. {
  3547. pci_unregister_driver(&iwl3945_driver);
  3548. iwl3945_rate_control_unregister();
  3549. }
  3550. MODULE_FIRMWARE(IWL3945_MODULE_FIRMWARE(IWL3945_UCODE_API_MAX));
  3551. module_param_named(antenna, iwl3945_mod_params.antenna, int, S_IRUGO);
  3552. MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
  3553. module_param_named(swcrypto, iwl3945_mod_params.sw_crypto, int, S_IRUGO);
  3554. MODULE_PARM_DESC(swcrypto,
  3555. "using software crypto (default 1 [software])\n");
  3556. #ifdef CONFIG_IWLWIFI_DEBUG
  3557. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3558. MODULE_PARM_DESC(debug, "debug output mask");
  3559. #endif
  3560. module_param_named(disable_hw_scan, iwl3945_mod_params.disable_hw_scan,
  3561. int, S_IRUGO);
  3562. MODULE_PARM_DESC(disable_hw_scan,
  3563. "disable hardware scanning (default 0) (deprecated)");
  3564. module_param_named(fw_restart3945, iwl3945_mod_params.restart_fw, int, S_IRUGO);
  3565. MODULE_PARM_DESC(fw_restart3945, "restart firmware in case of error");
  3566. module_exit(iwl3945_exit);
  3567. module_init(iwl3945_init);