iwl-fh.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2010 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2010 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #ifndef __iwl_fh_h__
  64. #define __iwl_fh_h__
  65. /****************************/
  66. /* Flow Handler Definitions */
  67. /****************************/
  68. /**
  69. * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
  70. * Addresses are offsets from device's PCI hardware base address.
  71. */
  72. #define FH_MEM_LOWER_BOUND (0x1000)
  73. #define FH_MEM_UPPER_BOUND (0x2000)
  74. /**
  75. * Keep-Warm (KW) buffer base address.
  76. *
  77. * Driver must allocate a 4KByte buffer that is used by 4965 for keeping the
  78. * host DRAM powered on (via dummy accesses to DRAM) to maintain low-latency
  79. * DRAM access when 4965 is Txing or Rxing. The dummy accesses prevent host
  80. * from going into a power-savings mode that would cause higher DRAM latency,
  81. * and possible data over/under-runs, before all Tx/Rx is complete.
  82. *
  83. * Driver loads FH_KW_MEM_ADDR_REG with the physical address (bits 35:4)
  84. * of the buffer, which must be 4K aligned. Once this is set up, the 4965
  85. * automatically invokes keep-warm accesses when normal accesses might not
  86. * be sufficient to maintain fast DRAM response.
  87. *
  88. * Bit fields:
  89. * 31-0: Keep-warm buffer physical base address [35:4], must be 4K aligned
  90. */
  91. #define FH_KW_MEM_ADDR_REG (FH_MEM_LOWER_BOUND + 0x97C)
  92. /**
  93. * TFD Circular Buffers Base (CBBC) addresses
  94. *
  95. * 4965 has 16 base pointer registers, one for each of 16 host-DRAM-resident
  96. * circular buffers (CBs/queues) containing Transmit Frame Descriptors (TFDs)
  97. * (see struct iwl_tfd_frame). These 16 pointer registers are offset by 0x04
  98. * bytes from one another. Each TFD circular buffer in DRAM must be 256-byte
  99. * aligned (address bits 0-7 must be 0).
  100. *
  101. * Bit fields in each pointer register:
  102. * 27-0: TFD CB physical base address [35:8], must be 256-byte aligned
  103. */
  104. #define FH_MEM_CBBC_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0)
  105. #define FH_MEM_CBBC_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xA10)
  106. /* Find TFD CB base pointer for given queue (range 0-15). */
  107. #define FH_MEM_CBBC_QUEUE(x) (FH_MEM_CBBC_LOWER_BOUND + (x) * 0x4)
  108. /**
  109. * Rx SRAM Control and Status Registers (RSCSR)
  110. *
  111. * These registers provide handshake between driver and 4965 for the Rx queue
  112. * (this queue handles *all* command responses, notifications, Rx data, etc.
  113. * sent from 4965 uCode to host driver). Unlike Tx, there is only one Rx
  114. * queue, and only one Rx DMA/FIFO channel. Also unlike Tx, which can
  115. * concatenate up to 20 DRAM buffers to form a Tx frame, each Receive Buffer
  116. * Descriptor (RBD) points to only one Rx Buffer (RB); there is a 1:1
  117. * mapping between RBDs and RBs.
  118. *
  119. * Driver must allocate host DRAM memory for the following, and set the
  120. * physical address of each into 4965 registers:
  121. *
  122. * 1) Receive Buffer Descriptor (RBD) circular buffer (CB), typically with 256
  123. * entries (although any power of 2, up to 4096, is selectable by driver).
  124. * Each entry (1 dword) points to a receive buffer (RB) of consistent size
  125. * (typically 4K, although 8K or 16K are also selectable by driver).
  126. * Driver sets up RB size and number of RBDs in the CB via Rx config
  127. * register FH_MEM_RCSR_CHNL0_CONFIG_REG.
  128. *
  129. * Bit fields within one RBD:
  130. * 27-0: Receive Buffer physical address bits [35:8], 256-byte aligned
  131. *
  132. * Driver sets physical address [35:8] of base of RBD circular buffer
  133. * into FH_RSCSR_CHNL0_RBDCB_BASE_REG [27:0].
  134. *
  135. * 2) Rx status buffer, 8 bytes, in which 4965 indicates which Rx Buffers
  136. * (RBs) have been filled, via a "write pointer", actually the index of
  137. * the RB's corresponding RBD within the circular buffer. Driver sets
  138. * physical address [35:4] into FH_RSCSR_CHNL0_STTS_WPTR_REG [31:0].
  139. *
  140. * Bit fields in lower dword of Rx status buffer (upper dword not used
  141. * by driver; see struct iwl4965_shared, val0):
  142. * 31-12: Not used by driver
  143. * 11- 0: Index of last filled Rx buffer descriptor
  144. * (4965 writes, driver reads this value)
  145. *
  146. * As the driver prepares Receive Buffers (RBs) for 4965 to fill, driver must
  147. * enter pointers to these RBs into contiguous RBD circular buffer entries,
  148. * and update the 4965's "write" index register,
  149. * FH_RSCSR_CHNL0_RBDCB_WPTR_REG.
  150. *
  151. * This "write" index corresponds to the *next* RBD that the driver will make
  152. * available, i.e. one RBD past the tail of the ready-to-fill RBDs within
  153. * the circular buffer. This value should initially be 0 (before preparing any
  154. * RBs), should be 8 after preparing the first 8 RBs (for example), and must
  155. * wrap back to 0 at the end of the circular buffer (but don't wrap before
  156. * "read" index has advanced past 1! See below).
  157. * NOTE: 4965 EXPECTS THE WRITE INDEX TO BE INCREMENTED IN MULTIPLES OF 8.
  158. *
  159. * As the 4965 fills RBs (referenced from contiguous RBDs within the circular
  160. * buffer), it updates the Rx status buffer in host DRAM, 2) described above,
  161. * to tell the driver the index of the latest filled RBD. The driver must
  162. * read this "read" index from DRAM after receiving an Rx interrupt from 4965.
  163. *
  164. * The driver must also internally keep track of a third index, which is the
  165. * next RBD to process. When receiving an Rx interrupt, driver should process
  166. * all filled but unprocessed RBs up to, but not including, the RB
  167. * corresponding to the "read" index. For example, if "read" index becomes "1",
  168. * driver may process the RB pointed to by RBD 0. Depending on volume of
  169. * traffic, there may be many RBs to process.
  170. *
  171. * If read index == write index, 4965 thinks there is no room to put new data.
  172. * Due to this, the maximum number of filled RBs is 255, instead of 256. To
  173. * be safe, make sure that there is a gap of at least 2 RBDs between "write"
  174. * and "read" indexes; that is, make sure that there are no more than 254
  175. * buffers waiting to be filled.
  176. */
  177. #define FH_MEM_RSCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xBC0)
  178. #define FH_MEM_RSCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  179. #define FH_MEM_RSCSR_CHNL0 (FH_MEM_RSCSR_LOWER_BOUND)
  180. /**
  181. * Physical base address of 8-byte Rx Status buffer.
  182. * Bit fields:
  183. * 31-0: Rx status buffer physical base address [35:4], must 16-byte aligned.
  184. */
  185. #define FH_RSCSR_CHNL0_STTS_WPTR_REG (FH_MEM_RSCSR_CHNL0)
  186. /**
  187. * Physical base address of Rx Buffer Descriptor Circular Buffer.
  188. * Bit fields:
  189. * 27-0: RBD CD physical base address [35:8], must be 256-byte aligned.
  190. */
  191. #define FH_RSCSR_CHNL0_RBDCB_BASE_REG (FH_MEM_RSCSR_CHNL0 + 0x004)
  192. /**
  193. * Rx write pointer (index, really!).
  194. * Bit fields:
  195. * 11-0: Index of driver's most recent prepared-to-be-filled RBD, + 1.
  196. * NOTE: For 256-entry circular buffer, use only bits [7:0].
  197. */
  198. #define FH_RSCSR_CHNL0_RBDCB_WPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x008)
  199. #define FH_RSCSR_CHNL0_WPTR (FH_RSCSR_CHNL0_RBDCB_WPTR_REG)
  200. /**
  201. * Rx Config/Status Registers (RCSR)
  202. * Rx Config Reg for channel 0 (only channel used)
  203. *
  204. * Driver must initialize FH_MEM_RCSR_CHNL0_CONFIG_REG as follows for
  205. * normal operation (see bit fields).
  206. *
  207. * Clearing FH_MEM_RCSR_CHNL0_CONFIG_REG to 0 turns off Rx DMA.
  208. * Driver should poll FH_MEM_RSSR_RX_STATUS_REG for
  209. * FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (bit 24) before continuing.
  210. *
  211. * Bit fields:
  212. * 31-30: Rx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  213. * '10' operate normally
  214. * 29-24: reserved
  215. * 23-20: # RBDs in circular buffer = 2^value; use "8" for 256 RBDs (normal),
  216. * min "5" for 32 RBDs, max "12" for 4096 RBDs.
  217. * 19-18: reserved
  218. * 17-16: size of each receive buffer; '00' 4K (normal), '01' 8K,
  219. * '10' 12K, '11' 16K.
  220. * 15-14: reserved
  221. * 13-12: IRQ destination; '00' none, '01' host driver (normal operation)
  222. * 11- 4: timeout for closing Rx buffer and interrupting host (units 32 usec)
  223. * typical value 0x10 (about 1/2 msec)
  224. * 3- 0: reserved
  225. */
  226. #define FH_MEM_RCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  227. #define FH_MEM_RCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xCC0)
  228. #define FH_MEM_RCSR_CHNL0 (FH_MEM_RCSR_LOWER_BOUND)
  229. #define FH_MEM_RCSR_CHNL0_CONFIG_REG (FH_MEM_RCSR_CHNL0)
  230. #define FH_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MSK (0x00000FF0) /* bits 4-11 */
  231. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MSK (0x00001000) /* bits 12 */
  232. #define FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK (0x00008000) /* bit 15 */
  233. #define FH_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MSK (0x00030000) /* bits 16-17 */
  234. #define FH_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MSK (0x00F00000) /* bits 20-23 */
  235. #define FH_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MSK (0xC0000000) /* bits 30-31*/
  236. #define FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS (20)
  237. #define FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS (4)
  238. #define RX_RB_TIMEOUT (0x10)
  239. #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL (0x00000000)
  240. #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL (0x40000000)
  241. #define FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL (0x80000000)
  242. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K (0x00000000)
  243. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K (0x00010000)
  244. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K (0x00020000)
  245. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_16K (0x00030000)
  246. #define FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY (0x00000004)
  247. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL (0x00000000)
  248. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000)
  249. #define FH_RSCSR_FRAME_SIZE_MSK (0x00003FFF) /* bits 0-13 */
  250. /**
  251. * Rx Shared Status Registers (RSSR)
  252. *
  253. * After stopping Rx DMA channel (writing 0 to
  254. * FH_MEM_RCSR_CHNL0_CONFIG_REG), driver must poll
  255. * FH_MEM_RSSR_RX_STATUS_REG until Rx channel is idle.
  256. *
  257. * Bit fields:
  258. * 24: 1 = Channel 0 is idle
  259. *
  260. * FH_MEM_RSSR_SHARED_CTRL_REG and FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV
  261. * contain default values that should not be altered by the driver.
  262. */
  263. #define FH_MEM_RSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC40)
  264. #define FH_MEM_RSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
  265. #define FH_MEM_RSSR_SHARED_CTRL_REG (FH_MEM_RSSR_LOWER_BOUND)
  266. #define FH_MEM_RSSR_RX_STATUS_REG (FH_MEM_RSSR_LOWER_BOUND + 0x004)
  267. #define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV\
  268. (FH_MEM_RSSR_LOWER_BOUND + 0x008)
  269. #define FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
  270. #define FH_MEM_TFDIB_REG1_ADDR_BITSHIFT 28
  271. /* TFDB Area - TFDs buffer table */
  272. #define FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK (0xFFFFFFFF)
  273. #define FH_TFDIB_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x900)
  274. #define FH_TFDIB_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0x958)
  275. #define FH_TFDIB_CTRL0_REG(_chnl) (FH_TFDIB_LOWER_BOUND + 0x8 * (_chnl))
  276. #define FH_TFDIB_CTRL1_REG(_chnl) (FH_TFDIB_LOWER_BOUND + 0x8 * (_chnl) + 0x4)
  277. /**
  278. * Transmit DMA Channel Control/Status Registers (TCSR)
  279. *
  280. * 4965 has one configuration register for each of 8 Tx DMA/FIFO channels
  281. * supported in hardware (don't confuse these with the 16 Tx queues in DRAM,
  282. * which feed the DMA/FIFO channels); config regs are separated by 0x20 bytes.
  283. *
  284. * To use a Tx DMA channel, driver must initialize its
  285. * FH_TCSR_CHNL_TX_CONFIG_REG(chnl) with:
  286. *
  287. * FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  288. * FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL
  289. *
  290. * All other bits should be 0.
  291. *
  292. * Bit fields:
  293. * 31-30: Tx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  294. * '10' operate normally
  295. * 29- 4: Reserved, set to "0"
  296. * 3: Enable internal DMA requests (1, normal operation), disable (0)
  297. * 2- 0: Reserved, set to "0"
  298. */
  299. #define FH_TCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
  300. #define FH_TCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xE60)
  301. /* Find Control/Status reg for given Tx DMA/FIFO channel */
  302. #define FH49_TCSR_CHNL_NUM (7)
  303. #define FH50_TCSR_CHNL_NUM (8)
  304. /* TCSR: tx_config register values */
  305. #define FH_TCSR_CHNL_TX_CONFIG_REG(_chnl) \
  306. (FH_TCSR_LOWER_BOUND + 0x20 * (_chnl))
  307. #define FH_TCSR_CHNL_TX_CREDIT_REG(_chnl) \
  308. (FH_TCSR_LOWER_BOUND + 0x20 * (_chnl) + 0x4)
  309. #define FH_TCSR_CHNL_TX_BUF_STS_REG(_chnl) \
  310. (FH_TCSR_LOWER_BOUND + 0x20 * (_chnl) + 0x8)
  311. #define FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000)
  312. #define FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRV (0x00000001)
  313. #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE (0x00000000)
  314. #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE (0x00000008)
  315. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_NOINT (0x00000000)
  316. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD (0x00100000)
  317. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000)
  318. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000)
  319. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_ENDTFD (0x00400000)
  320. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_IFTFD (0x00800000)
  321. #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
  322. #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE_EOF (0x40000000)
  323. #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
  324. #define FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_EMPTY (0x00000000)
  325. #define FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_WAIT (0x00002000)
  326. #define FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00000003)
  327. #define FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM (20)
  328. #define FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX (12)
  329. /**
  330. * Tx Shared Status Registers (TSSR)
  331. *
  332. * After stopping Tx DMA channel (writing 0 to
  333. * FH_TCSR_CHNL_TX_CONFIG_REG(chnl)), driver must poll
  334. * FH_TSSR_TX_STATUS_REG until selected Tx channel is idle
  335. * (channel's buffers empty | no pending requests).
  336. *
  337. * Bit fields:
  338. * 31-24: 1 = Channel buffers empty (channel 7:0)
  339. * 23-16: 1 = No pending requests (channel 7:0)
  340. */
  341. #define FH_TSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xEA0)
  342. #define FH_TSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xEC0)
  343. #define FH_TSSR_TX_STATUS_REG (FH_TSSR_LOWER_BOUND + 0x010)
  344. /**
  345. * Bit fields for TSSR(Tx Shared Status & Control) error status register:
  346. * 31: Indicates an address error when accessed to internal memory
  347. * uCode/driver must write "1" in order to clear this flag
  348. * 30: Indicates that Host did not send the expected number of dwords to FH
  349. * uCode/driver must write "1" in order to clear this flag
  350. * 16-9:Each status bit is for one channel. Indicates that an (Error) ActDMA
  351. * command was received from the scheduler while the TRB was already full
  352. * with previous command
  353. * uCode/driver must write "1" in order to clear this flag
  354. * 7-0: Each status bit indicates a channel's TxCredit error. When an error
  355. * bit is set, it indicates that the FH has received a full indication
  356. * from the RTC TxFIFO and the current value of the TxCredit counter was
  357. * not equal to zero. This mean that the credit mechanism was not
  358. * synchronized to the TxFIFO status
  359. * uCode/driver must write "1" in order to clear this flag
  360. */
  361. #define FH_TSSR_TX_ERROR_REG (FH_TSSR_LOWER_BOUND + 0x018)
  362. #define FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) ((1 << (_chnl)) << 16)
  363. /* Tx service channels */
  364. #define FH_SRVC_CHNL (9)
  365. #define FH_SRVC_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9C8)
  366. #define FH_SRVC_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0)
  367. #define FH_SRVC_CHNL_SRAM_ADDR_REG(_chnl) \
  368. (FH_SRVC_LOWER_BOUND + ((_chnl) - 9) * 0x4)
  369. #define FH_TX_CHICKEN_BITS_REG (FH_MEM_LOWER_BOUND + 0xE98)
  370. /* Instruct FH to increment the retry count of a packet when
  371. * it is brought from the memory to TX-FIFO
  372. */
  373. #define FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN (0x00000002)
  374. #define RX_QUEUE_SIZE 256
  375. #define RX_QUEUE_MASK 255
  376. #define RX_QUEUE_SIZE_LOG 8
  377. /*
  378. * RX related structures and functions
  379. */
  380. #define RX_FREE_BUFFERS 64
  381. #define RX_LOW_WATERMARK 8
  382. /* Size of one Rx buffer in host DRAM */
  383. #define IWL_RX_BUF_SIZE_3K (3 * 1000) /* 3945 only */
  384. #define IWL_RX_BUF_SIZE_4K (4 * 1024)
  385. #define IWL_RX_BUF_SIZE_8K (8 * 1024)
  386. /**
  387. * struct iwl_rb_status - reseve buffer status
  388. * host memory mapped FH registers
  389. * @closed_rb_num [0:11] - Indicates the index of the RB which was closed
  390. * @closed_fr_num [0:11] - Indicates the index of the RX Frame which was closed
  391. * @finished_rb_num [0:11] - Indicates the index of the current RB
  392. * in which the last frame was written to
  393. * @finished_fr_num [0:11] - Indicates the index of the RX Frame
  394. * which was transfered
  395. */
  396. struct iwl_rb_status {
  397. __le16 closed_rb_num;
  398. __le16 closed_fr_num;
  399. __le16 finished_rb_num;
  400. __le16 finished_fr_nam;
  401. __le32 __unused; /* 3945 only */
  402. } __packed;
  403. #define TFD_QUEUE_SIZE_MAX (256)
  404. #define TFD_QUEUE_SIZE_BC_DUP (64)
  405. #define TFD_QUEUE_BC_SIZE (TFD_QUEUE_SIZE_MAX + TFD_QUEUE_SIZE_BC_DUP)
  406. #define IWL_TX_DMA_MASK DMA_BIT_MASK(36)
  407. #define IWL_NUM_OF_TBS 20
  408. static inline u8 iwl_get_dma_hi_addr(dma_addr_t addr)
  409. {
  410. return (sizeof(addr) > sizeof(u32) ? (addr >> 16) >> 16 : 0) & 0xF;
  411. }
  412. /**
  413. * struct iwl_tfd_tb transmit buffer descriptor within transmit frame descriptor
  414. *
  415. * This structure contains dma address and length of transmission address
  416. *
  417. * @lo: low [31:0] portion of the dma address of TX buffer
  418. * every even is unaligned on 16 bit boundary
  419. * @hi_n_len 0-3 [35:32] portion of dma
  420. * 4-15 length of the tx buffer
  421. */
  422. struct iwl_tfd_tb {
  423. __le32 lo;
  424. __le16 hi_n_len;
  425. } __packed;
  426. /**
  427. * struct iwl_tfd
  428. *
  429. * Transmit Frame Descriptor (TFD)
  430. *
  431. * @ __reserved1[3] reserved
  432. * @ num_tbs 0-4 number of active tbs
  433. * 5 reserved
  434. * 6-7 padding (not used)
  435. * @ tbs[20] transmit frame buffer descriptors
  436. * @ __pad padding
  437. *
  438. * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
  439. * Both driver and device share these circular buffers, each of which must be
  440. * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes
  441. *
  442. * Driver must indicate the physical address of the base of each
  443. * circular buffer via the FH_MEM_CBBC_QUEUE registers.
  444. *
  445. * Each TFD contains pointer/size information for up to 20 data buffers
  446. * in host DRAM. These buffers collectively contain the (one) frame described
  447. * by the TFD. Each buffer must be a single contiguous block of memory within
  448. * itself, but buffers may be scattered in host DRAM. Each buffer has max size
  449. * of (4K - 4). The concatenates all of a TFD's buffers into a single
  450. * Tx frame, up to 8 KBytes in size.
  451. *
  452. * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
  453. */
  454. struct iwl_tfd {
  455. u8 __reserved1[3];
  456. u8 num_tbs;
  457. struct iwl_tfd_tb tbs[IWL_NUM_OF_TBS];
  458. __le32 __pad;
  459. } __packed;
  460. /* Keep Warm Size */
  461. #define IWL_KW_SIZE 0x1000 /* 4k */
  462. #endif /* !__iwl_fh_h__ */