iwl-agn-tx.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/sched.h>
  33. #include "iwl-dev.h"
  34. #include "iwl-core.h"
  35. #include "iwl-sta.h"
  36. #include "iwl-io.h"
  37. #include "iwl-helpers.h"
  38. #include "iwl-agn-hw.h"
  39. #include "iwl-agn.h"
  40. /*
  41. * mac80211 queues, ACs, hardware queues, FIFOs.
  42. *
  43. * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
  44. *
  45. * Mac80211 uses the following numbers, which we get as from it
  46. * by way of skb_get_queue_mapping(skb):
  47. *
  48. * VO 0
  49. * VI 1
  50. * BE 2
  51. * BK 3
  52. *
  53. *
  54. * Regular (not A-MPDU) frames are put into hardware queues corresponding
  55. * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
  56. * own queue per aggregation session (RA/TID combination), such queues are
  57. * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
  58. * order to map frames to the right queue, we also need an AC->hw queue
  59. * mapping. This is implemented here.
  60. *
  61. * Due to the way hw queues are set up (by the hw specific modules like
  62. * iwl-4965.c, iwl-5000.c etc.), the AC->hw queue mapping is the identity
  63. * mapping.
  64. */
  65. static const u8 tid_to_ac[] = {
  66. /* this matches the mac80211 numbers */
  67. 2, 3, 3, 2, 1, 1, 0, 0
  68. };
  69. static inline int get_ac_from_tid(u16 tid)
  70. {
  71. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  72. return tid_to_ac[tid];
  73. /* no support for TIDs 8-15 yet */
  74. return -EINVAL;
  75. }
  76. static inline int get_fifo_from_tid(struct iwl_rxon_context *ctx, u16 tid)
  77. {
  78. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  79. return ctx->ac_to_fifo[tid_to_ac[tid]];
  80. /* no support for TIDs 8-15 yet */
  81. return -EINVAL;
  82. }
  83. /**
  84. * iwlagn_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  85. */
  86. void iwlagn_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
  87. struct iwl_tx_queue *txq,
  88. u16 byte_cnt)
  89. {
  90. struct iwlagn_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  91. int write_ptr = txq->q.write_ptr;
  92. int txq_id = txq->q.id;
  93. u8 sec_ctl = 0;
  94. u8 sta_id = 0;
  95. u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  96. __le16 bc_ent;
  97. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  98. if (txq_id != priv->cmd_queue) {
  99. sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
  100. sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
  101. switch (sec_ctl & TX_CMD_SEC_MSK) {
  102. case TX_CMD_SEC_CCM:
  103. len += CCMP_MIC_LEN;
  104. break;
  105. case TX_CMD_SEC_TKIP:
  106. len += TKIP_ICV_LEN;
  107. break;
  108. case TX_CMD_SEC_WEP:
  109. len += WEP_IV_LEN + WEP_ICV_LEN;
  110. break;
  111. }
  112. }
  113. bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
  114. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  115. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  116. scd_bc_tbl[txq_id].
  117. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  118. }
  119. void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
  120. struct iwl_tx_queue *txq)
  121. {
  122. struct iwlagn_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  123. int txq_id = txq->q.id;
  124. int read_ptr = txq->q.read_ptr;
  125. u8 sta_id = 0;
  126. __le16 bc_ent;
  127. WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
  128. if (txq_id != priv->cmd_queue)
  129. sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
  130. bc_ent = cpu_to_le16(1 | (sta_id << 12));
  131. scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
  132. if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
  133. scd_bc_tbl[txq_id].
  134. tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
  135. }
  136. static int iwlagn_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
  137. u16 txq_id)
  138. {
  139. u32 tbl_dw_addr;
  140. u32 tbl_dw;
  141. u16 scd_q2ratid;
  142. scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  143. tbl_dw_addr = priv->scd_base_addr +
  144. IWLAGN_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  145. tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
  146. if (txq_id & 0x1)
  147. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  148. else
  149. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  150. iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
  151. return 0;
  152. }
  153. static void iwlagn_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
  154. {
  155. /* Simply stop the queue, but don't change any configuration;
  156. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  157. iwl_write_prph(priv,
  158. IWLAGN_SCD_QUEUE_STATUS_BITS(txq_id),
  159. (0 << IWLAGN_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  160. (1 << IWLAGN_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  161. }
  162. void iwlagn_set_wr_ptrs(struct iwl_priv *priv,
  163. int txq_id, u32 index)
  164. {
  165. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  166. (index & 0xff) | (txq_id << 8));
  167. iwl_write_prph(priv, IWLAGN_SCD_QUEUE_RDPTR(txq_id), index);
  168. }
  169. void iwlagn_tx_queue_set_status(struct iwl_priv *priv,
  170. struct iwl_tx_queue *txq,
  171. int tx_fifo_id, int scd_retry)
  172. {
  173. int txq_id = txq->q.id;
  174. int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
  175. iwl_write_prph(priv, IWLAGN_SCD_QUEUE_STATUS_BITS(txq_id),
  176. (active << IWLAGN_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  177. (tx_fifo_id << IWLAGN_SCD_QUEUE_STTS_REG_POS_TXF) |
  178. (1 << IWLAGN_SCD_QUEUE_STTS_REG_POS_WSL) |
  179. IWLAGN_SCD_QUEUE_STTS_REG_MSK);
  180. txq->sched_retry = scd_retry;
  181. IWL_DEBUG_INFO(priv, "%s %s Queue %d on FIFO %d\n",
  182. active ? "Activate" : "Deactivate",
  183. scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
  184. }
  185. int iwlagn_txq_agg_enable(struct iwl_priv *priv, int txq_id,
  186. int tx_fifo, int sta_id, int tid, u16 ssn_idx)
  187. {
  188. unsigned long flags;
  189. u16 ra_tid;
  190. int ret;
  191. if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
  192. (IWLAGN_FIRST_AMPDU_QUEUE +
  193. priv->cfg->base_params->num_of_ampdu_queues <= txq_id)) {
  194. IWL_WARN(priv,
  195. "queue number out of range: %d, must be %d to %d\n",
  196. txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
  197. IWLAGN_FIRST_AMPDU_QUEUE +
  198. priv->cfg->base_params->num_of_ampdu_queues - 1);
  199. return -EINVAL;
  200. }
  201. ra_tid = BUILD_RAxTID(sta_id, tid);
  202. /* Modify device's station table to Tx this TID */
  203. ret = iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
  204. if (ret)
  205. return ret;
  206. spin_lock_irqsave(&priv->lock, flags);
  207. /* Stop this Tx queue before configuring it */
  208. iwlagn_tx_queue_stop_scheduler(priv, txq_id);
  209. /* Map receiver-address / traffic-ID to this queue */
  210. iwlagn_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
  211. /* Set this queue as a chain-building queue */
  212. iwl_set_bits_prph(priv, IWLAGN_SCD_QUEUECHAIN_SEL, (1<<txq_id));
  213. /* enable aggregations for the queue */
  214. iwl_set_bits_prph(priv, IWLAGN_SCD_AGGR_SEL, (1<<txq_id));
  215. /* Place first TFD at index corresponding to start sequence number.
  216. * Assumes that ssn_idx is valid (!= 0xFFF) */
  217. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  218. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  219. iwlagn_set_wr_ptrs(priv, txq_id, ssn_idx);
  220. /* Set up Tx window size and frame limit for this queue */
  221. iwl_write_targ_mem(priv, priv->scd_base_addr +
  222. IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
  223. sizeof(u32),
  224. ((SCD_WIN_SIZE <<
  225. IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  226. IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  227. ((SCD_FRAME_LIMIT <<
  228. IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  229. IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  230. iwl_set_bits_prph(priv, IWLAGN_SCD_INTERRUPT_MASK, (1 << txq_id));
  231. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  232. iwlagn_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
  233. spin_unlock_irqrestore(&priv->lock, flags);
  234. return 0;
  235. }
  236. int iwlagn_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
  237. u16 ssn_idx, u8 tx_fifo)
  238. {
  239. if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
  240. (IWLAGN_FIRST_AMPDU_QUEUE +
  241. priv->cfg->base_params->num_of_ampdu_queues <= txq_id)) {
  242. IWL_ERR(priv,
  243. "queue number out of range: %d, must be %d to %d\n",
  244. txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
  245. IWLAGN_FIRST_AMPDU_QUEUE +
  246. priv->cfg->base_params->num_of_ampdu_queues - 1);
  247. return -EINVAL;
  248. }
  249. iwlagn_tx_queue_stop_scheduler(priv, txq_id);
  250. iwl_clear_bits_prph(priv, IWLAGN_SCD_AGGR_SEL, (1 << txq_id));
  251. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  252. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  253. /* supposes that ssn_idx is valid (!= 0xFFF) */
  254. iwlagn_set_wr_ptrs(priv, txq_id, ssn_idx);
  255. iwl_clear_bits_prph(priv, IWLAGN_SCD_INTERRUPT_MASK, (1 << txq_id));
  256. iwl_txq_ctx_deactivate(priv, txq_id);
  257. iwlagn_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
  258. return 0;
  259. }
  260. /*
  261. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  262. * must be called under priv->lock and mac access
  263. */
  264. void iwlagn_txq_set_sched(struct iwl_priv *priv, u32 mask)
  265. {
  266. iwl_write_prph(priv, IWLAGN_SCD_TXFACT, mask);
  267. }
  268. /*
  269. * handle build REPLY_TX command notification.
  270. */
  271. static void iwlagn_tx_cmd_build_basic(struct iwl_priv *priv,
  272. struct sk_buff *skb,
  273. struct iwl_tx_cmd *tx_cmd,
  274. struct ieee80211_tx_info *info,
  275. struct ieee80211_hdr *hdr,
  276. u8 std_id)
  277. {
  278. __le16 fc = hdr->frame_control;
  279. __le32 tx_flags = tx_cmd->tx_flags;
  280. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  281. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  282. tx_flags |= TX_CMD_FLG_ACK_MSK;
  283. if (ieee80211_is_mgmt(fc))
  284. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  285. if (ieee80211_is_probe_resp(fc) &&
  286. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  287. tx_flags |= TX_CMD_FLG_TSF_MSK;
  288. } else {
  289. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  290. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  291. }
  292. if (ieee80211_is_back_req(fc))
  293. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  294. else if (info->band == IEEE80211_BAND_2GHZ &&
  295. priv->cfg->bt_params &&
  296. priv->cfg->bt_params->advanced_bt_coexist &&
  297. (ieee80211_is_auth(fc) || ieee80211_is_assoc_req(fc) ||
  298. ieee80211_is_reassoc_req(fc) ||
  299. skb->protocol == cpu_to_be16(ETH_P_PAE)))
  300. tx_flags |= TX_CMD_FLG_IGNORE_BT;
  301. tx_cmd->sta_id = std_id;
  302. if (ieee80211_has_morefrags(fc))
  303. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  304. if (ieee80211_is_data_qos(fc)) {
  305. u8 *qc = ieee80211_get_qos_ctl(hdr);
  306. tx_cmd->tid_tspec = qc[0] & 0xf;
  307. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  308. } else {
  309. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  310. }
  311. priv->cfg->ops->utils->tx_cmd_protection(priv, info, fc, &tx_flags);
  312. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  313. if (ieee80211_is_mgmt(fc)) {
  314. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  315. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  316. else
  317. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  318. } else {
  319. tx_cmd->timeout.pm_frame_timeout = 0;
  320. }
  321. tx_cmd->driver_txop = 0;
  322. tx_cmd->tx_flags = tx_flags;
  323. tx_cmd->next_frame_len = 0;
  324. }
  325. #define RTS_DFAULT_RETRY_LIMIT 60
  326. static void iwlagn_tx_cmd_build_rate(struct iwl_priv *priv,
  327. struct iwl_tx_cmd *tx_cmd,
  328. struct ieee80211_tx_info *info,
  329. __le16 fc)
  330. {
  331. u32 rate_flags;
  332. int rate_idx;
  333. u8 rts_retry_limit;
  334. u8 data_retry_limit;
  335. u8 rate_plcp;
  336. /* Set retry limit on DATA packets and Probe Responses*/
  337. if (ieee80211_is_probe_resp(fc))
  338. data_retry_limit = 3;
  339. else
  340. data_retry_limit = IWLAGN_DEFAULT_TX_RETRY;
  341. tx_cmd->data_retry_limit = data_retry_limit;
  342. /* Set retry limit on RTS packets */
  343. rts_retry_limit = RTS_DFAULT_RETRY_LIMIT;
  344. if (data_retry_limit < rts_retry_limit)
  345. rts_retry_limit = data_retry_limit;
  346. tx_cmd->rts_retry_limit = rts_retry_limit;
  347. /* DATA packets will use the uCode station table for rate/antenna
  348. * selection */
  349. if (ieee80211_is_data(fc)) {
  350. tx_cmd->initial_rate_index = 0;
  351. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  352. return;
  353. }
  354. /**
  355. * If the current TX rate stored in mac80211 has the MCS bit set, it's
  356. * not really a TX rate. Thus, we use the lowest supported rate for
  357. * this band. Also use the lowest supported rate if the stored rate
  358. * index is invalid.
  359. */
  360. rate_idx = info->control.rates[0].idx;
  361. if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
  362. (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
  363. rate_idx = rate_lowest_index(&priv->bands[info->band],
  364. info->control.sta);
  365. /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
  366. if (info->band == IEEE80211_BAND_5GHZ)
  367. rate_idx += IWL_FIRST_OFDM_RATE;
  368. /* Get PLCP rate for tx_cmd->rate_n_flags */
  369. rate_plcp = iwl_rates[rate_idx].plcp;
  370. /* Zero out flags for this packet */
  371. rate_flags = 0;
  372. /* Set CCK flag as needed */
  373. if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
  374. rate_flags |= RATE_MCS_CCK_MSK;
  375. /* Set up antennas */
  376. if (priv->cfg->bt_params &&
  377. priv->cfg->bt_params->advanced_bt_coexist &&
  378. priv->bt_full_concurrent) {
  379. /* operated as 1x1 in full concurrency mode */
  380. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  381. first_antenna(priv->hw_params.valid_tx_ant));
  382. } else
  383. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  384. priv->hw_params.valid_tx_ant);
  385. rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  386. /* Set the rate in the TX cmd */
  387. tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
  388. }
  389. static void iwlagn_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
  390. struct ieee80211_tx_info *info,
  391. struct iwl_tx_cmd *tx_cmd,
  392. struct sk_buff *skb_frag,
  393. int sta_id)
  394. {
  395. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  396. switch (keyconf->cipher) {
  397. case WLAN_CIPHER_SUITE_CCMP:
  398. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  399. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  400. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  401. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  402. IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
  403. break;
  404. case WLAN_CIPHER_SUITE_TKIP:
  405. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  406. ieee80211_get_tkip_key(keyconf, skb_frag,
  407. IEEE80211_TKIP_P2_KEY, tx_cmd->key);
  408. IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
  409. break;
  410. case WLAN_CIPHER_SUITE_WEP104:
  411. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  412. /* fall through */
  413. case WLAN_CIPHER_SUITE_WEP40:
  414. tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
  415. (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
  416. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  417. IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
  418. "with key %d\n", keyconf->keyidx);
  419. break;
  420. default:
  421. IWL_ERR(priv, "Unknown encode cipher %x\n", keyconf->cipher);
  422. break;
  423. }
  424. }
  425. /*
  426. * start REPLY_TX command process
  427. */
  428. int iwlagn_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
  429. {
  430. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  431. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  432. struct ieee80211_sta *sta = info->control.sta;
  433. struct iwl_station_priv *sta_priv = NULL;
  434. struct iwl_tx_queue *txq;
  435. struct iwl_queue *q;
  436. struct iwl_device_cmd *out_cmd;
  437. struct iwl_cmd_meta *out_meta;
  438. struct iwl_tx_cmd *tx_cmd;
  439. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  440. int swq_id, txq_id;
  441. dma_addr_t phys_addr;
  442. dma_addr_t txcmd_phys;
  443. dma_addr_t scratch_phys;
  444. u16 len, len_org, firstlen, secondlen;
  445. u16 seq_number = 0;
  446. __le16 fc;
  447. u8 hdr_len;
  448. u8 sta_id;
  449. u8 wait_write_ptr = 0;
  450. u8 tid = 0;
  451. u8 *qc = NULL;
  452. unsigned long flags;
  453. if (info->control.vif)
  454. ctx = iwl_rxon_ctx_from_vif(info->control.vif);
  455. spin_lock_irqsave(&priv->lock, flags);
  456. if (iwl_is_rfkill(priv)) {
  457. IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
  458. goto drop_unlock;
  459. }
  460. fc = hdr->frame_control;
  461. #ifdef CONFIG_IWLWIFI_DEBUG
  462. if (ieee80211_is_auth(fc))
  463. IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
  464. else if (ieee80211_is_assoc_req(fc))
  465. IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
  466. else if (ieee80211_is_reassoc_req(fc))
  467. IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
  468. #endif
  469. hdr_len = ieee80211_hdrlen(fc);
  470. /* Find index into station table for destination station */
  471. sta_id = iwl_sta_id_or_broadcast(priv, ctx, info->control.sta);
  472. if (sta_id == IWL_INVALID_STATION) {
  473. IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
  474. hdr->addr1);
  475. goto drop_unlock;
  476. }
  477. IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
  478. if (sta)
  479. sta_priv = (void *)sta->drv_priv;
  480. if (sta_priv && sta_priv->asleep) {
  481. WARN_ON(!(info->flags & IEEE80211_TX_CTL_PSPOLL_RESPONSE));
  482. /*
  483. * This sends an asynchronous command to the device,
  484. * but we can rely on it being processed before the
  485. * next frame is processed -- and the next frame to
  486. * this station is the one that will consume this
  487. * counter.
  488. * For now set the counter to just 1 since we do not
  489. * support uAPSD yet.
  490. */
  491. iwl_sta_modify_sleep_tx_count(priv, sta_id, 1);
  492. }
  493. /*
  494. * Send this frame after DTIM -- there's a special queue
  495. * reserved for this for contexts that support AP mode.
  496. */
  497. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  498. txq_id = ctx->mcast_queue;
  499. /*
  500. * The microcode will clear the more data
  501. * bit in the last frame it transmits.
  502. */
  503. hdr->frame_control |=
  504. cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  505. } else
  506. txq_id = ctx->ac_to_queue[skb_get_queue_mapping(skb)];
  507. /* irqs already disabled/saved above when locking priv->lock */
  508. spin_lock(&priv->sta_lock);
  509. if (ieee80211_is_data_qos(fc)) {
  510. qc = ieee80211_get_qos_ctl(hdr);
  511. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  512. if (WARN_ON_ONCE(tid >= MAX_TID_COUNT)) {
  513. spin_unlock(&priv->sta_lock);
  514. goto drop_unlock;
  515. }
  516. seq_number = priv->stations[sta_id].tid[tid].seq_number;
  517. seq_number &= IEEE80211_SCTL_SEQ;
  518. hdr->seq_ctrl = hdr->seq_ctrl &
  519. cpu_to_le16(IEEE80211_SCTL_FRAG);
  520. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  521. seq_number += 0x10;
  522. /* aggregation is on for this <sta,tid> */
  523. if (info->flags & IEEE80211_TX_CTL_AMPDU &&
  524. priv->stations[sta_id].tid[tid].agg.state == IWL_AGG_ON) {
  525. txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
  526. }
  527. }
  528. txq = &priv->txq[txq_id];
  529. swq_id = txq->swq_id;
  530. q = &txq->q;
  531. if (unlikely(iwl_queue_space(q) < q->high_mark)) {
  532. spin_unlock(&priv->sta_lock);
  533. goto drop_unlock;
  534. }
  535. if (ieee80211_is_data_qos(fc)) {
  536. priv->stations[sta_id].tid[tid].tfds_in_queue++;
  537. if (!ieee80211_has_morefrags(fc))
  538. priv->stations[sta_id].tid[tid].seq_number = seq_number;
  539. }
  540. spin_unlock(&priv->sta_lock);
  541. /* Set up driver data for this TFD */
  542. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
  543. txq->txb[q->write_ptr].skb = skb;
  544. txq->txb[q->write_ptr].ctx = ctx;
  545. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  546. out_cmd = txq->cmd[q->write_ptr];
  547. out_meta = &txq->meta[q->write_ptr];
  548. tx_cmd = &out_cmd->cmd.tx;
  549. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  550. memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
  551. /*
  552. * Set up the Tx-command (not MAC!) header.
  553. * Store the chosen Tx queue and TFD index within the sequence field;
  554. * after Tx, uCode's Tx response will return this value so driver can
  555. * locate the frame within the tx queue and do post-tx processing.
  556. */
  557. out_cmd->hdr.cmd = REPLY_TX;
  558. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  559. INDEX_TO_SEQ(q->write_ptr)));
  560. /* Copy MAC header from skb into command buffer */
  561. memcpy(tx_cmd->hdr, hdr, hdr_len);
  562. /* Total # bytes to be transmitted */
  563. len = (u16)skb->len;
  564. tx_cmd->len = cpu_to_le16(len);
  565. if (info->control.hw_key)
  566. iwlagn_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
  567. /* TODO need this for burst mode later on */
  568. iwlagn_tx_cmd_build_basic(priv, skb, tx_cmd, info, hdr, sta_id);
  569. iwl_dbg_log_tx_data_frame(priv, len, hdr);
  570. iwlagn_tx_cmd_build_rate(priv, tx_cmd, info, fc);
  571. iwl_update_stats(priv, true, fc, len);
  572. /*
  573. * Use the first empty entry in this queue's command buffer array
  574. * to contain the Tx command and MAC header concatenated together
  575. * (payload data will be in another buffer).
  576. * Size of this varies, due to varying MAC header length.
  577. * If end is not dword aligned, we'll have 2 extra bytes at the end
  578. * of the MAC header (device reads on dword boundaries).
  579. * We'll tell device about this padding later.
  580. */
  581. len = sizeof(struct iwl_tx_cmd) +
  582. sizeof(struct iwl_cmd_header) + hdr_len;
  583. len_org = len;
  584. firstlen = len = (len + 3) & ~3;
  585. if (len_org != len)
  586. len_org = 1;
  587. else
  588. len_org = 0;
  589. /* Tell NIC about any 2-byte padding after MAC header */
  590. if (len_org)
  591. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  592. /* Physical address of this Tx command's header (not MAC header!),
  593. * within command buffer array. */
  594. txcmd_phys = pci_map_single(priv->pci_dev,
  595. &out_cmd->hdr, len,
  596. PCI_DMA_BIDIRECTIONAL);
  597. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  598. dma_unmap_len_set(out_meta, len, len);
  599. /* Add buffer containing Tx command and MAC(!) header to TFD's
  600. * first entry */
  601. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  602. txcmd_phys, len, 1, 0);
  603. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  604. txq->need_update = 1;
  605. } else {
  606. wait_write_ptr = 1;
  607. txq->need_update = 0;
  608. }
  609. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  610. * if any (802.11 null frames have no payload). */
  611. secondlen = len = skb->len - hdr_len;
  612. if (len) {
  613. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  614. len, PCI_DMA_TODEVICE);
  615. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  616. phys_addr, len,
  617. 0, 0);
  618. }
  619. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  620. offsetof(struct iwl_tx_cmd, scratch);
  621. len = sizeof(struct iwl_tx_cmd) +
  622. sizeof(struct iwl_cmd_header) + hdr_len;
  623. /* take back ownership of DMA buffer to enable update */
  624. pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
  625. len, PCI_DMA_BIDIRECTIONAL);
  626. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  627. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  628. IWL_DEBUG_TX(priv, "sequence nr = 0X%x\n",
  629. le16_to_cpu(out_cmd->hdr.sequence));
  630. IWL_DEBUG_TX(priv, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  631. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
  632. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
  633. /* Set up entry for this TFD in Tx byte-count array */
  634. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  635. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
  636. le16_to_cpu(tx_cmd->len));
  637. pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
  638. len, PCI_DMA_BIDIRECTIONAL);
  639. trace_iwlwifi_dev_tx(priv,
  640. &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
  641. sizeof(struct iwl_tfd),
  642. &out_cmd->hdr, firstlen,
  643. skb->data + hdr_len, secondlen);
  644. /* Tell device the write index *just past* this latest filled TFD */
  645. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  646. iwl_txq_update_write_ptr(priv, txq);
  647. spin_unlock_irqrestore(&priv->lock, flags);
  648. /*
  649. * At this point the frame is "transmitted" successfully
  650. * and we will get a TX status notification eventually,
  651. * regardless of the value of ret. "ret" only indicates
  652. * whether or not we should update the write pointer.
  653. */
  654. /* avoid atomic ops if it isn't an associated client */
  655. if (sta_priv && sta_priv->client)
  656. atomic_inc(&sta_priv->pending_frames);
  657. if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
  658. if (wait_write_ptr) {
  659. spin_lock_irqsave(&priv->lock, flags);
  660. txq->need_update = 1;
  661. iwl_txq_update_write_ptr(priv, txq);
  662. spin_unlock_irqrestore(&priv->lock, flags);
  663. } else {
  664. iwl_stop_queue(priv, txq->swq_id);
  665. }
  666. }
  667. return 0;
  668. drop_unlock:
  669. spin_unlock_irqrestore(&priv->lock, flags);
  670. return -1;
  671. }
  672. static inline int iwlagn_alloc_dma_ptr(struct iwl_priv *priv,
  673. struct iwl_dma_ptr *ptr, size_t size)
  674. {
  675. ptr->addr = dma_alloc_coherent(&priv->pci_dev->dev, size, &ptr->dma,
  676. GFP_KERNEL);
  677. if (!ptr->addr)
  678. return -ENOMEM;
  679. ptr->size = size;
  680. return 0;
  681. }
  682. static inline void iwlagn_free_dma_ptr(struct iwl_priv *priv,
  683. struct iwl_dma_ptr *ptr)
  684. {
  685. if (unlikely(!ptr->addr))
  686. return;
  687. dma_free_coherent(&priv->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
  688. memset(ptr, 0, sizeof(*ptr));
  689. }
  690. /**
  691. * iwlagn_hw_txq_ctx_free - Free TXQ Context
  692. *
  693. * Destroy all TX DMA queues and structures
  694. */
  695. void iwlagn_hw_txq_ctx_free(struct iwl_priv *priv)
  696. {
  697. int txq_id;
  698. /* Tx queues */
  699. if (priv->txq) {
  700. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  701. if (txq_id == priv->cmd_queue)
  702. iwl_cmd_queue_free(priv);
  703. else
  704. iwl_tx_queue_free(priv, txq_id);
  705. }
  706. iwlagn_free_dma_ptr(priv, &priv->kw);
  707. iwlagn_free_dma_ptr(priv, &priv->scd_bc_tbls);
  708. /* free tx queue structure */
  709. iwl_free_txq_mem(priv);
  710. }
  711. /**
  712. * iwlagn_txq_ctx_alloc - allocate TX queue context
  713. * Allocate all Tx DMA structures and initialize them
  714. *
  715. * @param priv
  716. * @return error code
  717. */
  718. int iwlagn_txq_ctx_alloc(struct iwl_priv *priv)
  719. {
  720. int ret;
  721. int txq_id, slots_num;
  722. unsigned long flags;
  723. /* Free all tx/cmd queues and keep-warm buffer */
  724. iwlagn_hw_txq_ctx_free(priv);
  725. ret = iwlagn_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
  726. priv->hw_params.scd_bc_tbls_size);
  727. if (ret) {
  728. IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
  729. goto error_bc_tbls;
  730. }
  731. /* Alloc keep-warm buffer */
  732. ret = iwlagn_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
  733. if (ret) {
  734. IWL_ERR(priv, "Keep Warm allocation failed\n");
  735. goto error_kw;
  736. }
  737. /* allocate tx queue structure */
  738. ret = iwl_alloc_txq_mem(priv);
  739. if (ret)
  740. goto error;
  741. spin_lock_irqsave(&priv->lock, flags);
  742. /* Turn off all Tx DMA fifos */
  743. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  744. /* Tell NIC where to find the "keep warm" buffer */
  745. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
  746. spin_unlock_irqrestore(&priv->lock, flags);
  747. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  748. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  749. slots_num = (txq_id == priv->cmd_queue) ?
  750. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  751. ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  752. txq_id);
  753. if (ret) {
  754. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  755. goto error;
  756. }
  757. }
  758. return ret;
  759. error:
  760. iwlagn_hw_txq_ctx_free(priv);
  761. iwlagn_free_dma_ptr(priv, &priv->kw);
  762. error_kw:
  763. iwlagn_free_dma_ptr(priv, &priv->scd_bc_tbls);
  764. error_bc_tbls:
  765. return ret;
  766. }
  767. void iwlagn_txq_ctx_reset(struct iwl_priv *priv)
  768. {
  769. int txq_id, slots_num;
  770. unsigned long flags;
  771. spin_lock_irqsave(&priv->lock, flags);
  772. /* Turn off all Tx DMA fifos */
  773. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  774. /* Tell NIC where to find the "keep warm" buffer */
  775. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
  776. spin_unlock_irqrestore(&priv->lock, flags);
  777. /* Alloc and init all Tx queues, including the command queue (#4) */
  778. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  779. slots_num = txq_id == priv->cmd_queue ?
  780. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  781. iwl_tx_queue_reset(priv, &priv->txq[txq_id], slots_num, txq_id);
  782. }
  783. }
  784. /**
  785. * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
  786. */
  787. void iwlagn_txq_ctx_stop(struct iwl_priv *priv)
  788. {
  789. int ch;
  790. unsigned long flags;
  791. /* Turn off all Tx DMA fifos */
  792. spin_lock_irqsave(&priv->lock, flags);
  793. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  794. /* Stop each Tx DMA channel, and wait for it to be idle */
  795. for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
  796. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  797. if (iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
  798. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  799. 1000))
  800. IWL_ERR(priv, "Failing on timeout while stopping"
  801. " DMA channel %d [0x%08x]", ch,
  802. iwl_read_direct32(priv, FH_TSSR_TX_STATUS_REG));
  803. }
  804. spin_unlock_irqrestore(&priv->lock, flags);
  805. }
  806. /*
  807. * Find first available (lowest unused) Tx Queue, mark it "active".
  808. * Called only when finding queue for aggregation.
  809. * Should never return anything < 7, because they should already
  810. * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
  811. */
  812. static int iwlagn_txq_ctx_activate_free(struct iwl_priv *priv)
  813. {
  814. int txq_id;
  815. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  816. if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
  817. return txq_id;
  818. return -1;
  819. }
  820. int iwlagn_tx_agg_start(struct iwl_priv *priv, struct ieee80211_vif *vif,
  821. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  822. {
  823. int sta_id;
  824. int tx_fifo;
  825. int txq_id;
  826. int ret;
  827. unsigned long flags;
  828. struct iwl_tid_data *tid_data;
  829. tx_fifo = get_fifo_from_tid(iwl_rxon_ctx_from_vif(vif), tid);
  830. if (unlikely(tx_fifo < 0))
  831. return tx_fifo;
  832. IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
  833. __func__, sta->addr, tid);
  834. sta_id = iwl_sta_id(sta);
  835. if (sta_id == IWL_INVALID_STATION) {
  836. IWL_ERR(priv, "Start AGG on invalid station\n");
  837. return -ENXIO;
  838. }
  839. if (unlikely(tid >= MAX_TID_COUNT))
  840. return -EINVAL;
  841. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
  842. IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
  843. return -ENXIO;
  844. }
  845. txq_id = iwlagn_txq_ctx_activate_free(priv);
  846. if (txq_id == -1) {
  847. IWL_ERR(priv, "No free aggregation queue available\n");
  848. return -ENXIO;
  849. }
  850. spin_lock_irqsave(&priv->sta_lock, flags);
  851. tid_data = &priv->stations[sta_id].tid[tid];
  852. *ssn = SEQ_TO_SN(tid_data->seq_number);
  853. tid_data->agg.txq_id = txq_id;
  854. priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(get_ac_from_tid(tid), txq_id);
  855. spin_unlock_irqrestore(&priv->sta_lock, flags);
  856. ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
  857. sta_id, tid, *ssn);
  858. if (ret)
  859. return ret;
  860. spin_lock_irqsave(&priv->sta_lock, flags);
  861. tid_data = &priv->stations[sta_id].tid[tid];
  862. if (tid_data->tfds_in_queue == 0) {
  863. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  864. tid_data->agg.state = IWL_AGG_ON;
  865. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  866. } else {
  867. IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
  868. tid_data->tfds_in_queue);
  869. tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
  870. }
  871. spin_unlock_irqrestore(&priv->sta_lock, flags);
  872. return ret;
  873. }
  874. int iwlagn_tx_agg_stop(struct iwl_priv *priv, struct ieee80211_vif *vif,
  875. struct ieee80211_sta *sta, u16 tid)
  876. {
  877. int tx_fifo_id, txq_id, sta_id, ssn;
  878. struct iwl_tid_data *tid_data;
  879. int write_ptr, read_ptr;
  880. unsigned long flags;
  881. tx_fifo_id = get_fifo_from_tid(iwl_rxon_ctx_from_vif(vif), tid);
  882. if (unlikely(tx_fifo_id < 0))
  883. return tx_fifo_id;
  884. sta_id = iwl_sta_id(sta);
  885. if (sta_id == IWL_INVALID_STATION) {
  886. IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
  887. return -ENXIO;
  888. }
  889. spin_lock_irqsave(&priv->sta_lock, flags);
  890. tid_data = &priv->stations[sta_id].tid[tid];
  891. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  892. txq_id = tid_data->agg.txq_id;
  893. switch (priv->stations[sta_id].tid[tid].agg.state) {
  894. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  895. /*
  896. * This can happen if the peer stops aggregation
  897. * again before we've had a chance to drain the
  898. * queue we selected previously, i.e. before the
  899. * session was really started completely.
  900. */
  901. IWL_DEBUG_HT(priv, "AGG stop before setup done\n");
  902. goto turn_off;
  903. case IWL_AGG_ON:
  904. break;
  905. default:
  906. IWL_WARN(priv, "Stopping AGG while state not ON or starting\n");
  907. }
  908. write_ptr = priv->txq[txq_id].q.write_ptr;
  909. read_ptr = priv->txq[txq_id].q.read_ptr;
  910. /* The queue is not empty */
  911. if (write_ptr != read_ptr) {
  912. IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
  913. priv->stations[sta_id].tid[tid].agg.state =
  914. IWL_EMPTYING_HW_QUEUE_DELBA;
  915. spin_unlock_irqrestore(&priv->sta_lock, flags);
  916. return 0;
  917. }
  918. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  919. turn_off:
  920. priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
  921. /* do not restore/save irqs */
  922. spin_unlock(&priv->sta_lock);
  923. spin_lock(&priv->lock);
  924. /*
  925. * the only reason this call can fail is queue number out of range,
  926. * which can happen if uCode is reloaded and all the station
  927. * information are lost. if it is outside the range, there is no need
  928. * to deactivate the uCode queue, just return "success" to allow
  929. * mac80211 to clean up it own data.
  930. */
  931. priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
  932. tx_fifo_id);
  933. spin_unlock_irqrestore(&priv->lock, flags);
  934. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  935. return 0;
  936. }
  937. int iwlagn_txq_check_empty(struct iwl_priv *priv,
  938. int sta_id, u8 tid, int txq_id)
  939. {
  940. struct iwl_queue *q = &priv->txq[txq_id].q;
  941. u8 *addr = priv->stations[sta_id].sta.sta.addr;
  942. struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
  943. struct iwl_rxon_context *ctx;
  944. ctx = &priv->contexts[priv->stations[sta_id].ctxid];
  945. lockdep_assert_held(&priv->sta_lock);
  946. switch (priv->stations[sta_id].tid[tid].agg.state) {
  947. case IWL_EMPTYING_HW_QUEUE_DELBA:
  948. /* We are reclaiming the last packet of the */
  949. /* aggregated HW queue */
  950. if ((txq_id == tid_data->agg.txq_id) &&
  951. (q->read_ptr == q->write_ptr)) {
  952. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  953. int tx_fifo = get_fifo_from_tid(ctx, tid);
  954. IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
  955. priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
  956. ssn, tx_fifo);
  957. tid_data->agg.state = IWL_AGG_OFF;
  958. ieee80211_stop_tx_ba_cb_irqsafe(ctx->vif, addr, tid);
  959. }
  960. break;
  961. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  962. /* We are reclaiming the last packet of the queue */
  963. if (tid_data->tfds_in_queue == 0) {
  964. IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
  965. tid_data->agg.state = IWL_AGG_ON;
  966. ieee80211_start_tx_ba_cb_irqsafe(ctx->vif, addr, tid);
  967. }
  968. break;
  969. }
  970. return 0;
  971. }
  972. static void iwlagn_tx_status(struct iwl_priv *priv, struct iwl_tx_info *tx_info)
  973. {
  974. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) tx_info->skb->data;
  975. struct ieee80211_sta *sta;
  976. struct iwl_station_priv *sta_priv;
  977. rcu_read_lock();
  978. sta = ieee80211_find_sta(tx_info->ctx->vif, hdr->addr1);
  979. if (sta) {
  980. sta_priv = (void *)sta->drv_priv;
  981. /* avoid atomic ops if this isn't a client */
  982. if (sta_priv->client &&
  983. atomic_dec_return(&sta_priv->pending_frames) == 0)
  984. ieee80211_sta_block_awake(priv->hw, sta, false);
  985. }
  986. rcu_read_unlock();
  987. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb);
  988. }
  989. int iwlagn_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
  990. {
  991. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  992. struct iwl_queue *q = &txq->q;
  993. struct iwl_tx_info *tx_info;
  994. int nfreed = 0;
  995. struct ieee80211_hdr *hdr;
  996. if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
  997. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  998. "is out of range [0-%d] %d %d.\n", txq_id,
  999. index, q->n_bd, q->write_ptr, q->read_ptr);
  1000. return 0;
  1001. }
  1002. for (index = iwl_queue_inc_wrap(index, q->n_bd);
  1003. q->read_ptr != index;
  1004. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  1005. tx_info = &txq->txb[txq->q.read_ptr];
  1006. iwlagn_tx_status(priv, tx_info);
  1007. hdr = (struct ieee80211_hdr *)tx_info->skb->data;
  1008. if (hdr && ieee80211_is_data_qos(hdr->frame_control))
  1009. nfreed++;
  1010. tx_info->skb = NULL;
  1011. if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
  1012. priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
  1013. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  1014. }
  1015. return nfreed;
  1016. }
  1017. /**
  1018. * iwlagn_tx_status_reply_compressed_ba - Update tx status from block-ack
  1019. *
  1020. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  1021. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  1022. */
  1023. static int iwlagn_tx_status_reply_compressed_ba(struct iwl_priv *priv,
  1024. struct iwl_ht_agg *agg,
  1025. struct iwl_compressed_ba_resp *ba_resp)
  1026. {
  1027. int i, sh, ack;
  1028. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  1029. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1030. u64 bitmap, sent_bitmap;
  1031. int successes = 0;
  1032. struct ieee80211_tx_info *info;
  1033. if (unlikely(!agg->wait_for_ba)) {
  1034. IWL_ERR(priv, "Received BA when not expected\n");
  1035. return -EINVAL;
  1036. }
  1037. /* Mark that the expected block-ack response arrived */
  1038. agg->wait_for_ba = 0;
  1039. IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  1040. /* Calculate shift to align block-ack bits with our Tx window bits */
  1041. sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
  1042. if (sh < 0) /* tbw something is wrong with indices */
  1043. sh += 0x100;
  1044. /* don't use 64-bit values for now */
  1045. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  1046. if (agg->frame_count > (64 - sh)) {
  1047. IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
  1048. return -1;
  1049. }
  1050. /* check for success or failure according to the
  1051. * transmitted bitmap and block-ack bitmap */
  1052. sent_bitmap = bitmap & agg->bitmap;
  1053. /* For each frame attempted in aggregation,
  1054. * update driver's record of tx frame's status. */
  1055. i = 0;
  1056. while (sent_bitmap) {
  1057. ack = sent_bitmap & 1ULL;
  1058. successes += ack;
  1059. IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
  1060. ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
  1061. agg->start_idx + i);
  1062. sent_bitmap >>= 1;
  1063. ++i;
  1064. }
  1065. info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb);
  1066. memset(&info->status, 0, sizeof(info->status));
  1067. info->flags |= IEEE80211_TX_STAT_ACK;
  1068. info->flags |= IEEE80211_TX_STAT_AMPDU;
  1069. info->status.ampdu_ack_len = successes;
  1070. info->status.ampdu_len = agg->frame_count;
  1071. iwlagn_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
  1072. IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
  1073. return 0;
  1074. }
  1075. /**
  1076. * translate ucode response to mac80211 tx status control values
  1077. */
  1078. void iwlagn_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  1079. struct ieee80211_tx_info *info)
  1080. {
  1081. struct ieee80211_tx_rate *r = &info->control.rates[0];
  1082. info->antenna_sel_tx =
  1083. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  1084. if (rate_n_flags & RATE_MCS_HT_MSK)
  1085. r->flags |= IEEE80211_TX_RC_MCS;
  1086. if (rate_n_flags & RATE_MCS_GF_MSK)
  1087. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  1088. if (rate_n_flags & RATE_MCS_HT40_MSK)
  1089. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  1090. if (rate_n_flags & RATE_MCS_DUP_MSK)
  1091. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  1092. if (rate_n_flags & RATE_MCS_SGI_MSK)
  1093. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  1094. r->idx = iwlagn_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  1095. }
  1096. /**
  1097. * iwlagn_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
  1098. *
  1099. * Handles block-acknowledge notification from device, which reports success
  1100. * of frames sent via aggregation.
  1101. */
  1102. void iwlagn_rx_reply_compressed_ba(struct iwl_priv *priv,
  1103. struct iwl_rx_mem_buffer *rxb)
  1104. {
  1105. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1106. struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  1107. struct iwl_tx_queue *txq = NULL;
  1108. struct iwl_ht_agg *agg;
  1109. int index;
  1110. int sta_id;
  1111. int tid;
  1112. unsigned long flags;
  1113. /* "flow" corresponds to Tx queue */
  1114. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1115. /* "ssn" is start of block-ack Tx window, corresponds to index
  1116. * (in Tx queue's circular buffer) of first TFD/frame in window */
  1117. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  1118. if (scd_flow >= priv->hw_params.max_txq_num) {
  1119. IWL_ERR(priv,
  1120. "BUG_ON scd_flow is bigger than number of queues\n");
  1121. return;
  1122. }
  1123. txq = &priv->txq[scd_flow];
  1124. sta_id = ba_resp->sta_id;
  1125. tid = ba_resp->tid;
  1126. agg = &priv->stations[sta_id].tid[tid].agg;
  1127. if (unlikely(agg->txq_id != scd_flow)) {
  1128. /*
  1129. * FIXME: this is a uCode bug which need to be addressed,
  1130. * log the information and return for now!
  1131. * since it is possible happen very often and in order
  1132. * not to fill the syslog, don't enable the logging by default
  1133. */
  1134. IWL_DEBUG_TX_REPLY(priv,
  1135. "BA scd_flow %d does not match txq_id %d\n",
  1136. scd_flow, agg->txq_id);
  1137. return;
  1138. }
  1139. /* Find index just before block-ack window */
  1140. index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  1141. spin_lock_irqsave(&priv->sta_lock, flags);
  1142. IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
  1143. "sta_id = %d\n",
  1144. agg->wait_for_ba,
  1145. (u8 *) &ba_resp->sta_addr_lo32,
  1146. ba_resp->sta_id);
  1147. IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
  1148. "%d, scd_ssn = %d\n",
  1149. ba_resp->tid,
  1150. ba_resp->seq_ctl,
  1151. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  1152. ba_resp->scd_flow,
  1153. ba_resp->scd_ssn);
  1154. IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx\n",
  1155. agg->start_idx,
  1156. (unsigned long long)agg->bitmap);
  1157. /* Update driver's record of ACK vs. not for each frame in window */
  1158. iwlagn_tx_status_reply_compressed_ba(priv, agg, ba_resp);
  1159. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  1160. * block-ack window (we assume that they've been successfully
  1161. * transmitted ... if not, it's too late anyway). */
  1162. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  1163. /* calculate mac80211 ampdu sw queue to wake */
  1164. int freed = iwlagn_tx_queue_reclaim(priv, scd_flow, index);
  1165. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  1166. if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1167. priv->mac80211_registered &&
  1168. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  1169. iwl_wake_queue(priv, txq->swq_id);
  1170. iwlagn_txq_check_empty(priv, sta_id, tid, scd_flow);
  1171. }
  1172. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1173. }