iwl-agn-lib.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/sched.h>
  34. #include "iwl-dev.h"
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-helpers.h"
  38. #include "iwl-agn-hw.h"
  39. #include "iwl-agn.h"
  40. #include "iwl-sta.h"
  41. static inline u32 iwlagn_get_scd_ssn(struct iwlagn_tx_resp *tx_resp)
  42. {
  43. return le32_to_cpup((__le32 *)&tx_resp->status +
  44. tx_resp->frame_count) & MAX_SN;
  45. }
  46. static void iwlagn_count_tx_err_status(struct iwl_priv *priv, u16 status)
  47. {
  48. status &= TX_STATUS_MSK;
  49. switch (status) {
  50. case TX_STATUS_POSTPONE_DELAY:
  51. priv->_agn.reply_tx_stats.pp_delay++;
  52. break;
  53. case TX_STATUS_POSTPONE_FEW_BYTES:
  54. priv->_agn.reply_tx_stats.pp_few_bytes++;
  55. break;
  56. case TX_STATUS_POSTPONE_BT_PRIO:
  57. priv->_agn.reply_tx_stats.pp_bt_prio++;
  58. break;
  59. case TX_STATUS_POSTPONE_QUIET_PERIOD:
  60. priv->_agn.reply_tx_stats.pp_quiet_period++;
  61. break;
  62. case TX_STATUS_POSTPONE_CALC_TTAK:
  63. priv->_agn.reply_tx_stats.pp_calc_ttak++;
  64. break;
  65. case TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY:
  66. priv->_agn.reply_tx_stats.int_crossed_retry++;
  67. break;
  68. case TX_STATUS_FAIL_SHORT_LIMIT:
  69. priv->_agn.reply_tx_stats.short_limit++;
  70. break;
  71. case TX_STATUS_FAIL_LONG_LIMIT:
  72. priv->_agn.reply_tx_stats.long_limit++;
  73. break;
  74. case TX_STATUS_FAIL_FIFO_UNDERRUN:
  75. priv->_agn.reply_tx_stats.fifo_underrun++;
  76. break;
  77. case TX_STATUS_FAIL_DRAIN_FLOW:
  78. priv->_agn.reply_tx_stats.drain_flow++;
  79. break;
  80. case TX_STATUS_FAIL_RFKILL_FLUSH:
  81. priv->_agn.reply_tx_stats.rfkill_flush++;
  82. break;
  83. case TX_STATUS_FAIL_LIFE_EXPIRE:
  84. priv->_agn.reply_tx_stats.life_expire++;
  85. break;
  86. case TX_STATUS_FAIL_DEST_PS:
  87. priv->_agn.reply_tx_stats.dest_ps++;
  88. break;
  89. case TX_STATUS_FAIL_HOST_ABORTED:
  90. priv->_agn.reply_tx_stats.host_abort++;
  91. break;
  92. case TX_STATUS_FAIL_BT_RETRY:
  93. priv->_agn.reply_tx_stats.bt_retry++;
  94. break;
  95. case TX_STATUS_FAIL_STA_INVALID:
  96. priv->_agn.reply_tx_stats.sta_invalid++;
  97. break;
  98. case TX_STATUS_FAIL_FRAG_DROPPED:
  99. priv->_agn.reply_tx_stats.frag_drop++;
  100. break;
  101. case TX_STATUS_FAIL_TID_DISABLE:
  102. priv->_agn.reply_tx_stats.tid_disable++;
  103. break;
  104. case TX_STATUS_FAIL_FIFO_FLUSHED:
  105. priv->_agn.reply_tx_stats.fifo_flush++;
  106. break;
  107. case TX_STATUS_FAIL_INSUFFICIENT_CF_POLL:
  108. priv->_agn.reply_tx_stats.insuff_cf_poll++;
  109. break;
  110. case TX_STATUS_FAIL_PASSIVE_NO_RX:
  111. priv->_agn.reply_tx_stats.fail_hw_drop++;
  112. break;
  113. case TX_STATUS_FAIL_NO_BEACON_ON_RADAR:
  114. priv->_agn.reply_tx_stats.sta_color_mismatch++;
  115. break;
  116. default:
  117. priv->_agn.reply_tx_stats.unknown++;
  118. break;
  119. }
  120. }
  121. static void iwlagn_count_agg_tx_err_status(struct iwl_priv *priv, u16 status)
  122. {
  123. status &= AGG_TX_STATUS_MSK;
  124. switch (status) {
  125. case AGG_TX_STATE_UNDERRUN_MSK:
  126. priv->_agn.reply_agg_tx_stats.underrun++;
  127. break;
  128. case AGG_TX_STATE_BT_PRIO_MSK:
  129. priv->_agn.reply_agg_tx_stats.bt_prio++;
  130. break;
  131. case AGG_TX_STATE_FEW_BYTES_MSK:
  132. priv->_agn.reply_agg_tx_stats.few_bytes++;
  133. break;
  134. case AGG_TX_STATE_ABORT_MSK:
  135. priv->_agn.reply_agg_tx_stats.abort++;
  136. break;
  137. case AGG_TX_STATE_LAST_SENT_TTL_MSK:
  138. priv->_agn.reply_agg_tx_stats.last_sent_ttl++;
  139. break;
  140. case AGG_TX_STATE_LAST_SENT_TRY_CNT_MSK:
  141. priv->_agn.reply_agg_tx_stats.last_sent_try++;
  142. break;
  143. case AGG_TX_STATE_LAST_SENT_BT_KILL_MSK:
  144. priv->_agn.reply_agg_tx_stats.last_sent_bt_kill++;
  145. break;
  146. case AGG_TX_STATE_SCD_QUERY_MSK:
  147. priv->_agn.reply_agg_tx_stats.scd_query++;
  148. break;
  149. case AGG_TX_STATE_TEST_BAD_CRC32_MSK:
  150. priv->_agn.reply_agg_tx_stats.bad_crc32++;
  151. break;
  152. case AGG_TX_STATE_RESPONSE_MSK:
  153. priv->_agn.reply_agg_tx_stats.response++;
  154. break;
  155. case AGG_TX_STATE_DUMP_TX_MSK:
  156. priv->_agn.reply_agg_tx_stats.dump_tx++;
  157. break;
  158. case AGG_TX_STATE_DELAY_TX_MSK:
  159. priv->_agn.reply_agg_tx_stats.delay_tx++;
  160. break;
  161. default:
  162. priv->_agn.reply_agg_tx_stats.unknown++;
  163. break;
  164. }
  165. }
  166. static void iwlagn_set_tx_status(struct iwl_priv *priv,
  167. struct ieee80211_tx_info *info,
  168. struct iwlagn_tx_resp *tx_resp,
  169. int txq_id, bool is_agg)
  170. {
  171. u16 status = le16_to_cpu(tx_resp->status.status);
  172. info->status.rates[0].count = tx_resp->failure_frame + 1;
  173. if (is_agg)
  174. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  175. info->flags |= iwl_tx_status_to_mac80211(status);
  176. iwlagn_hwrate_to_tx_control(priv, le32_to_cpu(tx_resp->rate_n_flags),
  177. info);
  178. if (!iwl_is_tx_success(status))
  179. iwlagn_count_tx_err_status(priv, status);
  180. IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
  181. "0x%x retries %d\n",
  182. txq_id,
  183. iwl_get_tx_fail_reason(status), status,
  184. le32_to_cpu(tx_resp->rate_n_flags),
  185. tx_resp->failure_frame);
  186. }
  187. #ifdef CONFIG_IWLWIFI_DEBUG
  188. #define AGG_TX_STATE_FAIL(x) case AGG_TX_STATE_ ## x: return #x
  189. const char *iwl_get_agg_tx_fail_reason(u16 status)
  190. {
  191. status &= AGG_TX_STATUS_MSK;
  192. switch (status) {
  193. case AGG_TX_STATE_TRANSMITTED:
  194. return "SUCCESS";
  195. AGG_TX_STATE_FAIL(UNDERRUN_MSK);
  196. AGG_TX_STATE_FAIL(BT_PRIO_MSK);
  197. AGG_TX_STATE_FAIL(FEW_BYTES_MSK);
  198. AGG_TX_STATE_FAIL(ABORT_MSK);
  199. AGG_TX_STATE_FAIL(LAST_SENT_TTL_MSK);
  200. AGG_TX_STATE_FAIL(LAST_SENT_TRY_CNT_MSK);
  201. AGG_TX_STATE_FAIL(LAST_SENT_BT_KILL_MSK);
  202. AGG_TX_STATE_FAIL(SCD_QUERY_MSK);
  203. AGG_TX_STATE_FAIL(TEST_BAD_CRC32_MSK);
  204. AGG_TX_STATE_FAIL(RESPONSE_MSK);
  205. AGG_TX_STATE_FAIL(DUMP_TX_MSK);
  206. AGG_TX_STATE_FAIL(DELAY_TX_MSK);
  207. }
  208. return "UNKNOWN";
  209. }
  210. #endif /* CONFIG_IWLWIFI_DEBUG */
  211. static int iwlagn_tx_status_reply_tx(struct iwl_priv *priv,
  212. struct iwl_ht_agg *agg,
  213. struct iwlagn_tx_resp *tx_resp,
  214. int txq_id, u16 start_idx)
  215. {
  216. u16 status;
  217. struct agg_tx_status *frame_status = &tx_resp->status;
  218. struct ieee80211_hdr *hdr = NULL;
  219. int i, sh, idx;
  220. u16 seq;
  221. if (agg->wait_for_ba)
  222. IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
  223. agg->frame_count = tx_resp->frame_count;
  224. agg->start_idx = start_idx;
  225. agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  226. agg->bitmap = 0;
  227. /* # frames attempted by Tx command */
  228. if (agg->frame_count == 1) {
  229. /* Only one frame was attempted; no block-ack will arrive */
  230. idx = start_idx;
  231. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
  232. agg->frame_count, agg->start_idx, idx);
  233. iwlagn_set_tx_status(priv,
  234. IEEE80211_SKB_CB(
  235. priv->txq[txq_id].txb[idx].skb),
  236. tx_resp, txq_id, true);
  237. agg->wait_for_ba = 0;
  238. } else {
  239. /* Two or more frames were attempted; expect block-ack */
  240. u64 bitmap = 0;
  241. /*
  242. * Start is the lowest frame sent. It may not be the first
  243. * frame in the batch; we figure this out dynamically during
  244. * the following loop.
  245. */
  246. int start = agg->start_idx;
  247. /* Construct bit-map of pending frames within Tx window */
  248. for (i = 0; i < agg->frame_count; i++) {
  249. u16 sc;
  250. status = le16_to_cpu(frame_status[i].status);
  251. seq = le16_to_cpu(frame_status[i].sequence);
  252. idx = SEQ_TO_INDEX(seq);
  253. txq_id = SEQ_TO_QUEUE(seq);
  254. if (status & AGG_TX_STATUS_MSK)
  255. iwlagn_count_agg_tx_err_status(priv, status);
  256. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  257. AGG_TX_STATE_ABORT_MSK))
  258. continue;
  259. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
  260. agg->frame_count, txq_id, idx);
  261. IWL_DEBUG_TX_REPLY(priv, "status %s (0x%08x), "
  262. "try-count (0x%08x)\n",
  263. iwl_get_agg_tx_fail_reason(status),
  264. status & AGG_TX_STATUS_MSK,
  265. status & AGG_TX_TRY_MSK);
  266. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  267. if (!hdr) {
  268. IWL_ERR(priv,
  269. "BUG_ON idx doesn't point to valid skb"
  270. " idx=%d, txq_id=%d\n", idx, txq_id);
  271. return -1;
  272. }
  273. sc = le16_to_cpu(hdr->seq_ctrl);
  274. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  275. IWL_ERR(priv,
  276. "BUG_ON idx doesn't match seq control"
  277. " idx=%d, seq_idx=%d, seq=%d\n",
  278. idx, SEQ_TO_SN(sc),
  279. hdr->seq_ctrl);
  280. return -1;
  281. }
  282. IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
  283. i, idx, SEQ_TO_SN(sc));
  284. /*
  285. * sh -> how many frames ahead of the starting frame is
  286. * the current one?
  287. *
  288. * Note that all frames sent in the batch must be in a
  289. * 64-frame window, so this number should be in [0,63].
  290. * If outside of this window, then we've found a new
  291. * "first" frame in the batch and need to change start.
  292. */
  293. sh = idx - start;
  294. /*
  295. * If >= 64, out of window. start must be at the front
  296. * of the circular buffer, idx must be near the end of
  297. * the buffer, and idx is the new "first" frame. Shift
  298. * the indices around.
  299. */
  300. if (sh >= 64) {
  301. /* Shift bitmap by start - idx, wrapped */
  302. sh = 0x100 - idx + start;
  303. bitmap = bitmap << sh;
  304. /* Now idx is the new start so sh = 0 */
  305. sh = 0;
  306. start = idx;
  307. /*
  308. * If <= -64 then wraps the 256-pkt circular buffer
  309. * (e.g., start = 255 and idx = 0, sh should be 1)
  310. */
  311. } else if (sh <= -64) {
  312. sh = 0x100 - start + idx;
  313. /*
  314. * If < 0 but > -64, out of window. idx is before start
  315. * but not wrapped. Shift the indices around.
  316. */
  317. } else if (sh < 0) {
  318. /* Shift by how far start is ahead of idx */
  319. sh = start - idx;
  320. bitmap = bitmap << sh;
  321. /* Now idx is the new start so sh = 0 */
  322. start = idx;
  323. sh = 0;
  324. }
  325. /* Sequence number start + sh was sent in this batch */
  326. bitmap |= 1ULL << sh;
  327. IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
  328. start, (unsigned long long)bitmap);
  329. }
  330. /*
  331. * Store the bitmap and possibly the new start, if we wrapped
  332. * the buffer above
  333. */
  334. agg->bitmap = bitmap;
  335. agg->start_idx = start;
  336. IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
  337. agg->frame_count, agg->start_idx,
  338. (unsigned long long)agg->bitmap);
  339. if (bitmap)
  340. agg->wait_for_ba = 1;
  341. }
  342. return 0;
  343. }
  344. void iwl_check_abort_status(struct iwl_priv *priv,
  345. u8 frame_count, u32 status)
  346. {
  347. if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
  348. IWL_ERR(priv, "Tx flush command to flush out all frames\n");
  349. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  350. queue_work(priv->workqueue, &priv->tx_flush);
  351. }
  352. }
  353. static void iwlagn_rx_reply_tx(struct iwl_priv *priv,
  354. struct iwl_rx_mem_buffer *rxb)
  355. {
  356. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  357. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  358. int txq_id = SEQ_TO_QUEUE(sequence);
  359. int index = SEQ_TO_INDEX(sequence);
  360. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  361. struct ieee80211_tx_info *info;
  362. struct iwlagn_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  363. u32 status = le16_to_cpu(tx_resp->status.status);
  364. int tid;
  365. int sta_id;
  366. int freed;
  367. unsigned long flags;
  368. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  369. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  370. "is out of range [0-%d] %d %d\n", txq_id,
  371. index, txq->q.n_bd, txq->q.write_ptr,
  372. txq->q.read_ptr);
  373. return;
  374. }
  375. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  376. memset(&info->status, 0, sizeof(info->status));
  377. tid = (tx_resp->ra_tid & IWLAGN_TX_RES_TID_MSK) >>
  378. IWLAGN_TX_RES_TID_POS;
  379. sta_id = (tx_resp->ra_tid & IWLAGN_TX_RES_RA_MSK) >>
  380. IWLAGN_TX_RES_RA_POS;
  381. spin_lock_irqsave(&priv->sta_lock, flags);
  382. if (txq->sched_retry) {
  383. const u32 scd_ssn = iwlagn_get_scd_ssn(tx_resp);
  384. struct iwl_ht_agg *agg;
  385. agg = &priv->stations[sta_id].tid[tid].agg;
  386. /*
  387. * If the BT kill count is non-zero, we'll get this
  388. * notification again.
  389. */
  390. if (tx_resp->bt_kill_count && tx_resp->frame_count == 1 &&
  391. priv->cfg->bt_params &&
  392. priv->cfg->bt_params->advanced_bt_coexist) {
  393. IWL_WARN(priv, "receive reply tx with bt_kill\n");
  394. }
  395. iwlagn_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  396. /* check if BAR is needed */
  397. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  398. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  399. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  400. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  401. IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
  402. "scd_ssn=%d idx=%d txq=%d swq=%d\n",
  403. scd_ssn , index, txq_id, txq->swq_id);
  404. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  405. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  406. if (priv->mac80211_registered &&
  407. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  408. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
  409. if (agg->state == IWL_AGG_OFF)
  410. iwl_wake_queue(priv, txq_id);
  411. else
  412. iwl_wake_queue(priv, txq->swq_id);
  413. }
  414. }
  415. } else {
  416. BUG_ON(txq_id != txq->swq_id);
  417. iwlagn_set_tx_status(priv, info, tx_resp, txq_id, false);
  418. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  419. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  420. if (priv->mac80211_registered &&
  421. (iwl_queue_space(&txq->q) > txq->q.low_mark))
  422. iwl_wake_queue(priv, txq_id);
  423. }
  424. iwlagn_txq_check_empty(priv, sta_id, tid, txq_id);
  425. iwl_check_abort_status(priv, tx_resp->frame_count, status);
  426. spin_unlock_irqrestore(&priv->sta_lock, flags);
  427. }
  428. void iwlagn_rx_handler_setup(struct iwl_priv *priv)
  429. {
  430. /* init calibration handlers */
  431. priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
  432. iwlagn_rx_calib_result;
  433. priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
  434. iwlagn_rx_calib_complete;
  435. priv->rx_handlers[REPLY_TX] = iwlagn_rx_reply_tx;
  436. }
  437. void iwlagn_setup_deferred_work(struct iwl_priv *priv)
  438. {
  439. /* in agn, the tx power calibration is done in uCode */
  440. priv->disable_tx_power_cal = 1;
  441. }
  442. int iwlagn_hw_valid_rtc_data_addr(u32 addr)
  443. {
  444. return (addr >= IWLAGN_RTC_DATA_LOWER_BOUND) &&
  445. (addr < IWLAGN_RTC_DATA_UPPER_BOUND);
  446. }
  447. int iwlagn_send_tx_power(struct iwl_priv *priv)
  448. {
  449. struct iwlagn_tx_power_dbm_cmd tx_power_cmd;
  450. u8 tx_ant_cfg_cmd;
  451. /* half dBm need to multiply */
  452. tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
  453. if (priv->tx_power_lmt_in_half_dbm &&
  454. priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
  455. /*
  456. * For the newer devices which using enhanced/extend tx power
  457. * table in EEPROM, the format is in half dBm. driver need to
  458. * convert to dBm format before report to mac80211.
  459. * By doing so, there is a possibility of 1/2 dBm resolution
  460. * lost. driver will perform "round-up" operation before
  461. * reporting, but it will cause 1/2 dBm tx power over the
  462. * regulatory limit. Perform the checking here, if the
  463. * "tx_power_user_lmt" is higher than EEPROM value (in
  464. * half-dBm format), lower the tx power based on EEPROM
  465. */
  466. tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
  467. }
  468. tx_power_cmd.flags = IWLAGN_TX_POWER_NO_CLOSED;
  469. tx_power_cmd.srv_chan_lmt = IWLAGN_TX_POWER_AUTO;
  470. if (IWL_UCODE_API(priv->ucode_ver) == 1)
  471. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
  472. else
  473. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
  474. return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
  475. sizeof(tx_power_cmd), &tx_power_cmd,
  476. NULL);
  477. }
  478. void iwlagn_temperature(struct iwl_priv *priv)
  479. {
  480. /* store temperature from statistics (in Celsius) */
  481. priv->temperature =
  482. le32_to_cpu(priv->_agn.statistics.general.common.temperature);
  483. iwl_tt_handler(priv);
  484. }
  485. u16 iwlagn_eeprom_calib_version(struct iwl_priv *priv)
  486. {
  487. struct iwl_eeprom_calib_hdr {
  488. u8 version;
  489. u8 pa_type;
  490. u16 voltage;
  491. } *hdr;
  492. hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
  493. EEPROM_CALIB_ALL);
  494. return hdr->version;
  495. }
  496. /*
  497. * EEPROM
  498. */
  499. static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
  500. {
  501. u16 offset = 0;
  502. if ((address & INDIRECT_ADDRESS) == 0)
  503. return address;
  504. switch (address & INDIRECT_TYPE_MSK) {
  505. case INDIRECT_HOST:
  506. offset = iwl_eeprom_query16(priv, EEPROM_LINK_HOST);
  507. break;
  508. case INDIRECT_GENERAL:
  509. offset = iwl_eeprom_query16(priv, EEPROM_LINK_GENERAL);
  510. break;
  511. case INDIRECT_REGULATORY:
  512. offset = iwl_eeprom_query16(priv, EEPROM_LINK_REGULATORY);
  513. break;
  514. case INDIRECT_CALIBRATION:
  515. offset = iwl_eeprom_query16(priv, EEPROM_LINK_CALIBRATION);
  516. break;
  517. case INDIRECT_PROCESS_ADJST:
  518. offset = iwl_eeprom_query16(priv, EEPROM_LINK_PROCESS_ADJST);
  519. break;
  520. case INDIRECT_OTHERS:
  521. offset = iwl_eeprom_query16(priv, EEPROM_LINK_OTHERS);
  522. break;
  523. default:
  524. IWL_ERR(priv, "illegal indirect type: 0x%X\n",
  525. address & INDIRECT_TYPE_MSK);
  526. break;
  527. }
  528. /* translate the offset from words to byte */
  529. return (address & ADDRESS_MSK) + (offset << 1);
  530. }
  531. const u8 *iwlagn_eeprom_query_addr(const struct iwl_priv *priv,
  532. size_t offset)
  533. {
  534. u32 address = eeprom_indirect_address(priv, offset);
  535. BUG_ON(address >= priv->cfg->base_params->eeprom_size);
  536. return &priv->eeprom[address];
  537. }
  538. struct iwl_mod_params iwlagn_mod_params = {
  539. .amsdu_size_8K = 1,
  540. .restart_fw = 1,
  541. /* the rest are 0 by default */
  542. };
  543. void iwlagn_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  544. {
  545. unsigned long flags;
  546. int i;
  547. spin_lock_irqsave(&rxq->lock, flags);
  548. INIT_LIST_HEAD(&rxq->rx_free);
  549. INIT_LIST_HEAD(&rxq->rx_used);
  550. /* Fill the rx_used queue with _all_ of the Rx buffers */
  551. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  552. /* In the reset function, these buffers may have been allocated
  553. * to an SKB, so we need to unmap and free potential storage */
  554. if (rxq->pool[i].page != NULL) {
  555. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  556. PAGE_SIZE << priv->hw_params.rx_page_order,
  557. PCI_DMA_FROMDEVICE);
  558. __iwl_free_pages(priv, rxq->pool[i].page);
  559. rxq->pool[i].page = NULL;
  560. }
  561. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  562. }
  563. for (i = 0; i < RX_QUEUE_SIZE; i++)
  564. rxq->queue[i] = NULL;
  565. /* Set us so that we have processed and used all buffers, but have
  566. * not restocked the Rx queue with fresh buffers */
  567. rxq->read = rxq->write = 0;
  568. rxq->write_actual = 0;
  569. rxq->free_count = 0;
  570. spin_unlock_irqrestore(&rxq->lock, flags);
  571. }
  572. int iwlagn_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  573. {
  574. u32 rb_size;
  575. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  576. u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
  577. if (!priv->cfg->base_params->use_isr_legacy)
  578. rb_timeout = RX_RB_TIMEOUT;
  579. if (priv->cfg->mod_params->amsdu_size_8K)
  580. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  581. else
  582. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  583. /* Stop Rx DMA */
  584. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  585. /* Reset driver's Rx queue write index */
  586. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  587. /* Tell device where to find RBD circular buffer in DRAM */
  588. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  589. (u32)(rxq->bd_dma >> 8));
  590. /* Tell device where in DRAM to update its Rx status */
  591. iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  592. rxq->rb_stts_dma >> 4);
  593. /* Enable Rx DMA
  594. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  595. * the credit mechanism in 5000 HW RX FIFO
  596. * Direct rx interrupts to hosts
  597. * Rx buffer size 4 or 8k
  598. * RB timeout 0x10
  599. * 256 RBDs
  600. */
  601. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  602. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  603. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  604. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  605. FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  606. rb_size|
  607. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  608. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  609. /* Set interrupt coalescing timer to default (2048 usecs) */
  610. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  611. return 0;
  612. }
  613. int iwlagn_hw_nic_init(struct iwl_priv *priv)
  614. {
  615. unsigned long flags;
  616. struct iwl_rx_queue *rxq = &priv->rxq;
  617. int ret;
  618. /* nic_init */
  619. spin_lock_irqsave(&priv->lock, flags);
  620. priv->cfg->ops->lib->apm_ops.init(priv);
  621. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  622. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  623. spin_unlock_irqrestore(&priv->lock, flags);
  624. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  625. priv->cfg->ops->lib->apm_ops.config(priv);
  626. /* Allocate the RX queue, or reset if it is already allocated */
  627. if (!rxq->bd) {
  628. ret = iwl_rx_queue_alloc(priv);
  629. if (ret) {
  630. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  631. return -ENOMEM;
  632. }
  633. } else
  634. iwlagn_rx_queue_reset(priv, rxq);
  635. iwlagn_rx_replenish(priv);
  636. iwlagn_rx_init(priv, rxq);
  637. spin_lock_irqsave(&priv->lock, flags);
  638. rxq->need_update = 1;
  639. iwl_rx_queue_update_write_ptr(priv, rxq);
  640. spin_unlock_irqrestore(&priv->lock, flags);
  641. /* Allocate or reset and init all Tx and Command queues */
  642. if (!priv->txq) {
  643. ret = iwlagn_txq_ctx_alloc(priv);
  644. if (ret)
  645. return ret;
  646. } else
  647. iwlagn_txq_ctx_reset(priv);
  648. set_bit(STATUS_INIT, &priv->status);
  649. return 0;
  650. }
  651. /**
  652. * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  653. */
  654. static inline __le32 iwlagn_dma_addr2rbd_ptr(struct iwl_priv *priv,
  655. dma_addr_t dma_addr)
  656. {
  657. return cpu_to_le32((u32)(dma_addr >> 8));
  658. }
  659. /**
  660. * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
  661. *
  662. * If there are slots in the RX queue that need to be restocked,
  663. * and we have free pre-allocated buffers, fill the ranks as much
  664. * as we can, pulling from rx_free.
  665. *
  666. * This moves the 'write' index forward to catch up with 'processed', and
  667. * also updates the memory address in the firmware to reference the new
  668. * target buffer.
  669. */
  670. void iwlagn_rx_queue_restock(struct iwl_priv *priv)
  671. {
  672. struct iwl_rx_queue *rxq = &priv->rxq;
  673. struct list_head *element;
  674. struct iwl_rx_mem_buffer *rxb;
  675. unsigned long flags;
  676. spin_lock_irqsave(&rxq->lock, flags);
  677. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  678. /* The overwritten rxb must be a used one */
  679. rxb = rxq->queue[rxq->write];
  680. BUG_ON(rxb && rxb->page);
  681. /* Get next free Rx buffer, remove from free list */
  682. element = rxq->rx_free.next;
  683. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  684. list_del(element);
  685. /* Point to Rx buffer via next RBD in circular buffer */
  686. rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(priv,
  687. rxb->page_dma);
  688. rxq->queue[rxq->write] = rxb;
  689. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  690. rxq->free_count--;
  691. }
  692. spin_unlock_irqrestore(&rxq->lock, flags);
  693. /* If the pre-allocated buffer pool is dropping low, schedule to
  694. * refill it */
  695. if (rxq->free_count <= RX_LOW_WATERMARK)
  696. queue_work(priv->workqueue, &priv->rx_replenish);
  697. /* If we've added more space for the firmware to place data, tell it.
  698. * Increment device's write pointer in multiples of 8. */
  699. if (rxq->write_actual != (rxq->write & ~0x7)) {
  700. spin_lock_irqsave(&rxq->lock, flags);
  701. rxq->need_update = 1;
  702. spin_unlock_irqrestore(&rxq->lock, flags);
  703. iwl_rx_queue_update_write_ptr(priv, rxq);
  704. }
  705. }
  706. /**
  707. * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
  708. *
  709. * When moving to rx_free an SKB is allocated for the slot.
  710. *
  711. * Also restock the Rx queue via iwl_rx_queue_restock.
  712. * This is called as a scheduled work item (except for during initialization)
  713. */
  714. void iwlagn_rx_allocate(struct iwl_priv *priv, gfp_t priority)
  715. {
  716. struct iwl_rx_queue *rxq = &priv->rxq;
  717. struct list_head *element;
  718. struct iwl_rx_mem_buffer *rxb;
  719. struct page *page;
  720. unsigned long flags;
  721. gfp_t gfp_mask = priority;
  722. while (1) {
  723. spin_lock_irqsave(&rxq->lock, flags);
  724. if (list_empty(&rxq->rx_used)) {
  725. spin_unlock_irqrestore(&rxq->lock, flags);
  726. return;
  727. }
  728. spin_unlock_irqrestore(&rxq->lock, flags);
  729. if (rxq->free_count > RX_LOW_WATERMARK)
  730. gfp_mask |= __GFP_NOWARN;
  731. if (priv->hw_params.rx_page_order > 0)
  732. gfp_mask |= __GFP_COMP;
  733. /* Alloc a new receive buffer */
  734. page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
  735. if (!page) {
  736. if (net_ratelimit())
  737. IWL_DEBUG_INFO(priv, "alloc_pages failed, "
  738. "order: %d\n",
  739. priv->hw_params.rx_page_order);
  740. if ((rxq->free_count <= RX_LOW_WATERMARK) &&
  741. net_ratelimit())
  742. IWL_CRIT(priv, "Failed to alloc_pages with %s. Only %u free buffers remaining.\n",
  743. priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  744. rxq->free_count);
  745. /* We don't reschedule replenish work here -- we will
  746. * call the restock method and if it still needs
  747. * more buffers it will schedule replenish */
  748. return;
  749. }
  750. spin_lock_irqsave(&rxq->lock, flags);
  751. if (list_empty(&rxq->rx_used)) {
  752. spin_unlock_irqrestore(&rxq->lock, flags);
  753. __free_pages(page, priv->hw_params.rx_page_order);
  754. return;
  755. }
  756. element = rxq->rx_used.next;
  757. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  758. list_del(element);
  759. spin_unlock_irqrestore(&rxq->lock, flags);
  760. BUG_ON(rxb->page);
  761. rxb->page = page;
  762. /* Get physical address of the RB */
  763. rxb->page_dma = pci_map_page(priv->pci_dev, page, 0,
  764. PAGE_SIZE << priv->hw_params.rx_page_order,
  765. PCI_DMA_FROMDEVICE);
  766. /* dma address must be no more than 36 bits */
  767. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  768. /* and also 256 byte aligned! */
  769. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  770. spin_lock_irqsave(&rxq->lock, flags);
  771. list_add_tail(&rxb->list, &rxq->rx_free);
  772. rxq->free_count++;
  773. priv->alloc_rxb_page++;
  774. spin_unlock_irqrestore(&rxq->lock, flags);
  775. }
  776. }
  777. void iwlagn_rx_replenish(struct iwl_priv *priv)
  778. {
  779. unsigned long flags;
  780. iwlagn_rx_allocate(priv, GFP_KERNEL);
  781. spin_lock_irqsave(&priv->lock, flags);
  782. iwlagn_rx_queue_restock(priv);
  783. spin_unlock_irqrestore(&priv->lock, flags);
  784. }
  785. void iwlagn_rx_replenish_now(struct iwl_priv *priv)
  786. {
  787. iwlagn_rx_allocate(priv, GFP_ATOMIC);
  788. iwlagn_rx_queue_restock(priv);
  789. }
  790. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  791. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  792. * This free routine walks the list of POOL entries and if SKB is set to
  793. * non NULL it is unmapped and freed
  794. */
  795. void iwlagn_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  796. {
  797. int i;
  798. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  799. if (rxq->pool[i].page != NULL) {
  800. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  801. PAGE_SIZE << priv->hw_params.rx_page_order,
  802. PCI_DMA_FROMDEVICE);
  803. __iwl_free_pages(priv, rxq->pool[i].page);
  804. rxq->pool[i].page = NULL;
  805. }
  806. }
  807. dma_free_coherent(&priv->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  808. rxq->bd_dma);
  809. dma_free_coherent(&priv->pci_dev->dev, sizeof(struct iwl_rb_status),
  810. rxq->rb_stts, rxq->rb_stts_dma);
  811. rxq->bd = NULL;
  812. rxq->rb_stts = NULL;
  813. }
  814. int iwlagn_rxq_stop(struct iwl_priv *priv)
  815. {
  816. /* stop Rx DMA */
  817. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  818. iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
  819. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  820. return 0;
  821. }
  822. int iwlagn_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  823. {
  824. int idx = 0;
  825. int band_offset = 0;
  826. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  827. if (rate_n_flags & RATE_MCS_HT_MSK) {
  828. idx = (rate_n_flags & 0xff);
  829. return idx;
  830. /* Legacy rate format, search for match in table */
  831. } else {
  832. if (band == IEEE80211_BAND_5GHZ)
  833. band_offset = IWL_FIRST_OFDM_RATE;
  834. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  835. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  836. return idx - band_offset;
  837. }
  838. return -1;
  839. }
  840. /* Calc max signal level (dBm) among 3 possible receivers */
  841. static inline int iwlagn_calc_rssi(struct iwl_priv *priv,
  842. struct iwl_rx_phy_res *rx_resp)
  843. {
  844. return priv->cfg->ops->utils->calc_rssi(priv, rx_resp);
  845. }
  846. static u32 iwlagn_translate_rx_status(struct iwl_priv *priv, u32 decrypt_in)
  847. {
  848. u32 decrypt_out = 0;
  849. if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
  850. RX_RES_STATUS_STATION_FOUND)
  851. decrypt_out |= (RX_RES_STATUS_STATION_FOUND |
  852. RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
  853. decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
  854. /* packet was not encrypted */
  855. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  856. RX_RES_STATUS_SEC_TYPE_NONE)
  857. return decrypt_out;
  858. /* packet was encrypted with unknown alg */
  859. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  860. RX_RES_STATUS_SEC_TYPE_ERR)
  861. return decrypt_out;
  862. /* decryption was not done in HW */
  863. if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
  864. RX_MPDU_RES_STATUS_DEC_DONE_MSK)
  865. return decrypt_out;
  866. switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
  867. case RX_RES_STATUS_SEC_TYPE_CCMP:
  868. /* alg is CCM: check MIC only */
  869. if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
  870. /* Bad MIC */
  871. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  872. else
  873. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  874. break;
  875. case RX_RES_STATUS_SEC_TYPE_TKIP:
  876. if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
  877. /* Bad TTAK */
  878. decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
  879. break;
  880. }
  881. /* fall through if TTAK OK */
  882. default:
  883. if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
  884. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  885. else
  886. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  887. break;
  888. }
  889. IWL_DEBUG_RX(priv, "decrypt_in:0x%x decrypt_out = 0x%x\n",
  890. decrypt_in, decrypt_out);
  891. return decrypt_out;
  892. }
  893. static void iwlagn_pass_packet_to_mac80211(struct iwl_priv *priv,
  894. struct ieee80211_hdr *hdr,
  895. u16 len,
  896. u32 ampdu_status,
  897. struct iwl_rx_mem_buffer *rxb,
  898. struct ieee80211_rx_status *stats)
  899. {
  900. struct sk_buff *skb;
  901. __le16 fc = hdr->frame_control;
  902. /* We only process data packets if the interface is open */
  903. if (unlikely(!priv->is_open)) {
  904. IWL_DEBUG_DROP_LIMIT(priv,
  905. "Dropping packet while interface is not open.\n");
  906. return;
  907. }
  908. /* In case of HW accelerated crypto and bad decryption, drop */
  909. if (!priv->cfg->mod_params->sw_crypto &&
  910. iwl_set_decrypted_flag(priv, hdr, ampdu_status, stats))
  911. return;
  912. skb = dev_alloc_skb(128);
  913. if (!skb) {
  914. IWL_ERR(priv, "dev_alloc_skb failed\n");
  915. return;
  916. }
  917. skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len);
  918. iwl_update_stats(priv, false, fc, len);
  919. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  920. ieee80211_rx(priv->hw, skb);
  921. priv->alloc_rxb_page--;
  922. rxb->page = NULL;
  923. }
  924. /* Called for REPLY_RX (legacy ABG frames), or
  925. * REPLY_RX_MPDU_CMD (HT high-throughput N frames). */
  926. void iwlagn_rx_reply_rx(struct iwl_priv *priv,
  927. struct iwl_rx_mem_buffer *rxb)
  928. {
  929. struct ieee80211_hdr *header;
  930. struct ieee80211_rx_status rx_status;
  931. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  932. struct iwl_rx_phy_res *phy_res;
  933. __le32 rx_pkt_status;
  934. struct iwl_rx_mpdu_res_start *amsdu;
  935. u32 len;
  936. u32 ampdu_status;
  937. u32 rate_n_flags;
  938. /**
  939. * REPLY_RX and REPLY_RX_MPDU_CMD are handled differently.
  940. * REPLY_RX: physical layer info is in this buffer
  941. * REPLY_RX_MPDU_CMD: physical layer info was sent in separate
  942. * command and cached in priv->last_phy_res
  943. *
  944. * Here we set up local variables depending on which command is
  945. * received.
  946. */
  947. if (pkt->hdr.cmd == REPLY_RX) {
  948. phy_res = (struct iwl_rx_phy_res *)pkt->u.raw;
  949. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res)
  950. + phy_res->cfg_phy_cnt);
  951. len = le16_to_cpu(phy_res->byte_count);
  952. rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*phy_res) +
  953. phy_res->cfg_phy_cnt + len);
  954. ampdu_status = le32_to_cpu(rx_pkt_status);
  955. } else {
  956. if (!priv->_agn.last_phy_res_valid) {
  957. IWL_ERR(priv, "MPDU frame without cached PHY data\n");
  958. return;
  959. }
  960. phy_res = &priv->_agn.last_phy_res;
  961. amsdu = (struct iwl_rx_mpdu_res_start *)pkt->u.raw;
  962. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
  963. len = le16_to_cpu(amsdu->byte_count);
  964. rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*amsdu) + len);
  965. ampdu_status = iwlagn_translate_rx_status(priv,
  966. le32_to_cpu(rx_pkt_status));
  967. }
  968. if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
  969. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  970. phy_res->cfg_phy_cnt);
  971. return;
  972. }
  973. if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  974. !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  975. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n",
  976. le32_to_cpu(rx_pkt_status));
  977. return;
  978. }
  979. /* This will be used in several places later */
  980. rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
  981. /* rx_status carries information about the packet to mac80211 */
  982. rx_status.mactime = le64_to_cpu(phy_res->timestamp);
  983. rx_status.freq =
  984. ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel));
  985. rx_status.band = (phy_res->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  986. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  987. rx_status.rate_idx =
  988. iwlagn_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
  989. rx_status.flag = 0;
  990. /* TSF isn't reliable. In order to allow smooth user experience,
  991. * this W/A doesn't propagate it to the mac80211 */
  992. /*rx_status.flag |= RX_FLAG_TSFT;*/
  993. priv->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
  994. /* Find max signal strength (dBm) among 3 antenna/receiver chains */
  995. rx_status.signal = iwlagn_calc_rssi(priv, phy_res);
  996. iwl_dbg_log_rx_data_frame(priv, len, header);
  997. IWL_DEBUG_STATS_LIMIT(priv, "Rssi %d, TSF %llu\n",
  998. rx_status.signal, (unsigned long long)rx_status.mactime);
  999. /*
  1000. * "antenna number"
  1001. *
  1002. * It seems that the antenna field in the phy flags value
  1003. * is actually a bit field. This is undefined by radiotap,
  1004. * it wants an actual antenna number but I always get "7"
  1005. * for most legacy frames I receive indicating that the
  1006. * same frame was received on all three RX chains.
  1007. *
  1008. * I think this field should be removed in favor of a
  1009. * new 802.11n radiotap field "RX chains" that is defined
  1010. * as a bitmask.
  1011. */
  1012. rx_status.antenna =
  1013. (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK)
  1014. >> RX_RES_PHY_FLAGS_ANTENNA_POS;
  1015. /* set the preamble flag if appropriate */
  1016. if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  1017. rx_status.flag |= RX_FLAG_SHORTPRE;
  1018. /* Set up the HT phy flags */
  1019. if (rate_n_flags & RATE_MCS_HT_MSK)
  1020. rx_status.flag |= RX_FLAG_HT;
  1021. if (rate_n_flags & RATE_MCS_HT40_MSK)
  1022. rx_status.flag |= RX_FLAG_40MHZ;
  1023. if (rate_n_flags & RATE_MCS_SGI_MSK)
  1024. rx_status.flag |= RX_FLAG_SHORT_GI;
  1025. iwlagn_pass_packet_to_mac80211(priv, header, len, ampdu_status,
  1026. rxb, &rx_status);
  1027. }
  1028. /* Cache phy data (Rx signal strength, etc) for HT frame (REPLY_RX_PHY_CMD).
  1029. * This will be used later in iwl_rx_reply_rx() for REPLY_RX_MPDU_CMD. */
  1030. void iwlagn_rx_reply_rx_phy(struct iwl_priv *priv,
  1031. struct iwl_rx_mem_buffer *rxb)
  1032. {
  1033. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1034. priv->_agn.last_phy_res_valid = true;
  1035. memcpy(&priv->_agn.last_phy_res, pkt->u.raw,
  1036. sizeof(struct iwl_rx_phy_res));
  1037. }
  1038. static int iwl_get_single_channel_for_scan(struct iwl_priv *priv,
  1039. struct ieee80211_vif *vif,
  1040. enum ieee80211_band band,
  1041. struct iwl_scan_channel *scan_ch)
  1042. {
  1043. const struct ieee80211_supported_band *sband;
  1044. u16 passive_dwell = 0;
  1045. u16 active_dwell = 0;
  1046. int added = 0;
  1047. u16 channel = 0;
  1048. sband = iwl_get_hw_mode(priv, band);
  1049. if (!sband) {
  1050. IWL_ERR(priv, "invalid band\n");
  1051. return added;
  1052. }
  1053. active_dwell = iwl_get_active_dwell_time(priv, band, 0);
  1054. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  1055. if (passive_dwell <= active_dwell)
  1056. passive_dwell = active_dwell + 1;
  1057. channel = iwl_get_single_channel_number(priv, band);
  1058. if (channel) {
  1059. scan_ch->channel = cpu_to_le16(channel);
  1060. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  1061. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  1062. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  1063. /* Set txpower levels to defaults */
  1064. scan_ch->dsp_atten = 110;
  1065. if (band == IEEE80211_BAND_5GHZ)
  1066. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1067. else
  1068. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  1069. added++;
  1070. } else
  1071. IWL_ERR(priv, "no valid channel found\n");
  1072. return added;
  1073. }
  1074. static int iwl_get_channels_for_scan(struct iwl_priv *priv,
  1075. struct ieee80211_vif *vif,
  1076. enum ieee80211_band band,
  1077. u8 is_active, u8 n_probes,
  1078. struct iwl_scan_channel *scan_ch)
  1079. {
  1080. struct ieee80211_channel *chan;
  1081. const struct ieee80211_supported_band *sband;
  1082. const struct iwl_channel_info *ch_info;
  1083. u16 passive_dwell = 0;
  1084. u16 active_dwell = 0;
  1085. int added, i;
  1086. u16 channel;
  1087. sband = iwl_get_hw_mode(priv, band);
  1088. if (!sband)
  1089. return 0;
  1090. active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
  1091. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  1092. if (passive_dwell <= active_dwell)
  1093. passive_dwell = active_dwell + 1;
  1094. for (i = 0, added = 0; i < priv->scan_request->n_channels; i++) {
  1095. chan = priv->scan_request->channels[i];
  1096. if (chan->band != band)
  1097. continue;
  1098. channel = chan->hw_value;
  1099. scan_ch->channel = cpu_to_le16(channel);
  1100. ch_info = iwl_get_channel_info(priv, band, channel);
  1101. if (!is_channel_valid(ch_info)) {
  1102. IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
  1103. channel);
  1104. continue;
  1105. }
  1106. if (!is_active || is_channel_passive(ch_info) ||
  1107. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
  1108. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  1109. else
  1110. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  1111. if (n_probes)
  1112. scan_ch->type |= IWL_SCAN_PROBE_MASK(n_probes);
  1113. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  1114. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  1115. /* Set txpower levels to defaults */
  1116. scan_ch->dsp_atten = 110;
  1117. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  1118. * power level:
  1119. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  1120. */
  1121. if (band == IEEE80211_BAND_5GHZ)
  1122. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1123. else
  1124. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  1125. IWL_DEBUG_SCAN(priv, "Scanning ch=%d prob=0x%X [%s %d]\n",
  1126. channel, le32_to_cpu(scan_ch->type),
  1127. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  1128. "ACTIVE" : "PASSIVE",
  1129. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  1130. active_dwell : passive_dwell);
  1131. scan_ch++;
  1132. added++;
  1133. }
  1134. IWL_DEBUG_SCAN(priv, "total channels to scan %d\n", added);
  1135. return added;
  1136. }
  1137. int iwlagn_request_scan(struct iwl_priv *priv, struct ieee80211_vif *vif)
  1138. {
  1139. struct iwl_host_cmd cmd = {
  1140. .id = REPLY_SCAN_CMD,
  1141. .len = sizeof(struct iwl_scan_cmd),
  1142. .flags = CMD_SIZE_HUGE,
  1143. };
  1144. struct iwl_scan_cmd *scan;
  1145. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  1146. u32 rate_flags = 0;
  1147. u16 cmd_len;
  1148. u16 rx_chain = 0;
  1149. enum ieee80211_band band;
  1150. u8 n_probes = 0;
  1151. u8 rx_ant = priv->hw_params.valid_rx_ant;
  1152. u8 rate;
  1153. bool is_active = false;
  1154. int chan_mod;
  1155. u8 active_chains;
  1156. u8 scan_tx_antennas = priv->hw_params.valid_tx_ant;
  1157. int ret;
  1158. lockdep_assert_held(&priv->mutex);
  1159. if (vif)
  1160. ctx = iwl_rxon_ctx_from_vif(vif);
  1161. if (!priv->scan_cmd) {
  1162. priv->scan_cmd = kmalloc(sizeof(struct iwl_scan_cmd) +
  1163. IWL_MAX_SCAN_SIZE, GFP_KERNEL);
  1164. if (!priv->scan_cmd) {
  1165. IWL_DEBUG_SCAN(priv,
  1166. "fail to allocate memory for scan\n");
  1167. return -ENOMEM;
  1168. }
  1169. }
  1170. scan = priv->scan_cmd;
  1171. memset(scan, 0, sizeof(struct iwl_scan_cmd) + IWL_MAX_SCAN_SIZE);
  1172. scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
  1173. scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
  1174. if (iwl_is_any_associated(priv)) {
  1175. u16 interval = 0;
  1176. u32 extra;
  1177. u32 suspend_time = 100;
  1178. u32 scan_suspend_time = 100;
  1179. unsigned long flags;
  1180. IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
  1181. spin_lock_irqsave(&priv->lock, flags);
  1182. if (priv->is_internal_short_scan)
  1183. interval = 0;
  1184. else
  1185. interval = vif->bss_conf.beacon_int;
  1186. spin_unlock_irqrestore(&priv->lock, flags);
  1187. scan->suspend_time = 0;
  1188. scan->max_out_time = cpu_to_le32(200 * 1024);
  1189. if (!interval)
  1190. interval = suspend_time;
  1191. extra = (suspend_time / interval) << 22;
  1192. scan_suspend_time = (extra |
  1193. ((suspend_time % interval) * 1024));
  1194. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  1195. IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
  1196. scan_suspend_time, interval);
  1197. }
  1198. if (priv->is_internal_short_scan) {
  1199. IWL_DEBUG_SCAN(priv, "Start internal passive scan.\n");
  1200. } else if (priv->scan_request->n_ssids) {
  1201. int i, p = 0;
  1202. IWL_DEBUG_SCAN(priv, "Kicking off active scan\n");
  1203. for (i = 0; i < priv->scan_request->n_ssids; i++) {
  1204. /* always does wildcard anyway */
  1205. if (!priv->scan_request->ssids[i].ssid_len)
  1206. continue;
  1207. scan->direct_scan[p].id = WLAN_EID_SSID;
  1208. scan->direct_scan[p].len =
  1209. priv->scan_request->ssids[i].ssid_len;
  1210. memcpy(scan->direct_scan[p].ssid,
  1211. priv->scan_request->ssids[i].ssid,
  1212. priv->scan_request->ssids[i].ssid_len);
  1213. n_probes++;
  1214. p++;
  1215. }
  1216. is_active = true;
  1217. } else
  1218. IWL_DEBUG_SCAN(priv, "Start passive scan.\n");
  1219. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  1220. scan->tx_cmd.sta_id = ctx->bcast_sta_id;
  1221. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1222. switch (priv->scan_band) {
  1223. case IEEE80211_BAND_2GHZ:
  1224. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  1225. chan_mod = le32_to_cpu(
  1226. priv->contexts[IWL_RXON_CTX_BSS].active.flags &
  1227. RXON_FLG_CHANNEL_MODE_MSK)
  1228. >> RXON_FLG_CHANNEL_MODE_POS;
  1229. if (chan_mod == CHANNEL_MODE_PURE_40) {
  1230. rate = IWL_RATE_6M_PLCP;
  1231. } else {
  1232. rate = IWL_RATE_1M_PLCP;
  1233. rate_flags = RATE_MCS_CCK_MSK;
  1234. }
  1235. /*
  1236. * Internal scans are passive, so we can indiscriminately set
  1237. * the BT ignore flag on 2.4 GHz since it applies to TX only.
  1238. */
  1239. if (priv->cfg->bt_params &&
  1240. priv->cfg->bt_params->advanced_bt_coexist)
  1241. scan->tx_cmd.tx_flags |= TX_CMD_FLG_IGNORE_BT;
  1242. scan->good_CRC_th = IWL_GOOD_CRC_TH_DISABLED;
  1243. break;
  1244. case IEEE80211_BAND_5GHZ:
  1245. rate = IWL_RATE_6M_PLCP;
  1246. /*
  1247. * If active scanning is requested but a certain channel is
  1248. * marked passive, we can do active scanning if we detect
  1249. * transmissions.
  1250. *
  1251. * There is an issue with some firmware versions that triggers
  1252. * a sysassert on a "good CRC threshold" of zero (== disabled),
  1253. * on a radar channel even though this means that we should NOT
  1254. * send probes.
  1255. *
  1256. * The "good CRC threshold" is the number of frames that we
  1257. * need to receive during our dwell time on a channel before
  1258. * sending out probes -- setting this to a huge value will
  1259. * mean we never reach it, but at the same time work around
  1260. * the aforementioned issue. Thus use IWL_GOOD_CRC_TH_NEVER
  1261. * here instead of IWL_GOOD_CRC_TH_DISABLED.
  1262. */
  1263. scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
  1264. IWL_GOOD_CRC_TH_NEVER;
  1265. break;
  1266. default:
  1267. IWL_WARN(priv, "Invalid scan band\n");
  1268. return -EIO;
  1269. }
  1270. band = priv->scan_band;
  1271. if (priv->cfg->scan_rx_antennas[band])
  1272. rx_ant = priv->cfg->scan_rx_antennas[band];
  1273. if (priv->cfg->scan_tx_antennas[band])
  1274. scan_tx_antennas = priv->cfg->scan_tx_antennas[band];
  1275. if (priv->cfg->bt_params &&
  1276. priv->cfg->bt_params->advanced_bt_coexist &&
  1277. priv->bt_full_concurrent) {
  1278. /* operated as 1x1 in full concurrency mode */
  1279. scan_tx_antennas = first_antenna(
  1280. priv->cfg->scan_tx_antennas[band]);
  1281. }
  1282. priv->scan_tx_ant[band] = iwl_toggle_tx_ant(priv, priv->scan_tx_ant[band],
  1283. scan_tx_antennas);
  1284. rate_flags |= iwl_ant_idx_to_flags(priv->scan_tx_ant[band]);
  1285. scan->tx_cmd.rate_n_flags = iwl_hw_set_rate_n_flags(rate, rate_flags);
  1286. /* In power save mode use one chain, otherwise use all chains */
  1287. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  1288. /* rx_ant has been set to all valid chains previously */
  1289. active_chains = rx_ant &
  1290. ((u8)(priv->chain_noise_data.active_chains));
  1291. if (!active_chains)
  1292. active_chains = rx_ant;
  1293. IWL_DEBUG_SCAN(priv, "chain_noise_data.active_chains: %u\n",
  1294. priv->chain_noise_data.active_chains);
  1295. rx_ant = first_antenna(active_chains);
  1296. }
  1297. if (priv->cfg->bt_params &&
  1298. priv->cfg->bt_params->advanced_bt_coexist &&
  1299. priv->bt_full_concurrent) {
  1300. /* operated as 1x1 in full concurrency mode */
  1301. rx_ant = first_antenna(rx_ant);
  1302. }
  1303. /* MIMO is not used here, but value is required */
  1304. rx_chain |= priv->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  1305. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  1306. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
  1307. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  1308. scan->rx_chain = cpu_to_le16(rx_chain);
  1309. if (!priv->is_internal_short_scan) {
  1310. cmd_len = iwl_fill_probe_req(priv,
  1311. (struct ieee80211_mgmt *)scan->data,
  1312. vif->addr,
  1313. priv->scan_request->ie,
  1314. priv->scan_request->ie_len,
  1315. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1316. } else {
  1317. /* use bcast addr, will not be transmitted but must be valid */
  1318. cmd_len = iwl_fill_probe_req(priv,
  1319. (struct ieee80211_mgmt *)scan->data,
  1320. iwl_bcast_addr, NULL, 0,
  1321. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1322. }
  1323. scan->tx_cmd.len = cpu_to_le16(cmd_len);
  1324. scan->filter_flags |= (RXON_FILTER_ACCEPT_GRP_MSK |
  1325. RXON_FILTER_BCON_AWARE_MSK);
  1326. if (priv->is_internal_short_scan) {
  1327. scan->channel_count =
  1328. iwl_get_single_channel_for_scan(priv, vif, band,
  1329. (void *)&scan->data[le16_to_cpu(
  1330. scan->tx_cmd.len)]);
  1331. } else {
  1332. scan->channel_count =
  1333. iwl_get_channels_for_scan(priv, vif, band,
  1334. is_active, n_probes,
  1335. (void *)&scan->data[le16_to_cpu(
  1336. scan->tx_cmd.len)]);
  1337. }
  1338. if (scan->channel_count == 0) {
  1339. IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
  1340. return -EIO;
  1341. }
  1342. cmd.len += le16_to_cpu(scan->tx_cmd.len) +
  1343. scan->channel_count * sizeof(struct iwl_scan_channel);
  1344. cmd.data = scan;
  1345. scan->len = cpu_to_le16(cmd.len);
  1346. if (priv->cfg->ops->hcmd->set_pan_params) {
  1347. ret = priv->cfg->ops->hcmd->set_pan_params(priv);
  1348. if (ret)
  1349. return ret;
  1350. }
  1351. set_bit(STATUS_SCAN_HW, &priv->status);
  1352. ret = iwl_send_cmd_sync(priv, &cmd);
  1353. if (ret) {
  1354. clear_bit(STATUS_SCAN_HW, &priv->status);
  1355. if (priv->cfg->ops->hcmd->set_pan_params)
  1356. priv->cfg->ops->hcmd->set_pan_params(priv);
  1357. }
  1358. return ret;
  1359. }
  1360. int iwlagn_manage_ibss_station(struct iwl_priv *priv,
  1361. struct ieee80211_vif *vif, bool add)
  1362. {
  1363. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  1364. if (add)
  1365. return iwl_add_bssid_station(priv, vif_priv->ctx,
  1366. vif->bss_conf.bssid, true,
  1367. &vif_priv->ibss_bssid_sta_id);
  1368. return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  1369. vif->bss_conf.bssid);
  1370. }
  1371. void iwl_free_tfds_in_queue(struct iwl_priv *priv,
  1372. int sta_id, int tid, int freed)
  1373. {
  1374. lockdep_assert_held(&priv->sta_lock);
  1375. if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
  1376. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1377. else {
  1378. IWL_DEBUG_TX(priv, "free more than tfds_in_queue (%u:%d)\n",
  1379. priv->stations[sta_id].tid[tid].tfds_in_queue,
  1380. freed);
  1381. priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
  1382. }
  1383. }
  1384. #define IWL_FLUSH_WAIT_MS 2000
  1385. int iwlagn_wait_tx_queue_empty(struct iwl_priv *priv)
  1386. {
  1387. struct iwl_tx_queue *txq;
  1388. struct iwl_queue *q;
  1389. int cnt;
  1390. unsigned long now = jiffies;
  1391. int ret = 0;
  1392. /* waiting for all the tx frames complete might take a while */
  1393. for (cnt = 0; cnt < priv->hw_params.max_txq_num; cnt++) {
  1394. if (cnt == priv->cmd_queue)
  1395. continue;
  1396. txq = &priv->txq[cnt];
  1397. q = &txq->q;
  1398. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1399. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1400. msleep(1);
  1401. if (q->read_ptr != q->write_ptr) {
  1402. IWL_ERR(priv, "fail to flush all tx fifo queues\n");
  1403. ret = -ETIMEDOUT;
  1404. break;
  1405. }
  1406. }
  1407. return ret;
  1408. }
  1409. #define IWL_TX_QUEUE_MSK 0xfffff
  1410. /**
  1411. * iwlagn_txfifo_flush: send REPLY_TXFIFO_FLUSH command to uCode
  1412. *
  1413. * pre-requirements:
  1414. * 1. acquire mutex before calling
  1415. * 2. make sure rf is on and not in exit state
  1416. */
  1417. int iwlagn_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1418. {
  1419. struct iwl_txfifo_flush_cmd flush_cmd;
  1420. struct iwl_host_cmd cmd = {
  1421. .id = REPLY_TXFIFO_FLUSH,
  1422. .len = sizeof(struct iwl_txfifo_flush_cmd),
  1423. .flags = CMD_SYNC,
  1424. .data = &flush_cmd,
  1425. };
  1426. might_sleep();
  1427. memset(&flush_cmd, 0, sizeof(flush_cmd));
  1428. flush_cmd.fifo_control = IWL_TX_FIFO_VO_MSK | IWL_TX_FIFO_VI_MSK |
  1429. IWL_TX_FIFO_BE_MSK | IWL_TX_FIFO_BK_MSK;
  1430. if (priv->cfg->sku & IWL_SKU_N)
  1431. flush_cmd.fifo_control |= IWL_AGG_TX_QUEUE_MSK;
  1432. IWL_DEBUG_INFO(priv, "fifo queue control: 0X%x\n",
  1433. flush_cmd.fifo_control);
  1434. flush_cmd.flush_control = cpu_to_le16(flush_control);
  1435. return iwl_send_cmd(priv, &cmd);
  1436. }
  1437. void iwlagn_dev_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1438. {
  1439. mutex_lock(&priv->mutex);
  1440. ieee80211_stop_queues(priv->hw);
  1441. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  1442. IWL_ERR(priv, "flush request fail\n");
  1443. goto done;
  1444. }
  1445. IWL_DEBUG_INFO(priv, "wait transmit/flush all frames\n");
  1446. iwlagn_wait_tx_queue_empty(priv);
  1447. done:
  1448. ieee80211_wake_queues(priv->hw);
  1449. mutex_unlock(&priv->mutex);
  1450. }
  1451. /*
  1452. * BT coex
  1453. */
  1454. /*
  1455. * Macros to access the lookup table.
  1456. *
  1457. * The lookup table has 7 inputs: bt3_prio, bt3_txrx, bt_rf_act, wifi_req,
  1458. * wifi_prio, wifi_txrx and wifi_sh_ant_req.
  1459. *
  1460. * It has three outputs: WLAN_ACTIVE, WLAN_KILL and ANT_SWITCH
  1461. *
  1462. * The format is that "registers" 8 through 11 contain the WLAN_ACTIVE bits
  1463. * one after another in 32-bit registers, and "registers" 0 through 7 contain
  1464. * the WLAN_KILL and ANT_SWITCH bits interleaved (in that order).
  1465. *
  1466. * These macros encode that format.
  1467. */
  1468. #define LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, wifi_req, wifi_prio, \
  1469. wifi_txrx, wifi_sh_ant_req) \
  1470. (bt3_prio | (bt3_txrx << 1) | (bt_rf_act << 2) | (wifi_req << 3) | \
  1471. (wifi_prio << 4) | (wifi_txrx << 5) | (wifi_sh_ant_req << 6))
  1472. #define LUT_PTA_WLAN_ACTIVE_OP(lut, op, val) \
  1473. lut[8 + ((val) >> 5)] op (cpu_to_le32(BIT((val) & 0x1f)))
  1474. #define LUT_TEST_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1475. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1476. (!!(LUT_PTA_WLAN_ACTIVE_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, \
  1477. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1478. wifi_sh_ant_req))))
  1479. #define LUT_SET_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1480. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1481. LUT_PTA_WLAN_ACTIVE_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, \
  1482. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1483. wifi_sh_ant_req))
  1484. #define LUT_CLEAR_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, \
  1485. wifi_req, wifi_prio, wifi_txrx, \
  1486. wifi_sh_ant_req) \
  1487. LUT_PTA_WLAN_ACTIVE_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, \
  1488. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1489. wifi_sh_ant_req))
  1490. #define LUT_WLAN_KILL_OP(lut, op, val) \
  1491. lut[(val) >> 4] op (cpu_to_le32(BIT(((val) << 1) & 0x1e)))
  1492. #define LUT_TEST_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1493. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1494. (!!(LUT_WLAN_KILL_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1495. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))))
  1496. #define LUT_SET_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1497. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1498. LUT_WLAN_KILL_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1499. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1500. #define LUT_CLEAR_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1501. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1502. LUT_WLAN_KILL_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1503. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1504. #define LUT_ANT_SWITCH_OP(lut, op, val) \
  1505. lut[(val) >> 4] op (cpu_to_le32(BIT((((val) << 1) & 0x1e) + 1)))
  1506. #define LUT_TEST_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1507. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1508. (!!(LUT_ANT_SWITCH_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1509. wifi_req, wifi_prio, wifi_txrx, \
  1510. wifi_sh_ant_req))))
  1511. #define LUT_SET_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1512. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1513. LUT_ANT_SWITCH_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1514. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1515. #define LUT_CLEAR_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1516. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1517. LUT_ANT_SWITCH_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1518. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1519. static const __le32 iwlagn_def_3w_lookup[12] = {
  1520. cpu_to_le32(0xaaaaaaaa),
  1521. cpu_to_le32(0xaaaaaaaa),
  1522. cpu_to_le32(0xaeaaaaaa),
  1523. cpu_to_le32(0xaaaaaaaa),
  1524. cpu_to_le32(0xcc00ff28),
  1525. cpu_to_le32(0x0000aaaa),
  1526. cpu_to_le32(0xcc00aaaa),
  1527. cpu_to_le32(0x0000aaaa),
  1528. cpu_to_le32(0xc0004000),
  1529. cpu_to_le32(0x00004000),
  1530. cpu_to_le32(0xf0005000),
  1531. cpu_to_le32(0xf0004000),
  1532. };
  1533. static const __le32 iwlagn_concurrent_lookup[12] = {
  1534. cpu_to_le32(0xaaaaaaaa),
  1535. cpu_to_le32(0xaaaaaaaa),
  1536. cpu_to_le32(0xaaaaaaaa),
  1537. cpu_to_le32(0xaaaaaaaa),
  1538. cpu_to_le32(0xaaaaaaaa),
  1539. cpu_to_le32(0xaaaaaaaa),
  1540. cpu_to_le32(0xaaaaaaaa),
  1541. cpu_to_le32(0xaaaaaaaa),
  1542. cpu_to_le32(0x00000000),
  1543. cpu_to_le32(0x00000000),
  1544. cpu_to_le32(0x00000000),
  1545. cpu_to_le32(0x00000000),
  1546. };
  1547. void iwlagn_send_advance_bt_config(struct iwl_priv *priv)
  1548. {
  1549. struct iwlagn_bt_cmd bt_cmd = {
  1550. .max_kill = IWLAGN_BT_MAX_KILL_DEFAULT,
  1551. .bt3_timer_t7_value = IWLAGN_BT3_T7_DEFAULT,
  1552. .bt3_prio_sample_time = IWLAGN_BT3_PRIO_SAMPLE_DEFAULT,
  1553. .bt3_timer_t2_value = IWLAGN_BT3_T2_DEFAULT,
  1554. };
  1555. BUILD_BUG_ON(sizeof(iwlagn_def_3w_lookup) !=
  1556. sizeof(bt_cmd.bt3_lookup_table));
  1557. if (priv->cfg->bt_params)
  1558. bt_cmd.prio_boost = priv->cfg->bt_params->bt_prio_boost;
  1559. else
  1560. bt_cmd.prio_boost = 0;
  1561. bt_cmd.kill_ack_mask = priv->kill_ack_mask;
  1562. bt_cmd.kill_cts_mask = priv->kill_cts_mask;
  1563. bt_cmd.valid = priv->bt_valid;
  1564. bt_cmd.tx_prio_boost = 0;
  1565. bt_cmd.rx_prio_boost = 0;
  1566. /*
  1567. * Configure BT coex mode to "no coexistence" when the
  1568. * user disabled BT coexistence, we have no interface
  1569. * (might be in monitor mode), or the interface is in
  1570. * IBSS mode (no proper uCode support for coex then).
  1571. */
  1572. if (!bt_coex_active || priv->iw_mode == NL80211_IFTYPE_ADHOC) {
  1573. bt_cmd.flags = 0;
  1574. } else {
  1575. bt_cmd.flags = IWLAGN_BT_FLAG_COEX_MODE_3W <<
  1576. IWLAGN_BT_FLAG_COEX_MODE_SHIFT;
  1577. if (priv->bt_ch_announce)
  1578. bt_cmd.flags |= IWLAGN_BT_FLAG_CHANNEL_INHIBITION;
  1579. IWL_DEBUG_INFO(priv, "BT coex flag: 0X%x\n", bt_cmd.flags);
  1580. }
  1581. if (priv->bt_full_concurrent)
  1582. memcpy(bt_cmd.bt3_lookup_table, iwlagn_concurrent_lookup,
  1583. sizeof(iwlagn_concurrent_lookup));
  1584. else
  1585. memcpy(bt_cmd.bt3_lookup_table, iwlagn_def_3w_lookup,
  1586. sizeof(iwlagn_def_3w_lookup));
  1587. IWL_DEBUG_INFO(priv, "BT coex %s in %s mode\n",
  1588. bt_cmd.flags ? "active" : "disabled",
  1589. priv->bt_full_concurrent ?
  1590. "full concurrency" : "3-wire");
  1591. if (iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG, sizeof(bt_cmd), &bt_cmd))
  1592. IWL_ERR(priv, "failed to send BT Coex Config\n");
  1593. /*
  1594. * When we are doing a restart, need to also reconfigure BT
  1595. * SCO to the device. If not doing a restart, bt_sco_active
  1596. * will always be false, so there's no need to have an extra
  1597. * variable to check for it.
  1598. */
  1599. if (priv->bt_sco_active) {
  1600. struct iwlagn_bt_sco_cmd sco_cmd = { .flags = 0 };
  1601. if (priv->bt_sco_active)
  1602. sco_cmd.flags |= IWLAGN_BT_SCO_ACTIVE;
  1603. if (iwl_send_cmd_pdu(priv, REPLY_BT_COEX_SCO,
  1604. sizeof(sco_cmd), &sco_cmd))
  1605. IWL_ERR(priv, "failed to send BT SCO command\n");
  1606. }
  1607. }
  1608. static void iwlagn_bt_traffic_change_work(struct work_struct *work)
  1609. {
  1610. struct iwl_priv *priv =
  1611. container_of(work, struct iwl_priv, bt_traffic_change_work);
  1612. struct iwl_rxon_context *ctx;
  1613. int smps_request = -1;
  1614. IWL_DEBUG_INFO(priv, "BT traffic load changes: %d\n",
  1615. priv->bt_traffic_load);
  1616. switch (priv->bt_traffic_load) {
  1617. case IWL_BT_COEX_TRAFFIC_LOAD_NONE:
  1618. smps_request = IEEE80211_SMPS_AUTOMATIC;
  1619. break;
  1620. case IWL_BT_COEX_TRAFFIC_LOAD_LOW:
  1621. smps_request = IEEE80211_SMPS_DYNAMIC;
  1622. break;
  1623. case IWL_BT_COEX_TRAFFIC_LOAD_HIGH:
  1624. case IWL_BT_COEX_TRAFFIC_LOAD_CONTINUOUS:
  1625. smps_request = IEEE80211_SMPS_STATIC;
  1626. break;
  1627. default:
  1628. IWL_ERR(priv, "Invalid BT traffic load: %d\n",
  1629. priv->bt_traffic_load);
  1630. break;
  1631. }
  1632. mutex_lock(&priv->mutex);
  1633. if (priv->cfg->ops->lib->update_chain_flags)
  1634. priv->cfg->ops->lib->update_chain_flags(priv);
  1635. if (smps_request != -1) {
  1636. for_each_context(priv, ctx) {
  1637. if (ctx->vif && ctx->vif->type == NL80211_IFTYPE_STATION)
  1638. ieee80211_request_smps(ctx->vif, smps_request);
  1639. }
  1640. }
  1641. mutex_unlock(&priv->mutex);
  1642. }
  1643. static void iwlagn_print_uartmsg(struct iwl_priv *priv,
  1644. struct iwl_bt_uart_msg *uart_msg)
  1645. {
  1646. IWL_DEBUG_NOTIF(priv, "Message Type = 0x%X, SSN = 0x%X, "
  1647. "Update Req = 0x%X",
  1648. (BT_UART_MSG_FRAME1MSGTYPE_MSK & uart_msg->frame1) >>
  1649. BT_UART_MSG_FRAME1MSGTYPE_POS,
  1650. (BT_UART_MSG_FRAME1SSN_MSK & uart_msg->frame1) >>
  1651. BT_UART_MSG_FRAME1SSN_POS,
  1652. (BT_UART_MSG_FRAME1UPDATEREQ_MSK & uart_msg->frame1) >>
  1653. BT_UART_MSG_FRAME1UPDATEREQ_POS);
  1654. IWL_DEBUG_NOTIF(priv, "Open connections = 0x%X, Traffic load = 0x%X, "
  1655. "Chl_SeqN = 0x%X, In band = 0x%X",
  1656. (BT_UART_MSG_FRAME2OPENCONNECTIONS_MSK & uart_msg->frame2) >>
  1657. BT_UART_MSG_FRAME2OPENCONNECTIONS_POS,
  1658. (BT_UART_MSG_FRAME2TRAFFICLOAD_MSK & uart_msg->frame2) >>
  1659. BT_UART_MSG_FRAME2TRAFFICLOAD_POS,
  1660. (BT_UART_MSG_FRAME2CHLSEQN_MSK & uart_msg->frame2) >>
  1661. BT_UART_MSG_FRAME2CHLSEQN_POS,
  1662. (BT_UART_MSG_FRAME2INBAND_MSK & uart_msg->frame2) >>
  1663. BT_UART_MSG_FRAME2INBAND_POS);
  1664. IWL_DEBUG_NOTIF(priv, "SCO/eSCO = 0x%X, Sniff = 0x%X, A2DP = 0x%X, "
  1665. "ACL = 0x%X, Master = 0x%X, OBEX = 0x%X",
  1666. (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3) >>
  1667. BT_UART_MSG_FRAME3SCOESCO_POS,
  1668. (BT_UART_MSG_FRAME3SNIFF_MSK & uart_msg->frame3) >>
  1669. BT_UART_MSG_FRAME3SNIFF_POS,
  1670. (BT_UART_MSG_FRAME3A2DP_MSK & uart_msg->frame3) >>
  1671. BT_UART_MSG_FRAME3A2DP_POS,
  1672. (BT_UART_MSG_FRAME3ACL_MSK & uart_msg->frame3) >>
  1673. BT_UART_MSG_FRAME3ACL_POS,
  1674. (BT_UART_MSG_FRAME3MASTER_MSK & uart_msg->frame3) >>
  1675. BT_UART_MSG_FRAME3MASTER_POS,
  1676. (BT_UART_MSG_FRAME3OBEX_MSK & uart_msg->frame3) >>
  1677. BT_UART_MSG_FRAME3OBEX_POS);
  1678. IWL_DEBUG_NOTIF(priv, "Idle duration = 0x%X",
  1679. (BT_UART_MSG_FRAME4IDLEDURATION_MSK & uart_msg->frame4) >>
  1680. BT_UART_MSG_FRAME4IDLEDURATION_POS);
  1681. IWL_DEBUG_NOTIF(priv, "Tx Activity = 0x%X, Rx Activity = 0x%X, "
  1682. "eSCO Retransmissions = 0x%X",
  1683. (BT_UART_MSG_FRAME5TXACTIVITY_MSK & uart_msg->frame5) >>
  1684. BT_UART_MSG_FRAME5TXACTIVITY_POS,
  1685. (BT_UART_MSG_FRAME5RXACTIVITY_MSK & uart_msg->frame5) >>
  1686. BT_UART_MSG_FRAME5RXACTIVITY_POS,
  1687. (BT_UART_MSG_FRAME5ESCORETRANSMIT_MSK & uart_msg->frame5) >>
  1688. BT_UART_MSG_FRAME5ESCORETRANSMIT_POS);
  1689. IWL_DEBUG_NOTIF(priv, "Sniff Interval = 0x%X, Discoverable = 0x%X",
  1690. (BT_UART_MSG_FRAME6SNIFFINTERVAL_MSK & uart_msg->frame6) >>
  1691. BT_UART_MSG_FRAME6SNIFFINTERVAL_POS,
  1692. (BT_UART_MSG_FRAME6DISCOVERABLE_MSK & uart_msg->frame6) >>
  1693. BT_UART_MSG_FRAME6DISCOVERABLE_POS);
  1694. IWL_DEBUG_NOTIF(priv, "Sniff Activity = 0x%X, Inquiry/Page SR Mode = "
  1695. "0x%X, Connectable = 0x%X",
  1696. (BT_UART_MSG_FRAME7SNIFFACTIVITY_MSK & uart_msg->frame7) >>
  1697. BT_UART_MSG_FRAME7SNIFFACTIVITY_POS,
  1698. (BT_UART_MSG_FRAME7INQUIRYPAGESRMODE_MSK & uart_msg->frame7) >>
  1699. BT_UART_MSG_FRAME7INQUIRYPAGESRMODE_POS,
  1700. (BT_UART_MSG_FRAME7CONNECTABLE_MSK & uart_msg->frame7) >>
  1701. BT_UART_MSG_FRAME7CONNECTABLE_POS);
  1702. }
  1703. static void iwlagn_set_kill_ack_msk(struct iwl_priv *priv,
  1704. struct iwl_bt_uart_msg *uart_msg)
  1705. {
  1706. u8 kill_ack_msk;
  1707. __le32 bt_kill_ack_msg[2] = {
  1708. cpu_to_le32(0xFFFFFFF), cpu_to_le32(0xFFFFFC00) };
  1709. kill_ack_msk = (((BT_UART_MSG_FRAME3A2DP_MSK |
  1710. BT_UART_MSG_FRAME3SNIFF_MSK |
  1711. BT_UART_MSG_FRAME3SCOESCO_MSK) &
  1712. uart_msg->frame3) == 0) ? 1 : 0;
  1713. if (priv->kill_ack_mask != bt_kill_ack_msg[kill_ack_msk]) {
  1714. priv->bt_valid |= IWLAGN_BT_VALID_KILL_ACK_MASK;
  1715. priv->kill_ack_mask = bt_kill_ack_msg[kill_ack_msk];
  1716. /* schedule to send runtime bt_config */
  1717. queue_work(priv->workqueue, &priv->bt_runtime_config);
  1718. }
  1719. }
  1720. void iwlagn_bt_coex_profile_notif(struct iwl_priv *priv,
  1721. struct iwl_rx_mem_buffer *rxb)
  1722. {
  1723. unsigned long flags;
  1724. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1725. struct iwl_bt_coex_profile_notif *coex = &pkt->u.bt_coex_profile_notif;
  1726. struct iwlagn_bt_sco_cmd sco_cmd = { .flags = 0 };
  1727. struct iwl_bt_uart_msg *uart_msg = &coex->last_bt_uart_msg;
  1728. u8 last_traffic_load;
  1729. IWL_DEBUG_NOTIF(priv, "BT Coex notification:\n");
  1730. IWL_DEBUG_NOTIF(priv, " status: %d\n", coex->bt_status);
  1731. IWL_DEBUG_NOTIF(priv, " traffic load: %d\n", coex->bt_traffic_load);
  1732. IWL_DEBUG_NOTIF(priv, " CI compliance: %d\n",
  1733. coex->bt_ci_compliance);
  1734. iwlagn_print_uartmsg(priv, uart_msg);
  1735. last_traffic_load = priv->notif_bt_traffic_load;
  1736. priv->notif_bt_traffic_load = coex->bt_traffic_load;
  1737. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  1738. if (priv->bt_status != coex->bt_status ||
  1739. last_traffic_load != coex->bt_traffic_load) {
  1740. if (coex->bt_status) {
  1741. /* BT on */
  1742. if (!priv->bt_ch_announce)
  1743. priv->bt_traffic_load =
  1744. IWL_BT_COEX_TRAFFIC_LOAD_HIGH;
  1745. else
  1746. priv->bt_traffic_load =
  1747. coex->bt_traffic_load;
  1748. } else {
  1749. /* BT off */
  1750. priv->bt_traffic_load =
  1751. IWL_BT_COEX_TRAFFIC_LOAD_NONE;
  1752. }
  1753. priv->bt_status = coex->bt_status;
  1754. queue_work(priv->workqueue,
  1755. &priv->bt_traffic_change_work);
  1756. }
  1757. if (priv->bt_sco_active !=
  1758. (uart_msg->frame3 & BT_UART_MSG_FRAME3SCOESCO_MSK)) {
  1759. priv->bt_sco_active = uart_msg->frame3 &
  1760. BT_UART_MSG_FRAME3SCOESCO_MSK;
  1761. if (priv->bt_sco_active)
  1762. sco_cmd.flags |= IWLAGN_BT_SCO_ACTIVE;
  1763. iwl_send_cmd_pdu_async(priv, REPLY_BT_COEX_SCO,
  1764. sizeof(sco_cmd), &sco_cmd, NULL);
  1765. }
  1766. }
  1767. iwlagn_set_kill_ack_msk(priv, uart_msg);
  1768. /* FIXME: based on notification, adjust the prio_boost */
  1769. spin_lock_irqsave(&priv->lock, flags);
  1770. priv->bt_ci_compliance = coex->bt_ci_compliance;
  1771. spin_unlock_irqrestore(&priv->lock, flags);
  1772. }
  1773. void iwlagn_bt_rx_handler_setup(struct iwl_priv *priv)
  1774. {
  1775. iwlagn_rx_handler_setup(priv);
  1776. priv->rx_handlers[REPLY_BT_COEX_PROFILE_NOTIF] =
  1777. iwlagn_bt_coex_profile_notif;
  1778. }
  1779. void iwlagn_bt_setup_deferred_work(struct iwl_priv *priv)
  1780. {
  1781. iwlagn_setup_deferred_work(priv);
  1782. INIT_WORK(&priv->bt_traffic_change_work,
  1783. iwlagn_bt_traffic_change_work);
  1784. }
  1785. void iwlagn_bt_cancel_deferred_work(struct iwl_priv *priv)
  1786. {
  1787. cancel_work_sync(&priv->bt_traffic_change_work);
  1788. }