iwl-3945.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/sched.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/wireless.h>
  37. #include <linux/firmware.h>
  38. #include <linux/etherdevice.h>
  39. #include <asm/unaligned.h>
  40. #include <net/mac80211.h>
  41. #include "iwl-fh.h"
  42. #include "iwl-3945-fh.h"
  43. #include "iwl-commands.h"
  44. #include "iwl-sta.h"
  45. #include "iwl-3945.h"
  46. #include "iwl-eeprom.h"
  47. #include "iwl-core.h"
  48. #include "iwl-helpers.h"
  49. #include "iwl-led.h"
  50. #include "iwl-3945-led.h"
  51. #include "iwl-3945-debugfs.h"
  52. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  53. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  54. IWL_RATE_##r##M_IEEE, \
  55. IWL_RATE_##ip##M_INDEX, \
  56. IWL_RATE_##in##M_INDEX, \
  57. IWL_RATE_##rp##M_INDEX, \
  58. IWL_RATE_##rn##M_INDEX, \
  59. IWL_RATE_##pp##M_INDEX, \
  60. IWL_RATE_##np##M_INDEX, \
  61. IWL_RATE_##r##M_INDEX_TABLE, \
  62. IWL_RATE_##ip##M_INDEX_TABLE }
  63. /*
  64. * Parameter order:
  65. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  66. *
  67. * If there isn't a valid next or previous rate then INV is used which
  68. * maps to IWL_RATE_INVALID
  69. *
  70. */
  71. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  72. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  73. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  74. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  75. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  76. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  77. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  78. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  79. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  80. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  81. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  82. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  83. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  84. };
  85. /* 1 = enable the iwl3945_disable_events() function */
  86. #define IWL_EVT_DISABLE (0)
  87. #define IWL_EVT_DISABLE_SIZE (1532/32)
  88. /**
  89. * iwl3945_disable_events - Disable selected events in uCode event log
  90. *
  91. * Disable an event by writing "1"s into "disable"
  92. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  93. * Default values of 0 enable uCode events to be logged.
  94. * Use for only special debugging. This function is just a placeholder as-is,
  95. * you'll need to provide the special bits! ...
  96. * ... and set IWL_EVT_DISABLE to 1. */
  97. void iwl3945_disable_events(struct iwl_priv *priv)
  98. {
  99. int i;
  100. u32 base; /* SRAM address of event log header */
  101. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  102. u32 array_size; /* # of u32 entries in array */
  103. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  104. 0x00000000, /* 31 - 0 Event id numbers */
  105. 0x00000000, /* 63 - 32 */
  106. 0x00000000, /* 95 - 64 */
  107. 0x00000000, /* 127 - 96 */
  108. 0x00000000, /* 159 - 128 */
  109. 0x00000000, /* 191 - 160 */
  110. 0x00000000, /* 223 - 192 */
  111. 0x00000000, /* 255 - 224 */
  112. 0x00000000, /* 287 - 256 */
  113. 0x00000000, /* 319 - 288 */
  114. 0x00000000, /* 351 - 320 */
  115. 0x00000000, /* 383 - 352 */
  116. 0x00000000, /* 415 - 384 */
  117. 0x00000000, /* 447 - 416 */
  118. 0x00000000, /* 479 - 448 */
  119. 0x00000000, /* 511 - 480 */
  120. 0x00000000, /* 543 - 512 */
  121. 0x00000000, /* 575 - 544 */
  122. 0x00000000, /* 607 - 576 */
  123. 0x00000000, /* 639 - 608 */
  124. 0x00000000, /* 671 - 640 */
  125. 0x00000000, /* 703 - 672 */
  126. 0x00000000, /* 735 - 704 */
  127. 0x00000000, /* 767 - 736 */
  128. 0x00000000, /* 799 - 768 */
  129. 0x00000000, /* 831 - 800 */
  130. 0x00000000, /* 863 - 832 */
  131. 0x00000000, /* 895 - 864 */
  132. 0x00000000, /* 927 - 896 */
  133. 0x00000000, /* 959 - 928 */
  134. 0x00000000, /* 991 - 960 */
  135. 0x00000000, /* 1023 - 992 */
  136. 0x00000000, /* 1055 - 1024 */
  137. 0x00000000, /* 1087 - 1056 */
  138. 0x00000000, /* 1119 - 1088 */
  139. 0x00000000, /* 1151 - 1120 */
  140. 0x00000000, /* 1183 - 1152 */
  141. 0x00000000, /* 1215 - 1184 */
  142. 0x00000000, /* 1247 - 1216 */
  143. 0x00000000, /* 1279 - 1248 */
  144. 0x00000000, /* 1311 - 1280 */
  145. 0x00000000, /* 1343 - 1312 */
  146. 0x00000000, /* 1375 - 1344 */
  147. 0x00000000, /* 1407 - 1376 */
  148. 0x00000000, /* 1439 - 1408 */
  149. 0x00000000, /* 1471 - 1440 */
  150. 0x00000000, /* 1503 - 1472 */
  151. };
  152. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  153. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  154. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  155. return;
  156. }
  157. disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
  158. array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
  159. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  160. IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
  161. disable_ptr);
  162. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  163. iwl_write_targ_mem(priv,
  164. disable_ptr + (i * sizeof(u32)),
  165. evt_disable[i]);
  166. } else {
  167. IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
  168. IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
  169. IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
  170. disable_ptr, array_size);
  171. }
  172. }
  173. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  174. {
  175. int idx;
  176. for (idx = 0; idx < IWL_RATE_COUNT_3945; idx++)
  177. if (iwl3945_rates[idx].plcp == plcp)
  178. return idx;
  179. return -1;
  180. }
  181. #ifdef CONFIG_IWLWIFI_DEBUG
  182. #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
  183. static const char *iwl3945_get_tx_fail_reason(u32 status)
  184. {
  185. switch (status & TX_STATUS_MSK) {
  186. case TX_3945_STATUS_SUCCESS:
  187. return "SUCCESS";
  188. TX_STATUS_ENTRY(SHORT_LIMIT);
  189. TX_STATUS_ENTRY(LONG_LIMIT);
  190. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  191. TX_STATUS_ENTRY(MGMNT_ABORT);
  192. TX_STATUS_ENTRY(NEXT_FRAG);
  193. TX_STATUS_ENTRY(LIFE_EXPIRE);
  194. TX_STATUS_ENTRY(DEST_PS);
  195. TX_STATUS_ENTRY(ABORTED);
  196. TX_STATUS_ENTRY(BT_RETRY);
  197. TX_STATUS_ENTRY(STA_INVALID);
  198. TX_STATUS_ENTRY(FRAG_DROPPED);
  199. TX_STATUS_ENTRY(TID_DISABLE);
  200. TX_STATUS_ENTRY(FRAME_FLUSHED);
  201. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  202. TX_STATUS_ENTRY(TX_LOCKED);
  203. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  204. }
  205. return "UNKNOWN";
  206. }
  207. #else
  208. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  209. {
  210. return "";
  211. }
  212. #endif
  213. /*
  214. * get ieee prev rate from rate scale table.
  215. * for A and B mode we need to overright prev
  216. * value
  217. */
  218. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  219. {
  220. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  221. switch (priv->band) {
  222. case IEEE80211_BAND_5GHZ:
  223. if (rate == IWL_RATE_12M_INDEX)
  224. next_rate = IWL_RATE_9M_INDEX;
  225. else if (rate == IWL_RATE_6M_INDEX)
  226. next_rate = IWL_RATE_6M_INDEX;
  227. break;
  228. case IEEE80211_BAND_2GHZ:
  229. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  230. iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
  231. if (rate == IWL_RATE_11M_INDEX)
  232. next_rate = IWL_RATE_5M_INDEX;
  233. }
  234. break;
  235. default:
  236. break;
  237. }
  238. return next_rate;
  239. }
  240. /**
  241. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  242. *
  243. * When FW advances 'R' index, all entries between old and new 'R' index
  244. * need to be reclaimed. As result, some free space forms. If there is
  245. * enough free space (> low mark), wake the stack that feeds us.
  246. */
  247. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  248. int txq_id, int index)
  249. {
  250. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  251. struct iwl_queue *q = &txq->q;
  252. struct iwl_tx_info *tx_info;
  253. BUG_ON(txq_id == IWL39_CMD_QUEUE_NUM);
  254. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  255. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  256. tx_info = &txq->txb[txq->q.read_ptr];
  257. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb);
  258. tx_info->skb = NULL;
  259. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  260. }
  261. if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  262. (txq_id != IWL39_CMD_QUEUE_NUM) &&
  263. priv->mac80211_registered)
  264. iwl_wake_queue(priv, txq_id);
  265. }
  266. /**
  267. * iwl3945_rx_reply_tx - Handle Tx response
  268. */
  269. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  270. struct iwl_rx_mem_buffer *rxb)
  271. {
  272. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  273. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  274. int txq_id = SEQ_TO_QUEUE(sequence);
  275. int index = SEQ_TO_INDEX(sequence);
  276. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  277. struct ieee80211_tx_info *info;
  278. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  279. u32 status = le32_to_cpu(tx_resp->status);
  280. int rate_idx;
  281. int fail;
  282. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  283. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  284. "is out of range [0-%d] %d %d\n", txq_id,
  285. index, txq->q.n_bd, txq->q.write_ptr,
  286. txq->q.read_ptr);
  287. return;
  288. }
  289. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  290. ieee80211_tx_info_clear_status(info);
  291. /* Fill the MRR chain with some info about on-chip retransmissions */
  292. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  293. if (info->band == IEEE80211_BAND_5GHZ)
  294. rate_idx -= IWL_FIRST_OFDM_RATE;
  295. fail = tx_resp->failure_frame;
  296. info->status.rates[0].idx = rate_idx;
  297. info->status.rates[0].count = fail + 1; /* add final attempt */
  298. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  299. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  300. IEEE80211_TX_STAT_ACK : 0;
  301. IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  302. txq_id, iwl3945_get_tx_fail_reason(status), status,
  303. tx_resp->rate, tx_resp->failure_frame);
  304. IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
  305. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  306. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  307. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  308. }
  309. /*****************************************************************************
  310. *
  311. * Intel PRO/Wireless 3945ABG/BG Network Connection
  312. *
  313. * RX handler implementations
  314. *
  315. *****************************************************************************/
  316. #ifdef CONFIG_IWLWIFI_DEBUGFS
  317. /*
  318. * based on the assumption of all statistics counter are in DWORD
  319. * FIXME: This function is for debugging, do not deal with
  320. * the case of counters roll-over.
  321. */
  322. static void iwl3945_accumulative_statistics(struct iwl_priv *priv,
  323. __le32 *stats)
  324. {
  325. int i;
  326. __le32 *prev_stats;
  327. u32 *accum_stats;
  328. u32 *delta, *max_delta;
  329. prev_stats = (__le32 *)&priv->_3945.statistics;
  330. accum_stats = (u32 *)&priv->_3945.accum_statistics;
  331. delta = (u32 *)&priv->_3945.delta_statistics;
  332. max_delta = (u32 *)&priv->_3945.max_delta;
  333. for (i = sizeof(__le32); i < sizeof(struct iwl3945_notif_statistics);
  334. i += sizeof(__le32), stats++, prev_stats++, delta++,
  335. max_delta++, accum_stats++) {
  336. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  337. *delta = (le32_to_cpu(*stats) -
  338. le32_to_cpu(*prev_stats));
  339. *accum_stats += *delta;
  340. if (*delta > *max_delta)
  341. *max_delta = *delta;
  342. }
  343. }
  344. /* reset accumulative statistics for "no-counter" type statistics */
  345. priv->_3945.accum_statistics.general.temperature =
  346. priv->_3945.statistics.general.temperature;
  347. priv->_3945.accum_statistics.general.ttl_timestamp =
  348. priv->_3945.statistics.general.ttl_timestamp;
  349. }
  350. #endif
  351. /**
  352. * iwl3945_good_plcp_health - checks for plcp error.
  353. *
  354. * When the plcp error is exceeding the thresholds, reset the radio
  355. * to improve the throughput.
  356. */
  357. static bool iwl3945_good_plcp_health(struct iwl_priv *priv,
  358. struct iwl_rx_packet *pkt)
  359. {
  360. bool rc = true;
  361. struct iwl3945_notif_statistics current_stat;
  362. int combined_plcp_delta;
  363. unsigned int plcp_msec;
  364. unsigned long plcp_received_jiffies;
  365. if (priv->cfg->base_params->plcp_delta_threshold ==
  366. IWL_MAX_PLCP_ERR_THRESHOLD_DISABLE) {
  367. IWL_DEBUG_RADIO(priv, "plcp_err check disabled\n");
  368. return rc;
  369. }
  370. memcpy(&current_stat, pkt->u.raw, sizeof(struct
  371. iwl3945_notif_statistics));
  372. /*
  373. * check for plcp_err and trigger radio reset if it exceeds
  374. * the plcp error threshold plcp_delta.
  375. */
  376. plcp_received_jiffies = jiffies;
  377. plcp_msec = jiffies_to_msecs((long) plcp_received_jiffies -
  378. (long) priv->plcp_jiffies);
  379. priv->plcp_jiffies = plcp_received_jiffies;
  380. /*
  381. * check to make sure plcp_msec is not 0 to prevent division
  382. * by zero.
  383. */
  384. if (plcp_msec) {
  385. combined_plcp_delta =
  386. (le32_to_cpu(current_stat.rx.ofdm.plcp_err) -
  387. le32_to_cpu(priv->_3945.statistics.rx.ofdm.plcp_err));
  388. if ((combined_plcp_delta > 0) &&
  389. ((combined_plcp_delta * 100) / plcp_msec) >
  390. priv->cfg->base_params->plcp_delta_threshold) {
  391. /*
  392. * if plcp_err exceed the threshold, the following
  393. * data is printed in csv format:
  394. * Text: plcp_err exceeded %d,
  395. * Received ofdm.plcp_err,
  396. * Current ofdm.plcp_err,
  397. * combined_plcp_delta,
  398. * plcp_msec
  399. */
  400. IWL_DEBUG_RADIO(priv, "plcp_err exceeded %u, "
  401. "%u, %d, %u mSecs\n",
  402. priv->cfg->base_params->plcp_delta_threshold,
  403. le32_to_cpu(current_stat.rx.ofdm.plcp_err),
  404. combined_plcp_delta, plcp_msec);
  405. /*
  406. * Reset the RF radio due to the high plcp
  407. * error rate
  408. */
  409. rc = false;
  410. }
  411. }
  412. return rc;
  413. }
  414. void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
  415. struct iwl_rx_mem_buffer *rxb)
  416. {
  417. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  418. IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
  419. (int)sizeof(struct iwl3945_notif_statistics),
  420. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  421. #ifdef CONFIG_IWLWIFI_DEBUGFS
  422. iwl3945_accumulative_statistics(priv, (__le32 *)&pkt->u.raw);
  423. #endif
  424. iwl_recover_from_statistics(priv, pkt);
  425. memcpy(&priv->_3945.statistics, pkt->u.raw, sizeof(priv->_3945.statistics));
  426. }
  427. void iwl3945_reply_statistics(struct iwl_priv *priv,
  428. struct iwl_rx_mem_buffer *rxb)
  429. {
  430. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  431. __le32 *flag = (__le32 *)&pkt->u.raw;
  432. if (le32_to_cpu(*flag) & UCODE_STATISTICS_CLEAR_MSK) {
  433. #ifdef CONFIG_IWLWIFI_DEBUGFS
  434. memset(&priv->_3945.accum_statistics, 0,
  435. sizeof(struct iwl3945_notif_statistics));
  436. memset(&priv->_3945.delta_statistics, 0,
  437. sizeof(struct iwl3945_notif_statistics));
  438. memset(&priv->_3945.max_delta, 0,
  439. sizeof(struct iwl3945_notif_statistics));
  440. #endif
  441. IWL_DEBUG_RX(priv, "Statistics have been cleared\n");
  442. }
  443. iwl3945_hw_rx_statistics(priv, rxb);
  444. }
  445. /******************************************************************************
  446. *
  447. * Misc. internal state and helper functions
  448. *
  449. ******************************************************************************/
  450. /* This is necessary only for a number of statistics, see the caller. */
  451. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  452. struct ieee80211_hdr *header)
  453. {
  454. /* Filter incoming packets to determine if they are targeted toward
  455. * this network, discarding packets coming from ourselves */
  456. switch (priv->iw_mode) {
  457. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  458. /* packets to our IBSS update information */
  459. return !compare_ether_addr(header->addr3, priv->bssid);
  460. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  461. /* packets to our IBSS update information */
  462. return !compare_ether_addr(header->addr2, priv->bssid);
  463. default:
  464. return 1;
  465. }
  466. }
  467. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  468. struct iwl_rx_mem_buffer *rxb,
  469. struct ieee80211_rx_status *stats)
  470. {
  471. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  472. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  473. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  474. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  475. u16 len = le16_to_cpu(rx_hdr->len);
  476. struct sk_buff *skb;
  477. __le16 fc = hdr->frame_control;
  478. /* We received data from the HW, so stop the watchdog */
  479. if (unlikely(len + IWL39_RX_FRAME_SIZE >
  480. PAGE_SIZE << priv->hw_params.rx_page_order)) {
  481. IWL_DEBUG_DROP(priv, "Corruption detected!\n");
  482. return;
  483. }
  484. /* We only process data packets if the interface is open */
  485. if (unlikely(!priv->is_open)) {
  486. IWL_DEBUG_DROP_LIMIT(priv,
  487. "Dropping packet while interface is not open.\n");
  488. return;
  489. }
  490. skb = dev_alloc_skb(128);
  491. if (!skb) {
  492. IWL_ERR(priv, "dev_alloc_skb failed\n");
  493. return;
  494. }
  495. if (!iwl3945_mod_params.sw_crypto)
  496. iwl_set_decrypted_flag(priv,
  497. (struct ieee80211_hdr *)rxb_addr(rxb),
  498. le32_to_cpu(rx_end->status), stats);
  499. skb_add_rx_frag(skb, 0, rxb->page,
  500. (void *)rx_hdr->payload - (void *)pkt, len);
  501. iwl_update_stats(priv, false, fc, len);
  502. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  503. ieee80211_rx(priv->hw, skb);
  504. priv->alloc_rxb_page--;
  505. rxb->page = NULL;
  506. }
  507. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  508. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  509. struct iwl_rx_mem_buffer *rxb)
  510. {
  511. struct ieee80211_hdr *header;
  512. struct ieee80211_rx_status rx_status;
  513. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  514. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  515. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  516. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  517. u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
  518. u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
  519. u8 network_packet;
  520. rx_status.flag = 0;
  521. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  522. rx_status.freq =
  523. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  524. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  525. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  526. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  527. if (rx_status.band == IEEE80211_BAND_5GHZ)
  528. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  529. rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
  530. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  531. /* set the preamble flag if appropriate */
  532. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  533. rx_status.flag |= RX_FLAG_SHORTPRE;
  534. if ((unlikely(rx_stats->phy_count > 20))) {
  535. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  536. rx_stats->phy_count);
  537. return;
  538. }
  539. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  540. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  541. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  542. return;
  543. }
  544. /* Convert 3945's rssi indicator to dBm */
  545. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  546. IWL_DEBUG_STATS(priv, "Rssi %d sig_avg %d noise_diff %d\n",
  547. rx_status.signal, rx_stats_sig_avg,
  548. rx_stats_noise_diff);
  549. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  550. network_packet = iwl3945_is_network_packet(priv, header);
  551. IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
  552. network_packet ? '*' : ' ',
  553. le16_to_cpu(rx_hdr->channel),
  554. rx_status.signal, rx_status.signal,
  555. rx_status.rate_idx);
  556. iwl_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len), header);
  557. if (network_packet) {
  558. priv->_3945.last_beacon_time =
  559. le32_to_cpu(rx_end->beacon_timestamp);
  560. priv->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
  561. priv->_3945.last_rx_rssi = rx_status.signal;
  562. }
  563. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  564. }
  565. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  566. struct iwl_tx_queue *txq,
  567. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  568. {
  569. int count;
  570. struct iwl_queue *q;
  571. struct iwl3945_tfd *tfd, *tfd_tmp;
  572. q = &txq->q;
  573. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  574. tfd = &tfd_tmp[q->write_ptr];
  575. if (reset)
  576. memset(tfd, 0, sizeof(*tfd));
  577. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  578. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  579. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  580. NUM_TFD_CHUNKS);
  581. return -EINVAL;
  582. }
  583. tfd->tbs[count].addr = cpu_to_le32(addr);
  584. tfd->tbs[count].len = cpu_to_le32(len);
  585. count++;
  586. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  587. TFD_CTL_PAD_SET(pad));
  588. return 0;
  589. }
  590. /**
  591. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  592. *
  593. * Does NOT advance any indexes
  594. */
  595. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  596. {
  597. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  598. int index = txq->q.read_ptr;
  599. struct iwl3945_tfd *tfd = &tfd_tmp[index];
  600. struct pci_dev *dev = priv->pci_dev;
  601. int i;
  602. int counter;
  603. /* sanity check */
  604. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  605. if (counter > NUM_TFD_CHUNKS) {
  606. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  607. /* @todo issue fatal error, it is quite serious situation */
  608. return;
  609. }
  610. /* Unmap tx_cmd */
  611. if (counter)
  612. pci_unmap_single(dev,
  613. dma_unmap_addr(&txq->meta[index], mapping),
  614. dma_unmap_len(&txq->meta[index], len),
  615. PCI_DMA_TODEVICE);
  616. /* unmap chunks if any */
  617. for (i = 1; i < counter; i++)
  618. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  619. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  620. /* free SKB */
  621. if (txq->txb) {
  622. struct sk_buff *skb;
  623. skb = txq->txb[txq->q.read_ptr].skb;
  624. /* can be called from irqs-disabled context */
  625. if (skb) {
  626. dev_kfree_skb_any(skb);
  627. txq->txb[txq->q.read_ptr].skb = NULL;
  628. }
  629. }
  630. }
  631. /**
  632. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  633. *
  634. */
  635. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
  636. struct iwl_device_cmd *cmd,
  637. struct ieee80211_tx_info *info,
  638. struct ieee80211_hdr *hdr,
  639. int sta_id, int tx_id)
  640. {
  641. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  642. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT_3945);
  643. u16 rate_mask;
  644. int rate;
  645. u8 rts_retry_limit;
  646. u8 data_retry_limit;
  647. __le32 tx_flags;
  648. __le16 fc = hdr->frame_control;
  649. struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  650. rate = iwl3945_rates[rate_index].plcp;
  651. tx_flags = tx_cmd->tx_flags;
  652. /* We need to figure out how to get the sta->supp_rates while
  653. * in this running context */
  654. rate_mask = IWL_RATES_MASK;
  655. /* Set retry limit on DATA packets and Probe Responses*/
  656. if (ieee80211_is_probe_resp(fc))
  657. data_retry_limit = 3;
  658. else
  659. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  660. tx_cmd->data_retry_limit = data_retry_limit;
  661. if (tx_id >= IWL39_CMD_QUEUE_NUM)
  662. rts_retry_limit = 3;
  663. else
  664. rts_retry_limit = 7;
  665. if (data_retry_limit < rts_retry_limit)
  666. rts_retry_limit = data_retry_limit;
  667. tx_cmd->rts_retry_limit = rts_retry_limit;
  668. tx_cmd->rate = rate;
  669. tx_cmd->tx_flags = tx_flags;
  670. /* OFDM */
  671. tx_cmd->supp_rates[0] =
  672. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  673. /* CCK */
  674. tx_cmd->supp_rates[1] = (rate_mask & 0xF);
  675. IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  676. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  677. tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
  678. tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
  679. }
  680. static u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate)
  681. {
  682. unsigned long flags_spin;
  683. struct iwl_station_entry *station;
  684. if (sta_id == IWL_INVALID_STATION)
  685. return IWL_INVALID_STATION;
  686. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  687. station = &priv->stations[sta_id];
  688. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  689. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  690. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  691. iwl_send_add_sta(priv, &station->sta, CMD_ASYNC);
  692. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  693. IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
  694. sta_id, tx_rate);
  695. return sta_id;
  696. }
  697. static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  698. {
  699. if (src == IWL_PWR_SRC_VAUX) {
  700. if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
  701. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  702. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  703. ~APMG_PS_CTRL_MSK_PWR_SRC);
  704. iwl_poll_bit(priv, CSR_GPIO_IN,
  705. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  706. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  707. }
  708. } else {
  709. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  710. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  711. ~APMG_PS_CTRL_MSK_PWR_SRC);
  712. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  713. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  714. }
  715. return 0;
  716. }
  717. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  718. {
  719. iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
  720. iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  721. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  722. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
  723. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  724. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  725. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  726. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  727. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  728. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  729. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  730. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  731. /* fake read to flush all prev I/O */
  732. iwl_read_direct32(priv, FH39_RSSR_CTRL);
  733. return 0;
  734. }
  735. static int iwl3945_tx_reset(struct iwl_priv *priv)
  736. {
  737. /* bypass mode */
  738. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  739. /* RA 0 is active */
  740. iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  741. /* all 6 fifo are active */
  742. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  743. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  744. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  745. iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  746. iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  747. iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
  748. priv->_3945.shared_phys);
  749. iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  750. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  751. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  752. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  753. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  754. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  755. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  756. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  757. return 0;
  758. }
  759. /**
  760. * iwl3945_txq_ctx_reset - Reset TX queue context
  761. *
  762. * Destroys all DMA structures and initialize them again
  763. */
  764. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  765. {
  766. int rc;
  767. int txq_id, slots_num;
  768. iwl3945_hw_txq_ctx_free(priv);
  769. /* allocate tx queue structure */
  770. rc = iwl_alloc_txq_mem(priv);
  771. if (rc)
  772. return rc;
  773. /* Tx CMD queue */
  774. rc = iwl3945_tx_reset(priv);
  775. if (rc)
  776. goto error;
  777. /* Tx queue(s) */
  778. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  779. slots_num = (txq_id == IWL39_CMD_QUEUE_NUM) ?
  780. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  781. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  782. txq_id);
  783. if (rc) {
  784. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  785. goto error;
  786. }
  787. }
  788. return rc;
  789. error:
  790. iwl3945_hw_txq_ctx_free(priv);
  791. return rc;
  792. }
  793. /*
  794. * Start up 3945's basic functionality after it has been reset
  795. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  796. * NOTE: This does not load uCode nor start the embedded processor
  797. */
  798. static int iwl3945_apm_init(struct iwl_priv *priv)
  799. {
  800. int ret = iwl_apm_init(priv);
  801. /* Clear APMG (NIC's internal power management) interrupts */
  802. iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  803. iwl_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  804. /* Reset radio chip */
  805. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  806. udelay(5);
  807. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  808. return ret;
  809. }
  810. static void iwl3945_nic_config(struct iwl_priv *priv)
  811. {
  812. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  813. unsigned long flags;
  814. u8 rev_id = 0;
  815. spin_lock_irqsave(&priv->lock, flags);
  816. /* Determine HW type */
  817. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  818. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  819. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  820. IWL_DEBUG_INFO(priv, "RTP type\n");
  821. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  822. IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
  823. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  824. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  825. } else {
  826. IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
  827. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  828. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  829. }
  830. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  831. IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
  832. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  833. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  834. } else
  835. IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
  836. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  837. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  838. eeprom->board_revision);
  839. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  840. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  841. } else {
  842. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  843. eeprom->board_revision);
  844. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  845. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  846. }
  847. if (eeprom->almgor_m_version <= 1) {
  848. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  849. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  850. IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
  851. eeprom->almgor_m_version);
  852. } else {
  853. IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
  854. eeprom->almgor_m_version);
  855. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  856. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  857. }
  858. spin_unlock_irqrestore(&priv->lock, flags);
  859. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  860. IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
  861. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  862. IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
  863. }
  864. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  865. {
  866. int rc;
  867. unsigned long flags;
  868. struct iwl_rx_queue *rxq = &priv->rxq;
  869. spin_lock_irqsave(&priv->lock, flags);
  870. priv->cfg->ops->lib->apm_ops.init(priv);
  871. spin_unlock_irqrestore(&priv->lock, flags);
  872. rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  873. if (rc)
  874. return rc;
  875. priv->cfg->ops->lib->apm_ops.config(priv);
  876. /* Allocate the RX queue, or reset if it is already allocated */
  877. if (!rxq->bd) {
  878. rc = iwl_rx_queue_alloc(priv);
  879. if (rc) {
  880. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  881. return -ENOMEM;
  882. }
  883. } else
  884. iwl3945_rx_queue_reset(priv, rxq);
  885. iwl3945_rx_replenish(priv);
  886. iwl3945_rx_init(priv, rxq);
  887. /* Look at using this instead:
  888. rxq->need_update = 1;
  889. iwl_rx_queue_update_write_ptr(priv, rxq);
  890. */
  891. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  892. rc = iwl3945_txq_ctx_reset(priv);
  893. if (rc)
  894. return rc;
  895. set_bit(STATUS_INIT, &priv->status);
  896. return 0;
  897. }
  898. /**
  899. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  900. *
  901. * Destroy all TX DMA queues and structures
  902. */
  903. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  904. {
  905. int txq_id;
  906. /* Tx queues */
  907. if (priv->txq)
  908. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
  909. txq_id++)
  910. if (txq_id == IWL39_CMD_QUEUE_NUM)
  911. iwl_cmd_queue_free(priv);
  912. else
  913. iwl_tx_queue_free(priv, txq_id);
  914. /* free tx queue structure */
  915. iwl_free_txq_mem(priv);
  916. }
  917. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  918. {
  919. int txq_id;
  920. /* stop SCD */
  921. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
  922. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0);
  923. /* reset TFD queues */
  924. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  925. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  926. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  927. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  928. 1000);
  929. }
  930. iwl3945_hw_txq_ctx_free(priv);
  931. }
  932. /**
  933. * iwl3945_hw_reg_adjust_power_by_temp
  934. * return index delta into power gain settings table
  935. */
  936. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  937. {
  938. return (new_reading - old_reading) * (-11) / 100;
  939. }
  940. /**
  941. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  942. */
  943. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  944. {
  945. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  946. }
  947. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  948. {
  949. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  950. }
  951. /**
  952. * iwl3945_hw_reg_txpower_get_temperature
  953. * get the current temperature by reading from NIC
  954. */
  955. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  956. {
  957. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  958. int temperature;
  959. temperature = iwl3945_hw_get_temperature(priv);
  960. /* driver's okay range is -260 to +25.
  961. * human readable okay range is 0 to +285 */
  962. IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  963. /* handle insane temp reading */
  964. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  965. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  966. /* if really really hot(?),
  967. * substitute the 3rd band/group's temp measured at factory */
  968. if (priv->last_temperature > 100)
  969. temperature = eeprom->groups[2].temperature;
  970. else /* else use most recent "sane" value from driver */
  971. temperature = priv->last_temperature;
  972. }
  973. return temperature; /* raw, not "human readable" */
  974. }
  975. /* Adjust Txpower only if temperature variance is greater than threshold.
  976. *
  977. * Both are lower than older versions' 9 degrees */
  978. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  979. /**
  980. * is_temp_calib_needed - determines if new calibration is needed
  981. *
  982. * records new temperature in tx_mgr->temperature.
  983. * replaces tx_mgr->last_temperature *only* if calib needed
  984. * (assumes caller will actually do the calibration!). */
  985. static int is_temp_calib_needed(struct iwl_priv *priv)
  986. {
  987. int temp_diff;
  988. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  989. temp_diff = priv->temperature - priv->last_temperature;
  990. /* get absolute value */
  991. if (temp_diff < 0) {
  992. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
  993. temp_diff = -temp_diff;
  994. } else if (temp_diff == 0)
  995. IWL_DEBUG_POWER(priv, "Same temp,\n");
  996. else
  997. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
  998. /* if we don't need calibration, *don't* update last_temperature */
  999. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1000. IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
  1001. return 0;
  1002. }
  1003. IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
  1004. /* assume that caller will actually do calib ...
  1005. * update the "last temperature" value */
  1006. priv->last_temperature = priv->temperature;
  1007. return 1;
  1008. }
  1009. #define IWL_MAX_GAIN_ENTRIES 78
  1010. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1011. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1012. /* radio and DSP power table, each step is 1/2 dB.
  1013. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1014. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1015. {
  1016. {251, 127}, /* 2.4 GHz, highest power */
  1017. {251, 127},
  1018. {251, 127},
  1019. {251, 127},
  1020. {251, 125},
  1021. {251, 110},
  1022. {251, 105},
  1023. {251, 98},
  1024. {187, 125},
  1025. {187, 115},
  1026. {187, 108},
  1027. {187, 99},
  1028. {243, 119},
  1029. {243, 111},
  1030. {243, 105},
  1031. {243, 97},
  1032. {243, 92},
  1033. {211, 106},
  1034. {211, 100},
  1035. {179, 120},
  1036. {179, 113},
  1037. {179, 107},
  1038. {147, 125},
  1039. {147, 119},
  1040. {147, 112},
  1041. {147, 106},
  1042. {147, 101},
  1043. {147, 97},
  1044. {147, 91},
  1045. {115, 107},
  1046. {235, 121},
  1047. {235, 115},
  1048. {235, 109},
  1049. {203, 127},
  1050. {203, 121},
  1051. {203, 115},
  1052. {203, 108},
  1053. {203, 102},
  1054. {203, 96},
  1055. {203, 92},
  1056. {171, 110},
  1057. {171, 104},
  1058. {171, 98},
  1059. {139, 116},
  1060. {227, 125},
  1061. {227, 119},
  1062. {227, 113},
  1063. {227, 107},
  1064. {227, 101},
  1065. {227, 96},
  1066. {195, 113},
  1067. {195, 106},
  1068. {195, 102},
  1069. {195, 95},
  1070. {163, 113},
  1071. {163, 106},
  1072. {163, 102},
  1073. {163, 95},
  1074. {131, 113},
  1075. {131, 106},
  1076. {131, 102},
  1077. {131, 95},
  1078. {99, 113},
  1079. {99, 106},
  1080. {99, 102},
  1081. {99, 95},
  1082. {67, 113},
  1083. {67, 106},
  1084. {67, 102},
  1085. {67, 95},
  1086. {35, 113},
  1087. {35, 106},
  1088. {35, 102},
  1089. {35, 95},
  1090. {3, 113},
  1091. {3, 106},
  1092. {3, 102},
  1093. {3, 95} }, /* 2.4 GHz, lowest power */
  1094. {
  1095. {251, 127}, /* 5.x GHz, highest power */
  1096. {251, 120},
  1097. {251, 114},
  1098. {219, 119},
  1099. {219, 101},
  1100. {187, 113},
  1101. {187, 102},
  1102. {155, 114},
  1103. {155, 103},
  1104. {123, 117},
  1105. {123, 107},
  1106. {123, 99},
  1107. {123, 92},
  1108. {91, 108},
  1109. {59, 125},
  1110. {59, 118},
  1111. {59, 109},
  1112. {59, 102},
  1113. {59, 96},
  1114. {59, 90},
  1115. {27, 104},
  1116. {27, 98},
  1117. {27, 92},
  1118. {115, 118},
  1119. {115, 111},
  1120. {115, 104},
  1121. {83, 126},
  1122. {83, 121},
  1123. {83, 113},
  1124. {83, 105},
  1125. {83, 99},
  1126. {51, 118},
  1127. {51, 111},
  1128. {51, 104},
  1129. {51, 98},
  1130. {19, 116},
  1131. {19, 109},
  1132. {19, 102},
  1133. {19, 98},
  1134. {19, 93},
  1135. {171, 113},
  1136. {171, 107},
  1137. {171, 99},
  1138. {139, 120},
  1139. {139, 113},
  1140. {139, 107},
  1141. {139, 99},
  1142. {107, 120},
  1143. {107, 113},
  1144. {107, 107},
  1145. {107, 99},
  1146. {75, 120},
  1147. {75, 113},
  1148. {75, 107},
  1149. {75, 99},
  1150. {43, 120},
  1151. {43, 113},
  1152. {43, 107},
  1153. {43, 99},
  1154. {11, 120},
  1155. {11, 113},
  1156. {11, 107},
  1157. {11, 99},
  1158. {131, 107},
  1159. {131, 99},
  1160. {99, 120},
  1161. {99, 113},
  1162. {99, 107},
  1163. {99, 99},
  1164. {67, 120},
  1165. {67, 113},
  1166. {67, 107},
  1167. {67, 99},
  1168. {35, 120},
  1169. {35, 113},
  1170. {35, 107},
  1171. {35, 99},
  1172. {3, 120} } /* 5.x GHz, lowest power */
  1173. };
  1174. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1175. {
  1176. if (index < 0)
  1177. return 0;
  1178. if (index >= IWL_MAX_GAIN_ENTRIES)
  1179. return IWL_MAX_GAIN_ENTRIES - 1;
  1180. return (u8) index;
  1181. }
  1182. /* Kick off thermal recalibration check every 60 seconds */
  1183. #define REG_RECALIB_PERIOD (60)
  1184. /**
  1185. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1186. *
  1187. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1188. * or 6 Mbit (OFDM) rates.
  1189. */
  1190. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1191. s32 rate_index, const s8 *clip_pwrs,
  1192. struct iwl_channel_info *ch_info,
  1193. int band_index)
  1194. {
  1195. struct iwl3945_scan_power_info *scan_power_info;
  1196. s8 power;
  1197. u8 power_index;
  1198. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1199. /* use this channel group's 6Mbit clipping/saturation pwr,
  1200. * but cap at regulatory scan power restriction (set during init
  1201. * based on eeprom channel data) for this channel. */
  1202. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1203. /* further limit to user's max power preference.
  1204. * FIXME: Other spectrum management power limitations do not
  1205. * seem to apply?? */
  1206. power = min(power, priv->tx_power_user_lmt);
  1207. scan_power_info->requested_power = power;
  1208. /* find difference between new scan *power* and current "normal"
  1209. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1210. * current "normal" temperature-compensated Tx power *index* for
  1211. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1212. * *index*. */
  1213. power_index = ch_info->power_info[rate_index].power_table_index
  1214. - (power - ch_info->power_info
  1215. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1216. /* store reference index that we use when adjusting *all* scan
  1217. * powers. So we can accommodate user (all channel) or spectrum
  1218. * management (single channel) power changes "between" temperature
  1219. * feedback compensation procedures.
  1220. * don't force fit this reference index into gain table; it may be a
  1221. * negative number. This will help avoid errors when we're at
  1222. * the lower bounds (highest gains, for warmest temperatures)
  1223. * of the table. */
  1224. /* don't exceed table bounds for "real" setting */
  1225. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1226. scan_power_info->power_table_index = power_index;
  1227. scan_power_info->tpc.tx_gain =
  1228. power_gain_table[band_index][power_index].tx_gain;
  1229. scan_power_info->tpc.dsp_atten =
  1230. power_gain_table[band_index][power_index].dsp_atten;
  1231. }
  1232. /**
  1233. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1234. *
  1235. * Configures power settings for all rates for the current channel,
  1236. * using values from channel info struct, and send to NIC
  1237. */
  1238. static int iwl3945_send_tx_power(struct iwl_priv *priv)
  1239. {
  1240. int rate_idx, i;
  1241. const struct iwl_channel_info *ch_info = NULL;
  1242. struct iwl3945_txpowertable_cmd txpower = {
  1243. .channel = priv->contexts[IWL_RXON_CTX_BSS].active.channel,
  1244. };
  1245. u16 chan;
  1246. chan = le16_to_cpu(priv->contexts[IWL_RXON_CTX_BSS].active.channel);
  1247. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1248. ch_info = iwl_get_channel_info(priv, priv->band, chan);
  1249. if (!ch_info) {
  1250. IWL_ERR(priv,
  1251. "Failed to get channel info for channel %d [%d]\n",
  1252. chan, priv->band);
  1253. return -EINVAL;
  1254. }
  1255. if (!is_channel_valid(ch_info)) {
  1256. IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
  1257. "non-Tx channel.\n");
  1258. return 0;
  1259. }
  1260. /* fill cmd with power settings for all rates for current channel */
  1261. /* Fill OFDM rate */
  1262. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1263. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1264. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1265. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1266. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1267. le16_to_cpu(txpower.channel),
  1268. txpower.band,
  1269. txpower.power[i].tpc.tx_gain,
  1270. txpower.power[i].tpc.dsp_atten,
  1271. txpower.power[i].rate);
  1272. }
  1273. /* Fill CCK rates */
  1274. for (rate_idx = IWL_FIRST_CCK_RATE;
  1275. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1276. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1277. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1278. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1279. le16_to_cpu(txpower.channel),
  1280. txpower.band,
  1281. txpower.power[i].tpc.tx_gain,
  1282. txpower.power[i].tpc.dsp_atten,
  1283. txpower.power[i].rate);
  1284. }
  1285. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1286. sizeof(struct iwl3945_txpowertable_cmd),
  1287. &txpower);
  1288. }
  1289. /**
  1290. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1291. * @ch_info: Channel to update. Uses power_info.requested_power.
  1292. *
  1293. * Replace requested_power and base_power_index ch_info fields for
  1294. * one channel.
  1295. *
  1296. * Called if user or spectrum management changes power preferences.
  1297. * Takes into account h/w and modulation limitations (clip power).
  1298. *
  1299. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1300. *
  1301. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1302. * properly fill out the scan powers, and actual h/w gain settings,
  1303. * and send changes to NIC
  1304. */
  1305. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1306. struct iwl_channel_info *ch_info)
  1307. {
  1308. struct iwl3945_channel_power_info *power_info;
  1309. int power_changed = 0;
  1310. int i;
  1311. const s8 *clip_pwrs;
  1312. int power;
  1313. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1314. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1315. /* Get this channel's rate-to-current-power settings table */
  1316. power_info = ch_info->power_info;
  1317. /* update OFDM Txpower settings */
  1318. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1319. i++, ++power_info) {
  1320. int delta_idx;
  1321. /* limit new power to be no more than h/w capability */
  1322. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1323. if (power == power_info->requested_power)
  1324. continue;
  1325. /* find difference between old and new requested powers,
  1326. * update base (non-temp-compensated) power index */
  1327. delta_idx = (power - power_info->requested_power) * 2;
  1328. power_info->base_power_index -= delta_idx;
  1329. /* save new requested power value */
  1330. power_info->requested_power = power;
  1331. power_changed = 1;
  1332. }
  1333. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1334. * ... all CCK power settings for a given channel are the *same*. */
  1335. if (power_changed) {
  1336. power =
  1337. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1338. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1339. /* do all CCK rates' iwl3945_channel_power_info structures */
  1340. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1341. power_info->requested_power = power;
  1342. power_info->base_power_index =
  1343. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1344. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1345. ++power_info;
  1346. }
  1347. }
  1348. return 0;
  1349. }
  1350. /**
  1351. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1352. *
  1353. * NOTE: Returned power limit may be less (but not more) than requested,
  1354. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1355. * (no consideration for h/w clipping limitations).
  1356. */
  1357. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1358. {
  1359. s8 max_power;
  1360. #if 0
  1361. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1362. if (ch_info->tgd_data.max_power != 0)
  1363. max_power = min(ch_info->tgd_data.max_power,
  1364. ch_info->eeprom.max_power_avg);
  1365. /* else just use EEPROM limits */
  1366. else
  1367. #endif
  1368. max_power = ch_info->eeprom.max_power_avg;
  1369. return min(max_power, ch_info->max_power_avg);
  1370. }
  1371. /**
  1372. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1373. *
  1374. * Compensate txpower settings of *all* channels for temperature.
  1375. * This only accounts for the difference between current temperature
  1376. * and the factory calibration temperatures, and bases the new settings
  1377. * on the channel's base_power_index.
  1378. *
  1379. * If RxOn is "associated", this sends the new Txpower to NIC!
  1380. */
  1381. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1382. {
  1383. struct iwl_channel_info *ch_info = NULL;
  1384. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1385. int delta_index;
  1386. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1387. u8 a_band;
  1388. u8 rate_index;
  1389. u8 scan_tbl_index;
  1390. u8 i;
  1391. int ref_temp;
  1392. int temperature = priv->temperature;
  1393. if (priv->disable_tx_power_cal ||
  1394. test_bit(STATUS_SCANNING, &priv->status)) {
  1395. /* do not perform tx power calibration */
  1396. return 0;
  1397. }
  1398. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1399. for (i = 0; i < priv->channel_count; i++) {
  1400. ch_info = &priv->channel_info[i];
  1401. a_band = is_channel_a_band(ch_info);
  1402. /* Get this chnlgrp's factory calibration temperature */
  1403. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1404. temperature;
  1405. /* get power index adjustment based on current and factory
  1406. * temps */
  1407. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1408. ref_temp);
  1409. /* set tx power value for all rates, OFDM and CCK */
  1410. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1411. rate_index++) {
  1412. int power_idx =
  1413. ch_info->power_info[rate_index].base_power_index;
  1414. /* temperature compensate */
  1415. power_idx += delta_index;
  1416. /* stay within table range */
  1417. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1418. ch_info->power_info[rate_index].
  1419. power_table_index = (u8) power_idx;
  1420. ch_info->power_info[rate_index].tpc =
  1421. power_gain_table[a_band][power_idx];
  1422. }
  1423. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1424. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1425. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1426. for (scan_tbl_index = 0;
  1427. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1428. s32 actual_index = (scan_tbl_index == 0) ?
  1429. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1430. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1431. actual_index, clip_pwrs,
  1432. ch_info, a_band);
  1433. }
  1434. }
  1435. /* send Txpower command for current channel to ucode */
  1436. return priv->cfg->ops->lib->send_tx_power(priv);
  1437. }
  1438. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1439. {
  1440. struct iwl_channel_info *ch_info;
  1441. s8 max_power;
  1442. u8 a_band;
  1443. u8 i;
  1444. if (priv->tx_power_user_lmt == power) {
  1445. IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
  1446. "limit: %ddBm.\n", power);
  1447. return 0;
  1448. }
  1449. IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
  1450. priv->tx_power_user_lmt = power;
  1451. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1452. for (i = 0; i < priv->channel_count; i++) {
  1453. ch_info = &priv->channel_info[i];
  1454. a_band = is_channel_a_band(ch_info);
  1455. /* find minimum power of all user and regulatory constraints
  1456. * (does not consider h/w clipping limitations) */
  1457. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1458. max_power = min(power, max_power);
  1459. if (max_power != ch_info->curr_txpow) {
  1460. ch_info->curr_txpow = max_power;
  1461. /* this considers the h/w clipping limitations */
  1462. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1463. }
  1464. }
  1465. /* update txpower settings for all channels,
  1466. * send to NIC if associated. */
  1467. is_temp_calib_needed(priv);
  1468. iwl3945_hw_reg_comp_txpower_temp(priv);
  1469. return 0;
  1470. }
  1471. static int iwl3945_send_rxon_assoc(struct iwl_priv *priv,
  1472. struct iwl_rxon_context *ctx)
  1473. {
  1474. int rc = 0;
  1475. struct iwl_rx_packet *pkt;
  1476. struct iwl3945_rxon_assoc_cmd rxon_assoc;
  1477. struct iwl_host_cmd cmd = {
  1478. .id = REPLY_RXON_ASSOC,
  1479. .len = sizeof(rxon_assoc),
  1480. .flags = CMD_WANT_SKB,
  1481. .data = &rxon_assoc,
  1482. };
  1483. const struct iwl_rxon_cmd *rxon1 = &ctx->staging;
  1484. const struct iwl_rxon_cmd *rxon2 = &ctx->active;
  1485. if ((rxon1->flags == rxon2->flags) &&
  1486. (rxon1->filter_flags == rxon2->filter_flags) &&
  1487. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1488. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1489. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1490. return 0;
  1491. }
  1492. rxon_assoc.flags = ctx->staging.flags;
  1493. rxon_assoc.filter_flags = ctx->staging.filter_flags;
  1494. rxon_assoc.ofdm_basic_rates = ctx->staging.ofdm_basic_rates;
  1495. rxon_assoc.cck_basic_rates = ctx->staging.cck_basic_rates;
  1496. rxon_assoc.reserved = 0;
  1497. rc = iwl_send_cmd_sync(priv, &cmd);
  1498. if (rc)
  1499. return rc;
  1500. pkt = (struct iwl_rx_packet *)cmd.reply_page;
  1501. if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
  1502. IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
  1503. rc = -EIO;
  1504. }
  1505. iwl_free_pages(priv, cmd.reply_page);
  1506. return rc;
  1507. }
  1508. /**
  1509. * iwl3945_commit_rxon - commit staging_rxon to hardware
  1510. *
  1511. * The RXON command in staging_rxon is committed to the hardware and
  1512. * the active_rxon structure is updated with the new data. This
  1513. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1514. * a HW tune is required based on the RXON structure changes.
  1515. */
  1516. static int iwl3945_commit_rxon(struct iwl_priv *priv,
  1517. struct iwl_rxon_context *ctx)
  1518. {
  1519. /* cast away the const for active_rxon in this function */
  1520. struct iwl3945_rxon_cmd *active_rxon = (void *)&ctx->active;
  1521. struct iwl3945_rxon_cmd *staging_rxon = (void *)&ctx->staging;
  1522. int rc = 0;
  1523. bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
  1524. if (!iwl_is_alive(priv))
  1525. return -1;
  1526. /* always get timestamp with Rx frame */
  1527. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1528. /* select antenna */
  1529. staging_rxon->flags &=
  1530. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1531. staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
  1532. rc = iwl_check_rxon_cmd(priv, ctx);
  1533. if (rc) {
  1534. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  1535. return -EINVAL;
  1536. }
  1537. /* If we don't need to send a full RXON, we can use
  1538. * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
  1539. * and other flags for the current radio configuration. */
  1540. if (!iwl_full_rxon_required(priv, &priv->contexts[IWL_RXON_CTX_BSS])) {
  1541. rc = iwl_send_rxon_assoc(priv,
  1542. &priv->contexts[IWL_RXON_CTX_BSS]);
  1543. if (rc) {
  1544. IWL_ERR(priv, "Error setting RXON_ASSOC "
  1545. "configuration (%d).\n", rc);
  1546. return rc;
  1547. }
  1548. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1549. return 0;
  1550. }
  1551. /* If we are currently associated and the new config requires
  1552. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1553. * we must clear the associated from the active configuration
  1554. * before we apply the new config */
  1555. if (iwl_is_associated(priv, IWL_RXON_CTX_BSS) && new_assoc) {
  1556. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  1557. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1558. /*
  1559. * reserved4 and 5 could have been filled by the iwlcore code.
  1560. * Let's clear them before pushing to the 3945.
  1561. */
  1562. active_rxon->reserved4 = 0;
  1563. active_rxon->reserved5 = 0;
  1564. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1565. sizeof(struct iwl3945_rxon_cmd),
  1566. &priv->contexts[IWL_RXON_CTX_BSS].active);
  1567. /* If the mask clearing failed then we set
  1568. * active_rxon back to what it was previously */
  1569. if (rc) {
  1570. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1571. IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
  1572. "configuration (%d).\n", rc);
  1573. return rc;
  1574. }
  1575. iwl_clear_ucode_stations(priv,
  1576. &priv->contexts[IWL_RXON_CTX_BSS]);
  1577. iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
  1578. }
  1579. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  1580. "* with%s RXON_FILTER_ASSOC_MSK\n"
  1581. "* channel = %d\n"
  1582. "* bssid = %pM\n",
  1583. (new_assoc ? "" : "out"),
  1584. le16_to_cpu(staging_rxon->channel),
  1585. staging_rxon->bssid_addr);
  1586. /*
  1587. * reserved4 and 5 could have been filled by the iwlcore code.
  1588. * Let's clear them before pushing to the 3945.
  1589. */
  1590. staging_rxon->reserved4 = 0;
  1591. staging_rxon->reserved5 = 0;
  1592. iwl_set_rxon_hwcrypto(priv, ctx, !iwl3945_mod_params.sw_crypto);
  1593. /* Apply the new configuration */
  1594. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1595. sizeof(struct iwl3945_rxon_cmd),
  1596. staging_rxon);
  1597. if (rc) {
  1598. IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
  1599. return rc;
  1600. }
  1601. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1602. if (!new_assoc) {
  1603. iwl_clear_ucode_stations(priv,
  1604. &priv->contexts[IWL_RXON_CTX_BSS]);
  1605. iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
  1606. }
  1607. /* If we issue a new RXON command which required a tune then we must
  1608. * send a new TXPOWER command or we won't be able to Tx any frames */
  1609. rc = priv->cfg->ops->lib->send_tx_power(priv);
  1610. if (rc) {
  1611. IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
  1612. return rc;
  1613. }
  1614. /* Init the hardware's rate fallback order based on the band */
  1615. rc = iwl3945_init_hw_rate_table(priv);
  1616. if (rc) {
  1617. IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
  1618. return -EIO;
  1619. }
  1620. return 0;
  1621. }
  1622. /**
  1623. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1624. *
  1625. * -- reset periodic timer
  1626. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1627. * -- correct coeffs for temp (can reset temp timer)
  1628. * -- save this temp as "last",
  1629. * -- send new set of gain settings to NIC
  1630. * NOTE: This should continue working, even when we're not associated,
  1631. * so we can keep our internal table of scan powers current. */
  1632. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1633. {
  1634. /* This will kick in the "brute force"
  1635. * iwl3945_hw_reg_comp_txpower_temp() below */
  1636. if (!is_temp_calib_needed(priv))
  1637. goto reschedule;
  1638. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1639. * This is based *only* on current temperature,
  1640. * ignoring any previous power measurements */
  1641. iwl3945_hw_reg_comp_txpower_temp(priv);
  1642. reschedule:
  1643. queue_delayed_work(priv->workqueue,
  1644. &priv->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1645. }
  1646. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1647. {
  1648. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1649. _3945.thermal_periodic.work);
  1650. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1651. return;
  1652. mutex_lock(&priv->mutex);
  1653. iwl3945_reg_txpower_periodic(priv);
  1654. mutex_unlock(&priv->mutex);
  1655. }
  1656. /**
  1657. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1658. * for the channel.
  1659. *
  1660. * This function is used when initializing channel-info structs.
  1661. *
  1662. * NOTE: These channel groups do *NOT* match the bands above!
  1663. * These channel groups are based on factory-tested channels;
  1664. * on A-band, EEPROM's "group frequency" entries represent the top
  1665. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1666. */
  1667. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1668. const struct iwl_channel_info *ch_info)
  1669. {
  1670. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1671. struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1672. u8 group;
  1673. u16 group_index = 0; /* based on factory calib frequencies */
  1674. u8 grp_channel;
  1675. /* Find the group index for the channel ... don't use index 1(?) */
  1676. if (is_channel_a_band(ch_info)) {
  1677. for (group = 1; group < 5; group++) {
  1678. grp_channel = ch_grp[group].group_channel;
  1679. if (ch_info->channel <= grp_channel) {
  1680. group_index = group;
  1681. break;
  1682. }
  1683. }
  1684. /* group 4 has a few channels *above* its factory cal freq */
  1685. if (group == 5)
  1686. group_index = 4;
  1687. } else
  1688. group_index = 0; /* 2.4 GHz, group 0 */
  1689. IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
  1690. group_index);
  1691. return group_index;
  1692. }
  1693. /**
  1694. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1695. *
  1696. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1697. * into radio/DSP gain settings table for requested power.
  1698. */
  1699. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1700. s8 requested_power,
  1701. s32 setting_index, s32 *new_index)
  1702. {
  1703. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1704. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1705. s32 index0, index1;
  1706. s32 power = 2 * requested_power;
  1707. s32 i;
  1708. const struct iwl3945_eeprom_txpower_sample *samples;
  1709. s32 gains0, gains1;
  1710. s32 res;
  1711. s32 denominator;
  1712. chnl_grp = &eeprom->groups[setting_index];
  1713. samples = chnl_grp->samples;
  1714. for (i = 0; i < 5; i++) {
  1715. if (power == samples[i].power) {
  1716. *new_index = samples[i].gain_index;
  1717. return 0;
  1718. }
  1719. }
  1720. if (power > samples[1].power) {
  1721. index0 = 0;
  1722. index1 = 1;
  1723. } else if (power > samples[2].power) {
  1724. index0 = 1;
  1725. index1 = 2;
  1726. } else if (power > samples[3].power) {
  1727. index0 = 2;
  1728. index1 = 3;
  1729. } else {
  1730. index0 = 3;
  1731. index1 = 4;
  1732. }
  1733. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1734. if (denominator == 0)
  1735. return -EINVAL;
  1736. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1737. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1738. res = gains0 + (gains1 - gains0) *
  1739. ((s32) power - (s32) samples[index0].power) / denominator +
  1740. (1 << 18);
  1741. *new_index = res >> 19;
  1742. return 0;
  1743. }
  1744. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1745. {
  1746. u32 i;
  1747. s32 rate_index;
  1748. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1749. const struct iwl3945_eeprom_txpower_group *group;
  1750. IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
  1751. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1752. s8 *clip_pwrs; /* table of power levels for each rate */
  1753. s8 satur_pwr; /* saturation power for each chnl group */
  1754. group = &eeprom->groups[i];
  1755. /* sanity check on factory saturation power value */
  1756. if (group->saturation_power < 40) {
  1757. IWL_WARN(priv, "Error: saturation power is %d, "
  1758. "less than minimum expected 40\n",
  1759. group->saturation_power);
  1760. return;
  1761. }
  1762. /*
  1763. * Derive requested power levels for each rate, based on
  1764. * hardware capabilities (saturation power for band).
  1765. * Basic value is 3dB down from saturation, with further
  1766. * power reductions for highest 3 data rates. These
  1767. * backoffs provide headroom for high rate modulation
  1768. * power peaks, without too much distortion (clipping).
  1769. */
  1770. /* we'll fill in this array with h/w max power levels */
  1771. clip_pwrs = (s8 *) priv->_3945.clip_groups[i].clip_powers;
  1772. /* divide factory saturation power by 2 to find -3dB level */
  1773. satur_pwr = (s8) (group->saturation_power >> 1);
  1774. /* fill in channel group's nominal powers for each rate */
  1775. for (rate_index = 0;
  1776. rate_index < IWL_RATE_COUNT_3945; rate_index++, clip_pwrs++) {
  1777. switch (rate_index) {
  1778. case IWL_RATE_36M_INDEX_TABLE:
  1779. if (i == 0) /* B/G */
  1780. *clip_pwrs = satur_pwr;
  1781. else /* A */
  1782. *clip_pwrs = satur_pwr - 5;
  1783. break;
  1784. case IWL_RATE_48M_INDEX_TABLE:
  1785. if (i == 0)
  1786. *clip_pwrs = satur_pwr - 7;
  1787. else
  1788. *clip_pwrs = satur_pwr - 10;
  1789. break;
  1790. case IWL_RATE_54M_INDEX_TABLE:
  1791. if (i == 0)
  1792. *clip_pwrs = satur_pwr - 9;
  1793. else
  1794. *clip_pwrs = satur_pwr - 12;
  1795. break;
  1796. default:
  1797. *clip_pwrs = satur_pwr;
  1798. break;
  1799. }
  1800. }
  1801. }
  1802. }
  1803. /**
  1804. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1805. *
  1806. * Second pass (during init) to set up priv->channel_info
  1807. *
  1808. * Set up Tx-power settings in our channel info database for each VALID
  1809. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1810. * and current temperature.
  1811. *
  1812. * Since this is based on current temperature (at init time), these values may
  1813. * not be valid for very long, but it gives us a starting/default point,
  1814. * and allows us to active (i.e. using Tx) scan.
  1815. *
  1816. * This does *not* write values to NIC, just sets up our internal table.
  1817. */
  1818. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1819. {
  1820. struct iwl_channel_info *ch_info = NULL;
  1821. struct iwl3945_channel_power_info *pwr_info;
  1822. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1823. int delta_index;
  1824. u8 rate_index;
  1825. u8 scan_tbl_index;
  1826. const s8 *clip_pwrs; /* array of power levels for each rate */
  1827. u8 gain, dsp_atten;
  1828. s8 power;
  1829. u8 pwr_index, base_pwr_index, a_band;
  1830. u8 i;
  1831. int temperature;
  1832. /* save temperature reference,
  1833. * so we can determine next time to calibrate */
  1834. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1835. priv->last_temperature = temperature;
  1836. iwl3945_hw_reg_init_channel_groups(priv);
  1837. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1838. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1839. i++, ch_info++) {
  1840. a_band = is_channel_a_band(ch_info);
  1841. if (!is_channel_valid(ch_info))
  1842. continue;
  1843. /* find this channel's channel group (*not* "band") index */
  1844. ch_info->group_index =
  1845. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1846. /* Get this chnlgrp's rate->max/clip-powers table */
  1847. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1848. /* calculate power index *adjustment* value according to
  1849. * diff between current temperature and factory temperature */
  1850. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1851. eeprom->groups[ch_info->group_index].
  1852. temperature);
  1853. IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
  1854. ch_info->channel, delta_index, temperature +
  1855. IWL_TEMP_CONVERT);
  1856. /* set tx power value for all OFDM rates */
  1857. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1858. rate_index++) {
  1859. s32 uninitialized_var(power_idx);
  1860. int rc;
  1861. /* use channel group's clip-power table,
  1862. * but don't exceed channel's max power */
  1863. s8 pwr = min(ch_info->max_power_avg,
  1864. clip_pwrs[rate_index]);
  1865. pwr_info = &ch_info->power_info[rate_index];
  1866. /* get base (i.e. at factory-measured temperature)
  1867. * power table index for this rate's power */
  1868. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1869. ch_info->group_index,
  1870. &power_idx);
  1871. if (rc) {
  1872. IWL_ERR(priv, "Invalid power index\n");
  1873. return rc;
  1874. }
  1875. pwr_info->base_power_index = (u8) power_idx;
  1876. /* temperature compensate */
  1877. power_idx += delta_index;
  1878. /* stay within range of gain table */
  1879. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1880. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1881. pwr_info->requested_power = pwr;
  1882. pwr_info->power_table_index = (u8) power_idx;
  1883. pwr_info->tpc.tx_gain =
  1884. power_gain_table[a_band][power_idx].tx_gain;
  1885. pwr_info->tpc.dsp_atten =
  1886. power_gain_table[a_band][power_idx].dsp_atten;
  1887. }
  1888. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1889. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1890. power = pwr_info->requested_power +
  1891. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1892. pwr_index = pwr_info->power_table_index +
  1893. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1894. base_pwr_index = pwr_info->base_power_index +
  1895. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1896. /* stay within table range */
  1897. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1898. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1899. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1900. /* fill each CCK rate's iwl3945_channel_power_info structure
  1901. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1902. * NOTE: CCK rates start at end of OFDM rates! */
  1903. for (rate_index = 0;
  1904. rate_index < IWL_CCK_RATES; rate_index++) {
  1905. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1906. pwr_info->requested_power = power;
  1907. pwr_info->power_table_index = pwr_index;
  1908. pwr_info->base_power_index = base_pwr_index;
  1909. pwr_info->tpc.tx_gain = gain;
  1910. pwr_info->tpc.dsp_atten = dsp_atten;
  1911. }
  1912. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1913. for (scan_tbl_index = 0;
  1914. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1915. s32 actual_index = (scan_tbl_index == 0) ?
  1916. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1917. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1918. actual_index, clip_pwrs, ch_info, a_band);
  1919. }
  1920. }
  1921. return 0;
  1922. }
  1923. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  1924. {
  1925. int rc;
  1926. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  1927. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  1928. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  1929. if (rc < 0)
  1930. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  1931. return 0;
  1932. }
  1933. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  1934. {
  1935. int txq_id = txq->q.id;
  1936. struct iwl3945_shared *shared_data = priv->_3945.shared_virt;
  1937. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  1938. iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  1939. iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  1940. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  1941. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1942. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1943. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1944. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1945. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1946. /* fake read to flush all prev. writes */
  1947. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  1948. return 0;
  1949. }
  1950. /*
  1951. * HCMD utils
  1952. */
  1953. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  1954. {
  1955. switch (cmd_id) {
  1956. case REPLY_RXON:
  1957. return sizeof(struct iwl3945_rxon_cmd);
  1958. case POWER_TABLE_CMD:
  1959. return sizeof(struct iwl3945_powertable_cmd);
  1960. default:
  1961. return len;
  1962. }
  1963. }
  1964. static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  1965. {
  1966. struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
  1967. addsta->mode = cmd->mode;
  1968. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1969. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  1970. addsta->station_flags = cmd->station_flags;
  1971. addsta->station_flags_msk = cmd->station_flags_msk;
  1972. addsta->tid_disable_tx = cpu_to_le16(0);
  1973. addsta->rate_n_flags = cmd->rate_n_flags;
  1974. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1975. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1976. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1977. return (u16)sizeof(struct iwl3945_addsta_cmd);
  1978. }
  1979. static int iwl3945_manage_ibss_station(struct iwl_priv *priv,
  1980. struct ieee80211_vif *vif, bool add)
  1981. {
  1982. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  1983. int ret;
  1984. if (add) {
  1985. ret = iwl_add_bssid_station(
  1986. priv, &priv->contexts[IWL_RXON_CTX_BSS],
  1987. vif->bss_conf.bssid, false,
  1988. &vif_priv->ibss_bssid_sta_id);
  1989. if (ret)
  1990. return ret;
  1991. iwl3945_sync_sta(priv, vif_priv->ibss_bssid_sta_id,
  1992. (priv->band == IEEE80211_BAND_5GHZ) ?
  1993. IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP);
  1994. iwl3945_rate_scale_init(priv->hw, vif_priv->ibss_bssid_sta_id);
  1995. return 0;
  1996. }
  1997. return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  1998. vif->bss_conf.bssid);
  1999. }
  2000. /**
  2001. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2002. */
  2003. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  2004. {
  2005. int rc, i, index, prev_index;
  2006. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2007. .reserved = {0, 0, 0},
  2008. };
  2009. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2010. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2011. index = iwl3945_rates[i].table_rs_index;
  2012. table[index].rate_n_flags =
  2013. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2014. table[index].try_cnt = priv->retry_rate;
  2015. prev_index = iwl3945_get_prev_ieee_rate(i);
  2016. table[index].next_rate_index =
  2017. iwl3945_rates[prev_index].table_rs_index;
  2018. }
  2019. switch (priv->band) {
  2020. case IEEE80211_BAND_5GHZ:
  2021. IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
  2022. /* If one of the following CCK rates is used,
  2023. * have it fall back to the 6M OFDM rate */
  2024. for (i = IWL_RATE_1M_INDEX_TABLE;
  2025. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2026. table[i].next_rate_index =
  2027. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2028. /* Don't fall back to CCK rates */
  2029. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  2030. IWL_RATE_9M_INDEX_TABLE;
  2031. /* Don't drop out of OFDM rates */
  2032. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2033. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2034. break;
  2035. case IEEE80211_BAND_2GHZ:
  2036. IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
  2037. /* If an OFDM rate is used, have it fall back to the
  2038. * 1M CCK rates */
  2039. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2040. iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
  2041. index = IWL_FIRST_CCK_RATE;
  2042. for (i = IWL_RATE_6M_INDEX_TABLE;
  2043. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2044. table[i].next_rate_index =
  2045. iwl3945_rates[index].table_rs_index;
  2046. index = IWL_RATE_11M_INDEX_TABLE;
  2047. /* CCK shouldn't fall back to OFDM... */
  2048. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2049. }
  2050. break;
  2051. default:
  2052. WARN_ON(1);
  2053. break;
  2054. }
  2055. /* Update the rate scaling for control frame Tx */
  2056. rate_cmd.table_id = 0;
  2057. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2058. &rate_cmd);
  2059. if (rc)
  2060. return rc;
  2061. /* Update the rate scaling for data frame Tx */
  2062. rate_cmd.table_id = 1;
  2063. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2064. &rate_cmd);
  2065. }
  2066. /* Called when initializing driver */
  2067. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2068. {
  2069. memset((void *)&priv->hw_params, 0,
  2070. sizeof(struct iwl_hw_params));
  2071. priv->_3945.shared_virt =
  2072. dma_alloc_coherent(&priv->pci_dev->dev,
  2073. sizeof(struct iwl3945_shared),
  2074. &priv->_3945.shared_phys, GFP_KERNEL);
  2075. if (!priv->_3945.shared_virt) {
  2076. IWL_ERR(priv, "failed to allocate pci memory\n");
  2077. return -ENOMEM;
  2078. }
  2079. /* Assign number of Usable TX queues */
  2080. priv->hw_params.max_txq_num = priv->cfg->base_params->num_of_queues;
  2081. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2082. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_3K);
  2083. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2084. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2085. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2086. priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id = IWL3945_BROADCAST_ID;
  2087. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  2088. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2089. priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
  2090. priv->hw_params.beacon_time_tsf_bits = IWL3945_EXT_BEACON_TIME_POS;
  2091. return 0;
  2092. }
  2093. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2094. struct iwl3945_frame *frame, u8 rate)
  2095. {
  2096. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2097. unsigned int frame_size;
  2098. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2099. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2100. tx_beacon_cmd->tx.sta_id =
  2101. priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id;
  2102. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2103. frame_size = iwl3945_fill_beacon_frame(priv,
  2104. tx_beacon_cmd->frame,
  2105. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2106. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2107. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2108. tx_beacon_cmd->tx.rate = rate;
  2109. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2110. TX_CMD_FLG_TSF_MSK);
  2111. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2112. tx_beacon_cmd->tx.supp_rates[0] =
  2113. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2114. tx_beacon_cmd->tx.supp_rates[1] =
  2115. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2116. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2117. }
  2118. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2119. {
  2120. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2121. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2122. }
  2123. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2124. {
  2125. INIT_DELAYED_WORK(&priv->_3945.thermal_periodic,
  2126. iwl3945_bg_reg_txpower_periodic);
  2127. }
  2128. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2129. {
  2130. cancel_delayed_work(&priv->_3945.thermal_periodic);
  2131. }
  2132. /* check contents of special bootstrap uCode SRAM */
  2133. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2134. {
  2135. __le32 *image = priv->ucode_boot.v_addr;
  2136. u32 len = priv->ucode_boot.len;
  2137. u32 reg;
  2138. u32 val;
  2139. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  2140. /* verify BSM SRAM contents */
  2141. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2142. for (reg = BSM_SRAM_LOWER_BOUND;
  2143. reg < BSM_SRAM_LOWER_BOUND + len;
  2144. reg += sizeof(u32), image++) {
  2145. val = iwl_read_prph(priv, reg);
  2146. if (val != le32_to_cpu(*image)) {
  2147. IWL_ERR(priv, "BSM uCode verification failed at "
  2148. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2149. BSM_SRAM_LOWER_BOUND,
  2150. reg - BSM_SRAM_LOWER_BOUND, len,
  2151. val, le32_to_cpu(*image));
  2152. return -EIO;
  2153. }
  2154. }
  2155. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  2156. return 0;
  2157. }
  2158. /******************************************************************************
  2159. *
  2160. * EEPROM related functions
  2161. *
  2162. ******************************************************************************/
  2163. /*
  2164. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2165. * embedded controller) as EEPROM reader; each read is a series of pulses
  2166. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2167. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2168. * simply claims ownership, which should be safe when this function is called
  2169. * (i.e. before loading uCode!).
  2170. */
  2171. static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
  2172. {
  2173. _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2174. return 0;
  2175. }
  2176. static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
  2177. {
  2178. return;
  2179. }
  2180. /**
  2181. * iwl3945_load_bsm - Load bootstrap instructions
  2182. *
  2183. * BSM operation:
  2184. *
  2185. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2186. * in special SRAM that does not power down during RFKILL. When powering back
  2187. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2188. * the bootstrap program into the on-board processor, and starts it.
  2189. *
  2190. * The bootstrap program loads (via DMA) instructions and data for a new
  2191. * program from host DRAM locations indicated by the host driver in the
  2192. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2193. * automatically.
  2194. *
  2195. * When initializing the NIC, the host driver points the BSM to the
  2196. * "initialize" uCode image. This uCode sets up some internal data, then
  2197. * notifies host via "initialize alive" that it is complete.
  2198. *
  2199. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2200. * normal runtime uCode instructions and a backup uCode data cache buffer
  2201. * (filled initially with starting data values for the on-board processor),
  2202. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2203. * which begins normal operation.
  2204. *
  2205. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2206. * the backup data cache in DRAM before SRAM is powered down.
  2207. *
  2208. * When powering back up, the BSM loads the bootstrap program. This reloads
  2209. * the runtime uCode instructions and the backup data cache into SRAM,
  2210. * and re-launches the runtime uCode from where it left off.
  2211. */
  2212. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2213. {
  2214. __le32 *image = priv->ucode_boot.v_addr;
  2215. u32 len = priv->ucode_boot.len;
  2216. dma_addr_t pinst;
  2217. dma_addr_t pdata;
  2218. u32 inst_len;
  2219. u32 data_len;
  2220. int rc;
  2221. int i;
  2222. u32 done;
  2223. u32 reg_offset;
  2224. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  2225. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2226. if (len > IWL39_MAX_BSM_SIZE)
  2227. return -EINVAL;
  2228. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2229. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2230. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2231. * after the "initialize" uCode has run, to point to
  2232. * runtime/protocol instructions and backup data cache. */
  2233. pinst = priv->ucode_init.p_addr;
  2234. pdata = priv->ucode_init_data.p_addr;
  2235. inst_len = priv->ucode_init.len;
  2236. data_len = priv->ucode_init_data.len;
  2237. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2238. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2239. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2240. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2241. /* Fill BSM memory with bootstrap instructions */
  2242. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2243. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2244. reg_offset += sizeof(u32), image++)
  2245. _iwl_write_prph(priv, reg_offset,
  2246. le32_to_cpu(*image));
  2247. rc = iwl3945_verify_bsm(priv);
  2248. if (rc)
  2249. return rc;
  2250. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2251. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2252. iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
  2253. IWL39_RTC_INST_LOWER_BOUND);
  2254. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2255. /* Load bootstrap code into instruction SRAM now,
  2256. * to prepare to load "initialize" uCode */
  2257. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2258. BSM_WR_CTRL_REG_BIT_START);
  2259. /* Wait for load of bootstrap uCode to finish */
  2260. for (i = 0; i < 100; i++) {
  2261. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  2262. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2263. break;
  2264. udelay(10);
  2265. }
  2266. if (i < 100)
  2267. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  2268. else {
  2269. IWL_ERR(priv, "BSM write did not complete!\n");
  2270. return -EIO;
  2271. }
  2272. /* Enable future boot loads whenever power management unit triggers it
  2273. * (e.g. when powering back up after power-save shutdown) */
  2274. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2275. BSM_WR_CTRL_REG_BIT_START_EN);
  2276. return 0;
  2277. }
  2278. static struct iwl_hcmd_ops iwl3945_hcmd = {
  2279. .rxon_assoc = iwl3945_send_rxon_assoc,
  2280. .commit_rxon = iwl3945_commit_rxon,
  2281. .send_bt_config = iwl_send_bt_config,
  2282. };
  2283. static struct iwl_lib_ops iwl3945_lib = {
  2284. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2285. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2286. .txq_init = iwl3945_hw_tx_queue_init,
  2287. .load_ucode = iwl3945_load_bsm,
  2288. .dump_nic_event_log = iwl3945_dump_nic_event_log,
  2289. .dump_nic_error_log = iwl3945_dump_nic_error_log,
  2290. .apm_ops = {
  2291. .init = iwl3945_apm_init,
  2292. .stop = iwl_apm_stop,
  2293. .config = iwl3945_nic_config,
  2294. .set_pwr_src = iwl3945_set_pwr_src,
  2295. },
  2296. .eeprom_ops = {
  2297. .regulatory_bands = {
  2298. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2299. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2300. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2301. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2302. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2303. EEPROM_REGULATORY_BAND_NO_HT40,
  2304. EEPROM_REGULATORY_BAND_NO_HT40,
  2305. },
  2306. .verify_signature = iwlcore_eeprom_verify_signature,
  2307. .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
  2308. .release_semaphore = iwl3945_eeprom_release_semaphore,
  2309. .query_addr = iwlcore_eeprom_query_addr,
  2310. },
  2311. .send_tx_power = iwl3945_send_tx_power,
  2312. .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
  2313. .post_associate = iwl3945_post_associate,
  2314. .isr = iwl_isr_legacy,
  2315. .config_ap = iwl3945_config_ap,
  2316. .manage_ibss_station = iwl3945_manage_ibss_station,
  2317. .recover_from_tx_stall = iwl_bg_monitor_recover,
  2318. .check_plcp_health = iwl3945_good_plcp_health,
  2319. .debugfs_ops = {
  2320. .rx_stats_read = iwl3945_ucode_rx_stats_read,
  2321. .tx_stats_read = iwl3945_ucode_tx_stats_read,
  2322. .general_stats_read = iwl3945_ucode_general_stats_read,
  2323. },
  2324. };
  2325. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2326. .get_hcmd_size = iwl3945_get_hcmd_size,
  2327. .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
  2328. .tx_cmd_protection = iwlcore_tx_cmd_protection,
  2329. .request_scan = iwl3945_request_scan,
  2330. };
  2331. static const struct iwl_ops iwl3945_ops = {
  2332. .lib = &iwl3945_lib,
  2333. .hcmd = &iwl3945_hcmd,
  2334. .utils = &iwl3945_hcmd_utils,
  2335. .led = &iwl3945_led_ops,
  2336. };
  2337. static struct iwl_base_params iwl3945_base_params = {
  2338. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2339. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2340. .set_l0s = false,
  2341. .use_bsm = true,
  2342. .use_isr_legacy = true,
  2343. .led_compensation = 64,
  2344. .broken_powersave = true,
  2345. .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
  2346. .monitor_recover_period = IWL_DEF_MONITORING_PERIOD,
  2347. .max_event_log_size = 512,
  2348. .tx_power_by_driver = true,
  2349. };
  2350. static struct iwl_cfg iwl3945_bg_cfg = {
  2351. .name = "3945BG",
  2352. .fw_name_pre = IWL3945_FW_PRE,
  2353. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2354. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2355. .sku = IWL_SKU_G,
  2356. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2357. .ops = &iwl3945_ops,
  2358. .mod_params = &iwl3945_mod_params,
  2359. .base_params = &iwl3945_base_params,
  2360. };
  2361. static struct iwl_cfg iwl3945_abg_cfg = {
  2362. .name = "3945ABG",
  2363. .fw_name_pre = IWL3945_FW_PRE,
  2364. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2365. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2366. .sku = IWL_SKU_A|IWL_SKU_G,
  2367. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2368. .ops = &iwl3945_ops,
  2369. .mod_params = &iwl3945_mod_params,
  2370. .base_params = &iwl3945_base_params,
  2371. };
  2372. DEFINE_PCI_DEVICE_TABLE(iwl3945_hw_card_ids) = {
  2373. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2374. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2375. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2376. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2377. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2378. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2379. {0}
  2380. };
  2381. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);