htc_drv_init.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950
  1. /*
  2. * Copyright (c) 2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "htc.h"
  17. MODULE_AUTHOR("Atheros Communications");
  18. MODULE_LICENSE("Dual BSD/GPL");
  19. MODULE_DESCRIPTION("Atheros driver 802.11n HTC based wireless devices");
  20. static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
  21. module_param_named(debug, ath9k_debug, uint, 0);
  22. MODULE_PARM_DESC(debug, "Debugging mask");
  23. int htc_modparam_nohwcrypt;
  24. module_param_named(nohwcrypt, htc_modparam_nohwcrypt, int, 0444);
  25. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
  26. #define CHAN2G(_freq, _idx) { \
  27. .center_freq = (_freq), \
  28. .hw_value = (_idx), \
  29. .max_power = 20, \
  30. }
  31. #define CHAN5G(_freq, _idx) { \
  32. .band = IEEE80211_BAND_5GHZ, \
  33. .center_freq = (_freq), \
  34. .hw_value = (_idx), \
  35. .max_power = 20, \
  36. }
  37. #define ATH_HTC_BTCOEX_PRODUCT_ID "wb193"
  38. static struct ieee80211_channel ath9k_2ghz_channels[] = {
  39. CHAN2G(2412, 0), /* Channel 1 */
  40. CHAN2G(2417, 1), /* Channel 2 */
  41. CHAN2G(2422, 2), /* Channel 3 */
  42. CHAN2G(2427, 3), /* Channel 4 */
  43. CHAN2G(2432, 4), /* Channel 5 */
  44. CHAN2G(2437, 5), /* Channel 6 */
  45. CHAN2G(2442, 6), /* Channel 7 */
  46. CHAN2G(2447, 7), /* Channel 8 */
  47. CHAN2G(2452, 8), /* Channel 9 */
  48. CHAN2G(2457, 9), /* Channel 10 */
  49. CHAN2G(2462, 10), /* Channel 11 */
  50. CHAN2G(2467, 11), /* Channel 12 */
  51. CHAN2G(2472, 12), /* Channel 13 */
  52. CHAN2G(2484, 13), /* Channel 14 */
  53. };
  54. static struct ieee80211_channel ath9k_5ghz_channels[] = {
  55. /* _We_ call this UNII 1 */
  56. CHAN5G(5180, 14), /* Channel 36 */
  57. CHAN5G(5200, 15), /* Channel 40 */
  58. CHAN5G(5220, 16), /* Channel 44 */
  59. CHAN5G(5240, 17), /* Channel 48 */
  60. /* _We_ call this UNII 2 */
  61. CHAN5G(5260, 18), /* Channel 52 */
  62. CHAN5G(5280, 19), /* Channel 56 */
  63. CHAN5G(5300, 20), /* Channel 60 */
  64. CHAN5G(5320, 21), /* Channel 64 */
  65. /* _We_ call this "Middle band" */
  66. CHAN5G(5500, 22), /* Channel 100 */
  67. CHAN5G(5520, 23), /* Channel 104 */
  68. CHAN5G(5540, 24), /* Channel 108 */
  69. CHAN5G(5560, 25), /* Channel 112 */
  70. CHAN5G(5580, 26), /* Channel 116 */
  71. CHAN5G(5600, 27), /* Channel 120 */
  72. CHAN5G(5620, 28), /* Channel 124 */
  73. CHAN5G(5640, 29), /* Channel 128 */
  74. CHAN5G(5660, 30), /* Channel 132 */
  75. CHAN5G(5680, 31), /* Channel 136 */
  76. CHAN5G(5700, 32), /* Channel 140 */
  77. /* _We_ call this UNII 3 */
  78. CHAN5G(5745, 33), /* Channel 149 */
  79. CHAN5G(5765, 34), /* Channel 153 */
  80. CHAN5G(5785, 35), /* Channel 157 */
  81. CHAN5G(5805, 36), /* Channel 161 */
  82. CHAN5G(5825, 37), /* Channel 165 */
  83. };
  84. /* Atheros hardware rate code addition for short premble */
  85. #define SHPCHECK(__hw_rate, __flags) \
  86. ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04) : 0)
  87. #define RATE(_bitrate, _hw_rate, _flags) { \
  88. .bitrate = (_bitrate), \
  89. .flags = (_flags), \
  90. .hw_value = (_hw_rate), \
  91. .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
  92. }
  93. static struct ieee80211_rate ath9k_legacy_rates[] = {
  94. RATE(10, 0x1b, 0),
  95. RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE), /* shortp : 0x1e */
  96. RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE), /* shortp: 0x1d */
  97. RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE), /* short: 0x1c */
  98. RATE(60, 0x0b, 0),
  99. RATE(90, 0x0f, 0),
  100. RATE(120, 0x0a, 0),
  101. RATE(180, 0x0e, 0),
  102. RATE(240, 0x09, 0),
  103. RATE(360, 0x0d, 0),
  104. RATE(480, 0x08, 0),
  105. RATE(540, 0x0c, 0),
  106. };
  107. static int ath9k_htc_wait_for_target(struct ath9k_htc_priv *priv)
  108. {
  109. int time_left;
  110. if (atomic_read(&priv->htc->tgt_ready) > 0) {
  111. atomic_dec(&priv->htc->tgt_ready);
  112. return 0;
  113. }
  114. /* Firmware can take up to 50ms to get ready, to be safe use 1 second */
  115. time_left = wait_for_completion_timeout(&priv->htc->target_wait, HZ);
  116. if (!time_left) {
  117. dev_err(priv->dev, "ath9k_htc: Target is unresponsive\n");
  118. return -ETIMEDOUT;
  119. }
  120. atomic_dec(&priv->htc->tgt_ready);
  121. return 0;
  122. }
  123. static void ath9k_deinit_priv(struct ath9k_htc_priv *priv)
  124. {
  125. ath9k_htc_exit_debug(priv->ah);
  126. ath9k_hw_deinit(priv->ah);
  127. tasklet_kill(&priv->wmi_tasklet);
  128. tasklet_kill(&priv->rx_tasklet);
  129. tasklet_kill(&priv->tx_tasklet);
  130. kfree(priv->ah);
  131. priv->ah = NULL;
  132. }
  133. static void ath9k_deinit_device(struct ath9k_htc_priv *priv)
  134. {
  135. struct ieee80211_hw *hw = priv->hw;
  136. wiphy_rfkill_stop_polling(hw->wiphy);
  137. ath9k_deinit_leds(priv);
  138. ieee80211_unregister_hw(hw);
  139. ath9k_rx_cleanup(priv);
  140. ath9k_tx_cleanup(priv);
  141. ath9k_deinit_priv(priv);
  142. }
  143. static inline int ath9k_htc_connect_svc(struct ath9k_htc_priv *priv,
  144. u16 service_id,
  145. void (*tx) (void *,
  146. struct sk_buff *,
  147. enum htc_endpoint_id,
  148. bool txok),
  149. enum htc_endpoint_id *ep_id)
  150. {
  151. struct htc_service_connreq req;
  152. memset(&req, 0, sizeof(struct htc_service_connreq));
  153. req.service_id = service_id;
  154. req.ep_callbacks.priv = priv;
  155. req.ep_callbacks.rx = ath9k_htc_rxep;
  156. req.ep_callbacks.tx = tx;
  157. return htc_connect_service(priv->htc, &req, ep_id);
  158. }
  159. static int ath9k_init_htc_services(struct ath9k_htc_priv *priv, u16 devid)
  160. {
  161. int ret;
  162. /* WMI CMD*/
  163. ret = ath9k_wmi_connect(priv->htc, priv->wmi, &priv->wmi_cmd_ep);
  164. if (ret)
  165. goto err;
  166. /* Beacon */
  167. ret = ath9k_htc_connect_svc(priv, WMI_BEACON_SVC, ath9k_htc_beaconep,
  168. &priv->beacon_ep);
  169. if (ret)
  170. goto err;
  171. /* CAB */
  172. ret = ath9k_htc_connect_svc(priv, WMI_CAB_SVC, ath9k_htc_txep,
  173. &priv->cab_ep);
  174. if (ret)
  175. goto err;
  176. /* UAPSD */
  177. ret = ath9k_htc_connect_svc(priv, WMI_UAPSD_SVC, ath9k_htc_txep,
  178. &priv->uapsd_ep);
  179. if (ret)
  180. goto err;
  181. /* MGMT */
  182. ret = ath9k_htc_connect_svc(priv, WMI_MGMT_SVC, ath9k_htc_txep,
  183. &priv->mgmt_ep);
  184. if (ret)
  185. goto err;
  186. /* DATA BE */
  187. ret = ath9k_htc_connect_svc(priv, WMI_DATA_BE_SVC, ath9k_htc_txep,
  188. &priv->data_be_ep);
  189. if (ret)
  190. goto err;
  191. /* DATA BK */
  192. ret = ath9k_htc_connect_svc(priv, WMI_DATA_BK_SVC, ath9k_htc_txep,
  193. &priv->data_bk_ep);
  194. if (ret)
  195. goto err;
  196. /* DATA VI */
  197. ret = ath9k_htc_connect_svc(priv, WMI_DATA_VI_SVC, ath9k_htc_txep,
  198. &priv->data_vi_ep);
  199. if (ret)
  200. goto err;
  201. /* DATA VO */
  202. ret = ath9k_htc_connect_svc(priv, WMI_DATA_VO_SVC, ath9k_htc_txep,
  203. &priv->data_vo_ep);
  204. if (ret)
  205. goto err;
  206. /*
  207. * Setup required credits before initializing HTC.
  208. * This is a bit hacky, but, since queuing is done in
  209. * the HIF layer, shouldn't matter much.
  210. */
  211. switch(devid) {
  212. case 0x7010:
  213. case 0x7015:
  214. case 0x9018:
  215. priv->htc->credits = 45;
  216. break;
  217. default:
  218. priv->htc->credits = 33;
  219. }
  220. ret = htc_init(priv->htc);
  221. if (ret)
  222. goto err;
  223. dev_info(priv->dev, "ath9k_htc: HTC initialized with %d credits\n",
  224. priv->htc->credits);
  225. return 0;
  226. err:
  227. dev_err(priv->dev, "ath9k_htc: Unable to initialize HTC services\n");
  228. return ret;
  229. }
  230. static int ath9k_reg_notifier(struct wiphy *wiphy,
  231. struct regulatory_request *request)
  232. {
  233. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  234. struct ath9k_htc_priv *priv = hw->priv;
  235. return ath_reg_notifier_apply(wiphy, request,
  236. ath9k_hw_regulatory(priv->ah));
  237. }
  238. static unsigned int ath9k_regread(void *hw_priv, u32 reg_offset)
  239. {
  240. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  241. struct ath_common *common = ath9k_hw_common(ah);
  242. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  243. __be32 val, reg = cpu_to_be32(reg_offset);
  244. int r;
  245. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_READ_CMDID,
  246. (u8 *) &reg, sizeof(reg),
  247. (u8 *) &val, sizeof(val),
  248. 100);
  249. if (unlikely(r)) {
  250. ath_print(common, ATH_DBG_WMI,
  251. "REGISTER READ FAILED: (0x%04x, %d)\n",
  252. reg_offset, r);
  253. return -EIO;
  254. }
  255. return be32_to_cpu(val);
  256. }
  257. static void ath9k_regwrite_single(void *hw_priv, u32 val, u32 reg_offset)
  258. {
  259. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  260. struct ath_common *common = ath9k_hw_common(ah);
  261. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  262. __be32 buf[2] = {
  263. cpu_to_be32(reg_offset),
  264. cpu_to_be32(val),
  265. };
  266. int r;
  267. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  268. (u8 *) &buf, sizeof(buf),
  269. (u8 *) &val, sizeof(val),
  270. 100);
  271. if (unlikely(r)) {
  272. ath_print(common, ATH_DBG_WMI,
  273. "REGISTER WRITE FAILED:(0x%04x, %d)\n",
  274. reg_offset, r);
  275. }
  276. }
  277. static void ath9k_regwrite_buffer(void *hw_priv, u32 val, u32 reg_offset)
  278. {
  279. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  280. struct ath_common *common = ath9k_hw_common(ah);
  281. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  282. u32 rsp_status;
  283. int r;
  284. mutex_lock(&priv->wmi->multi_write_mutex);
  285. /* Store the register/value */
  286. priv->wmi->multi_write[priv->wmi->multi_write_idx].reg =
  287. cpu_to_be32(reg_offset);
  288. priv->wmi->multi_write[priv->wmi->multi_write_idx].val =
  289. cpu_to_be32(val);
  290. priv->wmi->multi_write_idx++;
  291. /* If the buffer is full, send it out. */
  292. if (priv->wmi->multi_write_idx == MAX_CMD_NUMBER) {
  293. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  294. (u8 *) &priv->wmi->multi_write,
  295. sizeof(struct register_write) * priv->wmi->multi_write_idx,
  296. (u8 *) &rsp_status, sizeof(rsp_status),
  297. 100);
  298. if (unlikely(r)) {
  299. ath_print(common, ATH_DBG_WMI,
  300. "REGISTER WRITE FAILED, multi len: %d\n",
  301. priv->wmi->multi_write_idx);
  302. }
  303. priv->wmi->multi_write_idx = 0;
  304. }
  305. mutex_unlock(&priv->wmi->multi_write_mutex);
  306. }
  307. static void ath9k_regwrite(void *hw_priv, u32 val, u32 reg_offset)
  308. {
  309. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  310. struct ath_common *common = ath9k_hw_common(ah);
  311. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  312. if (atomic_read(&priv->wmi->mwrite_cnt))
  313. ath9k_regwrite_buffer(hw_priv, val, reg_offset);
  314. else
  315. ath9k_regwrite_single(hw_priv, val, reg_offset);
  316. }
  317. static void ath9k_enable_regwrite_buffer(void *hw_priv)
  318. {
  319. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  320. struct ath_common *common = ath9k_hw_common(ah);
  321. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  322. atomic_inc(&priv->wmi->mwrite_cnt);
  323. }
  324. static void ath9k_disable_regwrite_buffer(void *hw_priv)
  325. {
  326. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  327. struct ath_common *common = ath9k_hw_common(ah);
  328. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  329. atomic_dec(&priv->wmi->mwrite_cnt);
  330. }
  331. static void ath9k_regwrite_flush(void *hw_priv)
  332. {
  333. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  334. struct ath_common *common = ath9k_hw_common(ah);
  335. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  336. u32 rsp_status;
  337. int r;
  338. mutex_lock(&priv->wmi->multi_write_mutex);
  339. if (priv->wmi->multi_write_idx) {
  340. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  341. (u8 *) &priv->wmi->multi_write,
  342. sizeof(struct register_write) * priv->wmi->multi_write_idx,
  343. (u8 *) &rsp_status, sizeof(rsp_status),
  344. 100);
  345. if (unlikely(r)) {
  346. ath_print(common, ATH_DBG_WMI,
  347. "REGISTER WRITE FAILED, multi len: %d\n",
  348. priv->wmi->multi_write_idx);
  349. }
  350. priv->wmi->multi_write_idx = 0;
  351. }
  352. mutex_unlock(&priv->wmi->multi_write_mutex);
  353. }
  354. static const struct ath_ops ath9k_common_ops = {
  355. .read = ath9k_regread,
  356. .write = ath9k_regwrite,
  357. .enable_write_buffer = ath9k_enable_regwrite_buffer,
  358. .disable_write_buffer = ath9k_disable_regwrite_buffer,
  359. .write_flush = ath9k_regwrite_flush,
  360. };
  361. static void ath_usb_read_cachesize(struct ath_common *common, int *csz)
  362. {
  363. *csz = L1_CACHE_BYTES >> 2;
  364. }
  365. static bool ath_usb_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  366. {
  367. struct ath_hw *ah = (struct ath_hw *) common->ah;
  368. (void)REG_READ(ah, AR5416_EEPROM_OFFSET + (off << AR5416_EEPROM_S));
  369. if (!ath9k_hw_wait(ah,
  370. AR_EEPROM_STATUS_DATA,
  371. AR_EEPROM_STATUS_DATA_BUSY |
  372. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  373. AH_WAIT_TIMEOUT))
  374. return false;
  375. *data = MS(REG_READ(ah, AR_EEPROM_STATUS_DATA),
  376. AR_EEPROM_STATUS_DATA_VAL);
  377. return true;
  378. }
  379. static const struct ath_bus_ops ath9k_usb_bus_ops = {
  380. .ath_bus_type = ATH_USB,
  381. .read_cachesize = ath_usb_read_cachesize,
  382. .eeprom_read = ath_usb_eeprom_read,
  383. };
  384. static void setup_ht_cap(struct ath9k_htc_priv *priv,
  385. struct ieee80211_sta_ht_cap *ht_info)
  386. {
  387. struct ath_common *common = ath9k_hw_common(priv->ah);
  388. u8 tx_streams, rx_streams;
  389. int i;
  390. ht_info->ht_supported = true;
  391. ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  392. IEEE80211_HT_CAP_SM_PS |
  393. IEEE80211_HT_CAP_SGI_40 |
  394. IEEE80211_HT_CAP_DSSSCCK40;
  395. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
  396. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  397. ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
  398. ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
  399. ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
  400. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  401. /* ath9k_htc supports only 1 or 2 stream devices */
  402. tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, 2);
  403. rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, 2);
  404. ath_print(common, ATH_DBG_CONFIG,
  405. "TX streams %d, RX streams: %d\n",
  406. tx_streams, rx_streams);
  407. if (tx_streams != rx_streams) {
  408. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  409. ht_info->mcs.tx_params |= ((tx_streams - 1) <<
  410. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  411. }
  412. for (i = 0; i < rx_streams; i++)
  413. ht_info->mcs.rx_mask[i] = 0xff;
  414. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
  415. }
  416. static int ath9k_init_queues(struct ath9k_htc_priv *priv)
  417. {
  418. struct ath_common *common = ath9k_hw_common(priv->ah);
  419. int i;
  420. for (i = 0; i < ARRAY_SIZE(priv->hwq_map); i++)
  421. priv->hwq_map[i] = -1;
  422. priv->beaconq = ath9k_hw_beaconq_setup(priv->ah);
  423. if (priv->beaconq == -1) {
  424. ath_print(common, ATH_DBG_FATAL,
  425. "Unable to setup BEACON xmit queue\n");
  426. goto err;
  427. }
  428. priv->cabq = ath9k_htc_cabq_setup(priv);
  429. if (priv->cabq == -1) {
  430. ath_print(common, ATH_DBG_FATAL,
  431. "Unable to setup CAB xmit queue\n");
  432. goto err;
  433. }
  434. if (!ath9k_htc_txq_setup(priv, WME_AC_BE)) {
  435. ath_print(common, ATH_DBG_FATAL,
  436. "Unable to setup xmit queue for BE traffic\n");
  437. goto err;
  438. }
  439. if (!ath9k_htc_txq_setup(priv, WME_AC_BK)) {
  440. ath_print(common, ATH_DBG_FATAL,
  441. "Unable to setup xmit queue for BK traffic\n");
  442. goto err;
  443. }
  444. if (!ath9k_htc_txq_setup(priv, WME_AC_VI)) {
  445. ath_print(common, ATH_DBG_FATAL,
  446. "Unable to setup xmit queue for VI traffic\n");
  447. goto err;
  448. }
  449. if (!ath9k_htc_txq_setup(priv, WME_AC_VO)) {
  450. ath_print(common, ATH_DBG_FATAL,
  451. "Unable to setup xmit queue for VO traffic\n");
  452. goto err;
  453. }
  454. return 0;
  455. err:
  456. return -EINVAL;
  457. }
  458. static void ath9k_init_crypto(struct ath9k_htc_priv *priv)
  459. {
  460. struct ath_common *common = ath9k_hw_common(priv->ah);
  461. int i = 0;
  462. /* Get the hardware key cache size. */
  463. common->keymax = priv->ah->caps.keycache_size;
  464. if (common->keymax > ATH_KEYMAX) {
  465. ath_print(common, ATH_DBG_ANY,
  466. "Warning, using only %u entries in %u key cache\n",
  467. ATH_KEYMAX, common->keymax);
  468. common->keymax = ATH_KEYMAX;
  469. }
  470. if (priv->ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
  471. common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
  472. /*
  473. * Reset the key cache since some parts do not
  474. * reset the contents on initial power up.
  475. */
  476. for (i = 0; i < common->keymax; i++)
  477. ath_hw_keyreset(common, (u16) i);
  478. }
  479. static void ath9k_init_channels_rates(struct ath9k_htc_priv *priv)
  480. {
  481. if (test_bit(ATH9K_MODE_11G, priv->ah->caps.wireless_modes)) {
  482. priv->sbands[IEEE80211_BAND_2GHZ].channels =
  483. ath9k_2ghz_channels;
  484. priv->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
  485. priv->sbands[IEEE80211_BAND_2GHZ].n_channels =
  486. ARRAY_SIZE(ath9k_2ghz_channels);
  487. priv->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
  488. priv->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
  489. ARRAY_SIZE(ath9k_legacy_rates);
  490. }
  491. if (test_bit(ATH9K_MODE_11A, priv->ah->caps.wireless_modes)) {
  492. priv->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_channels;
  493. priv->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
  494. priv->sbands[IEEE80211_BAND_5GHZ].n_channels =
  495. ARRAY_SIZE(ath9k_5ghz_channels);
  496. priv->sbands[IEEE80211_BAND_5GHZ].bitrates =
  497. ath9k_legacy_rates + 4;
  498. priv->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
  499. ARRAY_SIZE(ath9k_legacy_rates) - 4;
  500. }
  501. }
  502. static void ath9k_init_misc(struct ath9k_htc_priv *priv)
  503. {
  504. struct ath_common *common = ath9k_hw_common(priv->ah);
  505. common->tx_chainmask = priv->ah->caps.tx_chainmask;
  506. common->rx_chainmask = priv->ah->caps.rx_chainmask;
  507. memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
  508. priv->ah->opmode = NL80211_IFTYPE_STATION;
  509. }
  510. static void ath9k_init_btcoex(struct ath9k_htc_priv *priv)
  511. {
  512. int qnum;
  513. switch (priv->ah->btcoex_hw.scheme) {
  514. case ATH_BTCOEX_CFG_NONE:
  515. break;
  516. case ATH_BTCOEX_CFG_3WIRE:
  517. priv->ah->btcoex_hw.btactive_gpio = 7;
  518. priv->ah->btcoex_hw.btpriority_gpio = 6;
  519. priv->ah->btcoex_hw.wlanactive_gpio = 8;
  520. priv->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
  521. ath9k_hw_btcoex_init_3wire(priv->ah);
  522. ath_htc_init_btcoex_work(priv);
  523. qnum = priv->hwq_map[WME_AC_BE];
  524. ath9k_hw_init_btcoex_hw(priv->ah, qnum);
  525. break;
  526. default:
  527. WARN_ON(1);
  528. break;
  529. }
  530. }
  531. static int ath9k_init_priv(struct ath9k_htc_priv *priv,
  532. u16 devid, char *product)
  533. {
  534. struct ath_hw *ah = NULL;
  535. struct ath_common *common;
  536. int ret = 0, csz = 0;
  537. priv->op_flags |= OP_INVALID;
  538. ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
  539. if (!ah)
  540. return -ENOMEM;
  541. ah->hw_version.devid = devid;
  542. ah->hw_version.subsysid = 0; /* FIXME */
  543. priv->ah = ah;
  544. common = ath9k_hw_common(ah);
  545. common->ops = &ath9k_common_ops;
  546. common->bus_ops = &ath9k_usb_bus_ops;
  547. common->ah = ah;
  548. common->hw = priv->hw;
  549. common->priv = priv;
  550. common->debug_mask = ath9k_debug;
  551. spin_lock_init(&priv->wmi->wmi_lock);
  552. spin_lock_init(&priv->beacon_lock);
  553. spin_lock_init(&priv->tx_lock);
  554. mutex_init(&priv->mutex);
  555. mutex_init(&priv->htc_pm_lock);
  556. tasklet_init(&priv->wmi_tasklet, ath9k_wmi_tasklet,
  557. (unsigned long)priv);
  558. tasklet_init(&priv->rx_tasklet, ath9k_rx_tasklet,
  559. (unsigned long)priv);
  560. tasklet_init(&priv->tx_tasklet, ath9k_tx_tasklet, (unsigned long)priv);
  561. INIT_DELAYED_WORK(&priv->ath9k_ani_work, ath9k_ani_work);
  562. INIT_WORK(&priv->ps_work, ath9k_ps_work);
  563. /*
  564. * Cache line size is used to size and align various
  565. * structures used to communicate with the hardware.
  566. */
  567. ath_read_cachesize(common, &csz);
  568. common->cachelsz = csz << 2; /* convert to bytes */
  569. ret = ath9k_hw_init(ah);
  570. if (ret) {
  571. ath_print(common, ATH_DBG_FATAL,
  572. "Unable to initialize hardware; "
  573. "initialization status: %d\n", ret);
  574. goto err_hw;
  575. }
  576. ret = ath9k_htc_init_debug(ah);
  577. if (ret) {
  578. ath_print(common, ATH_DBG_FATAL,
  579. "Unable to create debugfs files\n");
  580. goto err_debug;
  581. }
  582. ret = ath9k_init_queues(priv);
  583. if (ret)
  584. goto err_queues;
  585. ath9k_init_crypto(priv);
  586. ath9k_init_channels_rates(priv);
  587. ath9k_init_misc(priv);
  588. if (product && strncmp(product, ATH_HTC_BTCOEX_PRODUCT_ID, 5) == 0) {
  589. ah->btcoex_hw.scheme = ATH_BTCOEX_CFG_3WIRE;
  590. ath9k_init_btcoex(priv);
  591. }
  592. return 0;
  593. err_queues:
  594. ath9k_htc_exit_debug(ah);
  595. err_debug:
  596. ath9k_hw_deinit(ah);
  597. err_hw:
  598. kfree(ah);
  599. priv->ah = NULL;
  600. return ret;
  601. }
  602. static void ath9k_set_hw_capab(struct ath9k_htc_priv *priv,
  603. struct ieee80211_hw *hw)
  604. {
  605. struct ath_common *common = ath9k_hw_common(priv->ah);
  606. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  607. IEEE80211_HW_AMPDU_AGGREGATION |
  608. IEEE80211_HW_SPECTRUM_MGMT |
  609. IEEE80211_HW_HAS_RATE_CONTROL |
  610. IEEE80211_HW_RX_INCLUDES_FCS |
  611. IEEE80211_HW_SUPPORTS_PS |
  612. IEEE80211_HW_PS_NULLFUNC_STACK;
  613. hw->wiphy->interface_modes =
  614. BIT(NL80211_IFTYPE_STATION) |
  615. BIT(NL80211_IFTYPE_ADHOC);
  616. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  617. hw->queues = 4;
  618. hw->channel_change_time = 5000;
  619. hw->max_listen_interval = 10;
  620. hw->vif_data_size = sizeof(struct ath9k_htc_vif);
  621. hw->sta_data_size = sizeof(struct ath9k_htc_sta);
  622. /* tx_frame_hdr is larger than tx_mgmt_hdr anyway */
  623. hw->extra_tx_headroom = sizeof(struct tx_frame_hdr) +
  624. sizeof(struct htc_frame_hdr) + 4;
  625. if (test_bit(ATH9K_MODE_11G, priv->ah->caps.wireless_modes))
  626. hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  627. &priv->sbands[IEEE80211_BAND_2GHZ];
  628. if (test_bit(ATH9K_MODE_11A, priv->ah->caps.wireless_modes))
  629. hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  630. &priv->sbands[IEEE80211_BAND_5GHZ];
  631. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
  632. if (test_bit(ATH9K_MODE_11G, priv->ah->caps.wireless_modes))
  633. setup_ht_cap(priv,
  634. &priv->sbands[IEEE80211_BAND_2GHZ].ht_cap);
  635. if (test_bit(ATH9K_MODE_11A, priv->ah->caps.wireless_modes))
  636. setup_ht_cap(priv,
  637. &priv->sbands[IEEE80211_BAND_5GHZ].ht_cap);
  638. }
  639. SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
  640. }
  641. static int ath9k_init_device(struct ath9k_htc_priv *priv,
  642. u16 devid, char *product)
  643. {
  644. struct ieee80211_hw *hw = priv->hw;
  645. struct ath_common *common;
  646. struct ath_hw *ah;
  647. int error = 0;
  648. struct ath_regulatory *reg;
  649. /* Bring up device */
  650. error = ath9k_init_priv(priv, devid, product);
  651. if (error != 0)
  652. goto err_init;
  653. ah = priv->ah;
  654. common = ath9k_hw_common(ah);
  655. ath9k_set_hw_capab(priv, hw);
  656. /* Initialize regulatory */
  657. error = ath_regd_init(&common->regulatory, priv->hw->wiphy,
  658. ath9k_reg_notifier);
  659. if (error)
  660. goto err_regd;
  661. reg = &common->regulatory;
  662. /* Setup TX */
  663. error = ath9k_tx_init(priv);
  664. if (error != 0)
  665. goto err_tx;
  666. /* Setup RX */
  667. error = ath9k_rx_init(priv);
  668. if (error != 0)
  669. goto err_rx;
  670. /* Register with mac80211 */
  671. error = ieee80211_register_hw(hw);
  672. if (error)
  673. goto err_register;
  674. /* Handle world regulatory */
  675. if (!ath_is_world_regd(reg)) {
  676. error = regulatory_hint(hw->wiphy, reg->alpha2);
  677. if (error)
  678. goto err_world;
  679. }
  680. ath9k_init_leds(priv);
  681. ath9k_start_rfkill_poll(priv);
  682. return 0;
  683. err_world:
  684. ieee80211_unregister_hw(hw);
  685. err_register:
  686. ath9k_rx_cleanup(priv);
  687. err_rx:
  688. ath9k_tx_cleanup(priv);
  689. err_tx:
  690. /* Nothing */
  691. err_regd:
  692. ath9k_deinit_priv(priv);
  693. err_init:
  694. return error;
  695. }
  696. int ath9k_htc_probe_device(struct htc_target *htc_handle, struct device *dev,
  697. u16 devid, char *product)
  698. {
  699. struct ieee80211_hw *hw;
  700. struct ath9k_htc_priv *priv;
  701. int ret;
  702. hw = ieee80211_alloc_hw(sizeof(struct ath9k_htc_priv), &ath9k_htc_ops);
  703. if (!hw)
  704. return -ENOMEM;
  705. priv = hw->priv;
  706. priv->hw = hw;
  707. priv->htc = htc_handle;
  708. priv->dev = dev;
  709. htc_handle->drv_priv = priv;
  710. SET_IEEE80211_DEV(hw, priv->dev);
  711. ret = ath9k_htc_wait_for_target(priv);
  712. if (ret)
  713. goto err_free;
  714. priv->wmi = ath9k_init_wmi(priv);
  715. if (!priv->wmi) {
  716. ret = -EINVAL;
  717. goto err_free;
  718. }
  719. ret = ath9k_init_htc_services(priv, devid);
  720. if (ret)
  721. goto err_init;
  722. /* The device may have been unplugged earlier. */
  723. priv->op_flags &= ~OP_UNPLUGGED;
  724. ret = ath9k_init_device(priv, devid, product);
  725. if (ret)
  726. goto err_init;
  727. return 0;
  728. err_init:
  729. ath9k_deinit_wmi(priv);
  730. err_free:
  731. ieee80211_free_hw(hw);
  732. return ret;
  733. }
  734. void ath9k_htc_disconnect_device(struct htc_target *htc_handle, bool hotunplug)
  735. {
  736. if (htc_handle->drv_priv) {
  737. /* Check if the device has been yanked out. */
  738. if (hotunplug)
  739. htc_handle->drv_priv->op_flags |= OP_UNPLUGGED;
  740. ath9k_deinit_device(htc_handle->drv_priv);
  741. ath9k_deinit_wmi(htc_handle->drv_priv);
  742. ieee80211_free_hw(htc_handle->drv_priv->hw);
  743. }
  744. }
  745. #ifdef CONFIG_PM
  746. int ath9k_htc_resume(struct htc_target *htc_handle)
  747. {
  748. int ret;
  749. ret = ath9k_htc_wait_for_target(htc_handle->drv_priv);
  750. if (ret)
  751. return ret;
  752. ret = ath9k_init_htc_services(htc_handle->drv_priv,
  753. htc_handle->drv_priv->ah->hw_version.devid);
  754. return ret;
  755. }
  756. #endif
  757. static int __init ath9k_htc_init(void)
  758. {
  759. int error;
  760. error = ath9k_htc_debug_create_root();
  761. if (error < 0) {
  762. printk(KERN_ERR
  763. "ath9k_htc: Unable to create debugfs root: %d\n",
  764. error);
  765. goto err_dbg;
  766. }
  767. error = ath9k_hif_usb_init();
  768. if (error < 0) {
  769. printk(KERN_ERR
  770. "ath9k_htc: No USB devices found,"
  771. " driver not installed.\n");
  772. error = -ENODEV;
  773. goto err_usb;
  774. }
  775. return 0;
  776. err_usb:
  777. ath9k_htc_debug_remove_root();
  778. err_dbg:
  779. return error;
  780. }
  781. module_init(ath9k_htc_init);
  782. static void __exit ath9k_htc_exit(void)
  783. {
  784. ath9k_hif_usb_exit();
  785. ath9k_htc_debug_remove_root();
  786. printk(KERN_INFO "ath9k_htc: Driver unloaded\n");
  787. }
  788. module_exit(ath9k_htc_exit);