eeprom_4k.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. #include "ar9002_phy.h"
  18. static int ath9k_hw_4k_get_eeprom_ver(struct ath_hw *ah)
  19. {
  20. return ((ah->eeprom.map4k.baseEepHeader.version >> 12) & 0xF);
  21. }
  22. static int ath9k_hw_4k_get_eeprom_rev(struct ath_hw *ah)
  23. {
  24. return ((ah->eeprom.map4k.baseEepHeader.version) & 0xFFF);
  25. }
  26. static bool ath9k_hw_4k_fill_eeprom(struct ath_hw *ah)
  27. {
  28. #define SIZE_EEPROM_4K (sizeof(struct ar5416_eeprom_4k) / sizeof(u16))
  29. struct ath_common *common = ath9k_hw_common(ah);
  30. u16 *eep_data = (u16 *)&ah->eeprom.map4k;
  31. int addr, eep_start_loc = 0;
  32. eep_start_loc = 64;
  33. if (!ath9k_hw_use_flash(ah)) {
  34. ath_print(common, ATH_DBG_EEPROM,
  35. "Reading from EEPROM, not flash\n");
  36. }
  37. for (addr = 0; addr < SIZE_EEPROM_4K; addr++) {
  38. if (!ath9k_hw_nvram_read(common, addr + eep_start_loc, eep_data)) {
  39. ath_print(common, ATH_DBG_EEPROM,
  40. "Unable to read eeprom region\n");
  41. return false;
  42. }
  43. eep_data++;
  44. }
  45. return true;
  46. #undef SIZE_EEPROM_4K
  47. }
  48. static int ath9k_hw_4k_check_eeprom(struct ath_hw *ah)
  49. {
  50. #define EEPROM_4K_SIZE (sizeof(struct ar5416_eeprom_4k) / sizeof(u16))
  51. struct ath_common *common = ath9k_hw_common(ah);
  52. struct ar5416_eeprom_4k *eep =
  53. (struct ar5416_eeprom_4k *) &ah->eeprom.map4k;
  54. u16 *eepdata, temp, magic, magic2;
  55. u32 sum = 0, el;
  56. bool need_swap = false;
  57. int i, addr;
  58. if (!ath9k_hw_use_flash(ah)) {
  59. if (!ath9k_hw_nvram_read(common, AR5416_EEPROM_MAGIC_OFFSET,
  60. &magic)) {
  61. ath_print(common, ATH_DBG_FATAL,
  62. "Reading Magic # failed\n");
  63. return false;
  64. }
  65. ath_print(common, ATH_DBG_EEPROM,
  66. "Read Magic = 0x%04X\n", magic);
  67. if (magic != AR5416_EEPROM_MAGIC) {
  68. magic2 = swab16(magic);
  69. if (magic2 == AR5416_EEPROM_MAGIC) {
  70. need_swap = true;
  71. eepdata = (u16 *) (&ah->eeprom);
  72. for (addr = 0; addr < EEPROM_4K_SIZE; addr++) {
  73. temp = swab16(*eepdata);
  74. *eepdata = temp;
  75. eepdata++;
  76. }
  77. } else {
  78. ath_print(common, ATH_DBG_FATAL,
  79. "Invalid EEPROM Magic. "
  80. "endianness mismatch.\n");
  81. return -EINVAL;
  82. }
  83. }
  84. }
  85. ath_print(common, ATH_DBG_EEPROM, "need_swap = %s.\n",
  86. need_swap ? "True" : "False");
  87. if (need_swap)
  88. el = swab16(ah->eeprom.map4k.baseEepHeader.length);
  89. else
  90. el = ah->eeprom.map4k.baseEepHeader.length;
  91. if (el > sizeof(struct ar5416_eeprom_4k))
  92. el = sizeof(struct ar5416_eeprom_4k) / sizeof(u16);
  93. else
  94. el = el / sizeof(u16);
  95. eepdata = (u16 *)(&ah->eeprom);
  96. for (i = 0; i < el; i++)
  97. sum ^= *eepdata++;
  98. if (need_swap) {
  99. u32 integer;
  100. u16 word;
  101. ath_print(common, ATH_DBG_EEPROM,
  102. "EEPROM Endianness is not native.. Changing\n");
  103. word = swab16(eep->baseEepHeader.length);
  104. eep->baseEepHeader.length = word;
  105. word = swab16(eep->baseEepHeader.checksum);
  106. eep->baseEepHeader.checksum = word;
  107. word = swab16(eep->baseEepHeader.version);
  108. eep->baseEepHeader.version = word;
  109. word = swab16(eep->baseEepHeader.regDmn[0]);
  110. eep->baseEepHeader.regDmn[0] = word;
  111. word = swab16(eep->baseEepHeader.regDmn[1]);
  112. eep->baseEepHeader.regDmn[1] = word;
  113. word = swab16(eep->baseEepHeader.rfSilent);
  114. eep->baseEepHeader.rfSilent = word;
  115. word = swab16(eep->baseEepHeader.blueToothOptions);
  116. eep->baseEepHeader.blueToothOptions = word;
  117. word = swab16(eep->baseEepHeader.deviceCap);
  118. eep->baseEepHeader.deviceCap = word;
  119. integer = swab32(eep->modalHeader.antCtrlCommon);
  120. eep->modalHeader.antCtrlCommon = integer;
  121. for (i = 0; i < AR5416_EEP4K_MAX_CHAINS; i++) {
  122. integer = swab32(eep->modalHeader.antCtrlChain[i]);
  123. eep->modalHeader.antCtrlChain[i] = integer;
  124. }
  125. for (i = 0; i < AR5416_EEPROM_MODAL_SPURS; i++) {
  126. word = swab16(eep->modalHeader.spurChans[i].spurChan);
  127. eep->modalHeader.spurChans[i].spurChan = word;
  128. }
  129. }
  130. if (sum != 0xffff || ah->eep_ops->get_eeprom_ver(ah) != AR5416_EEP_VER ||
  131. ah->eep_ops->get_eeprom_rev(ah) < AR5416_EEP_NO_BACK_VER) {
  132. ath_print(common, ATH_DBG_FATAL,
  133. "Bad EEPROM checksum 0x%x or revision 0x%04x\n",
  134. sum, ah->eep_ops->get_eeprom_ver(ah));
  135. return -EINVAL;
  136. }
  137. return 0;
  138. #undef EEPROM_4K_SIZE
  139. }
  140. static u32 ath9k_hw_4k_get_eeprom(struct ath_hw *ah,
  141. enum eeprom_param param)
  142. {
  143. struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
  144. struct modal_eep_4k_header *pModal = &eep->modalHeader;
  145. struct base_eep_header_4k *pBase = &eep->baseEepHeader;
  146. u16 ver_minor;
  147. ver_minor = pBase->version & AR5416_EEP_VER_MINOR_MASK;
  148. switch (param) {
  149. case EEP_NFTHRESH_2:
  150. return pModal->noiseFloorThreshCh[0];
  151. case EEP_MAC_LSW:
  152. return pBase->macAddr[0] << 8 | pBase->macAddr[1];
  153. case EEP_MAC_MID:
  154. return pBase->macAddr[2] << 8 | pBase->macAddr[3];
  155. case EEP_MAC_MSW:
  156. return pBase->macAddr[4] << 8 | pBase->macAddr[5];
  157. case EEP_REG_0:
  158. return pBase->regDmn[0];
  159. case EEP_REG_1:
  160. return pBase->regDmn[1];
  161. case EEP_OP_CAP:
  162. return pBase->deviceCap;
  163. case EEP_OP_MODE:
  164. return pBase->opCapFlags;
  165. case EEP_RF_SILENT:
  166. return pBase->rfSilent;
  167. case EEP_OB_2:
  168. return pModal->ob_0;
  169. case EEP_DB_2:
  170. return pModal->db1_1;
  171. case EEP_MINOR_REV:
  172. return ver_minor;
  173. case EEP_TX_MASK:
  174. return pBase->txMask;
  175. case EEP_RX_MASK:
  176. return pBase->rxMask;
  177. case EEP_FRAC_N_5G:
  178. return 0;
  179. case EEP_PWR_TABLE_OFFSET:
  180. return AR5416_PWR_TABLE_OFFSET_DB;
  181. case EEP_MODAL_VER:
  182. return pModal->version;
  183. case EEP_ANT_DIV_CTL1:
  184. return pModal->antdiv_ctl1;
  185. case EEP_TXGAIN_TYPE:
  186. if (ver_minor >= AR5416_EEP_MINOR_VER_19)
  187. return pBase->txGainType;
  188. else
  189. return AR5416_EEP_TXGAIN_ORIGINAL;
  190. default:
  191. return 0;
  192. }
  193. }
  194. static void ath9k_hw_get_4k_gain_boundaries_pdadcs(struct ath_hw *ah,
  195. struct ath9k_channel *chan,
  196. struct cal_data_per_freq_4k *pRawDataSet,
  197. u8 *bChans, u16 availPiers,
  198. u16 tPdGainOverlap,
  199. u16 *pPdGainBoundaries, u8 *pPDADCValues,
  200. u16 numXpdGains)
  201. {
  202. #define TMP_VAL_VPD_TABLE \
  203. ((vpdTableI[i][sizeCurrVpdTable - 1] + (ss - maxIndex + 1) * vpdStep));
  204. int i, j, k;
  205. int16_t ss;
  206. u16 idxL = 0, idxR = 0, numPiers;
  207. static u8 vpdTableL[AR5416_EEP4K_NUM_PD_GAINS]
  208. [AR5416_MAX_PWR_RANGE_IN_HALF_DB];
  209. static u8 vpdTableR[AR5416_EEP4K_NUM_PD_GAINS]
  210. [AR5416_MAX_PWR_RANGE_IN_HALF_DB];
  211. static u8 vpdTableI[AR5416_EEP4K_NUM_PD_GAINS]
  212. [AR5416_MAX_PWR_RANGE_IN_HALF_DB];
  213. u8 *pVpdL, *pVpdR, *pPwrL, *pPwrR;
  214. u8 minPwrT4[AR5416_EEP4K_NUM_PD_GAINS];
  215. u8 maxPwrT4[AR5416_EEP4K_NUM_PD_GAINS];
  216. int16_t vpdStep;
  217. int16_t tmpVal;
  218. u16 sizeCurrVpdTable, maxIndex, tgtIndex;
  219. bool match;
  220. int16_t minDelta = 0;
  221. struct chan_centers centers;
  222. #define PD_GAIN_BOUNDARY_DEFAULT 58;
  223. memset(&minPwrT4, 0, AR9287_NUM_PD_GAINS);
  224. ath9k_hw_get_channel_centers(ah, chan, &centers);
  225. for (numPiers = 0; numPiers < availPiers; numPiers++) {
  226. if (bChans[numPiers] == AR5416_BCHAN_UNUSED)
  227. break;
  228. }
  229. match = ath9k_hw_get_lower_upper_index(
  230. (u8)FREQ2FBIN(centers.synth_center,
  231. IS_CHAN_2GHZ(chan)), bChans, numPiers,
  232. &idxL, &idxR);
  233. if (match) {
  234. for (i = 0; i < numXpdGains; i++) {
  235. minPwrT4[i] = pRawDataSet[idxL].pwrPdg[i][0];
  236. maxPwrT4[i] = pRawDataSet[idxL].pwrPdg[i][4];
  237. ath9k_hw_fill_vpd_table(minPwrT4[i], maxPwrT4[i],
  238. pRawDataSet[idxL].pwrPdg[i],
  239. pRawDataSet[idxL].vpdPdg[i],
  240. AR5416_EEP4K_PD_GAIN_ICEPTS,
  241. vpdTableI[i]);
  242. }
  243. } else {
  244. for (i = 0; i < numXpdGains; i++) {
  245. pVpdL = pRawDataSet[idxL].vpdPdg[i];
  246. pPwrL = pRawDataSet[idxL].pwrPdg[i];
  247. pVpdR = pRawDataSet[idxR].vpdPdg[i];
  248. pPwrR = pRawDataSet[idxR].pwrPdg[i];
  249. minPwrT4[i] = max(pPwrL[0], pPwrR[0]);
  250. maxPwrT4[i] =
  251. min(pPwrL[AR5416_EEP4K_PD_GAIN_ICEPTS - 1],
  252. pPwrR[AR5416_EEP4K_PD_GAIN_ICEPTS - 1]);
  253. ath9k_hw_fill_vpd_table(minPwrT4[i], maxPwrT4[i],
  254. pPwrL, pVpdL,
  255. AR5416_EEP4K_PD_GAIN_ICEPTS,
  256. vpdTableL[i]);
  257. ath9k_hw_fill_vpd_table(minPwrT4[i], maxPwrT4[i],
  258. pPwrR, pVpdR,
  259. AR5416_EEP4K_PD_GAIN_ICEPTS,
  260. vpdTableR[i]);
  261. for (j = 0; j <= (maxPwrT4[i] - minPwrT4[i]) / 2; j++) {
  262. vpdTableI[i][j] =
  263. (u8)(ath9k_hw_interpolate((u16)
  264. FREQ2FBIN(centers.
  265. synth_center,
  266. IS_CHAN_2GHZ
  267. (chan)),
  268. bChans[idxL], bChans[idxR],
  269. vpdTableL[i][j], vpdTableR[i][j]));
  270. }
  271. }
  272. }
  273. k = 0;
  274. for (i = 0; i < numXpdGains; i++) {
  275. if (i == (numXpdGains - 1))
  276. pPdGainBoundaries[i] =
  277. (u16)(maxPwrT4[i] / 2);
  278. else
  279. pPdGainBoundaries[i] =
  280. (u16)((maxPwrT4[i] + minPwrT4[i + 1]) / 4);
  281. pPdGainBoundaries[i] =
  282. min((u16)AR5416_MAX_RATE_POWER, pPdGainBoundaries[i]);
  283. if ((i == 0) && !AR_SREV_5416_20_OR_LATER(ah)) {
  284. minDelta = pPdGainBoundaries[0] - 23;
  285. pPdGainBoundaries[0] = 23;
  286. } else {
  287. minDelta = 0;
  288. }
  289. if (i == 0) {
  290. if (AR_SREV_9280_20_OR_LATER(ah))
  291. ss = (int16_t)(0 - (minPwrT4[i] / 2));
  292. else
  293. ss = 0;
  294. } else {
  295. ss = (int16_t)((pPdGainBoundaries[i - 1] -
  296. (minPwrT4[i] / 2)) -
  297. tPdGainOverlap + 1 + minDelta);
  298. }
  299. vpdStep = (int16_t)(vpdTableI[i][1] - vpdTableI[i][0]);
  300. vpdStep = (int16_t)((vpdStep < 1) ? 1 : vpdStep);
  301. while ((ss < 0) && (k < (AR5416_NUM_PDADC_VALUES - 1))) {
  302. tmpVal = (int16_t)(vpdTableI[i][0] + ss * vpdStep);
  303. pPDADCValues[k++] = (u8)((tmpVal < 0) ? 0 : tmpVal);
  304. ss++;
  305. }
  306. sizeCurrVpdTable = (u8) ((maxPwrT4[i] - minPwrT4[i]) / 2 + 1);
  307. tgtIndex = (u8)(pPdGainBoundaries[i] + tPdGainOverlap -
  308. (minPwrT4[i] / 2));
  309. maxIndex = (tgtIndex < sizeCurrVpdTable) ?
  310. tgtIndex : sizeCurrVpdTable;
  311. while ((ss < maxIndex) && (k < (AR5416_NUM_PDADC_VALUES - 1)))
  312. pPDADCValues[k++] = vpdTableI[i][ss++];
  313. vpdStep = (int16_t)(vpdTableI[i][sizeCurrVpdTable - 1] -
  314. vpdTableI[i][sizeCurrVpdTable - 2]);
  315. vpdStep = (int16_t)((vpdStep < 1) ? 1 : vpdStep);
  316. if (tgtIndex >= maxIndex) {
  317. while ((ss <= tgtIndex) &&
  318. (k < (AR5416_NUM_PDADC_VALUES - 1))) {
  319. tmpVal = (int16_t) TMP_VAL_VPD_TABLE;
  320. pPDADCValues[k++] = (u8)((tmpVal > 255) ?
  321. 255 : tmpVal);
  322. ss++;
  323. }
  324. }
  325. }
  326. while (i < AR5416_EEP4K_PD_GAINS_IN_MASK) {
  327. pPdGainBoundaries[i] = PD_GAIN_BOUNDARY_DEFAULT;
  328. i++;
  329. }
  330. while (k < AR5416_NUM_PDADC_VALUES) {
  331. pPDADCValues[k] = pPDADCValues[k - 1];
  332. k++;
  333. }
  334. return;
  335. #undef TMP_VAL_VPD_TABLE
  336. }
  337. static void ath9k_hw_set_4k_power_cal_table(struct ath_hw *ah,
  338. struct ath9k_channel *chan,
  339. int16_t *pTxPowerIndexOffset)
  340. {
  341. struct ath_common *common = ath9k_hw_common(ah);
  342. struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
  343. struct cal_data_per_freq_4k *pRawDataset;
  344. u8 *pCalBChans = NULL;
  345. u16 pdGainOverlap_t2;
  346. static u8 pdadcValues[AR5416_NUM_PDADC_VALUES];
  347. u16 gainBoundaries[AR5416_EEP4K_PD_GAINS_IN_MASK];
  348. u16 numPiers, i, j;
  349. u16 numXpdGain, xpdMask;
  350. u16 xpdGainValues[AR5416_EEP4K_NUM_PD_GAINS] = { 0, 0 };
  351. u32 reg32, regOffset, regChainOffset;
  352. xpdMask = pEepData->modalHeader.xpdGain;
  353. if ((pEepData->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  354. AR5416_EEP_MINOR_VER_2) {
  355. pdGainOverlap_t2 =
  356. pEepData->modalHeader.pdGainOverlap;
  357. } else {
  358. pdGainOverlap_t2 = (u16)(MS(REG_READ(ah, AR_PHY_TPCRG5),
  359. AR_PHY_TPCRG5_PD_GAIN_OVERLAP));
  360. }
  361. pCalBChans = pEepData->calFreqPier2G;
  362. numPiers = AR5416_EEP4K_NUM_2G_CAL_PIERS;
  363. numXpdGain = 0;
  364. for (i = 1; i <= AR5416_EEP4K_PD_GAINS_IN_MASK; i++) {
  365. if ((xpdMask >> (AR5416_EEP4K_PD_GAINS_IN_MASK - i)) & 1) {
  366. if (numXpdGain >= AR5416_EEP4K_NUM_PD_GAINS)
  367. break;
  368. xpdGainValues[numXpdGain] =
  369. (u16)(AR5416_EEP4K_PD_GAINS_IN_MASK - i);
  370. numXpdGain++;
  371. }
  372. }
  373. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_NUM_PD_GAIN,
  374. (numXpdGain - 1) & 0x3);
  375. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_1,
  376. xpdGainValues[0]);
  377. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_2,
  378. xpdGainValues[1]);
  379. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_3, 0);
  380. for (i = 0; i < AR5416_EEP4K_MAX_CHAINS; i++) {
  381. if (AR_SREV_5416_20_OR_LATER(ah) &&
  382. (ah->rxchainmask == 5 || ah->txchainmask == 5) &&
  383. (i != 0)) {
  384. regChainOffset = (i == 1) ? 0x2000 : 0x1000;
  385. } else
  386. regChainOffset = i * 0x1000;
  387. if (pEepData->baseEepHeader.txMask & (1 << i)) {
  388. pRawDataset = pEepData->calPierData2G[i];
  389. ath9k_hw_get_4k_gain_boundaries_pdadcs(ah, chan,
  390. pRawDataset, pCalBChans,
  391. numPiers, pdGainOverlap_t2,
  392. gainBoundaries,
  393. pdadcValues, numXpdGain);
  394. ENABLE_REGWRITE_BUFFER(ah);
  395. if ((i == 0) || AR_SREV_5416_20_OR_LATER(ah)) {
  396. REG_WRITE(ah, AR_PHY_TPCRG5 + regChainOffset,
  397. SM(pdGainOverlap_t2,
  398. AR_PHY_TPCRG5_PD_GAIN_OVERLAP)
  399. | SM(gainBoundaries[0],
  400. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1)
  401. | SM(gainBoundaries[1],
  402. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2)
  403. | SM(gainBoundaries[2],
  404. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3)
  405. | SM(gainBoundaries[3],
  406. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4));
  407. }
  408. regOffset = AR_PHY_BASE + (672 << 2) + regChainOffset;
  409. for (j = 0; j < 32; j++) {
  410. reg32 = ((pdadcValues[4 * j + 0] & 0xFF) << 0) |
  411. ((pdadcValues[4 * j + 1] & 0xFF) << 8) |
  412. ((pdadcValues[4 * j + 2] & 0xFF) << 16)|
  413. ((pdadcValues[4 * j + 3] & 0xFF) << 24);
  414. REG_WRITE(ah, regOffset, reg32);
  415. ath_print(common, ATH_DBG_EEPROM,
  416. "PDADC (%d,%4x): %4.4x %8.8x\n",
  417. i, regChainOffset, regOffset,
  418. reg32);
  419. ath_print(common, ATH_DBG_EEPROM,
  420. "PDADC: Chain %d | "
  421. "PDADC %3d Value %3d | "
  422. "PDADC %3d Value %3d | "
  423. "PDADC %3d Value %3d | "
  424. "PDADC %3d Value %3d |\n",
  425. i, 4 * j, pdadcValues[4 * j],
  426. 4 * j + 1, pdadcValues[4 * j + 1],
  427. 4 * j + 2, pdadcValues[4 * j + 2],
  428. 4 * j + 3,
  429. pdadcValues[4 * j + 3]);
  430. regOffset += 4;
  431. }
  432. REGWRITE_BUFFER_FLUSH(ah);
  433. DISABLE_REGWRITE_BUFFER(ah);
  434. }
  435. }
  436. *pTxPowerIndexOffset = 0;
  437. }
  438. static void ath9k_hw_set_4k_power_per_rate_table(struct ath_hw *ah,
  439. struct ath9k_channel *chan,
  440. int16_t *ratesArray,
  441. u16 cfgCtl,
  442. u16 AntennaReduction,
  443. u16 twiceMaxRegulatoryPower,
  444. u16 powerLimit)
  445. {
  446. #define CMP_TEST_GRP \
  447. (((cfgCtl & ~CTL_MODE_M)| (pCtlMode[ctlMode] & CTL_MODE_M)) == \
  448. pEepData->ctlIndex[i]) \
  449. || (((cfgCtl & ~CTL_MODE_M) | (pCtlMode[ctlMode] & CTL_MODE_M)) == \
  450. ((pEepData->ctlIndex[i] & CTL_MODE_M) | SD_NO_CTL))
  451. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  452. int i;
  453. int16_t twiceLargestAntenna;
  454. u16 twiceMinEdgePower;
  455. u16 twiceMaxEdgePower = AR5416_MAX_RATE_POWER;
  456. u16 scaledPower = 0, minCtlPower, maxRegAllowedPower;
  457. u16 numCtlModes, *pCtlMode, ctlMode, freq;
  458. struct chan_centers centers;
  459. struct cal_ctl_data_4k *rep;
  460. struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
  461. static const u16 tpScaleReductionTable[5] =
  462. { 0, 3, 6, 9, AR5416_MAX_RATE_POWER };
  463. struct cal_target_power_leg targetPowerOfdm, targetPowerCck = {
  464. 0, { 0, 0, 0, 0}
  465. };
  466. struct cal_target_power_leg targetPowerOfdmExt = {
  467. 0, { 0, 0, 0, 0} }, targetPowerCckExt = {
  468. 0, { 0, 0, 0, 0 }
  469. };
  470. struct cal_target_power_ht targetPowerHt20, targetPowerHt40 = {
  471. 0, {0, 0, 0, 0}
  472. };
  473. u16 ctlModesFor11g[] =
  474. { CTL_11B, CTL_11G, CTL_2GHT20, CTL_11B_EXT, CTL_11G_EXT,
  475. CTL_2GHT40
  476. };
  477. ath9k_hw_get_channel_centers(ah, chan, &centers);
  478. twiceLargestAntenna = pEepData->modalHeader.antennaGainCh[0];
  479. twiceLargestAntenna = (int16_t)min(AntennaReduction -
  480. twiceLargestAntenna, 0);
  481. maxRegAllowedPower = twiceMaxRegulatoryPower + twiceLargestAntenna;
  482. if (regulatory->tp_scale != ATH9K_TP_SCALE_MAX) {
  483. maxRegAllowedPower -=
  484. (tpScaleReductionTable[(regulatory->tp_scale)] * 2);
  485. }
  486. scaledPower = min(powerLimit, maxRegAllowedPower);
  487. scaledPower = max((u16)0, scaledPower);
  488. numCtlModes = ARRAY_SIZE(ctlModesFor11g) - SUB_NUM_CTL_MODES_AT_2G_40;
  489. pCtlMode = ctlModesFor11g;
  490. ath9k_hw_get_legacy_target_powers(ah, chan,
  491. pEepData->calTargetPowerCck,
  492. AR5416_NUM_2G_CCK_TARGET_POWERS,
  493. &targetPowerCck, 4, false);
  494. ath9k_hw_get_legacy_target_powers(ah, chan,
  495. pEepData->calTargetPower2G,
  496. AR5416_NUM_2G_20_TARGET_POWERS,
  497. &targetPowerOfdm, 4, false);
  498. ath9k_hw_get_target_powers(ah, chan,
  499. pEepData->calTargetPower2GHT20,
  500. AR5416_NUM_2G_20_TARGET_POWERS,
  501. &targetPowerHt20, 8, false);
  502. if (IS_CHAN_HT40(chan)) {
  503. numCtlModes = ARRAY_SIZE(ctlModesFor11g);
  504. ath9k_hw_get_target_powers(ah, chan,
  505. pEepData->calTargetPower2GHT40,
  506. AR5416_NUM_2G_40_TARGET_POWERS,
  507. &targetPowerHt40, 8, true);
  508. ath9k_hw_get_legacy_target_powers(ah, chan,
  509. pEepData->calTargetPowerCck,
  510. AR5416_NUM_2G_CCK_TARGET_POWERS,
  511. &targetPowerCckExt, 4, true);
  512. ath9k_hw_get_legacy_target_powers(ah, chan,
  513. pEepData->calTargetPower2G,
  514. AR5416_NUM_2G_20_TARGET_POWERS,
  515. &targetPowerOfdmExt, 4, true);
  516. }
  517. for (ctlMode = 0; ctlMode < numCtlModes; ctlMode++) {
  518. bool isHt40CtlMode = (pCtlMode[ctlMode] == CTL_5GHT40) ||
  519. (pCtlMode[ctlMode] == CTL_2GHT40);
  520. if (isHt40CtlMode)
  521. freq = centers.synth_center;
  522. else if (pCtlMode[ctlMode] & EXT_ADDITIVE)
  523. freq = centers.ext_center;
  524. else
  525. freq = centers.ctl_center;
  526. if (ah->eep_ops->get_eeprom_ver(ah) == 14 &&
  527. ah->eep_ops->get_eeprom_rev(ah) <= 2)
  528. twiceMaxEdgePower = AR5416_MAX_RATE_POWER;
  529. for (i = 0; (i < AR5416_EEP4K_NUM_CTLS) &&
  530. pEepData->ctlIndex[i]; i++) {
  531. if (CMP_TEST_GRP) {
  532. rep = &(pEepData->ctlData[i]);
  533. twiceMinEdgePower = ath9k_hw_get_max_edge_power(
  534. freq,
  535. rep->ctlEdges[
  536. ar5416_get_ntxchains(ah->txchainmask) - 1],
  537. IS_CHAN_2GHZ(chan),
  538. AR5416_EEP4K_NUM_BAND_EDGES);
  539. if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL) {
  540. twiceMaxEdgePower =
  541. min(twiceMaxEdgePower,
  542. twiceMinEdgePower);
  543. } else {
  544. twiceMaxEdgePower = twiceMinEdgePower;
  545. break;
  546. }
  547. }
  548. }
  549. minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower);
  550. switch (pCtlMode[ctlMode]) {
  551. case CTL_11B:
  552. for (i = 0; i < ARRAY_SIZE(targetPowerCck.tPow2x); i++) {
  553. targetPowerCck.tPow2x[i] =
  554. min((u16)targetPowerCck.tPow2x[i],
  555. minCtlPower);
  556. }
  557. break;
  558. case CTL_11G:
  559. for (i = 0; i < ARRAY_SIZE(targetPowerOfdm.tPow2x); i++) {
  560. targetPowerOfdm.tPow2x[i] =
  561. min((u16)targetPowerOfdm.tPow2x[i],
  562. minCtlPower);
  563. }
  564. break;
  565. case CTL_2GHT20:
  566. for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++) {
  567. targetPowerHt20.tPow2x[i] =
  568. min((u16)targetPowerHt20.tPow2x[i],
  569. minCtlPower);
  570. }
  571. break;
  572. case CTL_11B_EXT:
  573. targetPowerCckExt.tPow2x[0] =
  574. min((u16)targetPowerCckExt.tPow2x[0],
  575. minCtlPower);
  576. break;
  577. case CTL_11G_EXT:
  578. targetPowerOfdmExt.tPow2x[0] =
  579. min((u16)targetPowerOfdmExt.tPow2x[0],
  580. minCtlPower);
  581. break;
  582. case CTL_2GHT40:
  583. for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++) {
  584. targetPowerHt40.tPow2x[i] =
  585. min((u16)targetPowerHt40.tPow2x[i],
  586. minCtlPower);
  587. }
  588. break;
  589. default:
  590. break;
  591. }
  592. }
  593. ratesArray[rate6mb] =
  594. ratesArray[rate9mb] =
  595. ratesArray[rate12mb] =
  596. ratesArray[rate18mb] =
  597. ratesArray[rate24mb] =
  598. targetPowerOfdm.tPow2x[0];
  599. ratesArray[rate36mb] = targetPowerOfdm.tPow2x[1];
  600. ratesArray[rate48mb] = targetPowerOfdm.tPow2x[2];
  601. ratesArray[rate54mb] = targetPowerOfdm.tPow2x[3];
  602. ratesArray[rateXr] = targetPowerOfdm.tPow2x[0];
  603. for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++)
  604. ratesArray[rateHt20_0 + i] = targetPowerHt20.tPow2x[i];
  605. ratesArray[rate1l] = targetPowerCck.tPow2x[0];
  606. ratesArray[rate2s] = ratesArray[rate2l] = targetPowerCck.tPow2x[1];
  607. ratesArray[rate5_5s] = ratesArray[rate5_5l] = targetPowerCck.tPow2x[2];
  608. ratesArray[rate11s] = ratesArray[rate11l] = targetPowerCck.tPow2x[3];
  609. if (IS_CHAN_HT40(chan)) {
  610. for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++) {
  611. ratesArray[rateHt40_0 + i] =
  612. targetPowerHt40.tPow2x[i];
  613. }
  614. ratesArray[rateDupOfdm] = targetPowerHt40.tPow2x[0];
  615. ratesArray[rateDupCck] = targetPowerHt40.tPow2x[0];
  616. ratesArray[rateExtOfdm] = targetPowerOfdmExt.tPow2x[0];
  617. ratesArray[rateExtCck] = targetPowerCckExt.tPow2x[0];
  618. }
  619. #undef CMP_TEST_GRP
  620. }
  621. static void ath9k_hw_4k_set_txpower(struct ath_hw *ah,
  622. struct ath9k_channel *chan,
  623. u16 cfgCtl,
  624. u8 twiceAntennaReduction,
  625. u8 twiceMaxRegulatoryPower,
  626. u8 powerLimit)
  627. {
  628. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  629. struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
  630. struct modal_eep_4k_header *pModal = &pEepData->modalHeader;
  631. int16_t ratesArray[Ar5416RateSize];
  632. int16_t txPowerIndexOffset = 0;
  633. u8 ht40PowerIncForPdadc = 2;
  634. int i;
  635. memset(ratesArray, 0, sizeof(ratesArray));
  636. if ((pEepData->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  637. AR5416_EEP_MINOR_VER_2) {
  638. ht40PowerIncForPdadc = pModal->ht40PowerIncForPdadc;
  639. }
  640. ath9k_hw_set_4k_power_per_rate_table(ah, chan,
  641. &ratesArray[0], cfgCtl,
  642. twiceAntennaReduction,
  643. twiceMaxRegulatoryPower,
  644. powerLimit);
  645. ath9k_hw_set_4k_power_cal_table(ah, chan, &txPowerIndexOffset);
  646. for (i = 0; i < ARRAY_SIZE(ratesArray); i++) {
  647. ratesArray[i] = (int16_t)(txPowerIndexOffset + ratesArray[i]);
  648. if (ratesArray[i] > AR5416_MAX_RATE_POWER)
  649. ratesArray[i] = AR5416_MAX_RATE_POWER;
  650. }
  651. /* Update regulatory */
  652. i = rate6mb;
  653. if (IS_CHAN_HT40(chan))
  654. i = rateHt40_0;
  655. else if (IS_CHAN_HT20(chan))
  656. i = rateHt20_0;
  657. regulatory->max_power_level = ratesArray[i];
  658. if (AR_SREV_9280_20_OR_LATER(ah)) {
  659. for (i = 0; i < Ar5416RateSize; i++)
  660. ratesArray[i] -= AR5416_PWR_TABLE_OFFSET_DB * 2;
  661. }
  662. ENABLE_REGWRITE_BUFFER(ah);
  663. /* OFDM power per rate */
  664. REG_WRITE(ah, AR_PHY_POWER_TX_RATE1,
  665. ATH9K_POW_SM(ratesArray[rate18mb], 24)
  666. | ATH9K_POW_SM(ratesArray[rate12mb], 16)
  667. | ATH9K_POW_SM(ratesArray[rate9mb], 8)
  668. | ATH9K_POW_SM(ratesArray[rate6mb], 0));
  669. REG_WRITE(ah, AR_PHY_POWER_TX_RATE2,
  670. ATH9K_POW_SM(ratesArray[rate54mb], 24)
  671. | ATH9K_POW_SM(ratesArray[rate48mb], 16)
  672. | ATH9K_POW_SM(ratesArray[rate36mb], 8)
  673. | ATH9K_POW_SM(ratesArray[rate24mb], 0));
  674. /* CCK power per rate */
  675. REG_WRITE(ah, AR_PHY_POWER_TX_RATE3,
  676. ATH9K_POW_SM(ratesArray[rate2s], 24)
  677. | ATH9K_POW_SM(ratesArray[rate2l], 16)
  678. | ATH9K_POW_SM(ratesArray[rateXr], 8)
  679. | ATH9K_POW_SM(ratesArray[rate1l], 0));
  680. REG_WRITE(ah, AR_PHY_POWER_TX_RATE4,
  681. ATH9K_POW_SM(ratesArray[rate11s], 24)
  682. | ATH9K_POW_SM(ratesArray[rate11l], 16)
  683. | ATH9K_POW_SM(ratesArray[rate5_5s], 8)
  684. | ATH9K_POW_SM(ratesArray[rate5_5l], 0));
  685. /* HT20 power per rate */
  686. REG_WRITE(ah, AR_PHY_POWER_TX_RATE5,
  687. ATH9K_POW_SM(ratesArray[rateHt20_3], 24)
  688. | ATH9K_POW_SM(ratesArray[rateHt20_2], 16)
  689. | ATH9K_POW_SM(ratesArray[rateHt20_1], 8)
  690. | ATH9K_POW_SM(ratesArray[rateHt20_0], 0));
  691. REG_WRITE(ah, AR_PHY_POWER_TX_RATE6,
  692. ATH9K_POW_SM(ratesArray[rateHt20_7], 24)
  693. | ATH9K_POW_SM(ratesArray[rateHt20_6], 16)
  694. | ATH9K_POW_SM(ratesArray[rateHt20_5], 8)
  695. | ATH9K_POW_SM(ratesArray[rateHt20_4], 0));
  696. /* HT40 power per rate */
  697. if (IS_CHAN_HT40(chan)) {
  698. REG_WRITE(ah, AR_PHY_POWER_TX_RATE7,
  699. ATH9K_POW_SM(ratesArray[rateHt40_3] +
  700. ht40PowerIncForPdadc, 24)
  701. | ATH9K_POW_SM(ratesArray[rateHt40_2] +
  702. ht40PowerIncForPdadc, 16)
  703. | ATH9K_POW_SM(ratesArray[rateHt40_1] +
  704. ht40PowerIncForPdadc, 8)
  705. | ATH9K_POW_SM(ratesArray[rateHt40_0] +
  706. ht40PowerIncForPdadc, 0));
  707. REG_WRITE(ah, AR_PHY_POWER_TX_RATE8,
  708. ATH9K_POW_SM(ratesArray[rateHt40_7] +
  709. ht40PowerIncForPdadc, 24)
  710. | ATH9K_POW_SM(ratesArray[rateHt40_6] +
  711. ht40PowerIncForPdadc, 16)
  712. | ATH9K_POW_SM(ratesArray[rateHt40_5] +
  713. ht40PowerIncForPdadc, 8)
  714. | ATH9K_POW_SM(ratesArray[rateHt40_4] +
  715. ht40PowerIncForPdadc, 0));
  716. REG_WRITE(ah, AR_PHY_POWER_TX_RATE9,
  717. ATH9K_POW_SM(ratesArray[rateExtOfdm], 24)
  718. | ATH9K_POW_SM(ratesArray[rateExtCck], 16)
  719. | ATH9K_POW_SM(ratesArray[rateDupOfdm], 8)
  720. | ATH9K_POW_SM(ratesArray[rateDupCck], 0));
  721. }
  722. REGWRITE_BUFFER_FLUSH(ah);
  723. DISABLE_REGWRITE_BUFFER(ah);
  724. }
  725. static void ath9k_hw_4k_set_addac(struct ath_hw *ah,
  726. struct ath9k_channel *chan)
  727. {
  728. struct modal_eep_4k_header *pModal;
  729. struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
  730. u8 biaslevel;
  731. if (ah->hw_version.macVersion != AR_SREV_VERSION_9160)
  732. return;
  733. if (ah->eep_ops->get_eeprom_rev(ah) < AR5416_EEP_MINOR_VER_7)
  734. return;
  735. pModal = &eep->modalHeader;
  736. if (pModal->xpaBiasLvl != 0xff) {
  737. biaslevel = pModal->xpaBiasLvl;
  738. INI_RA(&ah->iniAddac, 7, 1) =
  739. (INI_RA(&ah->iniAddac, 7, 1) & (~0x18)) | biaslevel << 3;
  740. }
  741. }
  742. static void ath9k_hw_4k_set_gain(struct ath_hw *ah,
  743. struct modal_eep_4k_header *pModal,
  744. struct ar5416_eeprom_4k *eep,
  745. u8 txRxAttenLocal)
  746. {
  747. REG_WRITE(ah, AR_PHY_SWITCH_CHAIN_0,
  748. pModal->antCtrlChain[0]);
  749. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0),
  750. (REG_READ(ah, AR_PHY_TIMING_CTRL4(0)) &
  751. ~(AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF |
  752. AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF)) |
  753. SM(pModal->iqCalICh[0], AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF) |
  754. SM(pModal->iqCalQCh[0], AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF));
  755. if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  756. AR5416_EEP_MINOR_VER_3) {
  757. txRxAttenLocal = pModal->txRxAttenCh[0];
  758. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  759. AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN, pModal->bswMargin[0]);
  760. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  761. AR_PHY_GAIN_2GHZ_XATTEN1_DB, pModal->bswAtten[0]);
  762. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  763. AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN,
  764. pModal->xatten2Margin[0]);
  765. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  766. AR_PHY_GAIN_2GHZ_XATTEN2_DB, pModal->xatten2Db[0]);
  767. /* Set the block 1 value to block 0 value */
  768. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  769. AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN,
  770. pModal->bswMargin[0]);
  771. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  772. AR_PHY_GAIN_2GHZ_XATTEN1_DB, pModal->bswAtten[0]);
  773. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  774. AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN,
  775. pModal->xatten2Margin[0]);
  776. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  777. AR_PHY_GAIN_2GHZ_XATTEN2_DB,
  778. pModal->xatten2Db[0]);
  779. }
  780. REG_RMW_FIELD(ah, AR_PHY_RXGAIN,
  781. AR9280_PHY_RXGAIN_TXRX_ATTEN, txRxAttenLocal);
  782. REG_RMW_FIELD(ah, AR_PHY_RXGAIN,
  783. AR9280_PHY_RXGAIN_TXRX_MARGIN, pModal->rxTxMarginCh[0]);
  784. REG_RMW_FIELD(ah, AR_PHY_RXGAIN + 0x1000,
  785. AR9280_PHY_RXGAIN_TXRX_ATTEN, txRxAttenLocal);
  786. REG_RMW_FIELD(ah, AR_PHY_RXGAIN + 0x1000,
  787. AR9280_PHY_RXGAIN_TXRX_MARGIN, pModal->rxTxMarginCh[0]);
  788. }
  789. /*
  790. * Read EEPROM header info and program the device for correct operation
  791. * given the channel value.
  792. */
  793. static void ath9k_hw_4k_set_board_values(struct ath_hw *ah,
  794. struct ath9k_channel *chan)
  795. {
  796. struct modal_eep_4k_header *pModal;
  797. struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
  798. u8 txRxAttenLocal;
  799. u8 ob[5], db1[5], db2[5];
  800. u8 ant_div_control1, ant_div_control2;
  801. u32 regVal;
  802. pModal = &eep->modalHeader;
  803. txRxAttenLocal = 23;
  804. REG_WRITE(ah, AR_PHY_SWITCH_COM,
  805. ah->eep_ops->get_eeprom_antenna_cfg(ah, chan));
  806. /* Single chain for 4K EEPROM*/
  807. ath9k_hw_4k_set_gain(ah, pModal, eep, txRxAttenLocal);
  808. /* Initialize Ant Diversity settings from EEPROM */
  809. if (pModal->version >= 3) {
  810. ant_div_control1 = pModal->antdiv_ctl1;
  811. ant_div_control2 = pModal->antdiv_ctl2;
  812. regVal = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
  813. regVal &= (~(AR_PHY_9285_ANT_DIV_CTL_ALL));
  814. regVal |= SM(ant_div_control1,
  815. AR_PHY_9285_ANT_DIV_CTL);
  816. regVal |= SM(ant_div_control2,
  817. AR_PHY_9285_ANT_DIV_ALT_LNACONF);
  818. regVal |= SM((ant_div_control2 >> 2),
  819. AR_PHY_9285_ANT_DIV_MAIN_LNACONF);
  820. regVal |= SM((ant_div_control1 >> 1),
  821. AR_PHY_9285_ANT_DIV_ALT_GAINTB);
  822. regVal |= SM((ant_div_control1 >> 2),
  823. AR_PHY_9285_ANT_DIV_MAIN_GAINTB);
  824. REG_WRITE(ah, AR_PHY_MULTICHAIN_GAIN_CTL, regVal);
  825. regVal = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
  826. regVal = REG_READ(ah, AR_PHY_CCK_DETECT);
  827. regVal &= (~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
  828. regVal |= SM((ant_div_control1 >> 3),
  829. AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
  830. REG_WRITE(ah, AR_PHY_CCK_DETECT, regVal);
  831. regVal = REG_READ(ah, AR_PHY_CCK_DETECT);
  832. }
  833. if (pModal->version >= 2) {
  834. ob[0] = pModal->ob_0;
  835. ob[1] = pModal->ob_1;
  836. ob[2] = pModal->ob_2;
  837. ob[3] = pModal->ob_3;
  838. ob[4] = pModal->ob_4;
  839. db1[0] = pModal->db1_0;
  840. db1[1] = pModal->db1_1;
  841. db1[2] = pModal->db1_2;
  842. db1[3] = pModal->db1_3;
  843. db1[4] = pModal->db1_4;
  844. db2[0] = pModal->db2_0;
  845. db2[1] = pModal->db2_1;
  846. db2[2] = pModal->db2_2;
  847. db2[3] = pModal->db2_3;
  848. db2[4] = pModal->db2_4;
  849. } else if (pModal->version == 1) {
  850. ob[0] = pModal->ob_0;
  851. ob[1] = ob[2] = ob[3] = ob[4] = pModal->ob_1;
  852. db1[0] = pModal->db1_0;
  853. db1[1] = db1[2] = db1[3] = db1[4] = pModal->db1_1;
  854. db2[0] = pModal->db2_0;
  855. db2[1] = db2[2] = db2[3] = db2[4] = pModal->db2_1;
  856. } else {
  857. int i;
  858. for (i = 0; i < 5; i++) {
  859. ob[i] = pModal->ob_0;
  860. db1[i] = pModal->db1_0;
  861. db2[i] = pModal->db1_0;
  862. }
  863. }
  864. if (AR_SREV_9271(ah)) {
  865. ath9k_hw_analog_shift_rmw(ah,
  866. AR9285_AN_RF2G3,
  867. AR9271_AN_RF2G3_OB_cck,
  868. AR9271_AN_RF2G3_OB_cck_S,
  869. ob[0]);
  870. ath9k_hw_analog_shift_rmw(ah,
  871. AR9285_AN_RF2G3,
  872. AR9271_AN_RF2G3_OB_psk,
  873. AR9271_AN_RF2G3_OB_psk_S,
  874. ob[1]);
  875. ath9k_hw_analog_shift_rmw(ah,
  876. AR9285_AN_RF2G3,
  877. AR9271_AN_RF2G3_OB_qam,
  878. AR9271_AN_RF2G3_OB_qam_S,
  879. ob[2]);
  880. ath9k_hw_analog_shift_rmw(ah,
  881. AR9285_AN_RF2G3,
  882. AR9271_AN_RF2G3_DB_1,
  883. AR9271_AN_RF2G3_DB_1_S,
  884. db1[0]);
  885. ath9k_hw_analog_shift_rmw(ah,
  886. AR9285_AN_RF2G4,
  887. AR9271_AN_RF2G4_DB_2,
  888. AR9271_AN_RF2G4_DB_2_S,
  889. db2[0]);
  890. } else {
  891. ath9k_hw_analog_shift_rmw(ah,
  892. AR9285_AN_RF2G3,
  893. AR9285_AN_RF2G3_OB_0,
  894. AR9285_AN_RF2G3_OB_0_S,
  895. ob[0]);
  896. ath9k_hw_analog_shift_rmw(ah,
  897. AR9285_AN_RF2G3,
  898. AR9285_AN_RF2G3_OB_1,
  899. AR9285_AN_RF2G3_OB_1_S,
  900. ob[1]);
  901. ath9k_hw_analog_shift_rmw(ah,
  902. AR9285_AN_RF2G3,
  903. AR9285_AN_RF2G3_OB_2,
  904. AR9285_AN_RF2G3_OB_2_S,
  905. ob[2]);
  906. ath9k_hw_analog_shift_rmw(ah,
  907. AR9285_AN_RF2G3,
  908. AR9285_AN_RF2G3_OB_3,
  909. AR9285_AN_RF2G3_OB_3_S,
  910. ob[3]);
  911. ath9k_hw_analog_shift_rmw(ah,
  912. AR9285_AN_RF2G3,
  913. AR9285_AN_RF2G3_OB_4,
  914. AR9285_AN_RF2G3_OB_4_S,
  915. ob[4]);
  916. ath9k_hw_analog_shift_rmw(ah,
  917. AR9285_AN_RF2G3,
  918. AR9285_AN_RF2G3_DB1_0,
  919. AR9285_AN_RF2G3_DB1_0_S,
  920. db1[0]);
  921. ath9k_hw_analog_shift_rmw(ah,
  922. AR9285_AN_RF2G3,
  923. AR9285_AN_RF2G3_DB1_1,
  924. AR9285_AN_RF2G3_DB1_1_S,
  925. db1[1]);
  926. ath9k_hw_analog_shift_rmw(ah,
  927. AR9285_AN_RF2G3,
  928. AR9285_AN_RF2G3_DB1_2,
  929. AR9285_AN_RF2G3_DB1_2_S,
  930. db1[2]);
  931. ath9k_hw_analog_shift_rmw(ah,
  932. AR9285_AN_RF2G4,
  933. AR9285_AN_RF2G4_DB1_3,
  934. AR9285_AN_RF2G4_DB1_3_S,
  935. db1[3]);
  936. ath9k_hw_analog_shift_rmw(ah,
  937. AR9285_AN_RF2G4,
  938. AR9285_AN_RF2G4_DB1_4,
  939. AR9285_AN_RF2G4_DB1_4_S, db1[4]);
  940. ath9k_hw_analog_shift_rmw(ah,
  941. AR9285_AN_RF2G4,
  942. AR9285_AN_RF2G4_DB2_0,
  943. AR9285_AN_RF2G4_DB2_0_S,
  944. db2[0]);
  945. ath9k_hw_analog_shift_rmw(ah,
  946. AR9285_AN_RF2G4,
  947. AR9285_AN_RF2G4_DB2_1,
  948. AR9285_AN_RF2G4_DB2_1_S,
  949. db2[1]);
  950. ath9k_hw_analog_shift_rmw(ah,
  951. AR9285_AN_RF2G4,
  952. AR9285_AN_RF2G4_DB2_2,
  953. AR9285_AN_RF2G4_DB2_2_S,
  954. db2[2]);
  955. ath9k_hw_analog_shift_rmw(ah,
  956. AR9285_AN_RF2G4,
  957. AR9285_AN_RF2G4_DB2_3,
  958. AR9285_AN_RF2G4_DB2_3_S,
  959. db2[3]);
  960. ath9k_hw_analog_shift_rmw(ah,
  961. AR9285_AN_RF2G4,
  962. AR9285_AN_RF2G4_DB2_4,
  963. AR9285_AN_RF2G4_DB2_4_S,
  964. db2[4]);
  965. }
  966. REG_RMW_FIELD(ah, AR_PHY_SETTLING, AR_PHY_SETTLING_SWITCH,
  967. pModal->switchSettling);
  968. REG_RMW_FIELD(ah, AR_PHY_DESIRED_SZ, AR_PHY_DESIRED_SZ_ADC,
  969. pModal->adcDesiredSize);
  970. REG_WRITE(ah, AR_PHY_RF_CTL4,
  971. SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAA_OFF) |
  972. SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAB_OFF) |
  973. SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAA_ON) |
  974. SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAB_ON));
  975. REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_A2_RX_ON,
  976. pModal->txEndToRxOn);
  977. if (AR_SREV_9271_10(ah))
  978. REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_A2_RX_ON,
  979. pModal->txEndToRxOn);
  980. REG_RMW_FIELD(ah, AR_PHY_CCA, AR9280_PHY_CCA_THRESH62,
  981. pModal->thresh62);
  982. REG_RMW_FIELD(ah, AR_PHY_EXT_CCA0, AR_PHY_EXT_CCA0_THRESH62,
  983. pModal->thresh62);
  984. if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  985. AR5416_EEP_MINOR_VER_2) {
  986. REG_RMW_FIELD(ah, AR_PHY_RF_CTL2, AR_PHY_TX_END_DATA_START,
  987. pModal->txFrameToDataStart);
  988. REG_RMW_FIELD(ah, AR_PHY_RF_CTL2, AR_PHY_TX_END_PA_ON,
  989. pModal->txFrameToPaOn);
  990. }
  991. if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  992. AR5416_EEP_MINOR_VER_3) {
  993. if (IS_CHAN_HT40(chan))
  994. REG_RMW_FIELD(ah, AR_PHY_SETTLING,
  995. AR_PHY_SETTLING_SWITCH,
  996. pModal->swSettleHt40);
  997. }
  998. }
  999. static u32 ath9k_hw_4k_get_eeprom_antenna_cfg(struct ath_hw *ah,
  1000. struct ath9k_channel *chan)
  1001. {
  1002. struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
  1003. struct modal_eep_4k_header *pModal = &eep->modalHeader;
  1004. return pModal->antCtrlCommon;
  1005. }
  1006. static u8 ath9k_hw_4k_get_num_ant_config(struct ath_hw *ah,
  1007. enum ath9k_hal_freq_band freq_band)
  1008. {
  1009. return 1;
  1010. }
  1011. static u16 ath9k_hw_4k_get_spur_channel(struct ath_hw *ah, u16 i, bool is2GHz)
  1012. {
  1013. #define EEP_MAP4K_SPURCHAN \
  1014. (ah->eeprom.map4k.modalHeader.spurChans[i].spurChan)
  1015. struct ath_common *common = ath9k_hw_common(ah);
  1016. u16 spur_val = AR_NO_SPUR;
  1017. ath_print(common, ATH_DBG_ANI,
  1018. "Getting spur idx %d is2Ghz. %d val %x\n",
  1019. i, is2GHz, ah->config.spurchans[i][is2GHz]);
  1020. switch (ah->config.spurmode) {
  1021. case SPUR_DISABLE:
  1022. break;
  1023. case SPUR_ENABLE_IOCTL:
  1024. spur_val = ah->config.spurchans[i][is2GHz];
  1025. ath_print(common, ATH_DBG_ANI,
  1026. "Getting spur val from new loc. %d\n", spur_val);
  1027. break;
  1028. case SPUR_ENABLE_EEPROM:
  1029. spur_val = EEP_MAP4K_SPURCHAN;
  1030. break;
  1031. }
  1032. return spur_val;
  1033. #undef EEP_MAP4K_SPURCHAN
  1034. }
  1035. const struct eeprom_ops eep_4k_ops = {
  1036. .check_eeprom = ath9k_hw_4k_check_eeprom,
  1037. .get_eeprom = ath9k_hw_4k_get_eeprom,
  1038. .fill_eeprom = ath9k_hw_4k_fill_eeprom,
  1039. .get_eeprom_ver = ath9k_hw_4k_get_eeprom_ver,
  1040. .get_eeprom_rev = ath9k_hw_4k_get_eeprom_rev,
  1041. .get_num_ant_config = ath9k_hw_4k_get_num_ant_config,
  1042. .get_eeprom_antenna_cfg = ath9k_hw_4k_get_eeprom_antenna_cfg,
  1043. .set_board_values = ath9k_hw_4k_set_board_values,
  1044. .set_addac = ath9k_hw_4k_set_addac,
  1045. .set_txpower = ath9k_hw_4k_set_txpower,
  1046. .get_spur_channel = ath9k_hw_4k_get_spur_channel
  1047. };