desc.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685
  1. /*
  2. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  4. * Copyright (c) 2007-2008 Pavel Roskin <proski@gnu.org>
  5. *
  6. * Permission to use, copy, modify, and distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. *
  18. */
  19. /******************************\
  20. Hardware Descriptor Functions
  21. \******************************/
  22. #include "ath5k.h"
  23. #include "reg.h"
  24. #include "debug.h"
  25. #include "base.h"
  26. /*
  27. * TX Descriptors
  28. */
  29. /*
  30. * Initialize the 2-word tx control descriptor on 5210/5211
  31. */
  32. static int
  33. ath5k_hw_setup_2word_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  34. unsigned int pkt_len, unsigned int hdr_len, int padsize,
  35. enum ath5k_pkt_type type,
  36. unsigned int tx_power, unsigned int tx_rate0, unsigned int tx_tries0,
  37. unsigned int key_index, unsigned int antenna_mode, unsigned int flags,
  38. unsigned int rtscts_rate, unsigned int rtscts_duration)
  39. {
  40. u32 frame_type;
  41. struct ath5k_hw_2w_tx_ctl *tx_ctl;
  42. unsigned int frame_len;
  43. tx_ctl = &desc->ud.ds_tx5210.tx_ctl;
  44. /*
  45. * Validate input
  46. * - Zero retries don't make sense.
  47. * - A zero rate will put the HW into a mode where it continously sends
  48. * noise on the channel, so it is important to avoid this.
  49. */
  50. if (unlikely(tx_tries0 == 0)) {
  51. ATH5K_ERR(ah->ah_sc, "zero retries\n");
  52. WARN_ON(1);
  53. return -EINVAL;
  54. }
  55. if (unlikely(tx_rate0 == 0)) {
  56. ATH5K_ERR(ah->ah_sc, "zero rate\n");
  57. WARN_ON(1);
  58. return -EINVAL;
  59. }
  60. /* Clear descriptor */
  61. memset(&desc->ud.ds_tx5210, 0, sizeof(struct ath5k_hw_5210_tx_desc));
  62. /* Setup control descriptor */
  63. /* Verify and set frame length */
  64. /* remove padding we might have added before */
  65. frame_len = pkt_len - padsize + FCS_LEN;
  66. if (frame_len & ~AR5K_2W_TX_DESC_CTL0_FRAME_LEN)
  67. return -EINVAL;
  68. tx_ctl->tx_control_0 = frame_len & AR5K_2W_TX_DESC_CTL0_FRAME_LEN;
  69. /* Verify and set buffer length */
  70. /* NB: beacon's BufLen must be a multiple of 4 bytes */
  71. if (type == AR5K_PKT_TYPE_BEACON)
  72. pkt_len = roundup(pkt_len, 4);
  73. if (pkt_len & ~AR5K_2W_TX_DESC_CTL1_BUF_LEN)
  74. return -EINVAL;
  75. tx_ctl->tx_control_1 = pkt_len & AR5K_2W_TX_DESC_CTL1_BUF_LEN;
  76. /*
  77. * Verify and set header length (only 5210)
  78. */
  79. if (ah->ah_version == AR5K_AR5210) {
  80. if (hdr_len & ~AR5K_2W_TX_DESC_CTL0_HEADER_LEN_5210)
  81. return -EINVAL;
  82. tx_ctl->tx_control_0 |=
  83. AR5K_REG_SM(hdr_len, AR5K_2W_TX_DESC_CTL0_HEADER_LEN_5210);
  84. }
  85. /*Differences between 5210-5211*/
  86. if (ah->ah_version == AR5K_AR5210) {
  87. switch (type) {
  88. case AR5K_PKT_TYPE_BEACON:
  89. case AR5K_PKT_TYPE_PROBE_RESP:
  90. frame_type = AR5K_AR5210_TX_DESC_FRAME_TYPE_NO_DELAY;
  91. case AR5K_PKT_TYPE_PIFS:
  92. frame_type = AR5K_AR5210_TX_DESC_FRAME_TYPE_PIFS;
  93. default:
  94. frame_type = type;
  95. }
  96. tx_ctl->tx_control_0 |=
  97. AR5K_REG_SM(frame_type, AR5K_2W_TX_DESC_CTL0_FRAME_TYPE_5210) |
  98. AR5K_REG_SM(tx_rate0, AR5K_2W_TX_DESC_CTL0_XMIT_RATE);
  99. } else {
  100. tx_ctl->tx_control_0 |=
  101. AR5K_REG_SM(tx_rate0, AR5K_2W_TX_DESC_CTL0_XMIT_RATE) |
  102. AR5K_REG_SM(antenna_mode,
  103. AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT);
  104. tx_ctl->tx_control_1 |=
  105. AR5K_REG_SM(type, AR5K_2W_TX_DESC_CTL1_FRAME_TYPE_5211);
  106. }
  107. #define _TX_FLAGS(_c, _flag) \
  108. if (flags & AR5K_TXDESC_##_flag) { \
  109. tx_ctl->tx_control_##_c |= \
  110. AR5K_2W_TX_DESC_CTL##_c##_##_flag; \
  111. }
  112. #define _TX_FLAGS_5211(_c, _flag) \
  113. if (flags & AR5K_TXDESC_##_flag) { \
  114. tx_ctl->tx_control_##_c |= \
  115. AR5K_2W_TX_DESC_CTL##_c##_##_flag##_5211; \
  116. }
  117. _TX_FLAGS(0, CLRDMASK);
  118. _TX_FLAGS(0, INTREQ);
  119. _TX_FLAGS(0, RTSENA);
  120. if (ah->ah_version == AR5K_AR5211) {
  121. _TX_FLAGS_5211(0, VEOL);
  122. _TX_FLAGS_5211(1, NOACK);
  123. }
  124. #undef _TX_FLAGS
  125. #undef _TX_FLAGS_5211
  126. /*
  127. * WEP crap
  128. */
  129. if (key_index != AR5K_TXKEYIX_INVALID) {
  130. tx_ctl->tx_control_0 |=
  131. AR5K_2W_TX_DESC_CTL0_ENCRYPT_KEY_VALID;
  132. tx_ctl->tx_control_1 |=
  133. AR5K_REG_SM(key_index,
  134. AR5K_2W_TX_DESC_CTL1_ENC_KEY_IDX);
  135. }
  136. /*
  137. * RTS/CTS Duration [5210 ?]
  138. */
  139. if ((ah->ah_version == AR5K_AR5210) &&
  140. (flags & (AR5K_TXDESC_RTSENA | AR5K_TXDESC_CTSENA)))
  141. tx_ctl->tx_control_1 |= rtscts_duration &
  142. AR5K_2W_TX_DESC_CTL1_RTS_DURATION_5210;
  143. return 0;
  144. }
  145. /*
  146. * Initialize the 4-word tx control descriptor on 5212
  147. */
  148. static int ath5k_hw_setup_4word_tx_desc(struct ath5k_hw *ah,
  149. struct ath5k_desc *desc, unsigned int pkt_len, unsigned int hdr_len,
  150. int padsize,
  151. enum ath5k_pkt_type type, unsigned int tx_power, unsigned int tx_rate0,
  152. unsigned int tx_tries0, unsigned int key_index,
  153. unsigned int antenna_mode, unsigned int flags,
  154. unsigned int rtscts_rate,
  155. unsigned int rtscts_duration)
  156. {
  157. struct ath5k_hw_4w_tx_ctl *tx_ctl;
  158. unsigned int frame_len;
  159. tx_ctl = &desc->ud.ds_tx5212.tx_ctl;
  160. /*
  161. * Validate input
  162. * - Zero retries don't make sense.
  163. * - A zero rate will put the HW into a mode where it continously sends
  164. * noise on the channel, so it is important to avoid this.
  165. */
  166. if (unlikely(tx_tries0 == 0)) {
  167. ATH5K_ERR(ah->ah_sc, "zero retries\n");
  168. WARN_ON(1);
  169. return -EINVAL;
  170. }
  171. if (unlikely(tx_rate0 == 0)) {
  172. ATH5K_ERR(ah->ah_sc, "zero rate\n");
  173. WARN_ON(1);
  174. return -EINVAL;
  175. }
  176. tx_power += ah->ah_txpower.txp_offset;
  177. if (tx_power > AR5K_TUNE_MAX_TXPOWER)
  178. tx_power = AR5K_TUNE_MAX_TXPOWER;
  179. /* Clear descriptor */
  180. memset(&desc->ud.ds_tx5212, 0, sizeof(struct ath5k_hw_5212_tx_desc));
  181. /* Setup control descriptor */
  182. /* Verify and set frame length */
  183. /* remove padding we might have added before */
  184. frame_len = pkt_len - padsize + FCS_LEN;
  185. if (frame_len & ~AR5K_4W_TX_DESC_CTL0_FRAME_LEN)
  186. return -EINVAL;
  187. tx_ctl->tx_control_0 = frame_len & AR5K_4W_TX_DESC_CTL0_FRAME_LEN;
  188. /* Verify and set buffer length */
  189. /* NB: beacon's BufLen must be a multiple of 4 bytes */
  190. if (type == AR5K_PKT_TYPE_BEACON)
  191. pkt_len = roundup(pkt_len, 4);
  192. if (pkt_len & ~AR5K_4W_TX_DESC_CTL1_BUF_LEN)
  193. return -EINVAL;
  194. tx_ctl->tx_control_1 = pkt_len & AR5K_4W_TX_DESC_CTL1_BUF_LEN;
  195. tx_ctl->tx_control_0 |=
  196. AR5K_REG_SM(tx_power, AR5K_4W_TX_DESC_CTL0_XMIT_POWER) |
  197. AR5K_REG_SM(antenna_mode, AR5K_4W_TX_DESC_CTL0_ANT_MODE_XMIT);
  198. tx_ctl->tx_control_1 |= AR5K_REG_SM(type,
  199. AR5K_4W_TX_DESC_CTL1_FRAME_TYPE);
  200. tx_ctl->tx_control_2 = AR5K_REG_SM(tx_tries0,
  201. AR5K_4W_TX_DESC_CTL2_XMIT_TRIES0);
  202. tx_ctl->tx_control_3 = tx_rate0 & AR5K_4W_TX_DESC_CTL3_XMIT_RATE0;
  203. #define _TX_FLAGS(_c, _flag) \
  204. if (flags & AR5K_TXDESC_##_flag) { \
  205. tx_ctl->tx_control_##_c |= \
  206. AR5K_4W_TX_DESC_CTL##_c##_##_flag; \
  207. }
  208. _TX_FLAGS(0, CLRDMASK);
  209. _TX_FLAGS(0, VEOL);
  210. _TX_FLAGS(0, INTREQ);
  211. _TX_FLAGS(0, RTSENA);
  212. _TX_FLAGS(0, CTSENA);
  213. _TX_FLAGS(1, NOACK);
  214. #undef _TX_FLAGS
  215. /*
  216. * WEP crap
  217. */
  218. if (key_index != AR5K_TXKEYIX_INVALID) {
  219. tx_ctl->tx_control_0 |= AR5K_4W_TX_DESC_CTL0_ENCRYPT_KEY_VALID;
  220. tx_ctl->tx_control_1 |= AR5K_REG_SM(key_index,
  221. AR5K_4W_TX_DESC_CTL1_ENCRYPT_KEY_IDX);
  222. }
  223. /*
  224. * RTS/CTS
  225. */
  226. if (flags & (AR5K_TXDESC_RTSENA | AR5K_TXDESC_CTSENA)) {
  227. if ((flags & AR5K_TXDESC_RTSENA) &&
  228. (flags & AR5K_TXDESC_CTSENA))
  229. return -EINVAL;
  230. tx_ctl->tx_control_2 |= rtscts_duration &
  231. AR5K_4W_TX_DESC_CTL2_RTS_DURATION;
  232. tx_ctl->tx_control_3 |= AR5K_REG_SM(rtscts_rate,
  233. AR5K_4W_TX_DESC_CTL3_RTS_CTS_RATE);
  234. }
  235. return 0;
  236. }
  237. /*
  238. * Initialize a 4-word multi rate retry tx control descriptor on 5212
  239. */
  240. int
  241. ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  242. unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2,
  243. u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3)
  244. {
  245. struct ath5k_hw_4w_tx_ctl *tx_ctl;
  246. /* no mrr support for cards older than 5212 */
  247. if (ah->ah_version < AR5K_AR5212)
  248. return 0;
  249. /*
  250. * Rates can be 0 as long as the retry count is 0 too.
  251. * A zero rate and nonzero retry count will put the HW into a mode where
  252. * it continously sends noise on the channel, so it is important to
  253. * avoid this.
  254. */
  255. if (unlikely((tx_rate1 == 0 && tx_tries1 != 0) ||
  256. (tx_rate2 == 0 && tx_tries2 != 0) ||
  257. (tx_rate3 == 0 && tx_tries3 != 0))) {
  258. ATH5K_ERR(ah->ah_sc, "zero rate\n");
  259. WARN_ON(1);
  260. return -EINVAL;
  261. }
  262. if (ah->ah_version == AR5K_AR5212) {
  263. tx_ctl = &desc->ud.ds_tx5212.tx_ctl;
  264. #define _XTX_TRIES(_n) \
  265. if (tx_tries##_n) { \
  266. tx_ctl->tx_control_2 |= \
  267. AR5K_REG_SM(tx_tries##_n, \
  268. AR5K_4W_TX_DESC_CTL2_XMIT_TRIES##_n); \
  269. tx_ctl->tx_control_3 |= \
  270. AR5K_REG_SM(tx_rate##_n, \
  271. AR5K_4W_TX_DESC_CTL3_XMIT_RATE##_n); \
  272. }
  273. _XTX_TRIES(1);
  274. _XTX_TRIES(2);
  275. _XTX_TRIES(3);
  276. #undef _XTX_TRIES
  277. return 1;
  278. }
  279. return 0;
  280. }
  281. /*
  282. * Proccess the tx status descriptor on 5210/5211
  283. */
  284. static int ath5k_hw_proc_2word_tx_status(struct ath5k_hw *ah,
  285. struct ath5k_desc *desc, struct ath5k_tx_status *ts)
  286. {
  287. struct ath5k_hw_2w_tx_ctl *tx_ctl;
  288. struct ath5k_hw_tx_status *tx_status;
  289. tx_ctl = &desc->ud.ds_tx5210.tx_ctl;
  290. tx_status = &desc->ud.ds_tx5210.tx_stat;
  291. /* No frame has been send or error */
  292. if (unlikely((tx_status->tx_status_1 & AR5K_DESC_TX_STATUS1_DONE) == 0))
  293. return -EINPROGRESS;
  294. /*
  295. * Get descriptor status
  296. */
  297. ts->ts_tstamp = AR5K_REG_MS(tx_status->tx_status_0,
  298. AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP);
  299. ts->ts_shortretry = AR5K_REG_MS(tx_status->tx_status_0,
  300. AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT);
  301. ts->ts_longretry = AR5K_REG_MS(tx_status->tx_status_0,
  302. AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT);
  303. /*TODO: ts->ts_virtcol + test*/
  304. ts->ts_seqnum = AR5K_REG_MS(tx_status->tx_status_1,
  305. AR5K_DESC_TX_STATUS1_SEQ_NUM);
  306. ts->ts_rssi = AR5K_REG_MS(tx_status->tx_status_1,
  307. AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH);
  308. ts->ts_antenna = 1;
  309. ts->ts_status = 0;
  310. ts->ts_rate[0] = AR5K_REG_MS(tx_ctl->tx_control_0,
  311. AR5K_2W_TX_DESC_CTL0_XMIT_RATE);
  312. ts->ts_retry[0] = ts->ts_longretry;
  313. ts->ts_final_idx = 0;
  314. if (!(tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FRAME_XMIT_OK)) {
  315. if (tx_status->tx_status_0 &
  316. AR5K_DESC_TX_STATUS0_EXCESSIVE_RETRIES)
  317. ts->ts_status |= AR5K_TXERR_XRETRY;
  318. if (tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FIFO_UNDERRUN)
  319. ts->ts_status |= AR5K_TXERR_FIFO;
  320. if (tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FILTERED)
  321. ts->ts_status |= AR5K_TXERR_FILT;
  322. }
  323. return 0;
  324. }
  325. /*
  326. * Proccess a tx status descriptor on 5212
  327. */
  328. static int ath5k_hw_proc_4word_tx_status(struct ath5k_hw *ah,
  329. struct ath5k_desc *desc, struct ath5k_tx_status *ts)
  330. {
  331. struct ath5k_hw_4w_tx_ctl *tx_ctl;
  332. struct ath5k_hw_tx_status *tx_status;
  333. tx_ctl = &desc->ud.ds_tx5212.tx_ctl;
  334. tx_status = &desc->ud.ds_tx5212.tx_stat;
  335. /* No frame has been send or error */
  336. if (unlikely(!(tx_status->tx_status_1 & AR5K_DESC_TX_STATUS1_DONE)))
  337. return -EINPROGRESS;
  338. /*
  339. * Get descriptor status
  340. */
  341. ts->ts_tstamp = AR5K_REG_MS(tx_status->tx_status_0,
  342. AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP);
  343. ts->ts_shortretry = AR5K_REG_MS(tx_status->tx_status_0,
  344. AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT);
  345. ts->ts_longretry = AR5K_REG_MS(tx_status->tx_status_0,
  346. AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT);
  347. ts->ts_seqnum = AR5K_REG_MS(tx_status->tx_status_1,
  348. AR5K_DESC_TX_STATUS1_SEQ_NUM);
  349. ts->ts_rssi = AR5K_REG_MS(tx_status->tx_status_1,
  350. AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH);
  351. ts->ts_antenna = (tx_status->tx_status_1 &
  352. AR5K_DESC_TX_STATUS1_XMIT_ANTENNA_5212) ? 2 : 1;
  353. ts->ts_status = 0;
  354. ts->ts_final_idx = AR5K_REG_MS(tx_status->tx_status_1,
  355. AR5K_DESC_TX_STATUS1_FINAL_TS_IX_5212);
  356. /* The longretry counter has the number of un-acked retries
  357. * for the final rate. To get the total number of retries
  358. * we have to add the retry counters for the other rates
  359. * as well
  360. */
  361. ts->ts_retry[ts->ts_final_idx] = ts->ts_longretry;
  362. switch (ts->ts_final_idx) {
  363. case 3:
  364. ts->ts_rate[3] = AR5K_REG_MS(tx_ctl->tx_control_3,
  365. AR5K_4W_TX_DESC_CTL3_XMIT_RATE3);
  366. ts->ts_retry[2] = AR5K_REG_MS(tx_ctl->tx_control_2,
  367. AR5K_4W_TX_DESC_CTL2_XMIT_TRIES2);
  368. ts->ts_longretry += ts->ts_retry[2];
  369. /* fall through */
  370. case 2:
  371. ts->ts_rate[2] = AR5K_REG_MS(tx_ctl->tx_control_3,
  372. AR5K_4W_TX_DESC_CTL3_XMIT_RATE2);
  373. ts->ts_retry[1] = AR5K_REG_MS(tx_ctl->tx_control_2,
  374. AR5K_4W_TX_DESC_CTL2_XMIT_TRIES1);
  375. ts->ts_longretry += ts->ts_retry[1];
  376. /* fall through */
  377. case 1:
  378. ts->ts_rate[1] = AR5K_REG_MS(tx_ctl->tx_control_3,
  379. AR5K_4W_TX_DESC_CTL3_XMIT_RATE1);
  380. ts->ts_retry[0] = AR5K_REG_MS(tx_ctl->tx_control_2,
  381. AR5K_4W_TX_DESC_CTL2_XMIT_TRIES1);
  382. ts->ts_longretry += ts->ts_retry[0];
  383. /* fall through */
  384. case 0:
  385. ts->ts_rate[0] = tx_ctl->tx_control_3 &
  386. AR5K_4W_TX_DESC_CTL3_XMIT_RATE0;
  387. break;
  388. }
  389. /* TX error */
  390. if (!(tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FRAME_XMIT_OK)) {
  391. if (tx_status->tx_status_0 &
  392. AR5K_DESC_TX_STATUS0_EXCESSIVE_RETRIES)
  393. ts->ts_status |= AR5K_TXERR_XRETRY;
  394. if (tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FIFO_UNDERRUN)
  395. ts->ts_status |= AR5K_TXERR_FIFO;
  396. if (tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FILTERED)
  397. ts->ts_status |= AR5K_TXERR_FILT;
  398. }
  399. return 0;
  400. }
  401. /*
  402. * RX Descriptors
  403. */
  404. /*
  405. * Initialize an rx control descriptor
  406. */
  407. int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  408. u32 size, unsigned int flags)
  409. {
  410. struct ath5k_hw_rx_ctl *rx_ctl;
  411. rx_ctl = &desc->ud.ds_rx.rx_ctl;
  412. /*
  413. * Clear the descriptor
  414. * If we don't clean the status descriptor,
  415. * while scanning we get too many results,
  416. * most of them virtual, after some secs
  417. * of scanning system hangs. M.F.
  418. */
  419. memset(&desc->ud.ds_rx, 0, sizeof(struct ath5k_hw_all_rx_desc));
  420. if (unlikely(size & ~AR5K_DESC_RX_CTL1_BUF_LEN))
  421. return -EINVAL;
  422. /* Setup descriptor */
  423. rx_ctl->rx_control_1 = size & AR5K_DESC_RX_CTL1_BUF_LEN;
  424. if (flags & AR5K_RXDESC_INTREQ)
  425. rx_ctl->rx_control_1 |= AR5K_DESC_RX_CTL1_INTREQ;
  426. return 0;
  427. }
  428. /*
  429. * Proccess the rx status descriptor on 5210/5211
  430. */
  431. static int ath5k_hw_proc_5210_rx_status(struct ath5k_hw *ah,
  432. struct ath5k_desc *desc, struct ath5k_rx_status *rs)
  433. {
  434. struct ath5k_hw_rx_status *rx_status;
  435. rx_status = &desc->ud.ds_rx.rx_stat;
  436. /* No frame received / not ready */
  437. if (unlikely(!(rx_status->rx_status_1 &
  438. AR5K_5210_RX_DESC_STATUS1_DONE)))
  439. return -EINPROGRESS;
  440. memset(rs, 0, sizeof(struct ath5k_rx_status));
  441. /*
  442. * Frame receive status
  443. */
  444. rs->rs_datalen = rx_status->rx_status_0 &
  445. AR5K_5210_RX_DESC_STATUS0_DATA_LEN;
  446. rs->rs_rssi = AR5K_REG_MS(rx_status->rx_status_0,
  447. AR5K_5210_RX_DESC_STATUS0_RECEIVE_SIGNAL);
  448. rs->rs_rate = AR5K_REG_MS(rx_status->rx_status_0,
  449. AR5K_5210_RX_DESC_STATUS0_RECEIVE_RATE);
  450. rs->rs_more = !!(rx_status->rx_status_0 &
  451. AR5K_5210_RX_DESC_STATUS0_MORE);
  452. /* TODO: this timestamp is 13 bit, later on we assume 15 bit!
  453. * also the HAL code for 5210 says the timestamp is bits [10..22] of the
  454. * TSF, and extends the timestamp here to 15 bit.
  455. * we need to check on 5210...
  456. */
  457. rs->rs_tstamp = AR5K_REG_MS(rx_status->rx_status_1,
  458. AR5K_5210_RX_DESC_STATUS1_RECEIVE_TIMESTAMP);
  459. if (ah->ah_version == AR5K_AR5211)
  460. rs->rs_antenna = AR5K_REG_MS(rx_status->rx_status_0,
  461. AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANT_5211);
  462. else
  463. rs->rs_antenna = (rx_status->rx_status_0 &
  464. AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANT_5210)
  465. ? 2 : 1;
  466. /*
  467. * Key table status
  468. */
  469. if (rx_status->rx_status_1 & AR5K_5210_RX_DESC_STATUS1_KEY_INDEX_VALID)
  470. rs->rs_keyix = AR5K_REG_MS(rx_status->rx_status_1,
  471. AR5K_5210_RX_DESC_STATUS1_KEY_INDEX);
  472. else
  473. rs->rs_keyix = AR5K_RXKEYIX_INVALID;
  474. /*
  475. * Receive/descriptor errors
  476. */
  477. if (!(rx_status->rx_status_1 &
  478. AR5K_5210_RX_DESC_STATUS1_FRAME_RECEIVE_OK)) {
  479. if (rx_status->rx_status_1 &
  480. AR5K_5210_RX_DESC_STATUS1_CRC_ERROR)
  481. rs->rs_status |= AR5K_RXERR_CRC;
  482. /* only on 5210 */
  483. if ((ah->ah_version == AR5K_AR5210) &&
  484. (rx_status->rx_status_1 &
  485. AR5K_5210_RX_DESC_STATUS1_FIFO_OVERRUN_5210))
  486. rs->rs_status |= AR5K_RXERR_FIFO;
  487. if (rx_status->rx_status_1 &
  488. AR5K_5210_RX_DESC_STATUS1_PHY_ERROR) {
  489. rs->rs_status |= AR5K_RXERR_PHY;
  490. rs->rs_phyerr = AR5K_REG_MS(rx_status->rx_status_1,
  491. AR5K_5210_RX_DESC_STATUS1_PHY_ERROR);
  492. }
  493. if (rx_status->rx_status_1 &
  494. AR5K_5210_RX_DESC_STATUS1_DECRYPT_CRC_ERROR)
  495. rs->rs_status |= AR5K_RXERR_DECRYPT;
  496. }
  497. return 0;
  498. }
  499. /*
  500. * Proccess the rx status descriptor on 5212
  501. */
  502. static int ath5k_hw_proc_5212_rx_status(struct ath5k_hw *ah,
  503. struct ath5k_desc *desc,
  504. struct ath5k_rx_status *rs)
  505. {
  506. struct ath5k_hw_rx_status *rx_status;
  507. rx_status = &desc->ud.ds_rx.rx_stat;
  508. /* No frame received / not ready */
  509. if (unlikely(!(rx_status->rx_status_1 &
  510. AR5K_5212_RX_DESC_STATUS1_DONE)))
  511. return -EINPROGRESS;
  512. memset(rs, 0, sizeof(struct ath5k_rx_status));
  513. /*
  514. * Frame receive status
  515. */
  516. rs->rs_datalen = rx_status->rx_status_0 &
  517. AR5K_5212_RX_DESC_STATUS0_DATA_LEN;
  518. rs->rs_rssi = AR5K_REG_MS(rx_status->rx_status_0,
  519. AR5K_5212_RX_DESC_STATUS0_RECEIVE_SIGNAL);
  520. rs->rs_rate = AR5K_REG_MS(rx_status->rx_status_0,
  521. AR5K_5212_RX_DESC_STATUS0_RECEIVE_RATE);
  522. rs->rs_antenna = AR5K_REG_MS(rx_status->rx_status_0,
  523. AR5K_5212_RX_DESC_STATUS0_RECEIVE_ANTENNA);
  524. rs->rs_more = !!(rx_status->rx_status_0 &
  525. AR5K_5212_RX_DESC_STATUS0_MORE);
  526. rs->rs_tstamp = AR5K_REG_MS(rx_status->rx_status_1,
  527. AR5K_5212_RX_DESC_STATUS1_RECEIVE_TIMESTAMP);
  528. /*
  529. * Key table status
  530. */
  531. if (rx_status->rx_status_1 & AR5K_5212_RX_DESC_STATUS1_KEY_INDEX_VALID)
  532. rs->rs_keyix = AR5K_REG_MS(rx_status->rx_status_1,
  533. AR5K_5212_RX_DESC_STATUS1_KEY_INDEX);
  534. else
  535. rs->rs_keyix = AR5K_RXKEYIX_INVALID;
  536. /*
  537. * Receive/descriptor errors
  538. */
  539. if (!(rx_status->rx_status_1 &
  540. AR5K_5212_RX_DESC_STATUS1_FRAME_RECEIVE_OK)) {
  541. if (rx_status->rx_status_1 &
  542. AR5K_5212_RX_DESC_STATUS1_CRC_ERROR)
  543. rs->rs_status |= AR5K_RXERR_CRC;
  544. if (rx_status->rx_status_1 &
  545. AR5K_5212_RX_DESC_STATUS1_PHY_ERROR) {
  546. rs->rs_status |= AR5K_RXERR_PHY;
  547. rs->rs_phyerr = AR5K_REG_MS(rx_status->rx_status_1,
  548. AR5K_5212_RX_DESC_STATUS1_PHY_ERROR_CODE);
  549. if (!ah->ah_capabilities.cap_has_phyerr_counters)
  550. ath5k_ani_phy_error_report(ah, rs->rs_phyerr);
  551. }
  552. if (rx_status->rx_status_1 &
  553. AR5K_5212_RX_DESC_STATUS1_DECRYPT_CRC_ERROR)
  554. rs->rs_status |= AR5K_RXERR_DECRYPT;
  555. if (rx_status->rx_status_1 &
  556. AR5K_5212_RX_DESC_STATUS1_MIC_ERROR)
  557. rs->rs_status |= AR5K_RXERR_MIC;
  558. }
  559. return 0;
  560. }
  561. /*
  562. * Init function pointers inside ath5k_hw struct
  563. */
  564. int ath5k_hw_init_desc_functions(struct ath5k_hw *ah)
  565. {
  566. if (ah->ah_version == AR5K_AR5212) {
  567. ah->ah_setup_tx_desc = ath5k_hw_setup_4word_tx_desc;
  568. ah->ah_proc_tx_desc = ath5k_hw_proc_4word_tx_status;
  569. ah->ah_proc_rx_desc = ath5k_hw_proc_5212_rx_status;
  570. } else if (ah->ah_version <= AR5K_AR5211) {
  571. ah->ah_setup_tx_desc = ath5k_hw_setup_2word_tx_desc;
  572. ah->ah_proc_tx_desc = ath5k_hw_proc_2word_tx_status;
  573. ah->ah_proc_rx_desc = ath5k_hw_proc_5210_rx_status;
  574. } else
  575. return -ENOTSUPP;
  576. return 0;
  577. }