m25p80.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989
  1. /*
  2. * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
  3. *
  4. * Author: Mike Lavender, mike@steroidmicros.com
  5. *
  6. * Copyright (c) 2005, Intec Automation Inc.
  7. *
  8. * Some parts are based on lart.c by Abraham Van Der Merwe
  9. *
  10. * Cleaned up and generalized based on mtd_dataflash.c
  11. *
  12. * This code is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mutex.h>
  22. #include <linux/math64.h>
  23. #include <linux/slab.h>
  24. #include <linux/sched.h>
  25. #include <linux/mod_devicetable.h>
  26. #include <linux/mtd/mtd.h>
  27. #include <linux/mtd/partitions.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/spi/flash.h>
  30. /* Flash opcodes. */
  31. #define OPCODE_WREN 0x06 /* Write enable */
  32. #define OPCODE_RDSR 0x05 /* Read status register */
  33. #define OPCODE_WRSR 0x01 /* Write status register 1 byte */
  34. #define OPCODE_NORM_READ 0x03 /* Read data bytes (low frequency) */
  35. #define OPCODE_FAST_READ 0x0b /* Read data bytes (high frequency) */
  36. #define OPCODE_PP 0x02 /* Page program (up to 256 bytes) */
  37. #define OPCODE_BE_4K 0x20 /* Erase 4KiB block */
  38. #define OPCODE_BE_32K 0x52 /* Erase 32KiB block */
  39. #define OPCODE_CHIP_ERASE 0xc7 /* Erase whole flash chip */
  40. #define OPCODE_SE 0xd8 /* Sector erase (usually 64KiB) */
  41. #define OPCODE_RDID 0x9f /* Read JEDEC ID */
  42. /* Used for SST flashes only. */
  43. #define OPCODE_BP 0x02 /* Byte program */
  44. #define OPCODE_WRDI 0x04 /* Write disable */
  45. #define OPCODE_AAI_WP 0xad /* Auto address increment word program */
  46. /* Status Register bits. */
  47. #define SR_WIP 1 /* Write in progress */
  48. #define SR_WEL 2 /* Write enable latch */
  49. /* meaning of other SR_* bits may differ between vendors */
  50. #define SR_BP0 4 /* Block protect 0 */
  51. #define SR_BP1 8 /* Block protect 1 */
  52. #define SR_BP2 0x10 /* Block protect 2 */
  53. #define SR_SRWD 0x80 /* SR write protect */
  54. /* Define max times to check status register before we give up. */
  55. #define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
  56. #define MAX_CMD_SIZE 4
  57. #ifdef CONFIG_M25PXX_USE_FAST_READ
  58. #define OPCODE_READ OPCODE_FAST_READ
  59. #define FAST_READ_DUMMY_BYTE 1
  60. #else
  61. #define OPCODE_READ OPCODE_NORM_READ
  62. #define FAST_READ_DUMMY_BYTE 0
  63. #endif
  64. /****************************************************************************/
  65. struct m25p {
  66. struct spi_device *spi;
  67. struct mutex lock;
  68. struct mtd_info mtd;
  69. unsigned partitioned:1;
  70. u16 page_size;
  71. u16 addr_width;
  72. u8 erase_opcode;
  73. u8 *command;
  74. };
  75. static inline struct m25p *mtd_to_m25p(struct mtd_info *mtd)
  76. {
  77. return container_of(mtd, struct m25p, mtd);
  78. }
  79. /****************************************************************************/
  80. /*
  81. * Internal helper functions
  82. */
  83. /*
  84. * Read the status register, returning its value in the location
  85. * Return the status register value.
  86. * Returns negative if error occurred.
  87. */
  88. static int read_sr(struct m25p *flash)
  89. {
  90. ssize_t retval;
  91. u8 code = OPCODE_RDSR;
  92. u8 val;
  93. retval = spi_write_then_read(flash->spi, &code, 1, &val, 1);
  94. if (retval < 0) {
  95. dev_err(&flash->spi->dev, "error %d reading SR\n",
  96. (int) retval);
  97. return retval;
  98. }
  99. return val;
  100. }
  101. /*
  102. * Write status register 1 byte
  103. * Returns negative if error occurred.
  104. */
  105. static int write_sr(struct m25p *flash, u8 val)
  106. {
  107. flash->command[0] = OPCODE_WRSR;
  108. flash->command[1] = val;
  109. return spi_write(flash->spi, flash->command, 2);
  110. }
  111. /*
  112. * Set write enable latch with Write Enable command.
  113. * Returns negative if error occurred.
  114. */
  115. static inline int write_enable(struct m25p *flash)
  116. {
  117. u8 code = OPCODE_WREN;
  118. return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
  119. }
  120. /*
  121. * Send write disble instruction to the chip.
  122. */
  123. static inline int write_disable(struct m25p *flash)
  124. {
  125. u8 code = OPCODE_WRDI;
  126. return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
  127. }
  128. /*
  129. * Service routine to read status register until ready, or timeout occurs.
  130. * Returns non-zero if error.
  131. */
  132. static int wait_till_ready(struct m25p *flash)
  133. {
  134. unsigned long deadline;
  135. int sr;
  136. deadline = jiffies + MAX_READY_WAIT_JIFFIES;
  137. do {
  138. if ((sr = read_sr(flash)) < 0)
  139. break;
  140. else if (!(sr & SR_WIP))
  141. return 0;
  142. cond_resched();
  143. } while (!time_after_eq(jiffies, deadline));
  144. return 1;
  145. }
  146. /*
  147. * Erase the whole flash memory
  148. *
  149. * Returns 0 if successful, non-zero otherwise.
  150. */
  151. static int erase_chip(struct m25p *flash)
  152. {
  153. DEBUG(MTD_DEBUG_LEVEL3, "%s: %s %lldKiB\n",
  154. dev_name(&flash->spi->dev), __func__,
  155. (long long)(flash->mtd.size >> 10));
  156. /* Wait until finished previous write command. */
  157. if (wait_till_ready(flash))
  158. return 1;
  159. /* Send write enable, then erase commands. */
  160. write_enable(flash);
  161. /* Set up command buffer. */
  162. flash->command[0] = OPCODE_CHIP_ERASE;
  163. spi_write(flash->spi, flash->command, 1);
  164. return 0;
  165. }
  166. static void m25p_addr2cmd(struct m25p *flash, unsigned int addr, u8 *cmd)
  167. {
  168. /* opcode is in cmd[0] */
  169. cmd[1] = addr >> (flash->addr_width * 8 - 8);
  170. cmd[2] = addr >> (flash->addr_width * 8 - 16);
  171. cmd[3] = addr >> (flash->addr_width * 8 - 24);
  172. }
  173. static int m25p_cmdsz(struct m25p *flash)
  174. {
  175. return 1 + flash->addr_width;
  176. }
  177. /*
  178. * Erase one sector of flash memory at offset ``offset'' which is any
  179. * address within the sector which should be erased.
  180. *
  181. * Returns 0 if successful, non-zero otherwise.
  182. */
  183. static int erase_sector(struct m25p *flash, u32 offset)
  184. {
  185. DEBUG(MTD_DEBUG_LEVEL3, "%s: %s %dKiB at 0x%08x\n",
  186. dev_name(&flash->spi->dev), __func__,
  187. flash->mtd.erasesize / 1024, offset);
  188. /* Wait until finished previous write command. */
  189. if (wait_till_ready(flash))
  190. return 1;
  191. /* Send write enable, then erase commands. */
  192. write_enable(flash);
  193. /* Set up command buffer. */
  194. flash->command[0] = flash->erase_opcode;
  195. m25p_addr2cmd(flash, offset, flash->command);
  196. spi_write(flash->spi, flash->command, m25p_cmdsz(flash));
  197. return 0;
  198. }
  199. /****************************************************************************/
  200. /*
  201. * MTD implementation
  202. */
  203. /*
  204. * Erase an address range on the flash chip. The address range may extend
  205. * one or more erase sectors. Return an error is there is a problem erasing.
  206. */
  207. static int m25p80_erase(struct mtd_info *mtd, struct erase_info *instr)
  208. {
  209. struct m25p *flash = mtd_to_m25p(mtd);
  210. u32 addr,len;
  211. uint32_t rem;
  212. DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%llx, len %lld\n",
  213. dev_name(&flash->spi->dev), __func__, "at",
  214. (long long)instr->addr, (long long)instr->len);
  215. /* sanity checks */
  216. if (instr->addr + instr->len > flash->mtd.size)
  217. return -EINVAL;
  218. div_u64_rem(instr->len, mtd->erasesize, &rem);
  219. if (rem)
  220. return -EINVAL;
  221. addr = instr->addr;
  222. len = instr->len;
  223. mutex_lock(&flash->lock);
  224. /* whole-chip erase? */
  225. if (len == flash->mtd.size) {
  226. if (erase_chip(flash)) {
  227. instr->state = MTD_ERASE_FAILED;
  228. mutex_unlock(&flash->lock);
  229. return -EIO;
  230. }
  231. /* REVISIT in some cases we could speed up erasing large regions
  232. * by using OPCODE_SE instead of OPCODE_BE_4K. We may have set up
  233. * to use "small sector erase", but that's not always optimal.
  234. */
  235. /* "sector"-at-a-time erase */
  236. } else {
  237. while (len) {
  238. if (erase_sector(flash, addr)) {
  239. instr->state = MTD_ERASE_FAILED;
  240. mutex_unlock(&flash->lock);
  241. return -EIO;
  242. }
  243. addr += mtd->erasesize;
  244. len -= mtd->erasesize;
  245. }
  246. }
  247. mutex_unlock(&flash->lock);
  248. instr->state = MTD_ERASE_DONE;
  249. mtd_erase_callback(instr);
  250. return 0;
  251. }
  252. /*
  253. * Read an address range from the flash chip. The address range
  254. * may be any size provided it is within the physical boundaries.
  255. */
  256. static int m25p80_read(struct mtd_info *mtd, loff_t from, size_t len,
  257. size_t *retlen, u_char *buf)
  258. {
  259. struct m25p *flash = mtd_to_m25p(mtd);
  260. struct spi_transfer t[2];
  261. struct spi_message m;
  262. DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
  263. dev_name(&flash->spi->dev), __func__, "from",
  264. (u32)from, len);
  265. /* sanity checks */
  266. if (!len)
  267. return 0;
  268. if (from + len > flash->mtd.size)
  269. return -EINVAL;
  270. spi_message_init(&m);
  271. memset(t, 0, (sizeof t));
  272. /* NOTE:
  273. * OPCODE_FAST_READ (if available) is faster.
  274. * Should add 1 byte DUMMY_BYTE.
  275. */
  276. t[0].tx_buf = flash->command;
  277. t[0].len = m25p_cmdsz(flash) + FAST_READ_DUMMY_BYTE;
  278. spi_message_add_tail(&t[0], &m);
  279. t[1].rx_buf = buf;
  280. t[1].len = len;
  281. spi_message_add_tail(&t[1], &m);
  282. /* Byte count starts at zero. */
  283. if (retlen)
  284. *retlen = 0;
  285. mutex_lock(&flash->lock);
  286. /* Wait till previous write/erase is done. */
  287. if (wait_till_ready(flash)) {
  288. /* REVISIT status return?? */
  289. mutex_unlock(&flash->lock);
  290. return 1;
  291. }
  292. /* FIXME switch to OPCODE_FAST_READ. It's required for higher
  293. * clocks; and at this writing, every chip this driver handles
  294. * supports that opcode.
  295. */
  296. /* Set up the write data buffer. */
  297. flash->command[0] = OPCODE_READ;
  298. m25p_addr2cmd(flash, from, flash->command);
  299. spi_sync(flash->spi, &m);
  300. *retlen = m.actual_length - m25p_cmdsz(flash) - FAST_READ_DUMMY_BYTE;
  301. mutex_unlock(&flash->lock);
  302. return 0;
  303. }
  304. /*
  305. * Write an address range to the flash chip. Data must be written in
  306. * FLASH_PAGESIZE chunks. The address range may be any size provided
  307. * it is within the physical boundaries.
  308. */
  309. static int m25p80_write(struct mtd_info *mtd, loff_t to, size_t len,
  310. size_t *retlen, const u_char *buf)
  311. {
  312. struct m25p *flash = mtd_to_m25p(mtd);
  313. u32 page_offset, page_size;
  314. struct spi_transfer t[2];
  315. struct spi_message m;
  316. DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
  317. dev_name(&flash->spi->dev), __func__, "to",
  318. (u32)to, len);
  319. if (retlen)
  320. *retlen = 0;
  321. /* sanity checks */
  322. if (!len)
  323. return(0);
  324. if (to + len > flash->mtd.size)
  325. return -EINVAL;
  326. spi_message_init(&m);
  327. memset(t, 0, (sizeof t));
  328. t[0].tx_buf = flash->command;
  329. t[0].len = m25p_cmdsz(flash);
  330. spi_message_add_tail(&t[0], &m);
  331. t[1].tx_buf = buf;
  332. spi_message_add_tail(&t[1], &m);
  333. mutex_lock(&flash->lock);
  334. /* Wait until finished previous write command. */
  335. if (wait_till_ready(flash)) {
  336. mutex_unlock(&flash->lock);
  337. return 1;
  338. }
  339. write_enable(flash);
  340. /* Set up the opcode in the write buffer. */
  341. flash->command[0] = OPCODE_PP;
  342. m25p_addr2cmd(flash, to, flash->command);
  343. page_offset = to & (flash->page_size - 1);
  344. /* do all the bytes fit onto one page? */
  345. if (page_offset + len <= flash->page_size) {
  346. t[1].len = len;
  347. spi_sync(flash->spi, &m);
  348. *retlen = m.actual_length - m25p_cmdsz(flash);
  349. } else {
  350. u32 i;
  351. /* the size of data remaining on the first page */
  352. page_size = flash->page_size - page_offset;
  353. t[1].len = page_size;
  354. spi_sync(flash->spi, &m);
  355. *retlen = m.actual_length - m25p_cmdsz(flash);
  356. /* write everything in flash->page_size chunks */
  357. for (i = page_size; i < len; i += page_size) {
  358. page_size = len - i;
  359. if (page_size > flash->page_size)
  360. page_size = flash->page_size;
  361. /* write the next page to flash */
  362. m25p_addr2cmd(flash, to + i, flash->command);
  363. t[1].tx_buf = buf + i;
  364. t[1].len = page_size;
  365. wait_till_ready(flash);
  366. write_enable(flash);
  367. spi_sync(flash->spi, &m);
  368. if (retlen)
  369. *retlen += m.actual_length - m25p_cmdsz(flash);
  370. }
  371. }
  372. mutex_unlock(&flash->lock);
  373. return 0;
  374. }
  375. static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
  376. size_t *retlen, const u_char *buf)
  377. {
  378. struct m25p *flash = mtd_to_m25p(mtd);
  379. struct spi_transfer t[2];
  380. struct spi_message m;
  381. size_t actual;
  382. int cmd_sz, ret;
  383. if (retlen)
  384. *retlen = 0;
  385. /* sanity checks */
  386. if (!len)
  387. return 0;
  388. if (to + len > flash->mtd.size)
  389. return -EINVAL;
  390. spi_message_init(&m);
  391. memset(t, 0, (sizeof t));
  392. t[0].tx_buf = flash->command;
  393. t[0].len = m25p_cmdsz(flash);
  394. spi_message_add_tail(&t[0], &m);
  395. t[1].tx_buf = buf;
  396. spi_message_add_tail(&t[1], &m);
  397. mutex_lock(&flash->lock);
  398. /* Wait until finished previous write command. */
  399. ret = wait_till_ready(flash);
  400. if (ret)
  401. goto time_out;
  402. write_enable(flash);
  403. actual = to % 2;
  404. /* Start write from odd address. */
  405. if (actual) {
  406. flash->command[0] = OPCODE_BP;
  407. m25p_addr2cmd(flash, to, flash->command);
  408. /* write one byte. */
  409. t[1].len = 1;
  410. spi_sync(flash->spi, &m);
  411. ret = wait_till_ready(flash);
  412. if (ret)
  413. goto time_out;
  414. *retlen += m.actual_length - m25p_cmdsz(flash);
  415. }
  416. to += actual;
  417. flash->command[0] = OPCODE_AAI_WP;
  418. m25p_addr2cmd(flash, to, flash->command);
  419. /* Write out most of the data here. */
  420. cmd_sz = m25p_cmdsz(flash);
  421. for (; actual < len - 1; actual += 2) {
  422. t[0].len = cmd_sz;
  423. /* write two bytes. */
  424. t[1].len = 2;
  425. t[1].tx_buf = buf + actual;
  426. spi_sync(flash->spi, &m);
  427. ret = wait_till_ready(flash);
  428. if (ret)
  429. goto time_out;
  430. *retlen += m.actual_length - cmd_sz;
  431. cmd_sz = 1;
  432. to += 2;
  433. }
  434. write_disable(flash);
  435. ret = wait_till_ready(flash);
  436. if (ret)
  437. goto time_out;
  438. /* Write out trailing byte if it exists. */
  439. if (actual != len) {
  440. write_enable(flash);
  441. flash->command[0] = OPCODE_BP;
  442. m25p_addr2cmd(flash, to, flash->command);
  443. t[0].len = m25p_cmdsz(flash);
  444. t[1].len = 1;
  445. t[1].tx_buf = buf + actual;
  446. spi_sync(flash->spi, &m);
  447. ret = wait_till_ready(flash);
  448. if (ret)
  449. goto time_out;
  450. *retlen += m.actual_length - m25p_cmdsz(flash);
  451. write_disable(flash);
  452. }
  453. time_out:
  454. mutex_unlock(&flash->lock);
  455. return ret;
  456. }
  457. /****************************************************************************/
  458. /*
  459. * SPI device driver setup and teardown
  460. */
  461. struct flash_info {
  462. /* JEDEC id zero means "no ID" (most older chips); otherwise it has
  463. * a high byte of zero plus three data bytes: the manufacturer id,
  464. * then a two byte device id.
  465. */
  466. u32 jedec_id;
  467. u16 ext_id;
  468. /* The size listed here is what works with OPCODE_SE, which isn't
  469. * necessarily called a "sector" by the vendor.
  470. */
  471. unsigned sector_size;
  472. u16 n_sectors;
  473. u16 page_size;
  474. u16 addr_width;
  475. u16 flags;
  476. #define SECT_4K 0x01 /* OPCODE_BE_4K works uniformly */
  477. #define M25P_NO_ERASE 0x02 /* No erase command needed */
  478. };
  479. #define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
  480. ((kernel_ulong_t)&(struct flash_info) { \
  481. .jedec_id = (_jedec_id), \
  482. .ext_id = (_ext_id), \
  483. .sector_size = (_sector_size), \
  484. .n_sectors = (_n_sectors), \
  485. .page_size = 256, \
  486. .addr_width = 3, \
  487. .flags = (_flags), \
  488. })
  489. #define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width) \
  490. ((kernel_ulong_t)&(struct flash_info) { \
  491. .sector_size = (_sector_size), \
  492. .n_sectors = (_n_sectors), \
  493. .page_size = (_page_size), \
  494. .addr_width = (_addr_width), \
  495. .flags = M25P_NO_ERASE, \
  496. })
  497. /* NOTE: double check command sets and memory organization when you add
  498. * more flash chips. This current list focusses on newer chips, which
  499. * have been converging on command sets which including JEDEC ID.
  500. */
  501. static const struct spi_device_id m25p_ids[] = {
  502. /* Atmel -- some are (confusingly) marketed as "DataFlash" */
  503. { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
  504. { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
  505. { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
  506. { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
  507. { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
  508. { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
  509. { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
  510. { "at26df321", INFO(0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
  511. /* Macronix */
  512. { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
  513. { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
  514. { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
  515. { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
  516. { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
  517. /* Spansion -- single (large) sector size only, at least
  518. * for the chips listed here (without boot sectors).
  519. */
  520. { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
  521. { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
  522. { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
  523. { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
  524. { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
  525. { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
  526. { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
  527. { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
  528. { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
  529. /* SST -- large erase sizes are "overlays", "sectors" are 4K */
  530. { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K) },
  531. { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K) },
  532. { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K) },
  533. { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K) },
  534. { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K) },
  535. { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K) },
  536. { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K) },
  537. { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K) },
  538. /* ST Microelectronics -- newer production may have feature updates */
  539. { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
  540. { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
  541. { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
  542. { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
  543. { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
  544. { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
  545. { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
  546. { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
  547. { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
  548. { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
  549. { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
  550. { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
  551. { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
  552. { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
  553. /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
  554. { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
  555. { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
  556. { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
  557. { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
  558. { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
  559. { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
  560. { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
  561. /* Catalyst / On Semiconductor -- non-JEDEC */
  562. { "cat25c11", CAT25_INFO( 16, 8, 16, 1) },
  563. { "cat25c03", CAT25_INFO( 32, 8, 16, 2) },
  564. { "cat25c09", CAT25_INFO( 128, 8, 32, 2) },
  565. { "cat25c17", CAT25_INFO( 256, 8, 32, 2) },
  566. { "cat25128", CAT25_INFO(2048, 8, 64, 2) },
  567. { },
  568. };
  569. MODULE_DEVICE_TABLE(spi, m25p_ids);
  570. static const struct spi_device_id *__devinit jedec_probe(struct spi_device *spi)
  571. {
  572. int tmp;
  573. u8 code = OPCODE_RDID;
  574. u8 id[5];
  575. u32 jedec;
  576. u16 ext_jedec;
  577. struct flash_info *info;
  578. /* JEDEC also defines an optional "extended device information"
  579. * string for after vendor-specific data, after the three bytes
  580. * we use here. Supporting some chips might require using it.
  581. */
  582. tmp = spi_write_then_read(spi, &code, 1, id, 5);
  583. if (tmp < 0) {
  584. DEBUG(MTD_DEBUG_LEVEL0, "%s: error %d reading JEDEC ID\n",
  585. dev_name(&spi->dev), tmp);
  586. return NULL;
  587. }
  588. jedec = id[0];
  589. jedec = jedec << 8;
  590. jedec |= id[1];
  591. jedec = jedec << 8;
  592. jedec |= id[2];
  593. /*
  594. * Some chips (like Numonyx M25P80) have JEDEC and non-JEDEC variants,
  595. * which depend on technology process. Officially RDID command doesn't
  596. * exist for non-JEDEC chips, but for compatibility they return ID 0.
  597. */
  598. if (jedec == 0)
  599. return NULL;
  600. ext_jedec = id[3] << 8 | id[4];
  601. for (tmp = 0; tmp < ARRAY_SIZE(m25p_ids) - 1; tmp++) {
  602. info = (void *)m25p_ids[tmp].driver_data;
  603. if (info->jedec_id == jedec) {
  604. if (info->ext_id != 0 && info->ext_id != ext_jedec)
  605. continue;
  606. return &m25p_ids[tmp];
  607. }
  608. }
  609. return NULL;
  610. }
  611. /*
  612. * board specific setup should have ensured the SPI clock used here
  613. * matches what the READ command supports, at least until this driver
  614. * understands FAST_READ (for clocks over 25 MHz).
  615. */
  616. static int __devinit m25p_probe(struct spi_device *spi)
  617. {
  618. const struct spi_device_id *id = spi_get_device_id(spi);
  619. struct flash_platform_data *data;
  620. struct m25p *flash;
  621. struct flash_info *info;
  622. unsigned i;
  623. /* Platform data helps sort out which chip type we have, as
  624. * well as how this board partitions it. If we don't have
  625. * a chip ID, try the JEDEC id commands; they'll work for most
  626. * newer chips, even if we don't recognize the particular chip.
  627. */
  628. data = spi->dev.platform_data;
  629. if (data && data->type) {
  630. const struct spi_device_id *plat_id;
  631. for (i = 0; i < ARRAY_SIZE(m25p_ids) - 1; i++) {
  632. plat_id = &m25p_ids[i];
  633. if (strcmp(data->type, plat_id->name))
  634. continue;
  635. break;
  636. }
  637. if (plat_id)
  638. id = plat_id;
  639. else
  640. dev_warn(&spi->dev, "unrecognized id %s\n", data->type);
  641. }
  642. info = (void *)id->driver_data;
  643. if (info->jedec_id) {
  644. const struct spi_device_id *jid;
  645. jid = jedec_probe(spi);
  646. if (!jid) {
  647. dev_info(&spi->dev, "non-JEDEC variant of %s\n",
  648. id->name);
  649. } else if (jid != id) {
  650. /*
  651. * JEDEC knows better, so overwrite platform ID. We
  652. * can't trust partitions any longer, but we'll let
  653. * mtd apply them anyway, since some partitions may be
  654. * marked read-only, and we don't want to lose that
  655. * information, even if it's not 100% accurate.
  656. */
  657. dev_warn(&spi->dev, "found %s, expected %s\n",
  658. jid->name, id->name);
  659. id = jid;
  660. info = (void *)jid->driver_data;
  661. }
  662. }
  663. flash = kzalloc(sizeof *flash, GFP_KERNEL);
  664. if (!flash)
  665. return -ENOMEM;
  666. flash->command = kmalloc(MAX_CMD_SIZE + FAST_READ_DUMMY_BYTE, GFP_KERNEL);
  667. if (!flash->command) {
  668. kfree(flash);
  669. return -ENOMEM;
  670. }
  671. flash->spi = spi;
  672. mutex_init(&flash->lock);
  673. dev_set_drvdata(&spi->dev, flash);
  674. /*
  675. * Atmel and SST serial flash tend to power
  676. * up with the software protection bits set
  677. */
  678. if (info->jedec_id >> 16 == 0x1f ||
  679. info->jedec_id >> 16 == 0xbf) {
  680. write_enable(flash);
  681. write_sr(flash, 0);
  682. }
  683. if (data && data->name)
  684. flash->mtd.name = data->name;
  685. else
  686. flash->mtd.name = dev_name(&spi->dev);
  687. flash->mtd.type = MTD_NORFLASH;
  688. flash->mtd.writesize = 1;
  689. flash->mtd.flags = MTD_CAP_NORFLASH;
  690. flash->mtd.size = info->sector_size * info->n_sectors;
  691. flash->mtd.erase = m25p80_erase;
  692. flash->mtd.read = m25p80_read;
  693. /* sst flash chips use AAI word program */
  694. if (info->jedec_id >> 16 == 0xbf)
  695. flash->mtd.write = sst_write;
  696. else
  697. flash->mtd.write = m25p80_write;
  698. /* prefer "small sector" erase if possible */
  699. if (info->flags & SECT_4K) {
  700. flash->erase_opcode = OPCODE_BE_4K;
  701. flash->mtd.erasesize = 4096;
  702. } else {
  703. flash->erase_opcode = OPCODE_SE;
  704. flash->mtd.erasesize = info->sector_size;
  705. }
  706. if (info->flags & M25P_NO_ERASE)
  707. flash->mtd.flags |= MTD_NO_ERASE;
  708. flash->mtd.dev.parent = &spi->dev;
  709. flash->page_size = info->page_size;
  710. flash->addr_width = info->addr_width;
  711. dev_info(&spi->dev, "%s (%lld Kbytes)\n", id->name,
  712. (long long)flash->mtd.size >> 10);
  713. DEBUG(MTD_DEBUG_LEVEL2,
  714. "mtd .name = %s, .size = 0x%llx (%lldMiB) "
  715. ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
  716. flash->mtd.name,
  717. (long long)flash->mtd.size, (long long)(flash->mtd.size >> 20),
  718. flash->mtd.erasesize, flash->mtd.erasesize / 1024,
  719. flash->mtd.numeraseregions);
  720. if (flash->mtd.numeraseregions)
  721. for (i = 0; i < flash->mtd.numeraseregions; i++)
  722. DEBUG(MTD_DEBUG_LEVEL2,
  723. "mtd.eraseregions[%d] = { .offset = 0x%llx, "
  724. ".erasesize = 0x%.8x (%uKiB), "
  725. ".numblocks = %d }\n",
  726. i, (long long)flash->mtd.eraseregions[i].offset,
  727. flash->mtd.eraseregions[i].erasesize,
  728. flash->mtd.eraseregions[i].erasesize / 1024,
  729. flash->mtd.eraseregions[i].numblocks);
  730. /* partitions should match sector boundaries; and it may be good to
  731. * use readonly partitions for writeprotected sectors (BP2..BP0).
  732. */
  733. if (mtd_has_partitions()) {
  734. struct mtd_partition *parts = NULL;
  735. int nr_parts = 0;
  736. if (mtd_has_cmdlinepart()) {
  737. static const char *part_probes[]
  738. = { "cmdlinepart", NULL, };
  739. nr_parts = parse_mtd_partitions(&flash->mtd,
  740. part_probes, &parts, 0);
  741. }
  742. if (nr_parts <= 0 && data && data->parts) {
  743. parts = data->parts;
  744. nr_parts = data->nr_parts;
  745. }
  746. if (nr_parts > 0) {
  747. for (i = 0; i < nr_parts; i++) {
  748. DEBUG(MTD_DEBUG_LEVEL2, "partitions[%d] = "
  749. "{.name = %s, .offset = 0x%llx, "
  750. ".size = 0x%llx (%lldKiB) }\n",
  751. i, parts[i].name,
  752. (long long)parts[i].offset,
  753. (long long)parts[i].size,
  754. (long long)(parts[i].size >> 10));
  755. }
  756. flash->partitioned = 1;
  757. return add_mtd_partitions(&flash->mtd, parts, nr_parts);
  758. }
  759. } else if (data && data->nr_parts)
  760. dev_warn(&spi->dev, "ignoring %d default partitions on %s\n",
  761. data->nr_parts, data->name);
  762. return add_mtd_device(&flash->mtd) == 1 ? -ENODEV : 0;
  763. }
  764. static int __devexit m25p_remove(struct spi_device *spi)
  765. {
  766. struct m25p *flash = dev_get_drvdata(&spi->dev);
  767. int status;
  768. /* Clean up MTD stuff. */
  769. if (mtd_has_partitions() && flash->partitioned)
  770. status = del_mtd_partitions(&flash->mtd);
  771. else
  772. status = del_mtd_device(&flash->mtd);
  773. if (status == 0) {
  774. kfree(flash->command);
  775. kfree(flash);
  776. }
  777. return 0;
  778. }
  779. static struct spi_driver m25p80_driver = {
  780. .driver = {
  781. .name = "m25p80",
  782. .bus = &spi_bus_type,
  783. .owner = THIS_MODULE,
  784. },
  785. .id_table = m25p_ids,
  786. .probe = m25p_probe,
  787. .remove = __devexit_p(m25p_remove),
  788. /* REVISIT: many of these chips have deep power-down modes, which
  789. * should clearly be entered on suspend() to minimize power use.
  790. * And also when they're otherwise idle...
  791. */
  792. };
  793. static int __init m25p80_init(void)
  794. {
  795. return spi_register_driver(&m25p80_driver);
  796. }
  797. static void __exit m25p80_exit(void)
  798. {
  799. spi_unregister_driver(&m25p80_driver);
  800. }
  801. module_init(m25p80_init);
  802. module_exit(m25p80_exit);
  803. MODULE_LICENSE("GPL");
  804. MODULE_AUTHOR("Mike Lavender");
  805. MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");