cb710-mmc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803
  1. /*
  2. * cb710/mmc.c
  3. *
  4. * Copyright by Michał Mirosław, 2008-2009
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/pci.h>
  13. #include <linux/delay.h>
  14. #include "cb710-mmc.h"
  15. static const u8 cb710_clock_divider_log2[8] = {
  16. /* 1, 2, 4, 8, 16, 32, 128, 512 */
  17. 0, 1, 2, 3, 4, 5, 7, 9
  18. };
  19. #define CB710_MAX_DIVIDER_IDX \
  20. (ARRAY_SIZE(cb710_clock_divider_log2) - 1)
  21. static const u8 cb710_src_freq_mhz[16] = {
  22. 33, 10, 20, 25, 30, 35, 40, 45,
  23. 50, 55, 60, 65, 70, 75, 80, 85
  24. };
  25. static void cb710_mmc_set_clock(struct mmc_host *mmc, int hz)
  26. {
  27. struct cb710_slot *slot = cb710_mmc_to_slot(mmc);
  28. struct pci_dev *pdev = cb710_slot_to_chip(slot)->pdev;
  29. u32 src_freq_idx;
  30. u32 divider_idx;
  31. int src_hz;
  32. /* this is magic, unverifiable for me, unless I get
  33. * MMC card with cables connected to bus signals */
  34. pci_read_config_dword(pdev, 0x48, &src_freq_idx);
  35. src_freq_idx = (src_freq_idx >> 16) & 0xF;
  36. src_hz = cb710_src_freq_mhz[src_freq_idx] * 1000000;
  37. for (divider_idx = 0; divider_idx < CB710_MAX_DIVIDER_IDX; ++divider_idx) {
  38. if (hz >= src_hz >> cb710_clock_divider_log2[divider_idx])
  39. break;
  40. }
  41. if (src_freq_idx)
  42. divider_idx |= 0x8;
  43. cb710_pci_update_config_reg(pdev, 0x40, ~0xF0000000, divider_idx << 28);
  44. dev_dbg(cb710_slot_dev(slot),
  45. "clock set to %d Hz, wanted %d Hz; flag = %d\n",
  46. src_hz >> cb710_clock_divider_log2[divider_idx & 7],
  47. hz, (divider_idx & 8) != 0);
  48. }
  49. static void __cb710_mmc_enable_irq(struct cb710_slot *slot,
  50. unsigned short enable, unsigned short mask)
  51. {
  52. /* clear global IE
  53. * - it gets set later if any interrupt sources are enabled */
  54. mask |= CB710_MMC_IE_IRQ_ENABLE;
  55. /* look like interrupt is fired whenever
  56. * WORD[0x0C] & WORD[0x10] != 0;
  57. * -> bit 15 port 0x0C seems to be global interrupt enable
  58. */
  59. enable = (cb710_read_port_16(slot, CB710_MMC_IRQ_ENABLE_PORT)
  60. & ~mask) | enable;
  61. if (enable)
  62. enable |= CB710_MMC_IE_IRQ_ENABLE;
  63. cb710_write_port_16(slot, CB710_MMC_IRQ_ENABLE_PORT, enable);
  64. }
  65. static void cb710_mmc_enable_irq(struct cb710_slot *slot,
  66. unsigned short enable, unsigned short mask)
  67. {
  68. struct cb710_mmc_reader *reader = mmc_priv(cb710_slot_to_mmc(slot));
  69. unsigned long flags;
  70. spin_lock_irqsave(&reader->irq_lock, flags);
  71. /* this is the only thing irq_lock protects */
  72. __cb710_mmc_enable_irq(slot, enable, mask);
  73. spin_unlock_irqrestore(&reader->irq_lock, flags);
  74. }
  75. static void cb710_mmc_reset_events(struct cb710_slot *slot)
  76. {
  77. cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT, 0xFF);
  78. cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT, 0xFF);
  79. cb710_write_port_8(slot, CB710_MMC_STATUS2_PORT, 0xFF);
  80. }
  81. static int cb710_mmc_is_card_inserted(struct cb710_slot *slot)
  82. {
  83. return cb710_read_port_8(slot, CB710_MMC_STATUS3_PORT)
  84. & CB710_MMC_S3_CARD_DETECTED;
  85. }
  86. static void cb710_mmc_enable_4bit_data(struct cb710_slot *slot, int enable)
  87. {
  88. dev_dbg(cb710_slot_dev(slot), "configuring %d-data-line%s mode\n",
  89. enable ? 4 : 1, enable ? "s" : "");
  90. if (enable)
  91. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT,
  92. CB710_MMC_C1_4BIT_DATA_BUS, 0);
  93. else
  94. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT,
  95. 0, CB710_MMC_C1_4BIT_DATA_BUS);
  96. }
  97. static int cb710_check_event(struct cb710_slot *slot, u8 what)
  98. {
  99. u16 status;
  100. status = cb710_read_port_16(slot, CB710_MMC_STATUS_PORT);
  101. if (status & CB710_MMC_S0_FIFO_UNDERFLOW) {
  102. /* it is just a guess, so log it */
  103. dev_dbg(cb710_slot_dev(slot),
  104. "CHECK : ignoring bit 6 in status %04X\n", status);
  105. cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT,
  106. CB710_MMC_S0_FIFO_UNDERFLOW);
  107. status &= ~CB710_MMC_S0_FIFO_UNDERFLOW;
  108. }
  109. if (status & CB710_MMC_STATUS_ERROR_EVENTS) {
  110. dev_dbg(cb710_slot_dev(slot),
  111. "CHECK : returning EIO on status %04X\n", status);
  112. cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT, status & 0xFF);
  113. cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT,
  114. CB710_MMC_S1_RESET);
  115. return -EIO;
  116. }
  117. /* 'what' is a bit in MMC_STATUS1 */
  118. if ((status >> 8) & what) {
  119. cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT, what);
  120. return 1;
  121. }
  122. return 0;
  123. }
  124. static int cb710_wait_for_event(struct cb710_slot *slot, u8 what)
  125. {
  126. int err = 0;
  127. unsigned limit = 2000000; /* FIXME: real timeout */
  128. #ifdef CONFIG_CB710_DEBUG
  129. u32 e, x;
  130. e = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT);
  131. #endif
  132. while (!(err = cb710_check_event(slot, what))) {
  133. if (!--limit) {
  134. cb710_dump_regs(cb710_slot_to_chip(slot),
  135. CB710_DUMP_REGS_MMC);
  136. err = -ETIMEDOUT;
  137. break;
  138. }
  139. udelay(1);
  140. }
  141. #ifdef CONFIG_CB710_DEBUG
  142. x = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT);
  143. limit = 2000000 - limit;
  144. if (limit > 100)
  145. dev_dbg(cb710_slot_dev(slot),
  146. "WAIT10: waited %d loops, what %d, entry val %08X, exit val %08X\n",
  147. limit, what, e, x);
  148. #endif
  149. return err < 0 ? err : 0;
  150. }
  151. static int cb710_wait_while_busy(struct cb710_slot *slot, uint8_t mask)
  152. {
  153. unsigned limit = 500000; /* FIXME: real timeout */
  154. int err = 0;
  155. #ifdef CONFIG_CB710_DEBUG
  156. u32 e, x;
  157. e = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT);
  158. #endif
  159. while (cb710_read_port_8(slot, CB710_MMC_STATUS2_PORT) & mask) {
  160. if (!--limit) {
  161. cb710_dump_regs(cb710_slot_to_chip(slot),
  162. CB710_DUMP_REGS_MMC);
  163. err = -ETIMEDOUT;
  164. break;
  165. }
  166. udelay(1);
  167. }
  168. #ifdef CONFIG_CB710_DEBUG
  169. x = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT);
  170. limit = 500000 - limit;
  171. if (limit > 100)
  172. dev_dbg(cb710_slot_dev(slot),
  173. "WAIT12: waited %d loops, mask %02X, entry val %08X, exit val %08X\n",
  174. limit, mask, e, x);
  175. #endif
  176. return 0;
  177. }
  178. static void cb710_mmc_set_transfer_size(struct cb710_slot *slot,
  179. size_t count, size_t blocksize)
  180. {
  181. cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  182. cb710_write_port_32(slot, CB710_MMC_TRANSFER_SIZE_PORT,
  183. ((count - 1) << 16)|(blocksize - 1));
  184. dev_vdbg(cb710_slot_dev(slot), "set up for %zu block%s of %zu bytes\n",
  185. count, count == 1 ? "" : "s", blocksize);
  186. }
  187. static void cb710_mmc_fifo_hack(struct cb710_slot *slot)
  188. {
  189. /* without this, received data is prepended with 8-bytes of zeroes */
  190. u32 r1, r2;
  191. int ok = 0;
  192. r1 = cb710_read_port_32(slot, CB710_MMC_DATA_PORT);
  193. r2 = cb710_read_port_32(slot, CB710_MMC_DATA_PORT);
  194. if (cb710_read_port_8(slot, CB710_MMC_STATUS0_PORT)
  195. & CB710_MMC_S0_FIFO_UNDERFLOW) {
  196. cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT,
  197. CB710_MMC_S0_FIFO_UNDERFLOW);
  198. ok = 1;
  199. }
  200. dev_dbg(cb710_slot_dev(slot),
  201. "FIFO-read-hack: expected STATUS0 bit was %s\n",
  202. ok ? "set." : "NOT SET!");
  203. dev_dbg(cb710_slot_dev(slot),
  204. "FIFO-read-hack: dwords ignored: %08X %08X - %s\n",
  205. r1, r2, (r1|r2) ? "BAD (NOT ZERO)!" : "ok");
  206. }
  207. static int cb710_mmc_receive_pio(struct cb710_slot *slot,
  208. struct sg_mapping_iter *miter, size_t dw_count)
  209. {
  210. if (!(cb710_read_port_8(slot, CB710_MMC_STATUS2_PORT) & CB710_MMC_S2_FIFO_READY)) {
  211. int err = cb710_wait_for_event(slot,
  212. CB710_MMC_S1_PIO_TRANSFER_DONE);
  213. if (err)
  214. return err;
  215. }
  216. cb710_sg_dwiter_write_from_io(miter,
  217. slot->iobase + CB710_MMC_DATA_PORT, dw_count);
  218. return 0;
  219. }
  220. static bool cb710_is_transfer_size_supported(struct mmc_data *data)
  221. {
  222. return !(data->blksz & 15 && (data->blocks != 1 || data->blksz != 8));
  223. }
  224. static int cb710_mmc_receive(struct cb710_slot *slot, struct mmc_data *data)
  225. {
  226. struct sg_mapping_iter miter;
  227. size_t len, blocks = data->blocks;
  228. int err = 0;
  229. /* TODO: I don't know how/if the hardware handles non-16B-boundary blocks
  230. * except single 8B block */
  231. if (unlikely(data->blksz & 15 && (data->blocks != 1 || data->blksz != 8)))
  232. return -EINVAL;
  233. sg_miter_start(&miter, data->sg, data->sg_len, SG_MITER_TO_SG);
  234. cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT,
  235. 15, CB710_MMC_C2_READ_PIO_SIZE_MASK);
  236. cb710_mmc_fifo_hack(slot);
  237. while (blocks-- > 0) {
  238. len = data->blksz;
  239. while (len >= 16) {
  240. err = cb710_mmc_receive_pio(slot, &miter, 4);
  241. if (err)
  242. goto out;
  243. len -= 16;
  244. }
  245. if (!len)
  246. continue;
  247. cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT,
  248. len - 1, CB710_MMC_C2_READ_PIO_SIZE_MASK);
  249. len = (len >= 8) ? 4 : 2;
  250. err = cb710_mmc_receive_pio(slot, &miter, len);
  251. if (err)
  252. goto out;
  253. }
  254. out:
  255. sg_miter_stop(&miter);
  256. return err;
  257. }
  258. static int cb710_mmc_send(struct cb710_slot *slot, struct mmc_data *data)
  259. {
  260. struct sg_mapping_iter miter;
  261. size_t len, blocks = data->blocks;
  262. int err = 0;
  263. /* TODO: I don't know how/if the hardware handles multiple
  264. * non-16B-boundary blocks */
  265. if (unlikely(data->blocks > 1 && data->blksz & 15))
  266. return -EINVAL;
  267. sg_miter_start(&miter, data->sg, data->sg_len, SG_MITER_FROM_SG);
  268. cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT,
  269. 0, CB710_MMC_C2_READ_PIO_SIZE_MASK);
  270. while (blocks-- > 0) {
  271. len = (data->blksz + 15) >> 4;
  272. do {
  273. if (!(cb710_read_port_8(slot, CB710_MMC_STATUS2_PORT)
  274. & CB710_MMC_S2_FIFO_EMPTY)) {
  275. err = cb710_wait_for_event(slot,
  276. CB710_MMC_S1_PIO_TRANSFER_DONE);
  277. if (err)
  278. goto out;
  279. }
  280. cb710_sg_dwiter_read_to_io(&miter,
  281. slot->iobase + CB710_MMC_DATA_PORT, 4);
  282. } while (--len);
  283. }
  284. out:
  285. sg_miter_stop(&miter);
  286. return err;
  287. }
  288. static u16 cb710_encode_cmd_flags(struct cb710_mmc_reader *reader,
  289. struct mmc_command *cmd)
  290. {
  291. unsigned int flags = cmd->flags;
  292. u16 cb_flags = 0;
  293. /* Windows driver returned 0 for commands for which no response
  294. * is expected. It happened that there were only two such commands
  295. * used: MMC_GO_IDLE_STATE and MMC_GO_INACTIVE_STATE so it might
  296. * as well be a bug in that driver.
  297. *
  298. * Original driver set bit 14 for MMC/SD application
  299. * commands. There's no difference 'on the wire' and
  300. * it apparently works without it anyway.
  301. */
  302. switch (flags & MMC_CMD_MASK) {
  303. case MMC_CMD_AC: cb_flags = CB710_MMC_CMD_AC; break;
  304. case MMC_CMD_ADTC: cb_flags = CB710_MMC_CMD_ADTC; break;
  305. case MMC_CMD_BC: cb_flags = CB710_MMC_CMD_BC; break;
  306. case MMC_CMD_BCR: cb_flags = CB710_MMC_CMD_BCR; break;
  307. }
  308. if (flags & MMC_RSP_BUSY)
  309. cb_flags |= CB710_MMC_RSP_BUSY;
  310. cb_flags |= cmd->opcode << CB710_MMC_CMD_CODE_SHIFT;
  311. if (cmd->data && (cmd->data->flags & MMC_DATA_READ))
  312. cb_flags |= CB710_MMC_DATA_READ;
  313. if (flags & MMC_RSP_PRESENT) {
  314. /* Windows driver set 01 at bits 4,3 except for
  315. * MMC_SET_BLOCKLEN where it set 10. Maybe the
  316. * hardware can do something special about this
  317. * command? The original driver looks buggy/incomplete
  318. * anyway so we ignore this for now.
  319. *
  320. * I assume that 00 here means no response is expected.
  321. */
  322. cb_flags |= CB710_MMC_RSP_PRESENT;
  323. if (flags & MMC_RSP_136)
  324. cb_flags |= CB710_MMC_RSP_136;
  325. if (!(flags & MMC_RSP_CRC))
  326. cb_flags |= CB710_MMC_RSP_NO_CRC;
  327. }
  328. return cb_flags;
  329. }
  330. static void cb710_receive_response(struct cb710_slot *slot,
  331. struct mmc_command *cmd)
  332. {
  333. unsigned rsp_opcode, wanted_opcode;
  334. /* Looks like final byte with CRC is always stripped (same as SDHCI) */
  335. if (cmd->flags & MMC_RSP_136) {
  336. u32 resp[4];
  337. resp[0] = cb710_read_port_32(slot, CB710_MMC_RESPONSE3_PORT);
  338. resp[1] = cb710_read_port_32(slot, CB710_MMC_RESPONSE2_PORT);
  339. resp[2] = cb710_read_port_32(slot, CB710_MMC_RESPONSE1_PORT);
  340. resp[3] = cb710_read_port_32(slot, CB710_MMC_RESPONSE0_PORT);
  341. rsp_opcode = resp[0] >> 24;
  342. cmd->resp[0] = (resp[0] << 8)|(resp[1] >> 24);
  343. cmd->resp[1] = (resp[1] << 8)|(resp[2] >> 24);
  344. cmd->resp[2] = (resp[2] << 8)|(resp[3] >> 24);
  345. cmd->resp[3] = (resp[3] << 8);
  346. } else {
  347. rsp_opcode = cb710_read_port_32(slot, CB710_MMC_RESPONSE1_PORT) & 0x3F;
  348. cmd->resp[0] = cb710_read_port_32(slot, CB710_MMC_RESPONSE0_PORT);
  349. }
  350. wanted_opcode = (cmd->flags & MMC_RSP_OPCODE) ? cmd->opcode : 0x3F;
  351. if (rsp_opcode != wanted_opcode)
  352. cmd->error = -EILSEQ;
  353. }
  354. static int cb710_mmc_transfer_data(struct cb710_slot *slot,
  355. struct mmc_data *data)
  356. {
  357. int error, to;
  358. if (data->flags & MMC_DATA_READ)
  359. error = cb710_mmc_receive(slot, data);
  360. else
  361. error = cb710_mmc_send(slot, data);
  362. to = cb710_wait_for_event(slot, CB710_MMC_S1_DATA_TRANSFER_DONE);
  363. if (!error)
  364. error = to;
  365. if (!error)
  366. data->bytes_xfered = data->blksz * data->blocks;
  367. return error;
  368. }
  369. static int cb710_mmc_command(struct mmc_host *mmc, struct mmc_command *cmd)
  370. {
  371. struct cb710_slot *slot = cb710_mmc_to_slot(mmc);
  372. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  373. struct mmc_data *data = cmd->data;
  374. u16 cb_cmd = cb710_encode_cmd_flags(reader, cmd);
  375. dev_dbg(cb710_slot_dev(slot), "cmd request: 0x%04X\n", cb_cmd);
  376. if (data) {
  377. if (!cb710_is_transfer_size_supported(data)) {
  378. data->error = -EINVAL;
  379. return -1;
  380. }
  381. cb710_mmc_set_transfer_size(slot, data->blocks, data->blksz);
  382. }
  383. cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20|CB710_MMC_S2_BUSY_10);
  384. cb710_write_port_16(slot, CB710_MMC_CMD_TYPE_PORT, cb_cmd);
  385. cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  386. cb710_write_port_32(slot, CB710_MMC_CMD_PARAM_PORT, cmd->arg);
  387. cb710_mmc_reset_events(slot);
  388. cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  389. cb710_modify_port_8(slot, CB710_MMC_CONFIG0_PORT, 0x01, 0);
  390. cmd->error = cb710_wait_for_event(slot, CB710_MMC_S1_COMMAND_SENT);
  391. if (cmd->error)
  392. return -1;
  393. if (cmd->flags & MMC_RSP_PRESENT) {
  394. cb710_receive_response(slot, cmd);
  395. if (cmd->error)
  396. return -1;
  397. }
  398. if (data)
  399. data->error = cb710_mmc_transfer_data(slot, data);
  400. return 0;
  401. }
  402. static void cb710_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  403. {
  404. struct cb710_slot *slot = cb710_mmc_to_slot(mmc);
  405. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  406. WARN_ON(reader->mrq != NULL);
  407. reader->mrq = mrq;
  408. cb710_mmc_enable_irq(slot, CB710_MMC_IE_TEST_MASK, 0);
  409. if (cb710_mmc_is_card_inserted(slot)) {
  410. if (!cb710_mmc_command(mmc, mrq->cmd) && mrq->stop)
  411. cb710_mmc_command(mmc, mrq->stop);
  412. mdelay(1);
  413. } else {
  414. mrq->cmd->error = -ENOMEDIUM;
  415. }
  416. tasklet_schedule(&reader->finish_req_tasklet);
  417. }
  418. static int cb710_mmc_powerup(struct cb710_slot *slot)
  419. {
  420. #ifdef CONFIG_CB710_DEBUG
  421. struct cb710_chip *chip = cb710_slot_to_chip(slot);
  422. #endif
  423. int err;
  424. /* a lot of magic; see comment in cb710_mmc_set_clock() */
  425. dev_dbg(cb710_slot_dev(slot), "bus powerup\n");
  426. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  427. err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  428. if (unlikely(err))
  429. return err;
  430. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0x80, 0);
  431. cb710_modify_port_8(slot, CB710_MMC_CONFIG3_PORT, 0x80, 0);
  432. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  433. mdelay(1);
  434. dev_dbg(cb710_slot_dev(slot), "after delay 1\n");
  435. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  436. err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  437. if (unlikely(err))
  438. return err;
  439. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0x09, 0);
  440. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  441. mdelay(1);
  442. dev_dbg(cb710_slot_dev(slot), "after delay 2\n");
  443. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  444. err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  445. if (unlikely(err))
  446. return err;
  447. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0, 0x08);
  448. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  449. mdelay(2);
  450. dev_dbg(cb710_slot_dev(slot), "after delay 3\n");
  451. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  452. cb710_modify_port_8(slot, CB710_MMC_CONFIG0_PORT, 0x06, 0);
  453. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0x70, 0);
  454. cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT, 0x80, 0);
  455. cb710_modify_port_8(slot, CB710_MMC_CONFIG3_PORT, 0x03, 0);
  456. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  457. err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  458. if (unlikely(err))
  459. return err;
  460. /* This port behaves weird: quick byte reads of 0x08,0x09 return
  461. * 0xFF,0x00 after writing 0xFFFF to 0x08; it works correctly when
  462. * read/written from userspace... What am I missing here?
  463. * (it doesn't depend on write-to-read delay) */
  464. cb710_write_port_16(slot, CB710_MMC_CONFIGB_PORT, 0xFFFF);
  465. cb710_modify_port_8(slot, CB710_MMC_CONFIG0_PORT, 0x06, 0);
  466. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  467. dev_dbg(cb710_slot_dev(slot), "bus powerup finished\n");
  468. return cb710_check_event(slot, 0);
  469. }
  470. static void cb710_mmc_powerdown(struct cb710_slot *slot)
  471. {
  472. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0, 0x81);
  473. cb710_modify_port_8(slot, CB710_MMC_CONFIG3_PORT, 0, 0x80);
  474. }
  475. static void cb710_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  476. {
  477. struct cb710_slot *slot = cb710_mmc_to_slot(mmc);
  478. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  479. int err;
  480. cb710_mmc_set_clock(mmc, ios->clock);
  481. if (!cb710_mmc_is_card_inserted(slot)) {
  482. dev_dbg(cb710_slot_dev(slot),
  483. "no card inserted - ignoring bus powerup request\n");
  484. ios->power_mode = MMC_POWER_OFF;
  485. }
  486. if (ios->power_mode != reader->last_power_mode)
  487. switch (ios->power_mode) {
  488. case MMC_POWER_ON:
  489. err = cb710_mmc_powerup(slot);
  490. if (err) {
  491. dev_warn(cb710_slot_dev(slot),
  492. "powerup failed (%d)- retrying\n", err);
  493. cb710_mmc_powerdown(slot);
  494. udelay(1);
  495. err = cb710_mmc_powerup(slot);
  496. if (err)
  497. dev_warn(cb710_slot_dev(slot),
  498. "powerup retry failed (%d) - expect errors\n",
  499. err);
  500. }
  501. reader->last_power_mode = MMC_POWER_ON;
  502. break;
  503. case MMC_POWER_OFF:
  504. cb710_mmc_powerdown(slot);
  505. reader->last_power_mode = MMC_POWER_OFF;
  506. break;
  507. case MMC_POWER_UP:
  508. default:
  509. /* ignore */;
  510. }
  511. cb710_mmc_enable_4bit_data(slot, ios->bus_width != MMC_BUS_WIDTH_1);
  512. cb710_mmc_enable_irq(slot, CB710_MMC_IE_TEST_MASK, 0);
  513. }
  514. static int cb710_mmc_get_ro(struct mmc_host *mmc)
  515. {
  516. struct cb710_slot *slot = cb710_mmc_to_slot(mmc);
  517. return cb710_read_port_8(slot, CB710_MMC_STATUS3_PORT)
  518. & CB710_MMC_S3_WRITE_PROTECTED;
  519. }
  520. static int cb710_mmc_irq_handler(struct cb710_slot *slot)
  521. {
  522. struct mmc_host *mmc = cb710_slot_to_mmc(slot);
  523. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  524. u32 status, config1, config2, irqen;
  525. status = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT);
  526. irqen = cb710_read_port_32(slot, CB710_MMC_IRQ_ENABLE_PORT);
  527. config2 = cb710_read_port_32(slot, CB710_MMC_CONFIGB_PORT);
  528. config1 = cb710_read_port_32(slot, CB710_MMC_CONFIG_PORT);
  529. dev_dbg(cb710_slot_dev(slot), "interrupt; status: %08X, "
  530. "ie: %08X, c2: %08X, c1: %08X\n",
  531. status, irqen, config2, config1);
  532. if (status & (CB710_MMC_S1_CARD_CHANGED << 8)) {
  533. /* ack the event */
  534. cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT,
  535. CB710_MMC_S1_CARD_CHANGED);
  536. if ((irqen & CB710_MMC_IE_CISTATUS_MASK)
  537. == CB710_MMC_IE_CISTATUS_MASK)
  538. mmc_detect_change(mmc, HZ/5);
  539. } else {
  540. dev_dbg(cb710_slot_dev(slot), "unknown interrupt (test)\n");
  541. spin_lock(&reader->irq_lock);
  542. __cb710_mmc_enable_irq(slot, 0, CB710_MMC_IE_TEST_MASK);
  543. spin_unlock(&reader->irq_lock);
  544. }
  545. return 1;
  546. }
  547. static void cb710_mmc_finish_request_tasklet(unsigned long data)
  548. {
  549. struct mmc_host *mmc = (void *)data;
  550. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  551. struct mmc_request *mrq = reader->mrq;
  552. reader->mrq = NULL;
  553. mmc_request_done(mmc, mrq);
  554. }
  555. static const struct mmc_host_ops cb710_mmc_host = {
  556. .request = cb710_mmc_request,
  557. .set_ios = cb710_mmc_set_ios,
  558. .get_ro = cb710_mmc_get_ro
  559. };
  560. #ifdef CONFIG_PM
  561. static int cb710_mmc_suspend(struct platform_device *pdev, pm_message_t state)
  562. {
  563. struct cb710_slot *slot = cb710_pdev_to_slot(pdev);
  564. struct mmc_host *mmc = cb710_slot_to_mmc(slot);
  565. int err;
  566. err = mmc_suspend_host(mmc);
  567. if (err)
  568. return err;
  569. cb710_mmc_enable_irq(slot, 0, ~0);
  570. return 0;
  571. }
  572. static int cb710_mmc_resume(struct platform_device *pdev)
  573. {
  574. struct cb710_slot *slot = cb710_pdev_to_slot(pdev);
  575. struct mmc_host *mmc = cb710_slot_to_mmc(slot);
  576. cb710_mmc_enable_irq(slot, 0, ~0);
  577. return mmc_resume_host(mmc);
  578. }
  579. #endif /* CONFIG_PM */
  580. static int __devinit cb710_mmc_init(struct platform_device *pdev)
  581. {
  582. struct cb710_slot *slot = cb710_pdev_to_slot(pdev);
  583. struct cb710_chip *chip = cb710_slot_to_chip(slot);
  584. struct mmc_host *mmc;
  585. struct cb710_mmc_reader *reader;
  586. int err;
  587. u32 val;
  588. mmc = mmc_alloc_host(sizeof(*reader), cb710_slot_dev(slot));
  589. if (!mmc)
  590. return -ENOMEM;
  591. dev_set_drvdata(&pdev->dev, mmc);
  592. /* harmless (maybe) magic */
  593. pci_read_config_dword(chip->pdev, 0x48, &val);
  594. val = cb710_src_freq_mhz[(val >> 16) & 0xF];
  595. dev_dbg(cb710_slot_dev(slot), "source frequency: %dMHz\n", val);
  596. val *= 1000000;
  597. mmc->ops = &cb710_mmc_host;
  598. mmc->f_max = val;
  599. mmc->f_min = val >> cb710_clock_divider_log2[CB710_MAX_DIVIDER_IDX];
  600. mmc->ocr_avail = MMC_VDD_32_33|MMC_VDD_33_34;
  601. mmc->caps = MMC_CAP_4_BIT_DATA;
  602. reader = mmc_priv(mmc);
  603. tasklet_init(&reader->finish_req_tasklet,
  604. cb710_mmc_finish_request_tasklet, (unsigned long)mmc);
  605. spin_lock_init(&reader->irq_lock);
  606. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  607. cb710_mmc_enable_irq(slot, 0, ~0);
  608. cb710_set_irq_handler(slot, cb710_mmc_irq_handler);
  609. err = mmc_add_host(mmc);
  610. if (unlikely(err))
  611. goto err_free_mmc;
  612. dev_dbg(cb710_slot_dev(slot), "mmc_hostname is %s\n",
  613. mmc_hostname(mmc));
  614. cb710_mmc_enable_irq(slot, CB710_MMC_IE_CARD_INSERTION_STATUS, 0);
  615. return 0;
  616. err_free_mmc:
  617. dev_dbg(cb710_slot_dev(slot), "mmc_add_host() failed: %d\n", err);
  618. mmc_free_host(mmc);
  619. return err;
  620. }
  621. static int __devexit cb710_mmc_exit(struct platform_device *pdev)
  622. {
  623. struct cb710_slot *slot = cb710_pdev_to_slot(pdev);
  624. struct mmc_host *mmc = cb710_slot_to_mmc(slot);
  625. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  626. cb710_mmc_enable_irq(slot, 0, CB710_MMC_IE_CARD_INSERTION_STATUS);
  627. mmc_remove_host(mmc);
  628. /* IRQs should be disabled now, but let's stay on the safe side */
  629. cb710_mmc_enable_irq(slot, 0, ~0);
  630. cb710_set_irq_handler(slot, NULL);
  631. /* clear config ports - just in case */
  632. cb710_write_port_32(slot, CB710_MMC_CONFIG_PORT, 0);
  633. cb710_write_port_16(slot, CB710_MMC_CONFIGB_PORT, 0);
  634. tasklet_kill(&reader->finish_req_tasklet);
  635. mmc_free_host(mmc);
  636. return 0;
  637. }
  638. static struct platform_driver cb710_mmc_driver = {
  639. .driver.name = "cb710-mmc",
  640. .probe = cb710_mmc_init,
  641. .remove = __devexit_p(cb710_mmc_exit),
  642. #ifdef CONFIG_PM
  643. .suspend = cb710_mmc_suspend,
  644. .resume = cb710_mmc_resume,
  645. #endif
  646. };
  647. static int __init cb710_mmc_init_module(void)
  648. {
  649. return platform_driver_register(&cb710_mmc_driver);
  650. }
  651. static void __exit cb710_mmc_cleanup_module(void)
  652. {
  653. platform_driver_unregister(&cb710_mmc_driver);
  654. }
  655. module_init(cb710_mmc_init_module);
  656. module_exit(cb710_mmc_cleanup_module);
  657. MODULE_AUTHOR("Michał Mirosław <mirq-linux@rere.qmqm.pl>");
  658. MODULE_DESCRIPTION("ENE CB710 memory card reader driver - MMC/SD part");
  659. MODULE_LICENSE("GPL");
  660. MODULE_ALIAS("platform:cb710-mmc");