ngene-core.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577
  1. /*
  2. * ngene.c: nGene PCIe bridge driver
  3. *
  4. * Copyright (C) 2005-2007 Micronas
  5. *
  6. * Copyright (C) 2008-2009 Ralph Metzler <rjkm@metzlerbros.de>
  7. * Modifications for new nGene firmware,
  8. * support for EEPROM-copying,
  9. * support for new dual DVB-S2 card prototype
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License
  14. * version 2 only, as published by the Free Software Foundation.
  15. *
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  26. * 02110-1301, USA
  27. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  28. */
  29. #include <linux/module.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/poll.h>
  33. #include <linux/io.h>
  34. #include <asm/div64.h>
  35. #include <linux/pci.h>
  36. #include <linux/smp_lock.h>
  37. #include <linux/timer.h>
  38. #include <linux/byteorder/generic.h>
  39. #include <linux/firmware.h>
  40. #include <linux/vmalloc.h>
  41. #include "ngene.h"
  42. static int one_adapter = 1;
  43. module_param(one_adapter, int, 0444);
  44. MODULE_PARM_DESC(one_adapter, "Use only one adapter.");
  45. static int debug;
  46. module_param(debug, int, 0444);
  47. MODULE_PARM_DESC(debug, "Print debugging information.");
  48. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  49. #define dprintk if (debug) printk
  50. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  51. #define ngwritel(dat, adr) writel((dat), (char *)(dev->iomem + (adr)))
  52. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  53. #define ngreadl(adr) readl(dev->iomem + (adr))
  54. #define ngreadb(adr) readb(dev->iomem + (adr))
  55. #define ngcpyto(adr, src, count) memcpy_toio((char *) \
  56. (dev->iomem + (adr)), (src), (count))
  57. #define ngcpyfrom(dst, adr, count) memcpy_fromio((dst), (char *) \
  58. (dev->iomem + (adr)), (count))
  59. /****************************************************************************/
  60. /* nGene interrupt handler **************************************************/
  61. /****************************************************************************/
  62. static void event_tasklet(unsigned long data)
  63. {
  64. struct ngene *dev = (struct ngene *)data;
  65. while (dev->EventQueueReadIndex != dev->EventQueueWriteIndex) {
  66. struct EVENT_BUFFER Event =
  67. dev->EventQueue[dev->EventQueueReadIndex];
  68. dev->EventQueueReadIndex =
  69. (dev->EventQueueReadIndex + 1) & (EVENT_QUEUE_SIZE - 1);
  70. if ((Event.UARTStatus & 0x01) && (dev->TxEventNotify))
  71. dev->TxEventNotify(dev, Event.TimeStamp);
  72. if ((Event.UARTStatus & 0x02) && (dev->RxEventNotify))
  73. dev->RxEventNotify(dev, Event.TimeStamp,
  74. Event.RXCharacter);
  75. }
  76. }
  77. static void demux_tasklet(unsigned long data)
  78. {
  79. struct ngene_channel *chan = (struct ngene_channel *)data;
  80. struct SBufferHeader *Cur = chan->nextBuffer;
  81. spin_lock_irq(&chan->state_lock);
  82. while (Cur->ngeneBuffer.SR.Flags & 0x80) {
  83. if (chan->mode & NGENE_IO_TSOUT) {
  84. u32 Flags = chan->DataFormatFlags;
  85. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  86. Flags |= BEF_OVERFLOW;
  87. if (chan->pBufferExchange) {
  88. if (!chan->pBufferExchange(chan,
  89. Cur->Buffer1,
  90. chan->Capture1Length,
  91. Cur->ngeneBuffer.SR.
  92. Clock, Flags)) {
  93. /*
  94. We didn't get data
  95. Clear in service flag to make sure we
  96. get called on next interrupt again.
  97. leave fill/empty (0x80) flag alone
  98. to avoid hardware running out of
  99. buffers during startup, we hold only
  100. in run state ( the source may be late
  101. delivering data )
  102. */
  103. if (chan->HWState == HWSTATE_RUN) {
  104. Cur->ngeneBuffer.SR.Flags &=
  105. ~0x40;
  106. break;
  107. /* Stop proccessing stream */
  108. }
  109. } else {
  110. /* We got a valid buffer,
  111. so switch to run state */
  112. chan->HWState = HWSTATE_RUN;
  113. }
  114. } else {
  115. printk(KERN_ERR DEVICE_NAME ": OOPS\n");
  116. if (chan->HWState == HWSTATE_RUN) {
  117. Cur->ngeneBuffer.SR.Flags &= ~0x40;
  118. break; /* Stop proccessing stream */
  119. }
  120. }
  121. if (chan->AudioDTOUpdated) {
  122. printk(KERN_INFO DEVICE_NAME
  123. ": Update AudioDTO = %d\n",
  124. chan->AudioDTOValue);
  125. Cur->ngeneBuffer.SR.DTOUpdate =
  126. chan->AudioDTOValue;
  127. chan->AudioDTOUpdated = 0;
  128. }
  129. } else {
  130. if (chan->HWState == HWSTATE_RUN) {
  131. u32 Flags = 0;
  132. IBufferExchange *exch1 = chan->pBufferExchange;
  133. IBufferExchange *exch2 = chan->pBufferExchange2;
  134. if (Cur->ngeneBuffer.SR.Flags & 0x01)
  135. Flags |= BEF_EVEN_FIELD;
  136. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  137. Flags |= BEF_OVERFLOW;
  138. spin_unlock_irq(&chan->state_lock);
  139. if (exch1)
  140. exch1(chan, Cur->Buffer1,
  141. chan->Capture1Length,
  142. Cur->ngeneBuffer.SR.Clock,
  143. Flags);
  144. if (exch2)
  145. exch2(chan, Cur->Buffer2,
  146. chan->Capture2Length,
  147. Cur->ngeneBuffer.SR.Clock,
  148. Flags);
  149. spin_lock_irq(&chan->state_lock);
  150. } else if (chan->HWState != HWSTATE_STOP)
  151. chan->HWState = HWSTATE_RUN;
  152. }
  153. Cur->ngeneBuffer.SR.Flags = 0x00;
  154. Cur = Cur->Next;
  155. }
  156. chan->nextBuffer = Cur;
  157. spin_unlock_irq(&chan->state_lock);
  158. }
  159. static irqreturn_t irq_handler(int irq, void *dev_id)
  160. {
  161. struct ngene *dev = (struct ngene *)dev_id;
  162. u32 icounts = 0;
  163. irqreturn_t rc = IRQ_NONE;
  164. u32 i = MAX_STREAM;
  165. u8 *tmpCmdDoneByte;
  166. if (dev->BootFirmware) {
  167. icounts = ngreadl(NGENE_INT_COUNTS);
  168. if (icounts != dev->icounts) {
  169. ngwritel(0, FORCE_NMI);
  170. dev->cmd_done = 1;
  171. wake_up(&dev->cmd_wq);
  172. dev->icounts = icounts;
  173. rc = IRQ_HANDLED;
  174. }
  175. return rc;
  176. }
  177. ngwritel(0, FORCE_NMI);
  178. spin_lock(&dev->cmd_lock);
  179. tmpCmdDoneByte = dev->CmdDoneByte;
  180. if (tmpCmdDoneByte &&
  181. (*tmpCmdDoneByte ||
  182. (dev->ngenetohost[0] == 1 && dev->ngenetohost[1] != 0))) {
  183. dev->CmdDoneByte = NULL;
  184. dev->cmd_done = 1;
  185. wake_up(&dev->cmd_wq);
  186. rc = IRQ_HANDLED;
  187. }
  188. spin_unlock(&dev->cmd_lock);
  189. if (dev->EventBuffer->EventStatus & 0x80) {
  190. u8 nextWriteIndex =
  191. (dev->EventQueueWriteIndex + 1) &
  192. (EVENT_QUEUE_SIZE - 1);
  193. if (nextWriteIndex != dev->EventQueueReadIndex) {
  194. dev->EventQueue[dev->EventQueueWriteIndex] =
  195. *(dev->EventBuffer);
  196. dev->EventQueueWriteIndex = nextWriteIndex;
  197. } else {
  198. printk(KERN_ERR DEVICE_NAME ": event overflow\n");
  199. dev->EventQueueOverflowCount += 1;
  200. dev->EventQueueOverflowFlag = 1;
  201. }
  202. dev->EventBuffer->EventStatus &= ~0x80;
  203. tasklet_schedule(&dev->event_tasklet);
  204. rc = IRQ_HANDLED;
  205. }
  206. while (i > 0) {
  207. i--;
  208. spin_lock(&dev->channel[i].state_lock);
  209. /* if (dev->channel[i].State>=KSSTATE_RUN) { */
  210. if (dev->channel[i].nextBuffer) {
  211. if ((dev->channel[i].nextBuffer->
  212. ngeneBuffer.SR.Flags & 0xC0) == 0x80) {
  213. dev->channel[i].nextBuffer->
  214. ngeneBuffer.SR.Flags |= 0x40;
  215. tasklet_schedule(
  216. &dev->channel[i].demux_tasklet);
  217. rc = IRQ_HANDLED;
  218. }
  219. }
  220. spin_unlock(&dev->channel[i].state_lock);
  221. }
  222. /* Request might have been processed by a previous call. */
  223. return IRQ_HANDLED;
  224. }
  225. /****************************************************************************/
  226. /* nGene command interface **************************************************/
  227. /****************************************************************************/
  228. static void dump_command_io(struct ngene *dev)
  229. {
  230. u8 buf[8], *b;
  231. ngcpyfrom(buf, HOST_TO_NGENE, 8);
  232. printk(KERN_ERR "host_to_ngene (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  233. HOST_TO_NGENE, buf[0], buf[1], buf[2], buf[3],
  234. buf[4], buf[5], buf[6], buf[7]);
  235. ngcpyfrom(buf, NGENE_TO_HOST, 8);
  236. printk(KERN_ERR "ngene_to_host (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  237. NGENE_TO_HOST, buf[0], buf[1], buf[2], buf[3],
  238. buf[4], buf[5], buf[6], buf[7]);
  239. b = dev->hosttongene;
  240. printk(KERN_ERR "dev->hosttongene (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  241. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  242. b = dev->ngenetohost;
  243. printk(KERN_ERR "dev->ngenetohost (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  244. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  245. }
  246. static int ngene_command_mutex(struct ngene *dev, struct ngene_command *com)
  247. {
  248. int ret;
  249. u8 *tmpCmdDoneByte;
  250. dev->cmd_done = 0;
  251. if (com->cmd.hdr.Opcode == CMD_FWLOAD_PREPARE) {
  252. dev->BootFirmware = 1;
  253. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  254. ngwritel(0, NGENE_COMMAND);
  255. ngwritel(0, NGENE_COMMAND_HI);
  256. ngwritel(0, NGENE_STATUS);
  257. ngwritel(0, NGENE_STATUS_HI);
  258. ngwritel(0, NGENE_EVENT);
  259. ngwritel(0, NGENE_EVENT_HI);
  260. } else if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH) {
  261. u64 fwio = dev->PAFWInterfaceBuffer;
  262. ngwritel(fwio & 0xffffffff, NGENE_COMMAND);
  263. ngwritel(fwio >> 32, NGENE_COMMAND_HI);
  264. ngwritel((fwio + 256) & 0xffffffff, NGENE_STATUS);
  265. ngwritel((fwio + 256) >> 32, NGENE_STATUS_HI);
  266. ngwritel((fwio + 512) & 0xffffffff, NGENE_EVENT);
  267. ngwritel((fwio + 512) >> 32, NGENE_EVENT_HI);
  268. }
  269. memcpy(dev->FWInterfaceBuffer, com->cmd.raw8, com->in_len + 2);
  270. if (dev->BootFirmware)
  271. ngcpyto(HOST_TO_NGENE, com->cmd.raw8, com->in_len + 2);
  272. spin_lock_irq(&dev->cmd_lock);
  273. tmpCmdDoneByte = dev->ngenetohost + com->out_len;
  274. if (!com->out_len)
  275. tmpCmdDoneByte++;
  276. *tmpCmdDoneByte = 0;
  277. dev->ngenetohost[0] = 0;
  278. dev->ngenetohost[1] = 0;
  279. dev->CmdDoneByte = tmpCmdDoneByte;
  280. spin_unlock_irq(&dev->cmd_lock);
  281. /* Notify 8051. */
  282. ngwritel(1, FORCE_INT);
  283. ret = wait_event_timeout(dev->cmd_wq, dev->cmd_done == 1, 2 * HZ);
  284. if (!ret) {
  285. /*ngwritel(0, FORCE_NMI);*/
  286. printk(KERN_ERR DEVICE_NAME
  287. ": Command timeout cmd=%02x prev=%02x\n",
  288. com->cmd.hdr.Opcode, dev->prev_cmd);
  289. dump_command_io(dev);
  290. return -1;
  291. }
  292. if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH)
  293. dev->BootFirmware = 0;
  294. dev->prev_cmd = com->cmd.hdr.Opcode;
  295. if (!com->out_len)
  296. return 0;
  297. memcpy(com->cmd.raw8, dev->ngenetohost, com->out_len);
  298. return 0;
  299. }
  300. int ngene_command(struct ngene *dev, struct ngene_command *com)
  301. {
  302. int result;
  303. down(&dev->cmd_mutex);
  304. result = ngene_command_mutex(dev, com);
  305. up(&dev->cmd_mutex);
  306. return result;
  307. }
  308. static int ngene_command_load_firmware(struct ngene *dev,
  309. u8 *ngene_fw, u32 size)
  310. {
  311. #define FIRSTCHUNK (1024)
  312. u32 cleft;
  313. struct ngene_command com;
  314. com.cmd.hdr.Opcode = CMD_FWLOAD_PREPARE;
  315. com.cmd.hdr.Length = 0;
  316. com.in_len = 0;
  317. com.out_len = 0;
  318. ngene_command(dev, &com);
  319. cleft = (size + 3) & ~3;
  320. if (cleft > FIRSTCHUNK) {
  321. ngcpyto(PROGRAM_SRAM + FIRSTCHUNK, ngene_fw + FIRSTCHUNK,
  322. cleft - FIRSTCHUNK);
  323. cleft = FIRSTCHUNK;
  324. }
  325. ngcpyto(DATA_FIFO_AREA, ngene_fw, cleft);
  326. memset(&com, 0, sizeof(struct ngene_command));
  327. com.cmd.hdr.Opcode = CMD_FWLOAD_FINISH;
  328. com.cmd.hdr.Length = 4;
  329. com.cmd.FWLoadFinish.Address = DATA_FIFO_AREA;
  330. com.cmd.FWLoadFinish.Length = (unsigned short)cleft;
  331. com.in_len = 4;
  332. com.out_len = 0;
  333. return ngene_command(dev, &com);
  334. }
  335. static int ngene_command_config_buf(struct ngene *dev, u8 config)
  336. {
  337. struct ngene_command com;
  338. com.cmd.hdr.Opcode = CMD_CONFIGURE_BUFFER;
  339. com.cmd.hdr.Length = 1;
  340. com.cmd.ConfigureBuffers.config = config;
  341. com.in_len = 1;
  342. com.out_len = 0;
  343. if (ngene_command(dev, &com) < 0)
  344. return -EIO;
  345. return 0;
  346. }
  347. static int ngene_command_config_free_buf(struct ngene *dev, u8 *config)
  348. {
  349. struct ngene_command com;
  350. com.cmd.hdr.Opcode = CMD_CONFIGURE_FREE_BUFFER;
  351. com.cmd.hdr.Length = 6;
  352. memcpy(&com.cmd.ConfigureBuffers.config, config, 6);
  353. com.in_len = 6;
  354. com.out_len = 0;
  355. if (ngene_command(dev, &com) < 0)
  356. return -EIO;
  357. return 0;
  358. }
  359. int ngene_command_gpio_set(struct ngene *dev, u8 select, u8 level)
  360. {
  361. struct ngene_command com;
  362. com.cmd.hdr.Opcode = CMD_SET_GPIO_PIN;
  363. com.cmd.hdr.Length = 1;
  364. com.cmd.SetGpioPin.select = select | (level << 7);
  365. com.in_len = 1;
  366. com.out_len = 0;
  367. return ngene_command(dev, &com);
  368. }
  369. /*
  370. 02000640 is sample on rising edge.
  371. 02000740 is sample on falling edge.
  372. 02000040 is ignore "valid" signal
  373. 0: FD_CTL1 Bit 7,6 must be 0,1
  374. 7 disable(fw controlled)
  375. 6 0-AUX,1-TS
  376. 5 0-par,1-ser
  377. 4 0-lsb/1-msb
  378. 3,2 reserved
  379. 1,0 0-no sync, 1-use ext. start, 2-use 0x47, 3-both
  380. 1: FD_CTL2 has 3-valid must be hi, 2-use valid, 1-edge
  381. 2: FD_STA is read-only. 0-sync
  382. 3: FD_INSYNC is number of 47s to trigger "in sync".
  383. 4: FD_OUTSYNC is number of 47s to trigger "out of sync".
  384. 5: FD_MAXBYTE1 is low-order of bytes per packet.
  385. 6: FD_MAXBYTE2 is high-order of bytes per packet.
  386. 7: Top byte is unused.
  387. */
  388. /****************************************************************************/
  389. static u8 TSFeatureDecoderSetup[8 * 5] = {
  390. 0x42, 0x00, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00,
  391. 0x40, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXH */
  392. 0x71, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXHser */
  393. 0x72, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* S2ser */
  394. 0x40, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* LGDT3303 */
  395. };
  396. /* Set NGENE I2S Config to 16 bit packed */
  397. static u8 I2SConfiguration[] = {
  398. 0x00, 0x10, 0x00, 0x00,
  399. 0x80, 0x10, 0x00, 0x00,
  400. };
  401. static u8 SPDIFConfiguration[10] = {
  402. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  403. };
  404. /* Set NGENE I2S Config to transport stream compatible mode */
  405. static u8 TS_I2SConfiguration[4] = { 0x3E, 0x1A, 0x00, 0x00 }; /*3e 18 00 00 ?*/
  406. static u8 TS_I2SOutConfiguration[4] = { 0x80, 0x20, 0x00, 0x00 };
  407. static u8 ITUDecoderSetup[4][16] = {
  408. {0x1c, 0x13, 0x01, 0x68, 0x3d, 0x90, 0x14, 0x20, /* SDTV */
  409. 0x00, 0x00, 0x01, 0xb0, 0x9c, 0x00, 0x00, 0x00},
  410. {0x9c, 0x03, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00,
  411. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  412. {0x9f, 0x00, 0x23, 0xC0, 0x60, 0x0F, 0x13, 0x00, /* HDTV 1080i50 */
  413. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  414. {0x9c, 0x01, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00, /* HDTV 1080i60 */
  415. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  416. };
  417. /*
  418. * 50 48 60 gleich
  419. * 27p50 9f 00 22 80 42 69 18 ...
  420. * 27p60 93 00 22 80 82 69 1c ...
  421. */
  422. /* Maxbyte to 1144 (for raw data) */
  423. static u8 ITUFeatureDecoderSetup[8] = {
  424. 0x00, 0x00, 0x00, 0x00, 0x00, 0x78, 0x04, 0x00
  425. };
  426. void FillTSBuffer(void *Buffer, int Length, u32 Flags)
  427. {
  428. u32 *ptr = Buffer;
  429. memset(Buffer, 0xff, Length);
  430. while (Length > 0) {
  431. if (Flags & DF_SWAP32)
  432. *ptr = 0x471FFF10;
  433. else
  434. *ptr = 0x10FF1F47;
  435. ptr += (188 / 4);
  436. Length -= 188;
  437. }
  438. }
  439. static void flush_buffers(struct ngene_channel *chan)
  440. {
  441. u8 val;
  442. do {
  443. msleep(1);
  444. spin_lock_irq(&chan->state_lock);
  445. val = chan->nextBuffer->ngeneBuffer.SR.Flags & 0x80;
  446. spin_unlock_irq(&chan->state_lock);
  447. } while (val);
  448. }
  449. static void clear_buffers(struct ngene_channel *chan)
  450. {
  451. struct SBufferHeader *Cur = chan->nextBuffer;
  452. do {
  453. memset(&Cur->ngeneBuffer.SR, 0, sizeof(Cur->ngeneBuffer.SR));
  454. if (chan->mode & NGENE_IO_TSOUT)
  455. FillTSBuffer(Cur->Buffer1,
  456. chan->Capture1Length,
  457. chan->DataFormatFlags);
  458. Cur = Cur->Next;
  459. } while (Cur != chan->nextBuffer);
  460. if (chan->mode & NGENE_IO_TSOUT) {
  461. chan->nextBuffer->ngeneBuffer.SR.DTOUpdate =
  462. chan->AudioDTOValue;
  463. chan->AudioDTOUpdated = 0;
  464. Cur = chan->TSIdleBuffer.Head;
  465. do {
  466. memset(&Cur->ngeneBuffer.SR, 0,
  467. sizeof(Cur->ngeneBuffer.SR));
  468. FillTSBuffer(Cur->Buffer1,
  469. chan->Capture1Length,
  470. chan->DataFormatFlags);
  471. Cur = Cur->Next;
  472. } while (Cur != chan->TSIdleBuffer.Head);
  473. }
  474. }
  475. static int ngene_command_stream_control(struct ngene *dev, u8 stream,
  476. u8 control, u8 mode, u8 flags)
  477. {
  478. struct ngene_channel *chan = &dev->channel[stream];
  479. struct ngene_command com;
  480. u16 BsUVI = ((stream & 1) ? 0x9400 : 0x9300);
  481. u16 BsSDI = ((stream & 1) ? 0x9600 : 0x9500);
  482. u16 BsSPI = ((stream & 1) ? 0x9800 : 0x9700);
  483. u16 BsSDO = 0x9B00;
  484. down(&dev->stream_mutex);
  485. memset(&com, 0, sizeof(com));
  486. com.cmd.hdr.Opcode = CMD_CONTROL;
  487. com.cmd.hdr.Length = sizeof(struct FW_STREAM_CONTROL) - 2;
  488. com.cmd.StreamControl.Stream = stream | (control ? 8 : 0);
  489. if (chan->mode & NGENE_IO_TSOUT)
  490. com.cmd.StreamControl.Stream |= 0x07;
  491. com.cmd.StreamControl.Control = control |
  492. (flags & SFLAG_ORDER_LUMA_CHROMA);
  493. com.cmd.StreamControl.Mode = mode;
  494. com.in_len = sizeof(struct FW_STREAM_CONTROL);
  495. com.out_len = 0;
  496. dprintk(KERN_INFO DEVICE_NAME
  497. ": Stream=%02x, Control=%02x, Mode=%02x\n",
  498. com.cmd.StreamControl.Stream, com.cmd.StreamControl.Control,
  499. com.cmd.StreamControl.Mode);
  500. chan->Mode = mode;
  501. if (!(control & 0x80)) {
  502. spin_lock_irq(&chan->state_lock);
  503. if (chan->State == KSSTATE_RUN) {
  504. chan->State = KSSTATE_ACQUIRE;
  505. chan->HWState = HWSTATE_STOP;
  506. spin_unlock_irq(&chan->state_lock);
  507. if (ngene_command(dev, &com) < 0) {
  508. up(&dev->stream_mutex);
  509. return -1;
  510. }
  511. /* clear_buffers(chan); */
  512. flush_buffers(chan);
  513. up(&dev->stream_mutex);
  514. return 0;
  515. }
  516. spin_unlock_irq(&chan->state_lock);
  517. up(&dev->stream_mutex);
  518. return 0;
  519. }
  520. if (mode & SMODE_AUDIO_CAPTURE) {
  521. com.cmd.StreamControl.CaptureBlockCount =
  522. chan->Capture1Length / AUDIO_BLOCK_SIZE;
  523. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  524. } else if (mode & SMODE_TRANSPORT_STREAM) {
  525. com.cmd.StreamControl.CaptureBlockCount =
  526. chan->Capture1Length / TS_BLOCK_SIZE;
  527. com.cmd.StreamControl.MaxLinesPerField =
  528. chan->Capture1Length / TS_BLOCK_SIZE;
  529. com.cmd.StreamControl.Buffer_Address =
  530. chan->TSRingBuffer.PAHead;
  531. if (chan->mode & NGENE_IO_TSOUT) {
  532. com.cmd.StreamControl.BytesPerVBILine =
  533. chan->Capture1Length / TS_BLOCK_SIZE;
  534. com.cmd.StreamControl.Stream |= 0x07;
  535. }
  536. } else {
  537. com.cmd.StreamControl.BytesPerVideoLine = chan->nBytesPerLine;
  538. com.cmd.StreamControl.MaxLinesPerField = chan->nLines;
  539. com.cmd.StreamControl.MinLinesPerField = 100;
  540. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  541. if (mode & SMODE_VBI_CAPTURE) {
  542. com.cmd.StreamControl.MaxVBILinesPerField =
  543. chan->nVBILines;
  544. com.cmd.StreamControl.MinVBILinesPerField = 0;
  545. com.cmd.StreamControl.BytesPerVBILine =
  546. chan->nBytesPerVBILine;
  547. }
  548. if (flags & SFLAG_COLORBAR)
  549. com.cmd.StreamControl.Stream |= 0x04;
  550. }
  551. spin_lock_irq(&chan->state_lock);
  552. if (mode & SMODE_AUDIO_CAPTURE) {
  553. chan->nextBuffer = chan->RingBuffer.Head;
  554. if (mode & SMODE_AUDIO_SPDIF) {
  555. com.cmd.StreamControl.SetupDataLen =
  556. sizeof(SPDIFConfiguration);
  557. com.cmd.StreamControl.SetupDataAddr = BsSPI;
  558. memcpy(com.cmd.StreamControl.SetupData,
  559. SPDIFConfiguration, sizeof(SPDIFConfiguration));
  560. } else {
  561. com.cmd.StreamControl.SetupDataLen = 4;
  562. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  563. memcpy(com.cmd.StreamControl.SetupData,
  564. I2SConfiguration +
  565. 4 * dev->card_info->i2s[stream], 4);
  566. }
  567. } else if (mode & SMODE_TRANSPORT_STREAM) {
  568. chan->nextBuffer = chan->TSRingBuffer.Head;
  569. if (stream >= STREAM_AUDIOIN1) {
  570. if (chan->mode & NGENE_IO_TSOUT) {
  571. com.cmd.StreamControl.SetupDataLen =
  572. sizeof(TS_I2SOutConfiguration);
  573. com.cmd.StreamControl.SetupDataAddr = BsSDO;
  574. memcpy(com.cmd.StreamControl.SetupData,
  575. TS_I2SOutConfiguration,
  576. sizeof(TS_I2SOutConfiguration));
  577. } else {
  578. com.cmd.StreamControl.SetupDataLen =
  579. sizeof(TS_I2SConfiguration);
  580. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  581. memcpy(com.cmd.StreamControl.SetupData,
  582. TS_I2SConfiguration,
  583. sizeof(TS_I2SConfiguration));
  584. }
  585. } else {
  586. com.cmd.StreamControl.SetupDataLen = 8;
  587. com.cmd.StreamControl.SetupDataAddr = BsUVI + 0x10;
  588. memcpy(com.cmd.StreamControl.SetupData,
  589. TSFeatureDecoderSetup +
  590. 8 * dev->card_info->tsf[stream], 8);
  591. }
  592. } else {
  593. chan->nextBuffer = chan->RingBuffer.Head;
  594. com.cmd.StreamControl.SetupDataLen =
  595. 16 + sizeof(ITUFeatureDecoderSetup);
  596. com.cmd.StreamControl.SetupDataAddr = BsUVI;
  597. memcpy(com.cmd.StreamControl.SetupData,
  598. ITUDecoderSetup[chan->itumode], 16);
  599. memcpy(com.cmd.StreamControl.SetupData + 16,
  600. ITUFeatureDecoderSetup, sizeof(ITUFeatureDecoderSetup));
  601. }
  602. clear_buffers(chan);
  603. chan->State = KSSTATE_RUN;
  604. if (mode & SMODE_TRANSPORT_STREAM)
  605. chan->HWState = HWSTATE_RUN;
  606. else
  607. chan->HWState = HWSTATE_STARTUP;
  608. spin_unlock_irq(&chan->state_lock);
  609. if (ngene_command(dev, &com) < 0) {
  610. up(&dev->stream_mutex);
  611. return -1;
  612. }
  613. up(&dev->stream_mutex);
  614. return 0;
  615. }
  616. void set_transfer(struct ngene_channel *chan, int state)
  617. {
  618. u8 control = 0, mode = 0, flags = 0;
  619. struct ngene *dev = chan->dev;
  620. int ret;
  621. /*
  622. printk(KERN_INFO DEVICE_NAME ": st %d\n", state);
  623. msleep(100);
  624. */
  625. if (state) {
  626. if (chan->running) {
  627. printk(KERN_INFO DEVICE_NAME ": already running\n");
  628. return;
  629. }
  630. } else {
  631. if (!chan->running) {
  632. printk(KERN_INFO DEVICE_NAME ": already stopped\n");
  633. return;
  634. }
  635. }
  636. if (dev->card_info->switch_ctrl)
  637. dev->card_info->switch_ctrl(chan, 1, state ^ 1);
  638. if (state) {
  639. spin_lock_irq(&chan->state_lock);
  640. /* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  641. ngreadl(0x9310)); */
  642. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  643. control = 0x80;
  644. if (chan->mode & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  645. chan->Capture1Length = 512 * 188;
  646. mode = SMODE_TRANSPORT_STREAM;
  647. }
  648. if (chan->mode & NGENE_IO_TSOUT) {
  649. chan->pBufferExchange = tsout_exchange;
  650. /* 0x66666666 = 50MHz *2^33 /250MHz */
  651. chan->AudioDTOValue = 0x66666666;
  652. /* set_dto(chan, 38810700+1000); */
  653. /* set_dto(chan, 19392658); */
  654. }
  655. if (chan->mode & NGENE_IO_TSIN)
  656. chan->pBufferExchange = tsin_exchange;
  657. /* ngwritel(0, 0x9310); */
  658. spin_unlock_irq(&chan->state_lock);
  659. } else
  660. ;/* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  661. ngreadl(0x9310)); */
  662. ret = ngene_command_stream_control(dev, chan->number,
  663. control, mode, flags);
  664. if (!ret)
  665. chan->running = state;
  666. else
  667. printk(KERN_ERR DEVICE_NAME ": set_transfer %d failed\n",
  668. state);
  669. if (!state) {
  670. spin_lock_irq(&chan->state_lock);
  671. chan->pBufferExchange = NULL;
  672. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  673. spin_unlock_irq(&chan->state_lock);
  674. }
  675. }
  676. /****************************************************************************/
  677. /* nGene hardware init and release functions ********************************/
  678. /****************************************************************************/
  679. static void free_ringbuffer(struct ngene *dev, struct SRingBufferDescriptor *rb)
  680. {
  681. struct SBufferHeader *Cur = rb->Head;
  682. u32 j;
  683. if (!Cur)
  684. return;
  685. for (j = 0; j < rb->NumBuffers; j++, Cur = Cur->Next) {
  686. if (Cur->Buffer1)
  687. pci_free_consistent(dev->pci_dev,
  688. rb->Buffer1Length,
  689. Cur->Buffer1,
  690. Cur->scList1->Address);
  691. if (Cur->Buffer2)
  692. pci_free_consistent(dev->pci_dev,
  693. rb->Buffer2Length,
  694. Cur->Buffer2,
  695. Cur->scList2->Address);
  696. }
  697. if (rb->SCListMem)
  698. pci_free_consistent(dev->pci_dev, rb->SCListMemSize,
  699. rb->SCListMem, rb->PASCListMem);
  700. pci_free_consistent(dev->pci_dev, rb->MemSize, rb->Head, rb->PAHead);
  701. }
  702. static void free_idlebuffer(struct ngene *dev,
  703. struct SRingBufferDescriptor *rb,
  704. struct SRingBufferDescriptor *tb)
  705. {
  706. int j;
  707. struct SBufferHeader *Cur = tb->Head;
  708. if (!rb->Head)
  709. return;
  710. free_ringbuffer(dev, rb);
  711. for (j = 0; j < tb->NumBuffers; j++, Cur = Cur->Next) {
  712. Cur->Buffer2 = NULL;
  713. Cur->scList2 = NULL;
  714. Cur->ngeneBuffer.Address_of_first_entry_2 = 0;
  715. Cur->ngeneBuffer.Number_of_entries_2 = 0;
  716. }
  717. }
  718. static void free_common_buffers(struct ngene *dev)
  719. {
  720. u32 i;
  721. struct ngene_channel *chan;
  722. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  723. chan = &dev->channel[i];
  724. free_idlebuffer(dev, &chan->TSIdleBuffer, &chan->TSRingBuffer);
  725. free_ringbuffer(dev, &chan->RingBuffer);
  726. free_ringbuffer(dev, &chan->TSRingBuffer);
  727. }
  728. if (dev->OverflowBuffer)
  729. pci_free_consistent(dev->pci_dev,
  730. OVERFLOW_BUFFER_SIZE,
  731. dev->OverflowBuffer, dev->PAOverflowBuffer);
  732. if (dev->FWInterfaceBuffer)
  733. pci_free_consistent(dev->pci_dev,
  734. 4096,
  735. dev->FWInterfaceBuffer,
  736. dev->PAFWInterfaceBuffer);
  737. }
  738. /****************************************************************************/
  739. /* Ring buffer handling *****************************************************/
  740. /****************************************************************************/
  741. static int create_ring_buffer(struct pci_dev *pci_dev,
  742. struct SRingBufferDescriptor *descr, u32 NumBuffers)
  743. {
  744. dma_addr_t tmp;
  745. struct SBufferHeader *Head;
  746. u32 i;
  747. u32 MemSize = SIZEOF_SBufferHeader * NumBuffers;
  748. u64 PARingBufferHead;
  749. u64 PARingBufferCur;
  750. u64 PARingBufferNext;
  751. struct SBufferHeader *Cur, *Next;
  752. descr->Head = NULL;
  753. descr->MemSize = 0;
  754. descr->PAHead = 0;
  755. descr->NumBuffers = 0;
  756. if (MemSize < 4096)
  757. MemSize = 4096;
  758. Head = pci_alloc_consistent(pci_dev, MemSize, &tmp);
  759. PARingBufferHead = tmp;
  760. if (!Head)
  761. return -ENOMEM;
  762. memset(Head, 0, MemSize);
  763. PARingBufferCur = PARingBufferHead;
  764. Cur = Head;
  765. for (i = 0; i < NumBuffers - 1; i++) {
  766. Next = (struct SBufferHeader *)
  767. (((u8 *) Cur) + SIZEOF_SBufferHeader);
  768. PARingBufferNext = PARingBufferCur + SIZEOF_SBufferHeader;
  769. Cur->Next = Next;
  770. Cur->ngeneBuffer.Next = PARingBufferNext;
  771. Cur = Next;
  772. PARingBufferCur = PARingBufferNext;
  773. }
  774. /* Last Buffer points back to first one */
  775. Cur->Next = Head;
  776. Cur->ngeneBuffer.Next = PARingBufferHead;
  777. descr->Head = Head;
  778. descr->MemSize = MemSize;
  779. descr->PAHead = PARingBufferHead;
  780. descr->NumBuffers = NumBuffers;
  781. return 0;
  782. }
  783. static int AllocateRingBuffers(struct pci_dev *pci_dev,
  784. dma_addr_t of,
  785. struct SRingBufferDescriptor *pRingBuffer,
  786. u32 Buffer1Length, u32 Buffer2Length)
  787. {
  788. dma_addr_t tmp;
  789. u32 i, j;
  790. int status = 0;
  791. u32 SCListMemSize = pRingBuffer->NumBuffers
  792. * ((Buffer2Length != 0) ? (NUM_SCATTER_GATHER_ENTRIES * 2) :
  793. NUM_SCATTER_GATHER_ENTRIES)
  794. * sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  795. u64 PASCListMem;
  796. struct HW_SCATTER_GATHER_ELEMENT *SCListEntry;
  797. u64 PASCListEntry;
  798. struct SBufferHeader *Cur;
  799. void *SCListMem;
  800. if (SCListMemSize < 4096)
  801. SCListMemSize = 4096;
  802. SCListMem = pci_alloc_consistent(pci_dev, SCListMemSize, &tmp);
  803. PASCListMem = tmp;
  804. if (SCListMem == NULL)
  805. return -ENOMEM;
  806. memset(SCListMem, 0, SCListMemSize);
  807. pRingBuffer->SCListMem = SCListMem;
  808. pRingBuffer->PASCListMem = PASCListMem;
  809. pRingBuffer->SCListMemSize = SCListMemSize;
  810. pRingBuffer->Buffer1Length = Buffer1Length;
  811. pRingBuffer->Buffer2Length = Buffer2Length;
  812. SCListEntry = SCListMem;
  813. PASCListEntry = PASCListMem;
  814. Cur = pRingBuffer->Head;
  815. for (i = 0; i < pRingBuffer->NumBuffers; i += 1, Cur = Cur->Next) {
  816. u64 PABuffer;
  817. void *Buffer = pci_alloc_consistent(pci_dev, Buffer1Length,
  818. &tmp);
  819. PABuffer = tmp;
  820. if (Buffer == NULL)
  821. return -ENOMEM;
  822. Cur->Buffer1 = Buffer;
  823. SCListEntry->Address = PABuffer;
  824. SCListEntry->Length = Buffer1Length;
  825. Cur->scList1 = SCListEntry;
  826. Cur->ngeneBuffer.Address_of_first_entry_1 = PASCListEntry;
  827. Cur->ngeneBuffer.Number_of_entries_1 =
  828. NUM_SCATTER_GATHER_ENTRIES;
  829. SCListEntry += 1;
  830. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  831. #if NUM_SCATTER_GATHER_ENTRIES > 1
  832. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j += 1) {
  833. SCListEntry->Address = of;
  834. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  835. SCListEntry += 1;
  836. PASCListEntry +=
  837. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  838. }
  839. #endif
  840. if (!Buffer2Length)
  841. continue;
  842. Buffer = pci_alloc_consistent(pci_dev, Buffer2Length, &tmp);
  843. PABuffer = tmp;
  844. if (Buffer == NULL)
  845. return -ENOMEM;
  846. Cur->Buffer2 = Buffer;
  847. SCListEntry->Address = PABuffer;
  848. SCListEntry->Length = Buffer2Length;
  849. Cur->scList2 = SCListEntry;
  850. Cur->ngeneBuffer.Address_of_first_entry_2 = PASCListEntry;
  851. Cur->ngeneBuffer.Number_of_entries_2 =
  852. NUM_SCATTER_GATHER_ENTRIES;
  853. SCListEntry += 1;
  854. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  855. #if NUM_SCATTER_GATHER_ENTRIES > 1
  856. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j++) {
  857. SCListEntry->Address = of;
  858. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  859. SCListEntry += 1;
  860. PASCListEntry +=
  861. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  862. }
  863. #endif
  864. }
  865. return status;
  866. }
  867. static int FillTSIdleBuffer(struct SRingBufferDescriptor *pIdleBuffer,
  868. struct SRingBufferDescriptor *pRingBuffer)
  869. {
  870. int status = 0;
  871. /* Copy pointer to scatter gather list in TSRingbuffer
  872. structure for buffer 2
  873. Load number of buffer
  874. */
  875. u32 n = pRingBuffer->NumBuffers;
  876. /* Point to first buffer entry */
  877. struct SBufferHeader *Cur = pRingBuffer->Head;
  878. int i;
  879. /* Loop thru all buffer and set Buffer 2 pointers to TSIdlebuffer */
  880. for (i = 0; i < n; i++) {
  881. Cur->Buffer2 = pIdleBuffer->Head->Buffer1;
  882. Cur->scList2 = pIdleBuffer->Head->scList1;
  883. Cur->ngeneBuffer.Address_of_first_entry_2 =
  884. pIdleBuffer->Head->ngeneBuffer.
  885. Address_of_first_entry_1;
  886. Cur->ngeneBuffer.Number_of_entries_2 =
  887. pIdleBuffer->Head->ngeneBuffer.Number_of_entries_1;
  888. Cur = Cur->Next;
  889. }
  890. return status;
  891. }
  892. static u32 RingBufferSizes[MAX_STREAM] = {
  893. RING_SIZE_VIDEO,
  894. RING_SIZE_VIDEO,
  895. RING_SIZE_AUDIO,
  896. RING_SIZE_AUDIO,
  897. RING_SIZE_AUDIO,
  898. };
  899. static u32 Buffer1Sizes[MAX_STREAM] = {
  900. MAX_VIDEO_BUFFER_SIZE,
  901. MAX_VIDEO_BUFFER_SIZE,
  902. MAX_AUDIO_BUFFER_SIZE,
  903. MAX_AUDIO_BUFFER_SIZE,
  904. MAX_AUDIO_BUFFER_SIZE
  905. };
  906. static u32 Buffer2Sizes[MAX_STREAM] = {
  907. MAX_VBI_BUFFER_SIZE,
  908. MAX_VBI_BUFFER_SIZE,
  909. 0,
  910. 0,
  911. 0
  912. };
  913. static int AllocCommonBuffers(struct ngene *dev)
  914. {
  915. int status = 0, i;
  916. dev->FWInterfaceBuffer = pci_alloc_consistent(dev->pci_dev, 4096,
  917. &dev->PAFWInterfaceBuffer);
  918. if (!dev->FWInterfaceBuffer)
  919. return -ENOMEM;
  920. dev->hosttongene = dev->FWInterfaceBuffer;
  921. dev->ngenetohost = dev->FWInterfaceBuffer + 256;
  922. dev->EventBuffer = dev->FWInterfaceBuffer + 512;
  923. dev->OverflowBuffer = pci_alloc_consistent(dev->pci_dev,
  924. OVERFLOW_BUFFER_SIZE,
  925. &dev->PAOverflowBuffer);
  926. if (!dev->OverflowBuffer)
  927. return -ENOMEM;
  928. memset(dev->OverflowBuffer, 0, OVERFLOW_BUFFER_SIZE);
  929. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  930. int type = dev->card_info->io_type[i];
  931. dev->channel[i].State = KSSTATE_STOP;
  932. if (type & (NGENE_IO_TV | NGENE_IO_HDTV | NGENE_IO_AIN)) {
  933. status = create_ring_buffer(dev->pci_dev,
  934. &dev->channel[i].RingBuffer,
  935. RingBufferSizes[i]);
  936. if (status < 0)
  937. break;
  938. if (type & (NGENE_IO_TV | NGENE_IO_AIN)) {
  939. status = AllocateRingBuffers(dev->pci_dev,
  940. dev->
  941. PAOverflowBuffer,
  942. &dev->channel[i].
  943. RingBuffer,
  944. Buffer1Sizes[i],
  945. Buffer2Sizes[i]);
  946. if (status < 0)
  947. break;
  948. } else if (type & NGENE_IO_HDTV) {
  949. status = AllocateRingBuffers(dev->pci_dev,
  950. dev->
  951. PAOverflowBuffer,
  952. &dev->channel[i].
  953. RingBuffer,
  954. MAX_HDTV_BUFFER_SIZE,
  955. 0);
  956. if (status < 0)
  957. break;
  958. }
  959. }
  960. if (type & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  961. status = create_ring_buffer(dev->pci_dev,
  962. &dev->channel[i].
  963. TSRingBuffer, RING_SIZE_TS);
  964. if (status < 0)
  965. break;
  966. status = AllocateRingBuffers(dev->pci_dev,
  967. dev->PAOverflowBuffer,
  968. &dev->channel[i].
  969. TSRingBuffer,
  970. MAX_TS_BUFFER_SIZE, 0);
  971. if (status)
  972. break;
  973. }
  974. if (type & NGENE_IO_TSOUT) {
  975. status = create_ring_buffer(dev->pci_dev,
  976. &dev->channel[i].
  977. TSIdleBuffer, 1);
  978. if (status < 0)
  979. break;
  980. status = AllocateRingBuffers(dev->pci_dev,
  981. dev->PAOverflowBuffer,
  982. &dev->channel[i].
  983. TSIdleBuffer,
  984. MAX_TS_BUFFER_SIZE, 0);
  985. if (status)
  986. break;
  987. FillTSIdleBuffer(&dev->channel[i].TSIdleBuffer,
  988. &dev->channel[i].TSRingBuffer);
  989. }
  990. }
  991. return status;
  992. }
  993. static void ngene_release_buffers(struct ngene *dev)
  994. {
  995. if (dev->iomem)
  996. iounmap(dev->iomem);
  997. free_common_buffers(dev);
  998. vfree(dev->tsout_buf);
  999. vfree(dev->ain_buf);
  1000. vfree(dev->vin_buf);
  1001. vfree(dev);
  1002. }
  1003. static int ngene_get_buffers(struct ngene *dev)
  1004. {
  1005. if (AllocCommonBuffers(dev))
  1006. return -ENOMEM;
  1007. if (dev->card_info->io_type[4] & NGENE_IO_TSOUT) {
  1008. dev->tsout_buf = vmalloc(TSOUT_BUF_SIZE);
  1009. if (!dev->tsout_buf)
  1010. return -ENOMEM;
  1011. dvb_ringbuffer_init(&dev->tsout_rbuf,
  1012. dev->tsout_buf, TSOUT_BUF_SIZE);
  1013. }
  1014. if (dev->card_info->io_type[2] & NGENE_IO_AIN) {
  1015. dev->ain_buf = vmalloc(AIN_BUF_SIZE);
  1016. if (!dev->ain_buf)
  1017. return -ENOMEM;
  1018. dvb_ringbuffer_init(&dev->ain_rbuf, dev->ain_buf, AIN_BUF_SIZE);
  1019. }
  1020. if (dev->card_info->io_type[0] & NGENE_IO_HDTV) {
  1021. dev->vin_buf = vmalloc(VIN_BUF_SIZE);
  1022. if (!dev->vin_buf)
  1023. return -ENOMEM;
  1024. dvb_ringbuffer_init(&dev->vin_rbuf, dev->vin_buf, VIN_BUF_SIZE);
  1025. }
  1026. dev->iomem = ioremap(pci_resource_start(dev->pci_dev, 0),
  1027. pci_resource_len(dev->pci_dev, 0));
  1028. if (!dev->iomem)
  1029. return -ENOMEM;
  1030. return 0;
  1031. }
  1032. static void ngene_init(struct ngene *dev)
  1033. {
  1034. int i;
  1035. tasklet_init(&dev->event_tasklet, event_tasklet, (unsigned long)dev);
  1036. memset_io(dev->iomem + 0xc000, 0x00, 0x220);
  1037. memset_io(dev->iomem + 0xc400, 0x00, 0x100);
  1038. for (i = 0; i < MAX_STREAM; i++) {
  1039. dev->channel[i].dev = dev;
  1040. dev->channel[i].number = i;
  1041. }
  1042. dev->fw_interface_version = 0;
  1043. ngwritel(0, NGENE_INT_ENABLE);
  1044. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  1045. dev->device_version = ngreadl(DEV_VER) & 0x0f;
  1046. printk(KERN_INFO DEVICE_NAME ": Device version %d\n",
  1047. dev->device_version);
  1048. }
  1049. static int ngene_load_firm(struct ngene *dev)
  1050. {
  1051. u32 size;
  1052. const struct firmware *fw = NULL;
  1053. u8 *ngene_fw;
  1054. char *fw_name;
  1055. int err, version;
  1056. version = dev->card_info->fw_version;
  1057. switch (version) {
  1058. default:
  1059. case 15:
  1060. version = 15;
  1061. size = 23466;
  1062. fw_name = "ngene_15.fw";
  1063. dev->cmd_timeout_workaround = true;
  1064. break;
  1065. case 16:
  1066. size = 23498;
  1067. fw_name = "ngene_16.fw";
  1068. dev->cmd_timeout_workaround = true;
  1069. break;
  1070. case 17:
  1071. size = 24446;
  1072. fw_name = "ngene_17.fw";
  1073. dev->cmd_timeout_workaround = true;
  1074. break;
  1075. }
  1076. if (request_firmware(&fw, fw_name, &dev->pci_dev->dev) < 0) {
  1077. printk(KERN_ERR DEVICE_NAME
  1078. ": Could not load firmware file %s.\n", fw_name);
  1079. printk(KERN_INFO DEVICE_NAME
  1080. ": Copy %s to your hotplug directory!\n", fw_name);
  1081. return -1;
  1082. }
  1083. if (size != fw->size) {
  1084. printk(KERN_ERR DEVICE_NAME
  1085. ": Firmware %s has invalid size!", fw_name);
  1086. err = -1;
  1087. } else {
  1088. printk(KERN_INFO DEVICE_NAME
  1089. ": Loading firmware file %s.\n", fw_name);
  1090. ngene_fw = (u8 *) fw->data;
  1091. err = ngene_command_load_firmware(dev, ngene_fw, size);
  1092. }
  1093. release_firmware(fw);
  1094. return err;
  1095. }
  1096. static void ngene_stop(struct ngene *dev)
  1097. {
  1098. down(&dev->cmd_mutex);
  1099. i2c_del_adapter(&(dev->channel[0].i2c_adapter));
  1100. i2c_del_adapter(&(dev->channel[1].i2c_adapter));
  1101. ngwritel(0, NGENE_INT_ENABLE);
  1102. ngwritel(0, NGENE_COMMAND);
  1103. ngwritel(0, NGENE_COMMAND_HI);
  1104. ngwritel(0, NGENE_STATUS);
  1105. ngwritel(0, NGENE_STATUS_HI);
  1106. ngwritel(0, NGENE_EVENT);
  1107. ngwritel(0, NGENE_EVENT_HI);
  1108. free_irq(dev->pci_dev->irq, dev);
  1109. #ifdef CONFIG_PCI_MSI
  1110. if (dev->msi_enabled)
  1111. pci_disable_msi(dev->pci_dev);
  1112. #endif
  1113. }
  1114. static int ngene_start(struct ngene *dev)
  1115. {
  1116. int stat;
  1117. unsigned long flags;
  1118. int i;
  1119. pci_set_master(dev->pci_dev);
  1120. ngene_init(dev);
  1121. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1122. IRQF_SHARED, "nGene",
  1123. (void *)dev);
  1124. if (stat < 0)
  1125. return stat;
  1126. init_waitqueue_head(&dev->cmd_wq);
  1127. init_waitqueue_head(&dev->tx_wq);
  1128. init_waitqueue_head(&dev->rx_wq);
  1129. sema_init(&dev->cmd_mutex, 1);
  1130. sema_init(&dev->stream_mutex, 1);
  1131. sema_init(&dev->pll_mutex, 1);
  1132. sema_init(&dev->i2c_switch_mutex, 1);
  1133. spin_lock_init(&dev->cmd_lock);
  1134. for (i = 0; i < MAX_STREAM; i++)
  1135. spin_lock_init(&dev->channel[i].state_lock);
  1136. ngwritel(1, TIMESTAMPS);
  1137. ngwritel(1, NGENE_INT_ENABLE);
  1138. stat = ngene_load_firm(dev);
  1139. if (stat < 0)
  1140. goto fail;
  1141. #ifdef CONFIG_PCI_MSI
  1142. /* enable MSI if kernel and card support it */
  1143. if (pci_msi_enabled() && dev->card_info->msi_supported) {
  1144. ngwritel(0, NGENE_INT_ENABLE);
  1145. free_irq(dev->pci_dev->irq, dev);
  1146. stat = pci_enable_msi(dev->pci_dev);
  1147. if (stat) {
  1148. printk(KERN_INFO DEVICE_NAME
  1149. ": MSI not available\n");
  1150. flags = IRQF_SHARED;
  1151. } else {
  1152. flags = 0;
  1153. dev->msi_enabled = true;
  1154. }
  1155. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1156. flags, "nGene", dev);
  1157. if (stat < 0)
  1158. goto fail2;
  1159. ngwritel(1, NGENE_INT_ENABLE);
  1160. }
  1161. #endif
  1162. stat = ngene_i2c_init(dev, 0);
  1163. if (stat < 0)
  1164. goto fail;
  1165. stat = ngene_i2c_init(dev, 1);
  1166. if (stat < 0)
  1167. goto fail;
  1168. if (dev->card_info->fw_version == 17) {
  1169. u8 tsin4_config[6] = {
  1170. 3072 / 64, 3072 / 64, 0, 3072 / 64, 3072 / 64, 0};
  1171. u8 default_config[6] = {
  1172. 4096 / 64, 4096 / 64, 0, 2048 / 64, 2048 / 64, 0};
  1173. u8 *bconf = default_config;
  1174. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1175. bconf = tsin4_config;
  1176. dprintk(KERN_DEBUG DEVICE_NAME ": FW 17 buffer config\n");
  1177. stat = ngene_command_config_free_buf(dev, bconf);
  1178. } else {
  1179. int bconf = BUFFER_CONFIG_4422;
  1180. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1181. bconf = BUFFER_CONFIG_3333;
  1182. stat = ngene_command_config_buf(dev, bconf);
  1183. }
  1184. if (!stat)
  1185. return stat;
  1186. /* otherwise error: fall through */
  1187. fail:
  1188. ngwritel(0, NGENE_INT_ENABLE);
  1189. free_irq(dev->pci_dev->irq, dev);
  1190. #ifdef CONFIG_PCI_MSI
  1191. fail2:
  1192. if (dev->msi_enabled)
  1193. pci_disable_msi(dev->pci_dev);
  1194. #endif
  1195. return stat;
  1196. }
  1197. /****************************************************************************/
  1198. /****************************************************************************/
  1199. /****************************************************************************/
  1200. static void release_channel(struct ngene_channel *chan)
  1201. {
  1202. struct dvb_demux *dvbdemux = &chan->demux;
  1203. struct ngene *dev = chan->dev;
  1204. struct ngene_info *ni = dev->card_info;
  1205. int io = ni->io_type[chan->number];
  1206. if (chan->dev->cmd_timeout_workaround && chan->running)
  1207. set_transfer(chan, 0);
  1208. tasklet_kill(&chan->demux_tasklet);
  1209. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1210. if (chan->fe) {
  1211. dvb_unregister_frontend(chan->fe);
  1212. dvb_frontend_detach(chan->fe);
  1213. chan->fe = NULL;
  1214. }
  1215. dvbdemux->dmx.close(&dvbdemux->dmx);
  1216. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1217. &chan->hw_frontend);
  1218. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1219. &chan->mem_frontend);
  1220. dvb_dmxdev_release(&chan->dmxdev);
  1221. dvb_dmx_release(&chan->demux);
  1222. if (chan->number == 0 || !one_adapter)
  1223. dvb_unregister_adapter(&dev->adapter[chan->number]);
  1224. }
  1225. }
  1226. static int init_channel(struct ngene_channel *chan)
  1227. {
  1228. int ret = 0, nr = chan->number;
  1229. struct dvb_adapter *adapter = NULL;
  1230. struct dvb_demux *dvbdemux = &chan->demux;
  1231. struct ngene *dev = chan->dev;
  1232. struct ngene_info *ni = dev->card_info;
  1233. int io = ni->io_type[nr];
  1234. tasklet_init(&chan->demux_tasklet, demux_tasklet, (unsigned long)chan);
  1235. chan->users = 0;
  1236. chan->type = io;
  1237. chan->mode = chan->type; /* for now only one mode */
  1238. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1239. if (nr >= STREAM_AUDIOIN1)
  1240. chan->DataFormatFlags = DF_SWAP32;
  1241. if (nr == 0 || !one_adapter || dev->first_adapter == NULL) {
  1242. adapter = &dev->adapter[nr];
  1243. ret = dvb_register_adapter(adapter, "nGene",
  1244. THIS_MODULE,
  1245. &chan->dev->pci_dev->dev,
  1246. adapter_nr);
  1247. if (ret < 0)
  1248. return ret;
  1249. if (dev->first_adapter == NULL)
  1250. dev->first_adapter = adapter;
  1251. } else {
  1252. adapter = dev->first_adapter;
  1253. }
  1254. ret = my_dvb_dmx_ts_card_init(dvbdemux, "SW demux",
  1255. ngene_start_feed,
  1256. ngene_stop_feed, chan);
  1257. ret = my_dvb_dmxdev_ts_card_init(&chan->dmxdev, &chan->demux,
  1258. &chan->hw_frontend,
  1259. &chan->mem_frontend, adapter);
  1260. }
  1261. if (io & NGENE_IO_TSIN) {
  1262. chan->fe = NULL;
  1263. if (ni->demod_attach[nr])
  1264. ni->demod_attach[nr](chan);
  1265. if (chan->fe) {
  1266. if (dvb_register_frontend(adapter, chan->fe) < 0) {
  1267. if (chan->fe->ops.release)
  1268. chan->fe->ops.release(chan->fe);
  1269. chan->fe = NULL;
  1270. }
  1271. }
  1272. if (chan->fe && ni->tuner_attach[nr])
  1273. if (ni->tuner_attach[nr] (chan) < 0) {
  1274. printk(KERN_ERR DEVICE_NAME
  1275. ": Tuner attach failed on channel %d!\n",
  1276. nr);
  1277. }
  1278. }
  1279. return ret;
  1280. }
  1281. static int init_channels(struct ngene *dev)
  1282. {
  1283. int i, j;
  1284. for (i = 0; i < MAX_STREAM; i++) {
  1285. dev->channel[i].number = i;
  1286. if (init_channel(&dev->channel[i]) < 0) {
  1287. for (j = i - 1; j >= 0; j--)
  1288. release_channel(&dev->channel[j]);
  1289. return -1;
  1290. }
  1291. }
  1292. return 0;
  1293. }
  1294. /****************************************************************************/
  1295. /* device probe/remove calls ************************************************/
  1296. /****************************************************************************/
  1297. void __devexit ngene_remove(struct pci_dev *pdev)
  1298. {
  1299. struct ngene *dev = (struct ngene *)pci_get_drvdata(pdev);
  1300. int i;
  1301. tasklet_kill(&dev->event_tasklet);
  1302. for (i = MAX_STREAM - 1; i >= 0; i--)
  1303. release_channel(&dev->channel[i]);
  1304. ngene_stop(dev);
  1305. ngene_release_buffers(dev);
  1306. pci_set_drvdata(pdev, NULL);
  1307. pci_disable_device(pdev);
  1308. }
  1309. int __devinit ngene_probe(struct pci_dev *pci_dev,
  1310. const struct pci_device_id *id)
  1311. {
  1312. struct ngene *dev;
  1313. int stat = 0;
  1314. if (pci_enable_device(pci_dev) < 0)
  1315. return -ENODEV;
  1316. dev = vmalloc(sizeof(struct ngene));
  1317. if (dev == NULL) {
  1318. stat = -ENOMEM;
  1319. goto fail0;
  1320. }
  1321. memset(dev, 0, sizeof(struct ngene));
  1322. dev->pci_dev = pci_dev;
  1323. dev->card_info = (struct ngene_info *)id->driver_data;
  1324. printk(KERN_INFO DEVICE_NAME ": Found %s\n", dev->card_info->name);
  1325. pci_set_drvdata(pci_dev, dev);
  1326. /* Alloc buffers and start nGene */
  1327. stat = ngene_get_buffers(dev);
  1328. if (stat < 0)
  1329. goto fail1;
  1330. stat = ngene_start(dev);
  1331. if (stat < 0)
  1332. goto fail1;
  1333. dev->i2c_current_bus = -1;
  1334. /* Register DVB adapters and devices for both channels */
  1335. if (init_channels(dev) < 0)
  1336. goto fail2;
  1337. return 0;
  1338. fail2:
  1339. ngene_stop(dev);
  1340. fail1:
  1341. ngene_release_buffers(dev);
  1342. fail0:
  1343. pci_disable_device(pci_dev);
  1344. pci_set_drvdata(pci_dev, NULL);
  1345. return stat;
  1346. }