qib.h 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440
  1. #ifndef _QIB_KERNEL_H
  2. #define _QIB_KERNEL_H
  3. /*
  4. * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
  5. * All rights reserved.
  6. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. /*
  37. * This header file is the base header file for qlogic_ib kernel code
  38. * qib_user.h serves a similar purpose for user code.
  39. */
  40. #include <linux/interrupt.h>
  41. #include <linux/pci.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/mutex.h>
  44. #include <linux/list.h>
  45. #include <linux/scatterlist.h>
  46. #include <linux/io.h>
  47. #include <linux/fs.h>
  48. #include <linux/completion.h>
  49. #include <linux/kref.h>
  50. #include <linux/sched.h>
  51. #include "qib_common.h"
  52. #include "qib_verbs.h"
  53. /* only s/w major version of QLogic_IB we can handle */
  54. #define QIB_CHIP_VERS_MAJ 2U
  55. /* don't care about this except printing */
  56. #define QIB_CHIP_VERS_MIN 0U
  57. /* The Organization Unique Identifier (Mfg code), and its position in GUID */
  58. #define QIB_OUI 0x001175
  59. #define QIB_OUI_LSB 40
  60. /*
  61. * per driver stats, either not device nor port-specific, or
  62. * summed over all of the devices and ports.
  63. * They are described by name via ipathfs filesystem, so layout
  64. * and number of elements can change without breaking compatibility.
  65. * If members are added or deleted qib_statnames[] in qib_fs.c must
  66. * change to match.
  67. */
  68. struct qlogic_ib_stats {
  69. __u64 sps_ints; /* number of interrupts handled */
  70. __u64 sps_errints; /* number of error interrupts */
  71. __u64 sps_txerrs; /* tx-related packet errors */
  72. __u64 sps_rcverrs; /* non-crc rcv packet errors */
  73. __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
  74. __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
  75. __u64 sps_ctxts; /* number of contexts currently open */
  76. __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
  77. __u64 sps_buffull;
  78. __u64 sps_hdrfull;
  79. };
  80. extern struct qlogic_ib_stats qib_stats;
  81. extern struct pci_error_handlers qib_pci_err_handler;
  82. extern struct pci_driver qib_driver;
  83. #define QIB_CHIP_SWVERSION QIB_CHIP_VERS_MAJ
  84. /*
  85. * First-cut critierion for "device is active" is
  86. * two thousand dwords combined Tx, Rx traffic per
  87. * 5-second interval. SMA packets are 64 dwords,
  88. * and occur "a few per second", presumably each way.
  89. */
  90. #define QIB_TRAFFIC_ACTIVE_THRESHOLD (2000)
  91. /*
  92. * Struct used to indicate which errors are logged in each of the
  93. * error-counters that are logged to EEPROM. A counter is incremented
  94. * _once_ (saturating at 255) for each event with any bits set in
  95. * the error or hwerror register masks below.
  96. */
  97. #define QIB_EEP_LOG_CNT (4)
  98. struct qib_eep_log_mask {
  99. u64 errs_to_log;
  100. u64 hwerrs_to_log;
  101. };
  102. /*
  103. * Below contains all data related to a single context (formerly called port).
  104. */
  105. struct qib_ctxtdata {
  106. void **rcvegrbuf;
  107. dma_addr_t *rcvegrbuf_phys;
  108. /* rcvhdrq base, needs mmap before useful */
  109. void *rcvhdrq;
  110. /* kernel virtual address where hdrqtail is updated */
  111. void *rcvhdrtail_kvaddr;
  112. /*
  113. * temp buffer for expected send setup, allocated at open, instead
  114. * of each setup call
  115. */
  116. void *tid_pg_list;
  117. /*
  118. * Shared page for kernel to signal user processes that send buffers
  119. * need disarming. The process should call QIB_CMD_DISARM_BUFS
  120. * or QIB_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
  121. */
  122. unsigned long *user_event_mask;
  123. /* when waiting for rcv or pioavail */
  124. wait_queue_head_t wait;
  125. /*
  126. * rcvegr bufs base, physical, must fit
  127. * in 44 bits so 32 bit programs mmap64 44 bit works)
  128. */
  129. dma_addr_t rcvegr_phys;
  130. /* mmap of hdrq, must fit in 44 bits */
  131. dma_addr_t rcvhdrq_phys;
  132. dma_addr_t rcvhdrqtailaddr_phys;
  133. /*
  134. * number of opens (including slave sub-contexts) on this instance
  135. * (ignoring forks, dup, etc. for now)
  136. */
  137. int cnt;
  138. /*
  139. * how much space to leave at start of eager TID entries for
  140. * protocol use, on each TID
  141. */
  142. /* instead of calculating it */
  143. unsigned ctxt;
  144. /* non-zero if ctxt is being shared. */
  145. u16 subctxt_cnt;
  146. /* non-zero if ctxt is being shared. */
  147. u16 subctxt_id;
  148. /* number of eager TID entries. */
  149. u16 rcvegrcnt;
  150. /* index of first eager TID entry. */
  151. u16 rcvegr_tid_base;
  152. /* number of pio bufs for this ctxt (all procs, if shared) */
  153. u32 piocnt;
  154. /* first pio buffer for this ctxt */
  155. u32 pio_base;
  156. /* chip offset of PIO buffers for this ctxt */
  157. u32 piobufs;
  158. /* how many alloc_pages() chunks in rcvegrbuf_pages */
  159. u32 rcvegrbuf_chunks;
  160. /* how many egrbufs per chunk */
  161. u32 rcvegrbufs_perchunk;
  162. /* order for rcvegrbuf_pages */
  163. size_t rcvegrbuf_size;
  164. /* rcvhdrq size (for freeing) */
  165. size_t rcvhdrq_size;
  166. /* per-context flags for fileops/intr communication */
  167. unsigned long flag;
  168. /* next expected TID to check when looking for free */
  169. u32 tidcursor;
  170. /* WAIT_RCV that timed out, no interrupt */
  171. u32 rcvwait_to;
  172. /* WAIT_PIO that timed out, no interrupt */
  173. u32 piowait_to;
  174. /* WAIT_RCV already happened, no wait */
  175. u32 rcvnowait;
  176. /* WAIT_PIO already happened, no wait */
  177. u32 pionowait;
  178. /* total number of polled urgent packets */
  179. u32 urgent;
  180. /* saved total number of polled urgent packets for poll edge trigger */
  181. u32 urgent_poll;
  182. /* pid of process using this ctxt */
  183. pid_t pid;
  184. pid_t subpid[QLOGIC_IB_MAX_SUBCTXT];
  185. /* same size as task_struct .comm[], command that opened context */
  186. char comm[16];
  187. /* pkeys set by this use of this ctxt */
  188. u16 pkeys[4];
  189. /* so file ops can get at unit */
  190. struct qib_devdata *dd;
  191. /* so funcs that need physical port can get it easily */
  192. struct qib_pportdata *ppd;
  193. /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
  194. void *subctxt_uregbase;
  195. /* An array of pages for the eager receive buffers * N */
  196. void *subctxt_rcvegrbuf;
  197. /* An array of pages for the eager header queue entries * N */
  198. void *subctxt_rcvhdr_base;
  199. /* The version of the library which opened this ctxt */
  200. u32 userversion;
  201. /* Bitmask of active slaves */
  202. u32 active_slaves;
  203. /* Type of packets or conditions we want to poll for */
  204. u16 poll_type;
  205. /* receive packet sequence counter */
  206. u8 seq_cnt;
  207. u8 redirect_seq_cnt;
  208. /* ctxt rcvhdrq head offset */
  209. u32 head;
  210. u32 pkt_count;
  211. /* QPs waiting for context processing */
  212. struct list_head qp_wait_list;
  213. };
  214. struct qib_sge_state;
  215. struct qib_sdma_txreq {
  216. int flags;
  217. int sg_count;
  218. dma_addr_t addr;
  219. void (*callback)(struct qib_sdma_txreq *, int);
  220. u16 start_idx; /* sdma private */
  221. u16 next_descq_idx; /* sdma private */
  222. struct list_head list; /* sdma private */
  223. };
  224. struct qib_sdma_desc {
  225. __le64 qw[2];
  226. };
  227. struct qib_verbs_txreq {
  228. struct qib_sdma_txreq txreq;
  229. struct qib_qp *qp;
  230. struct qib_swqe *wqe;
  231. u32 dwords;
  232. u16 hdr_dwords;
  233. u16 hdr_inx;
  234. struct qib_pio_header *align_buf;
  235. struct qib_mregion *mr;
  236. struct qib_sge_state *ss;
  237. };
  238. #define QIB_SDMA_TXREQ_F_USELARGEBUF 0x1
  239. #define QIB_SDMA_TXREQ_F_HEADTOHOST 0x2
  240. #define QIB_SDMA_TXREQ_F_INTREQ 0x4
  241. #define QIB_SDMA_TXREQ_F_FREEBUF 0x8
  242. #define QIB_SDMA_TXREQ_F_FREEDESC 0x10
  243. #define QIB_SDMA_TXREQ_S_OK 0
  244. #define QIB_SDMA_TXREQ_S_SENDERROR 1
  245. #define QIB_SDMA_TXREQ_S_ABORTED 2
  246. #define QIB_SDMA_TXREQ_S_SHUTDOWN 3
  247. /*
  248. * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
  249. * Mostly for MADs that set or query link parameters, also ipath
  250. * config interfaces
  251. */
  252. #define QIB_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
  253. #define QIB_IB_CFG_LWID_ENB 2 /* allowed Link-width */
  254. #define QIB_IB_CFG_LWID 3 /* currently active Link-width */
  255. #define QIB_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
  256. #define QIB_IB_CFG_SPD 5 /* current Link spd */
  257. #define QIB_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
  258. #define QIB_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
  259. #define QIB_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
  260. #define QIB_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
  261. #define QIB_IB_CFG_OP_VLS 10 /* operational VLs */
  262. #define QIB_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
  263. #define QIB_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
  264. #define QIB_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
  265. #define QIB_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
  266. #define QIB_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
  267. #define QIB_IB_CFG_PKEYS 16 /* update partition keys */
  268. #define QIB_IB_CFG_MTU 17 /* update MTU in IBC */
  269. #define QIB_IB_CFG_LSTATE 18 /* update linkcmd and linkinitcmd in IBC */
  270. #define QIB_IB_CFG_VL_HIGH_LIMIT 19
  271. #define QIB_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
  272. #define QIB_IB_CFG_PORT 21 /* switch port we are connected to */
  273. /*
  274. * for CFG_LSTATE: LINKCMD in upper 16 bits, LINKINITCMD in lower 16
  275. * IB_LINKINITCMD_POLL and SLEEP are also used as set/get values for
  276. * QIB_IB_CFG_LINKDEFAULT cmd
  277. */
  278. #define IB_LINKCMD_DOWN (0 << 16)
  279. #define IB_LINKCMD_ARMED (1 << 16)
  280. #define IB_LINKCMD_ACTIVE (2 << 16)
  281. #define IB_LINKINITCMD_NOP 0
  282. #define IB_LINKINITCMD_POLL 1
  283. #define IB_LINKINITCMD_SLEEP 2
  284. #define IB_LINKINITCMD_DISABLE 3
  285. /*
  286. * valid states passed to qib_set_linkstate() user call
  287. */
  288. #define QIB_IB_LINKDOWN 0
  289. #define QIB_IB_LINKARM 1
  290. #define QIB_IB_LINKACTIVE 2
  291. #define QIB_IB_LINKDOWN_ONLY 3
  292. #define QIB_IB_LINKDOWN_SLEEP 4
  293. #define QIB_IB_LINKDOWN_DISABLE 5
  294. /*
  295. * These 7 values (SDR, DDR, and QDR may be ORed for auto-speed
  296. * negotiation) are used for the 3rd argument to path_f_set_ib_cfg
  297. * with cmd QIB_IB_CFG_SPD_ENB, by direct calls or via sysfs. They
  298. * are also the the possible values for qib_link_speed_enabled and active
  299. * The values were chosen to match values used within the IB spec.
  300. */
  301. #define QIB_IB_SDR 1
  302. #define QIB_IB_DDR 2
  303. #define QIB_IB_QDR 4
  304. #define QIB_DEFAULT_MTU 4096
  305. /*
  306. * Possible IB config parameters for f_get/set_ib_table()
  307. */
  308. #define QIB_IB_TBL_VL_HIGH_ARB 1 /* Get/set VL high priority weights */
  309. #define QIB_IB_TBL_VL_LOW_ARB 2 /* Get/set VL low priority weights */
  310. /*
  311. * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
  312. * these are bits so they can be combined, e.g.
  313. * QIB_RCVCTRL_INTRAVAIL_ENB | QIB_RCVCTRL_CTXT_ENB
  314. */
  315. #define QIB_RCVCTRL_TAILUPD_ENB 0x01
  316. #define QIB_RCVCTRL_TAILUPD_DIS 0x02
  317. #define QIB_RCVCTRL_CTXT_ENB 0x04
  318. #define QIB_RCVCTRL_CTXT_DIS 0x08
  319. #define QIB_RCVCTRL_INTRAVAIL_ENB 0x10
  320. #define QIB_RCVCTRL_INTRAVAIL_DIS 0x20
  321. #define QIB_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
  322. #define QIB_RCVCTRL_PKEY_DIS 0x80
  323. #define QIB_RCVCTRL_BP_ENB 0x0100
  324. #define QIB_RCVCTRL_BP_DIS 0x0200
  325. #define QIB_RCVCTRL_TIDFLOW_ENB 0x0400
  326. #define QIB_RCVCTRL_TIDFLOW_DIS 0x0800
  327. /*
  328. * Possible "operations" for f_sendctrl(ppd, op, var)
  329. * these are bits so they can be combined, e.g.
  330. * QIB_SENDCTRL_BUFAVAIL_ENB | QIB_SENDCTRL_ENB
  331. * Some operations (e.g. DISARM, ABORT) are known to
  332. * be "one-shot", so do not modify shadow.
  333. */
  334. #define QIB_SENDCTRL_DISARM (0x1000)
  335. #define QIB_SENDCTRL_DISARM_BUF(bufn) ((bufn) | QIB_SENDCTRL_DISARM)
  336. /* available (0x2000) */
  337. #define QIB_SENDCTRL_AVAIL_DIS (0x4000)
  338. #define QIB_SENDCTRL_AVAIL_ENB (0x8000)
  339. #define QIB_SENDCTRL_AVAIL_BLIP (0x10000)
  340. #define QIB_SENDCTRL_SEND_DIS (0x20000)
  341. #define QIB_SENDCTRL_SEND_ENB (0x40000)
  342. #define QIB_SENDCTRL_FLUSH (0x80000)
  343. #define QIB_SENDCTRL_CLEAR (0x100000)
  344. #define QIB_SENDCTRL_DISARM_ALL (0x200000)
  345. /*
  346. * These are the generic indices for requesting per-port
  347. * counter values via the f_portcntr function. They
  348. * are always returned as 64 bit values, although most
  349. * are 32 bit counters.
  350. */
  351. /* send-related counters */
  352. #define QIBPORTCNTR_PKTSEND 0U
  353. #define QIBPORTCNTR_WORDSEND 1U
  354. #define QIBPORTCNTR_PSXMITDATA 2U
  355. #define QIBPORTCNTR_PSXMITPKTS 3U
  356. #define QIBPORTCNTR_PSXMITWAIT 4U
  357. #define QIBPORTCNTR_SENDSTALL 5U
  358. /* receive-related counters */
  359. #define QIBPORTCNTR_PKTRCV 6U
  360. #define QIBPORTCNTR_PSRCVDATA 7U
  361. #define QIBPORTCNTR_PSRCVPKTS 8U
  362. #define QIBPORTCNTR_RCVEBP 9U
  363. #define QIBPORTCNTR_RCVOVFL 10U
  364. #define QIBPORTCNTR_WORDRCV 11U
  365. /* IB link related error counters */
  366. #define QIBPORTCNTR_RXLOCALPHYERR 12U
  367. #define QIBPORTCNTR_RXVLERR 13U
  368. #define QIBPORTCNTR_ERRICRC 14U
  369. #define QIBPORTCNTR_ERRVCRC 15U
  370. #define QIBPORTCNTR_ERRLPCRC 16U
  371. #define QIBPORTCNTR_BADFORMAT 17U
  372. #define QIBPORTCNTR_ERR_RLEN 18U
  373. #define QIBPORTCNTR_IBSYMBOLERR 19U
  374. #define QIBPORTCNTR_INVALIDRLEN 20U
  375. #define QIBPORTCNTR_UNSUPVL 21U
  376. #define QIBPORTCNTR_EXCESSBUFOVFL 22U
  377. #define QIBPORTCNTR_ERRLINK 23U
  378. #define QIBPORTCNTR_IBLINKDOWN 24U
  379. #define QIBPORTCNTR_IBLINKERRRECOV 25U
  380. #define QIBPORTCNTR_LLI 26U
  381. /* other error counters */
  382. #define QIBPORTCNTR_RXDROPPKT 27U
  383. #define QIBPORTCNTR_VL15PKTDROP 28U
  384. #define QIBPORTCNTR_ERRPKEY 29U
  385. #define QIBPORTCNTR_KHDROVFL 30U
  386. /* sampling counters (these are actually control registers) */
  387. #define QIBPORTCNTR_PSINTERVAL 31U
  388. #define QIBPORTCNTR_PSSTART 32U
  389. #define QIBPORTCNTR_PSSTAT 33U
  390. /* how often we check for packet activity for "power on hours (in seconds) */
  391. #define ACTIVITY_TIMER 5
  392. /* Below is an opaque struct. Each chip (device) can maintain
  393. * private data needed for its operation, but not germane to the
  394. * rest of the driver. For convenience, we define another that
  395. * is chip-specific, per-port
  396. */
  397. struct qib_chip_specific;
  398. struct qib_chipport_specific;
  399. enum qib_sdma_states {
  400. qib_sdma_state_s00_hw_down,
  401. qib_sdma_state_s10_hw_start_up_wait,
  402. qib_sdma_state_s20_idle,
  403. qib_sdma_state_s30_sw_clean_up_wait,
  404. qib_sdma_state_s40_hw_clean_up_wait,
  405. qib_sdma_state_s50_hw_halt_wait,
  406. qib_sdma_state_s99_running,
  407. };
  408. enum qib_sdma_events {
  409. qib_sdma_event_e00_go_hw_down,
  410. qib_sdma_event_e10_go_hw_start,
  411. qib_sdma_event_e20_hw_started,
  412. qib_sdma_event_e30_go_running,
  413. qib_sdma_event_e40_sw_cleaned,
  414. qib_sdma_event_e50_hw_cleaned,
  415. qib_sdma_event_e60_hw_halted,
  416. qib_sdma_event_e70_go_idle,
  417. qib_sdma_event_e7220_err_halted,
  418. qib_sdma_event_e7322_err_halted,
  419. qib_sdma_event_e90_timer_tick,
  420. };
  421. extern char *qib_sdma_state_names[];
  422. extern char *qib_sdma_event_names[];
  423. struct sdma_set_state_action {
  424. unsigned op_enable:1;
  425. unsigned op_intenable:1;
  426. unsigned op_halt:1;
  427. unsigned op_drain:1;
  428. unsigned go_s99_running_tofalse:1;
  429. unsigned go_s99_running_totrue:1;
  430. };
  431. struct qib_sdma_state {
  432. struct kref kref;
  433. struct completion comp;
  434. enum qib_sdma_states current_state;
  435. struct sdma_set_state_action *set_state_action;
  436. unsigned current_op;
  437. unsigned go_s99_running;
  438. unsigned first_sendbuf;
  439. unsigned last_sendbuf; /* really last +1 */
  440. /* debugging/devel */
  441. enum qib_sdma_states previous_state;
  442. unsigned previous_op;
  443. enum qib_sdma_events last_event;
  444. };
  445. struct xmit_wait {
  446. struct timer_list timer;
  447. u64 counter;
  448. u8 flags;
  449. struct cache {
  450. u64 psxmitdata;
  451. u64 psrcvdata;
  452. u64 psxmitpkts;
  453. u64 psrcvpkts;
  454. u64 psxmitwait;
  455. } counter_cache;
  456. };
  457. /*
  458. * The structure below encapsulates data relevant to a physical IB Port.
  459. * Current chips support only one such port, but the separation
  460. * clarifies things a bit. Note that to conform to IB conventions,
  461. * port-numbers are one-based. The first or only port is port1.
  462. */
  463. struct qib_pportdata {
  464. struct qib_ibport ibport_data;
  465. struct qib_devdata *dd;
  466. struct qib_chippport_specific *cpspec; /* chip-specific per-port */
  467. struct kobject pport_kobj;
  468. struct kobject sl2vl_kobj;
  469. struct kobject diagc_kobj;
  470. /* GUID for this interface, in network order */
  471. __be64 guid;
  472. /* QIB_POLL, etc. link-state specific flags, per port */
  473. u32 lflags;
  474. /* qib_lflags driver is waiting for */
  475. u32 state_wanted;
  476. spinlock_t lflags_lock;
  477. /* number of (port-specific) interrupts for this port -- saturates... */
  478. u32 int_counter;
  479. /* ref count for each pkey */
  480. atomic_t pkeyrefs[4];
  481. /*
  482. * this address is mapped readonly into user processes so they can
  483. * get status cheaply, whenever they want. One qword of status per port
  484. */
  485. u64 *statusp;
  486. /* SendDMA related entries */
  487. spinlock_t sdma_lock;
  488. struct qib_sdma_state sdma_state;
  489. unsigned long sdma_buf_jiffies;
  490. struct qib_sdma_desc *sdma_descq;
  491. u64 sdma_descq_added;
  492. u64 sdma_descq_removed;
  493. u16 sdma_descq_cnt;
  494. u16 sdma_descq_tail;
  495. u16 sdma_descq_head;
  496. u16 sdma_next_intr;
  497. u16 sdma_reset_wait;
  498. u8 sdma_generation;
  499. struct tasklet_struct sdma_sw_clean_up_task;
  500. struct list_head sdma_activelist;
  501. dma_addr_t sdma_descq_phys;
  502. volatile __le64 *sdma_head_dma; /* DMA'ed by chip */
  503. dma_addr_t sdma_head_phys;
  504. wait_queue_head_t state_wait; /* for state_wanted */
  505. /* HoL blocking for SMP replies */
  506. unsigned hol_state;
  507. struct timer_list hol_timer;
  508. /*
  509. * Shadow copies of registers; size indicates read access size.
  510. * Most of them are readonly, but some are write-only register,
  511. * where we manipulate the bits in the shadow copy, and then write
  512. * the shadow copy to qlogic_ib.
  513. *
  514. * We deliberately make most of these 32 bits, since they have
  515. * restricted range. For any that we read, we won't to generate 32
  516. * bit accesses, since Opteron will generate 2 separate 32 bit HT
  517. * transactions for a 64 bit read, and we want to avoid unnecessary
  518. * bus transactions.
  519. */
  520. /* This is the 64 bit group */
  521. /* last ibcstatus. opaque outside chip-specific code */
  522. u64 lastibcstat;
  523. /* these are the "32 bit" regs */
  524. /*
  525. * the following two are 32-bit bitmasks, but {test,clear,set}_bit
  526. * all expect bit fields to be "unsigned long"
  527. */
  528. unsigned long p_rcvctrl; /* shadow per-port rcvctrl */
  529. unsigned long p_sendctrl; /* shadow per-port sendctrl */
  530. u32 ibmtu; /* The MTU programmed for this unit */
  531. /*
  532. * Current max size IB packet (in bytes) including IB headers, that
  533. * we can send. Changes when ibmtu changes.
  534. */
  535. u32 ibmaxlen;
  536. /*
  537. * ibmaxlen at init time, limited by chip and by receive buffer
  538. * size. Not changed after init.
  539. */
  540. u32 init_ibmaxlen;
  541. /* LID programmed for this instance */
  542. u16 lid;
  543. /* list of pkeys programmed; 0 if not set */
  544. u16 pkeys[4];
  545. /* LID mask control */
  546. u8 lmc;
  547. u8 link_width_supported;
  548. u8 link_speed_supported;
  549. u8 link_width_enabled;
  550. u8 link_speed_enabled;
  551. u8 link_width_active;
  552. u8 link_speed_active;
  553. u8 vls_supported;
  554. u8 vls_operational;
  555. /* Rx Polarity inversion (compensate for ~tx on partner) */
  556. u8 rx_pol_inv;
  557. u8 hw_pidx; /* physical port index */
  558. u8 port; /* IB port number and index into dd->pports - 1 */
  559. u8 delay_mult;
  560. /* used to override LED behavior */
  561. u8 led_override; /* Substituted for normal value, if non-zero */
  562. u16 led_override_timeoff; /* delta to next timer event */
  563. u8 led_override_vals[2]; /* Alternates per blink-frame */
  564. u8 led_override_phase; /* Just counts, LSB picks from vals[] */
  565. atomic_t led_override_timer_active;
  566. /* Used to flash LEDs in override mode */
  567. struct timer_list led_override_timer;
  568. struct xmit_wait cong_stats;
  569. struct timer_list symerr_clear_timer;
  570. };
  571. /* Observers. Not to be taken lightly, possibly not to ship. */
  572. /*
  573. * If a diag read or write is to (bottom <= offset <= top),
  574. * the "hoook" is called, allowing, e.g. shadows to be
  575. * updated in sync with the driver. struct diag_observer
  576. * is the "visible" part.
  577. */
  578. struct diag_observer;
  579. typedef int (*diag_hook) (struct qib_devdata *dd,
  580. const struct diag_observer *op,
  581. u32 offs, u64 *data, u64 mask, int only_32);
  582. struct diag_observer {
  583. diag_hook hook;
  584. u32 bottom;
  585. u32 top;
  586. };
  587. extern int qib_register_observer(struct qib_devdata *dd,
  588. const struct diag_observer *op);
  589. /* Only declared here, not defined. Private to diags */
  590. struct diag_observer_list_elt;
  591. /* device data struct now contains only "general per-device" info.
  592. * fields related to a physical IB port are in a qib_pportdata struct,
  593. * described above) while fields only used by a particualr chip-type are in
  594. * a qib_chipdata struct, whose contents are opaque to this file.
  595. */
  596. struct qib_devdata {
  597. struct qib_ibdev verbs_dev; /* must be first */
  598. struct list_head list;
  599. /* pointers to related structs for this device */
  600. /* pci access data structure */
  601. struct pci_dev *pcidev;
  602. struct cdev *user_cdev;
  603. struct cdev *diag_cdev;
  604. struct device *user_device;
  605. struct device *diag_device;
  606. /* mem-mapped pointer to base of chip regs */
  607. u64 __iomem *kregbase;
  608. /* end of mem-mapped chip space excluding sendbuf and user regs */
  609. u64 __iomem *kregend;
  610. /* physical address of chip for io_remap, etc. */
  611. resource_size_t physaddr;
  612. /* qib_cfgctxts pointers */
  613. struct qib_ctxtdata **rcd; /* Receive Context Data */
  614. /* qib_pportdata, points to array of (physical) port-specific
  615. * data structs, indexed by pidx (0..n-1)
  616. */
  617. struct qib_pportdata *pport;
  618. struct qib_chip_specific *cspec; /* chip-specific */
  619. /* kvirt address of 1st 2k pio buffer */
  620. void __iomem *pio2kbase;
  621. /* kvirt address of 1st 4k pio buffer */
  622. void __iomem *pio4kbase;
  623. /* mem-mapped pointer to base of PIO buffers (if using WC PAT) */
  624. void __iomem *piobase;
  625. /* mem-mapped pointer to base of user chip regs (if using WC PAT) */
  626. u64 __iomem *userbase;
  627. void __iomem *piovl15base; /* base of VL15 buffers, if not WC */
  628. /*
  629. * points to area where PIOavail registers will be DMA'ed.
  630. * Has to be on a page of it's own, because the page will be
  631. * mapped into user program space. This copy is *ONLY* ever
  632. * written by DMA, not by the driver! Need a copy per device
  633. * when we get to multiple devices
  634. */
  635. volatile __le64 *pioavailregs_dma; /* DMA'ed by chip */
  636. /* physical address where updates occur */
  637. dma_addr_t pioavailregs_phys;
  638. /* device-specific implementations of functions needed by
  639. * common code. Contrary to previous consensus, we can't
  640. * really just point to a device-specific table, because we
  641. * may need to "bend", e.g. *_f_put_tid
  642. */
  643. /* fallback to alternate interrupt type if possible */
  644. int (*f_intr_fallback)(struct qib_devdata *);
  645. /* hard reset chip */
  646. int (*f_reset)(struct qib_devdata *);
  647. void (*f_quiet_serdes)(struct qib_pportdata *);
  648. int (*f_bringup_serdes)(struct qib_pportdata *);
  649. int (*f_early_init)(struct qib_devdata *);
  650. void (*f_clear_tids)(struct qib_devdata *, struct qib_ctxtdata *);
  651. void (*f_put_tid)(struct qib_devdata *, u64 __iomem*,
  652. u32, unsigned long);
  653. void (*f_cleanup)(struct qib_devdata *);
  654. void (*f_setextled)(struct qib_pportdata *, u32);
  655. /* fill out chip-specific fields */
  656. int (*f_get_base_info)(struct qib_ctxtdata *, struct qib_base_info *);
  657. /* free irq */
  658. void (*f_free_irq)(struct qib_devdata *);
  659. struct qib_message_header *(*f_get_msgheader)
  660. (struct qib_devdata *, __le32 *);
  661. void (*f_config_ctxts)(struct qib_devdata *);
  662. int (*f_get_ib_cfg)(struct qib_pportdata *, int);
  663. int (*f_set_ib_cfg)(struct qib_pportdata *, int, u32);
  664. int (*f_set_ib_loopback)(struct qib_pportdata *, const char *);
  665. int (*f_get_ib_table)(struct qib_pportdata *, int, void *);
  666. int (*f_set_ib_table)(struct qib_pportdata *, int, void *);
  667. u32 (*f_iblink_state)(u64);
  668. u8 (*f_ibphys_portstate)(u64);
  669. void (*f_xgxs_reset)(struct qib_pportdata *);
  670. /* per chip actions needed for IB Link up/down changes */
  671. int (*f_ib_updown)(struct qib_pportdata *, int, u64);
  672. u32 __iomem *(*f_getsendbuf)(struct qib_pportdata *, u64, u32 *);
  673. /* Read/modify/write of GPIO pins (potentially chip-specific */
  674. int (*f_gpio_mod)(struct qib_devdata *dd, u32 out, u32 dir,
  675. u32 mask);
  676. /* Enable writes to config EEPROM (if supported) */
  677. int (*f_eeprom_wen)(struct qib_devdata *dd, int wen);
  678. /*
  679. * modify rcvctrl shadow[s] and write to appropriate chip-regs.
  680. * see above QIB_RCVCTRL_xxx_ENB/DIS for operations.
  681. * (ctxt == -1) means "all contexts", only meaningful for
  682. * clearing. Could remove if chip_spec shutdown properly done.
  683. */
  684. void (*f_rcvctrl)(struct qib_pportdata *, unsigned int op,
  685. int ctxt);
  686. /* Read/modify/write sendctrl appropriately for op and port. */
  687. void (*f_sendctrl)(struct qib_pportdata *, u32 op);
  688. void (*f_set_intr_state)(struct qib_devdata *, u32);
  689. void (*f_set_armlaunch)(struct qib_devdata *, u32);
  690. void (*f_wantpiobuf_intr)(struct qib_devdata *, u32);
  691. int (*f_late_initreg)(struct qib_devdata *);
  692. int (*f_init_sdma_regs)(struct qib_pportdata *);
  693. u16 (*f_sdma_gethead)(struct qib_pportdata *);
  694. int (*f_sdma_busy)(struct qib_pportdata *);
  695. void (*f_sdma_update_tail)(struct qib_pportdata *, u16);
  696. void (*f_sdma_set_desc_cnt)(struct qib_pportdata *, unsigned);
  697. void (*f_sdma_sendctrl)(struct qib_pportdata *, unsigned);
  698. void (*f_sdma_hw_clean_up)(struct qib_pportdata *);
  699. void (*f_sdma_hw_start_up)(struct qib_pportdata *);
  700. void (*f_sdma_init_early)(struct qib_pportdata *);
  701. void (*f_set_cntr_sample)(struct qib_pportdata *, u32, u32);
  702. void (*f_update_usrhead)(struct qib_ctxtdata *, u64, u32, u32);
  703. u32 (*f_hdrqempty)(struct qib_ctxtdata *);
  704. u64 (*f_portcntr)(struct qib_pportdata *, u32);
  705. u32 (*f_read_cntrs)(struct qib_devdata *, loff_t, char **,
  706. u64 **);
  707. u32 (*f_read_portcntrs)(struct qib_devdata *, loff_t, u32,
  708. char **, u64 **);
  709. u32 (*f_setpbc_control)(struct qib_pportdata *, u32, u8, u8);
  710. void (*f_initvl15_bufs)(struct qib_devdata *);
  711. void (*f_init_ctxt)(struct qib_ctxtdata *);
  712. void (*f_txchk_change)(struct qib_devdata *, u32, u32, u32,
  713. struct qib_ctxtdata *);
  714. void (*f_writescratch)(struct qib_devdata *, u32);
  715. int (*f_tempsense_rd)(struct qib_devdata *, int regnum);
  716. char *boardname; /* human readable board info */
  717. /* template for writing TIDs */
  718. u64 tidtemplate;
  719. /* value to write to free TIDs */
  720. u64 tidinvalid;
  721. /* number of registers used for pioavail */
  722. u32 pioavregs;
  723. /* device (not port) flags, basically device capabilities */
  724. u32 flags;
  725. /* last buffer for user use */
  726. u32 lastctxt_piobuf;
  727. /* saturating counter of (non-port-specific) device interrupts */
  728. u32 int_counter;
  729. /* pio bufs allocated per ctxt */
  730. u32 pbufsctxt;
  731. /* if remainder on bufs/ctxt, ctxts < extrabuf get 1 extra */
  732. u32 ctxts_extrabuf;
  733. /*
  734. * number of ctxts configured as max; zero is set to number chip
  735. * supports, less gives more pio bufs/ctxt, etc.
  736. */
  737. u32 cfgctxts;
  738. /*
  739. * hint that we should update pioavailshadow before
  740. * looking for a PIO buffer
  741. */
  742. u32 upd_pio_shadow;
  743. /* internal debugging stats */
  744. u32 maxpkts_call;
  745. u32 avgpkts_call;
  746. u64 nopiobufs;
  747. /* PCI Vendor ID (here for NodeInfo) */
  748. u16 vendorid;
  749. /* PCI Device ID (here for NodeInfo) */
  750. u16 deviceid;
  751. /* for write combining settings */
  752. unsigned long wc_cookie;
  753. unsigned long wc_base;
  754. unsigned long wc_len;
  755. /* shadow copy of struct page *'s for exp tid pages */
  756. struct page **pageshadow;
  757. /* shadow copy of dma handles for exp tid pages */
  758. dma_addr_t *physshadow;
  759. u64 __iomem *egrtidbase;
  760. spinlock_t sendctrl_lock; /* protect changes to sendctrl shadow */
  761. /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
  762. spinlock_t uctxt_lock; /* rcd and user context changes */
  763. /*
  764. * per unit status, see also portdata statusp
  765. * mapped readonly into user processes so they can get unit and
  766. * IB link status cheaply
  767. */
  768. u64 *devstatusp;
  769. char *freezemsg; /* freeze msg if hw error put chip in freeze */
  770. u32 freezelen; /* max length of freezemsg */
  771. /* timer used to prevent stats overflow, error throttling, etc. */
  772. struct timer_list stats_timer;
  773. /* timer to verify interrupts work, and fallback if possible */
  774. struct timer_list intrchk_timer;
  775. unsigned long ureg_align; /* user register alignment */
  776. /*
  777. * Protects pioavailshadow, pioavailkernel, pio_need_disarm, and
  778. * pio_writing.
  779. */
  780. spinlock_t pioavail_lock;
  781. /*
  782. * Shadow copies of registers; size indicates read access size.
  783. * Most of them are readonly, but some are write-only register,
  784. * where we manipulate the bits in the shadow copy, and then write
  785. * the shadow copy to qlogic_ib.
  786. *
  787. * We deliberately make most of these 32 bits, since they have
  788. * restricted range. For any that we read, we won't to generate 32
  789. * bit accesses, since Opteron will generate 2 separate 32 bit HT
  790. * transactions for a 64 bit read, and we want to avoid unnecessary
  791. * bus transactions.
  792. */
  793. /* This is the 64 bit group */
  794. unsigned long pioavailshadow[6];
  795. /* bitmap of send buffers available for the kernel to use with PIO. */
  796. unsigned long pioavailkernel[6];
  797. /* bitmap of send buffers which need to be disarmed. */
  798. unsigned long pio_need_disarm[3];
  799. /* bitmap of send buffers which are being written to. */
  800. unsigned long pio_writing[3];
  801. /* kr_revision shadow */
  802. u64 revision;
  803. /* Base GUID for device (from eeprom, network order) */
  804. __be64 base_guid;
  805. /*
  806. * kr_sendpiobufbase value (chip offset of pio buffers), and the
  807. * base of the 2KB buffer s(user processes only use 2K)
  808. */
  809. u64 piobufbase;
  810. u32 pio2k_bufbase;
  811. /* these are the "32 bit" regs */
  812. /* number of GUIDs in the flash for this interface */
  813. u32 nguid;
  814. /*
  815. * the following two are 32-bit bitmasks, but {test,clear,set}_bit
  816. * all expect bit fields to be "unsigned long"
  817. */
  818. unsigned long rcvctrl; /* shadow per device rcvctrl */
  819. unsigned long sendctrl; /* shadow per device sendctrl */
  820. /* value we put in kr_rcvhdrcnt */
  821. u32 rcvhdrcnt;
  822. /* value we put in kr_rcvhdrsize */
  823. u32 rcvhdrsize;
  824. /* value we put in kr_rcvhdrentsize */
  825. u32 rcvhdrentsize;
  826. /* kr_ctxtcnt value */
  827. u32 ctxtcnt;
  828. /* kr_pagealign value */
  829. u32 palign;
  830. /* number of "2KB" PIO buffers */
  831. u32 piobcnt2k;
  832. /* size in bytes of "2KB" PIO buffers */
  833. u32 piosize2k;
  834. /* max usable size in dwords of a "2KB" PIO buffer before going "4KB" */
  835. u32 piosize2kmax_dwords;
  836. /* number of "4KB" PIO buffers */
  837. u32 piobcnt4k;
  838. /* size in bytes of "4KB" PIO buffers */
  839. u32 piosize4k;
  840. /* kr_rcvegrbase value */
  841. u32 rcvegrbase;
  842. /* kr_rcvtidbase value */
  843. u32 rcvtidbase;
  844. /* kr_rcvtidcnt value */
  845. u32 rcvtidcnt;
  846. /* kr_userregbase */
  847. u32 uregbase;
  848. /* shadow the control register contents */
  849. u32 control;
  850. /* chip address space used by 4k pio buffers */
  851. u32 align4k;
  852. /* size of each rcvegrbuffer */
  853. u32 rcvegrbufsize;
  854. /* localbus width (1, 2,4,8,16,32) from config space */
  855. u32 lbus_width;
  856. /* localbus speed in MHz */
  857. u32 lbus_speed;
  858. int unit; /* unit # of this chip */
  859. /* start of CHIP_SPEC move to chipspec, but need code changes */
  860. /* low and high portions of MSI capability/vector */
  861. u32 msi_lo;
  862. /* saved after PCIe init for restore after reset */
  863. u32 msi_hi;
  864. /* MSI data (vector) saved for restore */
  865. u16 msi_data;
  866. /* so we can rewrite it after a chip reset */
  867. u32 pcibar0;
  868. /* so we can rewrite it after a chip reset */
  869. u32 pcibar1;
  870. u64 rhdrhead_intr_off;
  871. /*
  872. * ASCII serial number, from flash, large enough for original
  873. * all digit strings, and longer QLogic serial number format
  874. */
  875. u8 serial[16];
  876. /* human readable board version */
  877. u8 boardversion[96];
  878. u8 lbus_info[32]; /* human readable localbus info */
  879. /* chip major rev, from qib_revision */
  880. u8 majrev;
  881. /* chip minor rev, from qib_revision */
  882. u8 minrev;
  883. /* Misc small ints */
  884. /* Number of physical ports available */
  885. u8 num_pports;
  886. /* Lowest context number which can be used by user processes */
  887. u8 first_user_ctxt;
  888. u8 n_krcv_queues;
  889. u8 qpn_mask;
  890. u8 skip_kctxt_mask;
  891. u16 rhf_offset; /* offset of RHF within receive header entry */
  892. /*
  893. * GPIO pins for twsi-connected devices, and device code for eeprom
  894. */
  895. u8 gpio_sda_num;
  896. u8 gpio_scl_num;
  897. u8 twsi_eeprom_dev;
  898. u8 board_atten;
  899. /* Support (including locks) for EEPROM logging of errors and time */
  900. /* control access to actual counters, timer */
  901. spinlock_t eep_st_lock;
  902. /* control high-level access to EEPROM */
  903. struct mutex eep_lock;
  904. uint64_t traffic_wds;
  905. /* active time is kept in seconds, but logged in hours */
  906. atomic_t active_time;
  907. /* Below are nominal shadow of EEPROM, new since last EEPROM update */
  908. uint8_t eep_st_errs[QIB_EEP_LOG_CNT];
  909. uint8_t eep_st_new_errs[QIB_EEP_LOG_CNT];
  910. uint16_t eep_hrs;
  911. /*
  912. * masks for which bits of errs, hwerrs that cause
  913. * each of the counters to increment.
  914. */
  915. struct qib_eep_log_mask eep_st_masks[QIB_EEP_LOG_CNT];
  916. struct qib_diag_client *diag_client;
  917. spinlock_t qib_diag_trans_lock; /* protect diag observer ops */
  918. struct diag_observer_list_elt *diag_observer_list;
  919. u8 psxmitwait_supported;
  920. /* cycle length of PS* counters in HW (in picoseconds) */
  921. u16 psxmitwait_check_rate;
  922. };
  923. /* hol_state values */
  924. #define QIB_HOL_UP 0
  925. #define QIB_HOL_INIT 1
  926. #define QIB_SDMA_SENDCTRL_OP_ENABLE (1U << 0)
  927. #define QIB_SDMA_SENDCTRL_OP_INTENABLE (1U << 1)
  928. #define QIB_SDMA_SENDCTRL_OP_HALT (1U << 2)
  929. #define QIB_SDMA_SENDCTRL_OP_CLEANUP (1U << 3)
  930. #define QIB_SDMA_SENDCTRL_OP_DRAIN (1U << 4)
  931. /* operation types for f_txchk_change() */
  932. #define TXCHK_CHG_TYPE_DIS1 3
  933. #define TXCHK_CHG_TYPE_ENAB1 2
  934. #define TXCHK_CHG_TYPE_KERN 1
  935. #define TXCHK_CHG_TYPE_USER 0
  936. #define QIB_CHASE_TIME msecs_to_jiffies(145)
  937. #define QIB_CHASE_DIS_TIME msecs_to_jiffies(160)
  938. /* Private data for file operations */
  939. struct qib_filedata {
  940. struct qib_ctxtdata *rcd;
  941. unsigned subctxt;
  942. unsigned tidcursor;
  943. struct qib_user_sdma_queue *pq;
  944. int rec_cpu_num; /* for cpu affinity; -1 if none */
  945. };
  946. extern struct list_head qib_dev_list;
  947. extern spinlock_t qib_devs_lock;
  948. extern struct qib_devdata *qib_lookup(int unit);
  949. extern u32 qib_cpulist_count;
  950. extern unsigned long *qib_cpulist;
  951. extern unsigned qib_wc_pat;
  952. int qib_init(struct qib_devdata *, int);
  953. int init_chip_wc_pat(struct qib_devdata *dd, u32);
  954. int qib_enable_wc(struct qib_devdata *dd);
  955. void qib_disable_wc(struct qib_devdata *dd);
  956. int qib_count_units(int *npresentp, int *nupp);
  957. int qib_count_active_units(void);
  958. int qib_cdev_init(int minor, const char *name,
  959. const struct file_operations *fops,
  960. struct cdev **cdevp, struct device **devp);
  961. void qib_cdev_cleanup(struct cdev **cdevp, struct device **devp);
  962. int qib_dev_init(void);
  963. void qib_dev_cleanup(void);
  964. int qib_diag_add(struct qib_devdata *);
  965. void qib_diag_remove(struct qib_devdata *);
  966. void qib_handle_e_ibstatuschanged(struct qib_pportdata *, u64);
  967. void qib_sdma_update_tail(struct qib_pportdata *, u16); /* hold sdma_lock */
  968. int qib_decode_err(struct qib_devdata *dd, char *buf, size_t blen, u64 err);
  969. void qib_bad_intrstatus(struct qib_devdata *);
  970. void qib_handle_urcv(struct qib_devdata *, u64);
  971. /* clean up any per-chip chip-specific stuff */
  972. void qib_chip_cleanup(struct qib_devdata *);
  973. /* clean up any chip type-specific stuff */
  974. void qib_chip_done(void);
  975. /* check to see if we have to force ordering for write combining */
  976. int qib_unordered_wc(void);
  977. void qib_pio_copy(void __iomem *to, const void *from, size_t count);
  978. void qib_disarm_piobufs(struct qib_devdata *, unsigned, unsigned);
  979. int qib_disarm_piobufs_ifneeded(struct qib_ctxtdata *);
  980. void qib_disarm_piobufs_set(struct qib_devdata *, unsigned long *, unsigned);
  981. void qib_cancel_sends(struct qib_pportdata *);
  982. int qib_create_rcvhdrq(struct qib_devdata *, struct qib_ctxtdata *);
  983. int qib_setup_eagerbufs(struct qib_ctxtdata *);
  984. void qib_set_ctxtcnt(struct qib_devdata *);
  985. int qib_create_ctxts(struct qib_devdata *dd);
  986. struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *, u32);
  987. void qib_init_pportdata(struct qib_pportdata *, struct qib_devdata *, u8, u8);
  988. void qib_free_ctxtdata(struct qib_devdata *, struct qib_ctxtdata *);
  989. u32 qib_kreceive(struct qib_ctxtdata *, u32 *, u32 *);
  990. int qib_reset_device(int);
  991. int qib_wait_linkstate(struct qib_pportdata *, u32, int);
  992. int qib_set_linkstate(struct qib_pportdata *, u8);
  993. int qib_set_mtu(struct qib_pportdata *, u16);
  994. int qib_set_lid(struct qib_pportdata *, u32, u8);
  995. void qib_hol_down(struct qib_pportdata *);
  996. void qib_hol_init(struct qib_pportdata *);
  997. void qib_hol_up(struct qib_pportdata *);
  998. void qib_hol_event(unsigned long);
  999. void qib_disable_after_error(struct qib_devdata *);
  1000. int qib_set_uevent_bits(struct qib_pportdata *, const int);
  1001. /* for use in system calls, where we want to know device type, etc. */
  1002. #define ctxt_fp(fp) \
  1003. (((struct qib_filedata *)(fp)->private_data)->rcd)
  1004. #define subctxt_fp(fp) \
  1005. (((struct qib_filedata *)(fp)->private_data)->subctxt)
  1006. #define tidcursor_fp(fp) \
  1007. (((struct qib_filedata *)(fp)->private_data)->tidcursor)
  1008. #define user_sdma_queue_fp(fp) \
  1009. (((struct qib_filedata *)(fp)->private_data)->pq)
  1010. static inline struct qib_devdata *dd_from_ppd(struct qib_pportdata *ppd)
  1011. {
  1012. return ppd->dd;
  1013. }
  1014. static inline struct qib_devdata *dd_from_dev(struct qib_ibdev *dev)
  1015. {
  1016. return container_of(dev, struct qib_devdata, verbs_dev);
  1017. }
  1018. static inline struct qib_devdata *dd_from_ibdev(struct ib_device *ibdev)
  1019. {
  1020. return dd_from_dev(to_idev(ibdev));
  1021. }
  1022. static inline struct qib_pportdata *ppd_from_ibp(struct qib_ibport *ibp)
  1023. {
  1024. return container_of(ibp, struct qib_pportdata, ibport_data);
  1025. }
  1026. static inline struct qib_ibport *to_iport(struct ib_device *ibdev, u8 port)
  1027. {
  1028. struct qib_devdata *dd = dd_from_ibdev(ibdev);
  1029. unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
  1030. WARN_ON(pidx >= dd->num_pports);
  1031. return &dd->pport[pidx].ibport_data;
  1032. }
  1033. /*
  1034. * values for dd->flags (_device_ related flags) and
  1035. */
  1036. #define QIB_HAS_LINK_LATENCY 0x1 /* supports link latency (IB 1.2) */
  1037. #define QIB_INITTED 0x2 /* chip and driver up and initted */
  1038. #define QIB_DOING_RESET 0x4 /* in the middle of doing chip reset */
  1039. #define QIB_PRESENT 0x8 /* chip accesses can be done */
  1040. #define QIB_PIO_FLUSH_WC 0x10 /* Needs Write combining flush for PIO */
  1041. #define QIB_HAS_THRESH_UPDATE 0x40
  1042. #define QIB_HAS_SDMA_TIMEOUT 0x80
  1043. #define QIB_USE_SPCL_TRIG 0x100 /* SpecialTrigger launch enabled */
  1044. #define QIB_NODMA_RTAIL 0x200 /* rcvhdrtail register DMA enabled */
  1045. #define QIB_HAS_INTX 0x800 /* Supports INTx interrupts */
  1046. #define QIB_HAS_SEND_DMA 0x1000 /* Supports Send DMA */
  1047. #define QIB_HAS_VLSUPP 0x2000 /* Supports multiple VLs; PBC different */
  1048. #define QIB_HAS_HDRSUPP 0x4000 /* Supports header suppression */
  1049. #define QIB_BADINTR 0x8000 /* severe interrupt problems */
  1050. #define QIB_DCA_ENABLED 0x10000 /* Direct Cache Access enabled */
  1051. #define QIB_HAS_QSFP 0x20000 /* device (card instance) has QSFP */
  1052. /*
  1053. * values for ppd->lflags (_ib_port_ related flags)
  1054. */
  1055. #define QIBL_LINKV 0x1 /* IB link state valid */
  1056. #define QIBL_LINKDOWN 0x8 /* IB link is down */
  1057. #define QIBL_LINKINIT 0x10 /* IB link level is up */
  1058. #define QIBL_LINKARMED 0x20 /* IB link is ARMED */
  1059. #define QIBL_LINKACTIVE 0x40 /* IB link is ACTIVE */
  1060. /* leave a gap for more IB-link state */
  1061. #define QIBL_IB_AUTONEG_INPROG 0x1000 /* non-IBTA DDR/QDR neg active */
  1062. #define QIBL_IB_AUTONEG_FAILED 0x2000 /* non-IBTA DDR/QDR neg failed */
  1063. #define QIBL_IB_LINK_DISABLED 0x4000 /* Linkdown-disable forced,
  1064. * Do not try to bring up */
  1065. #define QIBL_IB_FORCE_NOTIFY 0x8000 /* force notify on next ib change */
  1066. /* IB dword length mask in PBC (lower 11 bits); same for all chips */
  1067. #define QIB_PBC_LENGTH_MASK ((1 << 11) - 1)
  1068. /* ctxt_flag bit offsets */
  1069. /* waiting for a packet to arrive */
  1070. #define QIB_CTXT_WAITING_RCV 2
  1071. /* master has not finished initializing */
  1072. #define QIB_CTXT_MASTER_UNINIT 4
  1073. /* waiting for an urgent packet to arrive */
  1074. #define QIB_CTXT_WAITING_URG 5
  1075. /* free up any allocated data at closes */
  1076. void qib_free_data(struct qib_ctxtdata *dd);
  1077. void qib_chg_pioavailkernel(struct qib_devdata *, unsigned, unsigned,
  1078. u32, struct qib_ctxtdata *);
  1079. struct qib_devdata *qib_init_iba7322_funcs(struct pci_dev *,
  1080. const struct pci_device_id *);
  1081. struct qib_devdata *qib_init_iba7220_funcs(struct pci_dev *,
  1082. const struct pci_device_id *);
  1083. struct qib_devdata *qib_init_iba6120_funcs(struct pci_dev *,
  1084. const struct pci_device_id *);
  1085. void qib_free_devdata(struct qib_devdata *);
  1086. struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra);
  1087. #define QIB_TWSI_NO_DEV 0xFF
  1088. /* Below qib_twsi_ functions must be called with eep_lock held */
  1089. int qib_twsi_reset(struct qib_devdata *dd);
  1090. int qib_twsi_blk_rd(struct qib_devdata *dd, int dev, int addr, void *buffer,
  1091. int len);
  1092. int qib_twsi_blk_wr(struct qib_devdata *dd, int dev, int addr,
  1093. const void *buffer, int len);
  1094. void qib_get_eeprom_info(struct qib_devdata *);
  1095. int qib_update_eeprom_log(struct qib_devdata *dd);
  1096. void qib_inc_eeprom_err(struct qib_devdata *dd, u32 eidx, u32 incr);
  1097. void qib_dump_lookup_output_queue(struct qib_devdata *);
  1098. void qib_force_pio_avail_update(struct qib_devdata *);
  1099. void qib_clear_symerror_on_linkup(unsigned long opaque);
  1100. /*
  1101. * Set LED override, only the two LSBs have "public" meaning, but
  1102. * any non-zero value substitutes them for the Link and LinkTrain
  1103. * LED states.
  1104. */
  1105. #define QIB_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
  1106. #define QIB_LED_LOG 2 /* Logical (link) YELLOW LED */
  1107. void qib_set_led_override(struct qib_pportdata *ppd, unsigned int val);
  1108. /* send dma routines */
  1109. int qib_setup_sdma(struct qib_pportdata *);
  1110. void qib_teardown_sdma(struct qib_pportdata *);
  1111. void __qib_sdma_intr(struct qib_pportdata *);
  1112. void qib_sdma_intr(struct qib_pportdata *);
  1113. int qib_sdma_verbs_send(struct qib_pportdata *, struct qib_sge_state *,
  1114. u32, struct qib_verbs_txreq *);
  1115. /* ppd->sdma_lock should be locked before calling this. */
  1116. int qib_sdma_make_progress(struct qib_pportdata *dd);
  1117. /* must be called under qib_sdma_lock */
  1118. static inline u16 qib_sdma_descq_freecnt(const struct qib_pportdata *ppd)
  1119. {
  1120. return ppd->sdma_descq_cnt -
  1121. (ppd->sdma_descq_added - ppd->sdma_descq_removed) - 1;
  1122. }
  1123. static inline int __qib_sdma_running(struct qib_pportdata *ppd)
  1124. {
  1125. return ppd->sdma_state.current_state == qib_sdma_state_s99_running;
  1126. }
  1127. int qib_sdma_running(struct qib_pportdata *);
  1128. void __qib_sdma_process_event(struct qib_pportdata *, enum qib_sdma_events);
  1129. void qib_sdma_process_event(struct qib_pportdata *, enum qib_sdma_events);
  1130. /*
  1131. * number of words used for protocol header if not set by qib_userinit();
  1132. */
  1133. #define QIB_DFLT_RCVHDRSIZE 9
  1134. /*
  1135. * We need to be able to handle an IB header of at least 24 dwords.
  1136. * We need the rcvhdrq large enough to handle largest IB header, but
  1137. * still have room for a 2KB MTU standard IB packet.
  1138. * Additionally, some processor/memory controller combinations
  1139. * benefit quite strongly from having the DMA'ed data be cacheline
  1140. * aligned and a cacheline multiple, so we set the size to 32 dwords
  1141. * (2 64-byte primary cachelines for pretty much all processors of
  1142. * interest). The alignment hurts nothing, other than using somewhat
  1143. * more memory.
  1144. */
  1145. #define QIB_RCVHDR_ENTSIZE 32
  1146. int qib_get_user_pages(unsigned long, size_t, struct page **);
  1147. void qib_release_user_pages(struct page **, size_t);
  1148. int qib_eeprom_read(struct qib_devdata *, u8, void *, int);
  1149. int qib_eeprom_write(struct qib_devdata *, u8, const void *, int);
  1150. u32 __iomem *qib_getsendbuf_range(struct qib_devdata *, u32 *, u32, u32);
  1151. void qib_sendbuf_done(struct qib_devdata *, unsigned);
  1152. static inline void qib_clear_rcvhdrtail(const struct qib_ctxtdata *rcd)
  1153. {
  1154. *((u64 *) rcd->rcvhdrtail_kvaddr) = 0ULL;
  1155. }
  1156. static inline u32 qib_get_rcvhdrtail(const struct qib_ctxtdata *rcd)
  1157. {
  1158. /*
  1159. * volatile because it's a DMA target from the chip, routine is
  1160. * inlined, and don't want register caching or reordering.
  1161. */
  1162. return (u32) le64_to_cpu(
  1163. *((volatile __le64 *)rcd->rcvhdrtail_kvaddr)); /* DMA'ed */
  1164. }
  1165. static inline u32 qib_get_hdrqtail(const struct qib_ctxtdata *rcd)
  1166. {
  1167. const struct qib_devdata *dd = rcd->dd;
  1168. u32 hdrqtail;
  1169. if (dd->flags & QIB_NODMA_RTAIL) {
  1170. __le32 *rhf_addr;
  1171. u32 seq;
  1172. rhf_addr = (__le32 *) rcd->rcvhdrq +
  1173. rcd->head + dd->rhf_offset;
  1174. seq = qib_hdrget_seq(rhf_addr);
  1175. hdrqtail = rcd->head;
  1176. if (seq == rcd->seq_cnt)
  1177. hdrqtail++;
  1178. } else
  1179. hdrqtail = qib_get_rcvhdrtail(rcd);
  1180. return hdrqtail;
  1181. }
  1182. /*
  1183. * sysfs interface.
  1184. */
  1185. extern const char ib_qib_version[];
  1186. int qib_device_create(struct qib_devdata *);
  1187. void qib_device_remove(struct qib_devdata *);
  1188. int qib_create_port_files(struct ib_device *ibdev, u8 port_num,
  1189. struct kobject *kobj);
  1190. int qib_verbs_register_sysfs(struct qib_devdata *);
  1191. void qib_verbs_unregister_sysfs(struct qib_devdata *);
  1192. /* Hook for sysfs read of QSFP */
  1193. extern int qib_qsfp_dump(struct qib_pportdata *ppd, char *buf, int len);
  1194. int __init qib_init_qibfs(void);
  1195. int __exit qib_exit_qibfs(void);
  1196. int qibfs_add(struct qib_devdata *);
  1197. int qibfs_remove(struct qib_devdata *);
  1198. int qib_pcie_init(struct pci_dev *, const struct pci_device_id *);
  1199. int qib_pcie_ddinit(struct qib_devdata *, struct pci_dev *,
  1200. const struct pci_device_id *);
  1201. void qib_pcie_ddcleanup(struct qib_devdata *);
  1202. int qib_pcie_params(struct qib_devdata *, u32, u32 *, struct msix_entry *);
  1203. int qib_reinit_intr(struct qib_devdata *);
  1204. void qib_enable_intx(struct pci_dev *);
  1205. void qib_nomsi(struct qib_devdata *);
  1206. void qib_nomsix(struct qib_devdata *);
  1207. void qib_pcie_getcmd(struct qib_devdata *, u16 *, u8 *, u8 *);
  1208. void qib_pcie_reenable(struct qib_devdata *, u16, u8, u8);
  1209. /*
  1210. * dma_addr wrappers - all 0's invalid for hw
  1211. */
  1212. dma_addr_t qib_map_page(struct pci_dev *, struct page *, unsigned long,
  1213. size_t, int);
  1214. const char *qib_get_unit_name(int unit);
  1215. /*
  1216. * Flush write combining store buffers (if present) and perform a write
  1217. * barrier.
  1218. */
  1219. #if defined(CONFIG_X86_64)
  1220. #define qib_flush_wc() asm volatile("sfence" : : : "memory")
  1221. #else
  1222. #define qib_flush_wc() wmb() /* no reorder around wc flush */
  1223. #endif
  1224. /* global module parameter variables */
  1225. extern unsigned qib_ibmtu;
  1226. extern ushort qib_cfgctxts;
  1227. extern ushort qib_num_cfg_vls;
  1228. extern ushort qib_mini_init; /* If set, do few (ideally 0) writes to chip */
  1229. extern unsigned qib_n_krcv_queues;
  1230. extern unsigned qib_sdma_fetch_arb;
  1231. extern unsigned qib_compat_ddr_negotiate;
  1232. extern int qib_special_trigger;
  1233. extern struct mutex qib_mutex;
  1234. /* Number of seconds before our card status check... */
  1235. #define STATUS_TIMEOUT 60
  1236. #define QIB_DRV_NAME "ib_qib"
  1237. #define QIB_USER_MINOR_BASE 0
  1238. #define QIB_TRACE_MINOR 127
  1239. #define QIB_DIAGPKT_MINOR 128
  1240. #define QIB_DIAG_MINOR_BASE 129
  1241. #define QIB_NMINORS 255
  1242. #define PCI_VENDOR_ID_PATHSCALE 0x1fc1
  1243. #define PCI_VENDOR_ID_QLOGIC 0x1077
  1244. #define PCI_DEVICE_ID_QLOGIC_IB_6120 0x10
  1245. #define PCI_DEVICE_ID_QLOGIC_IB_7220 0x7220
  1246. #define PCI_DEVICE_ID_QLOGIC_IB_7322 0x7322
  1247. /*
  1248. * qib_early_err is used (only!) to print early errors before devdata is
  1249. * allocated, or when dd->pcidev may not be valid, and at the tail end of
  1250. * cleanup when devdata may have been freed, etc. qib_dev_porterr is
  1251. * the same as qib_dev_err, but is used when the message really needs
  1252. * the IB port# to be definitive as to what's happening..
  1253. * All of these go to the trace log, and the trace log entry is done
  1254. * first to avoid possible serial port delays from printk.
  1255. */
  1256. #define qib_early_err(dev, fmt, ...) \
  1257. do { \
  1258. dev_info(dev, KERN_ERR QIB_DRV_NAME ": " fmt, ##__VA_ARGS__); \
  1259. } while (0)
  1260. #define qib_dev_err(dd, fmt, ...) \
  1261. do { \
  1262. dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
  1263. qib_get_unit_name((dd)->unit), ##__VA_ARGS__); \
  1264. } while (0)
  1265. #define qib_dev_porterr(dd, port, fmt, ...) \
  1266. do { \
  1267. dev_err(&(dd)->pcidev->dev, "%s: IB%u:%u " fmt, \
  1268. qib_get_unit_name((dd)->unit), (dd)->unit, (port), \
  1269. ##__VA_ARGS__); \
  1270. } while (0)
  1271. #define qib_devinfo(pcidev, fmt, ...) \
  1272. do { \
  1273. dev_info(&(pcidev)->dev, fmt, ##__VA_ARGS__); \
  1274. } while (0)
  1275. /*
  1276. * this is used for formatting hw error messages...
  1277. */
  1278. struct qib_hwerror_msgs {
  1279. u64 mask;
  1280. const char *msg;
  1281. };
  1282. #define QLOGIC_IB_HWE_MSG(a, b) { .mask = a, .msg = b }
  1283. /* in qib_intr.c... */
  1284. void qib_format_hwerrors(u64 hwerrs,
  1285. const struct qib_hwerror_msgs *hwerrmsgs,
  1286. size_t nhwerrmsgs, char *msg, size_t lmsg);
  1287. #endif /* _QIB_KERNEL_H */