t4.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. * - Redistributions in binary form must reproduce the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer in the documentation and/or other materials
  20. * provided with the distribution.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  23. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  24. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  25. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  26. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  27. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  28. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  29. * SOFTWARE.
  30. */
  31. #ifndef __T4_H__
  32. #define __T4_H__
  33. #include "t4_hw.h"
  34. #include "t4_regs.h"
  35. #include "t4_msg.h"
  36. #include "t4fw_ri_api.h"
  37. #define T4_QID_BASE 1024
  38. #define T4_MAX_QIDS 256
  39. #define T4_MAX_NUM_QP (1<<16)
  40. #define T4_MAX_NUM_CQ (1<<15)
  41. #define T4_MAX_NUM_PD (1<<15)
  42. #define T4_EQ_STATUS_ENTRIES (L1_CACHE_BYTES > 64 ? 2 : 1)
  43. #define T4_MAX_EQ_SIZE (65520 - T4_EQ_STATUS_ENTRIES)
  44. #define T4_MAX_IQ_SIZE (65520 - 1)
  45. #define T4_MAX_RQ_SIZE (8192 - T4_EQ_STATUS_ENTRIES)
  46. #define T4_MAX_SQ_SIZE (T4_MAX_EQ_SIZE - 1)
  47. #define T4_MAX_QP_DEPTH (T4_MAX_RQ_SIZE - 1)
  48. #define T4_MAX_CQ_DEPTH (T4_MAX_IQ_SIZE - 1)
  49. #define T4_MAX_NUM_STAG (1<<15)
  50. #define T4_MAX_MR_SIZE (~0ULL - 1)
  51. #define T4_PAGESIZE_MASK 0xffff000 /* 4KB-128MB */
  52. #define T4_STAG_UNSET 0xffffffff
  53. #define T4_FW_MAJ 0
  54. #define T4_EQ_STATUS_ENTRIES (L1_CACHE_BYTES > 64 ? 2 : 1)
  55. struct t4_status_page {
  56. __be32 rsvd1; /* flit 0 - hw owns */
  57. __be16 rsvd2;
  58. __be16 qid;
  59. __be16 cidx;
  60. __be16 pidx;
  61. u8 qp_err; /* flit 1 - sw owns */
  62. u8 db_off;
  63. };
  64. #define T4_EQ_SIZE 64
  65. #define T4_SQ_NUM_SLOTS 4
  66. #define T4_SQ_NUM_BYTES (T4_EQ_SIZE * T4_SQ_NUM_SLOTS)
  67. #define T4_MAX_SEND_SGE ((T4_SQ_NUM_BYTES - sizeof(struct fw_ri_send_wr) - \
  68. sizeof(struct fw_ri_isgl)) / sizeof(struct fw_ri_sge))
  69. #define T4_MAX_SEND_INLINE ((T4_SQ_NUM_BYTES - sizeof(struct fw_ri_send_wr) - \
  70. sizeof(struct fw_ri_immd)))
  71. #define T4_MAX_WRITE_INLINE ((T4_SQ_NUM_BYTES - \
  72. sizeof(struct fw_ri_rdma_write_wr) - \
  73. sizeof(struct fw_ri_immd)))
  74. #define T4_MAX_WRITE_SGE ((T4_SQ_NUM_BYTES - \
  75. sizeof(struct fw_ri_rdma_write_wr) - \
  76. sizeof(struct fw_ri_isgl)) / sizeof(struct fw_ri_sge))
  77. #define T4_MAX_FR_IMMD ((T4_SQ_NUM_BYTES - sizeof(struct fw_ri_fr_nsmr_wr) - \
  78. sizeof(struct fw_ri_immd)))
  79. #define T4_MAX_FR_DEPTH (T4_MAX_FR_IMMD / sizeof(u64))
  80. #define T4_RQ_NUM_SLOTS 2
  81. #define T4_RQ_NUM_BYTES (T4_EQ_SIZE * T4_RQ_NUM_SLOTS)
  82. #define T4_MAX_RECV_SGE 4
  83. union t4_wr {
  84. struct fw_ri_res_wr res;
  85. struct fw_ri_wr ri;
  86. struct fw_ri_rdma_write_wr write;
  87. struct fw_ri_send_wr send;
  88. struct fw_ri_rdma_read_wr read;
  89. struct fw_ri_bind_mw_wr bind;
  90. struct fw_ri_fr_nsmr_wr fr;
  91. struct fw_ri_inv_lstag_wr inv;
  92. struct t4_status_page status;
  93. __be64 flits[T4_EQ_SIZE / sizeof(__be64) * T4_SQ_NUM_SLOTS];
  94. };
  95. union t4_recv_wr {
  96. struct fw_ri_recv_wr recv;
  97. struct t4_status_page status;
  98. __be64 flits[T4_EQ_SIZE / sizeof(__be64) * T4_RQ_NUM_SLOTS];
  99. };
  100. static inline void init_wr_hdr(union t4_wr *wqe, u16 wrid,
  101. enum fw_wr_opcodes opcode, u8 flags, u8 len16)
  102. {
  103. int slots_used;
  104. wqe->send.opcode = (u8)opcode;
  105. wqe->send.flags = flags;
  106. wqe->send.wrid = wrid;
  107. wqe->send.r1[0] = 0;
  108. wqe->send.r1[1] = 0;
  109. wqe->send.r1[2] = 0;
  110. wqe->send.len16 = len16;
  111. slots_used = DIV_ROUND_UP(len16*16, T4_EQ_SIZE);
  112. while (slots_used < T4_SQ_NUM_SLOTS) {
  113. wqe->flits[slots_used * T4_EQ_SIZE / sizeof(__be64)] = 0;
  114. slots_used++;
  115. }
  116. }
  117. /* CQE/AE status codes */
  118. #define T4_ERR_SUCCESS 0x0
  119. #define T4_ERR_STAG 0x1 /* STAG invalid: either the */
  120. /* STAG is offlimt, being 0, */
  121. /* or STAG_key mismatch */
  122. #define T4_ERR_PDID 0x2 /* PDID mismatch */
  123. #define T4_ERR_QPID 0x3 /* QPID mismatch */
  124. #define T4_ERR_ACCESS 0x4 /* Invalid access right */
  125. #define T4_ERR_WRAP 0x5 /* Wrap error */
  126. #define T4_ERR_BOUND 0x6 /* base and bounds voilation */
  127. #define T4_ERR_INVALIDATE_SHARED_MR 0x7 /* attempt to invalidate a */
  128. /* shared memory region */
  129. #define T4_ERR_INVALIDATE_MR_WITH_MW_BOUND 0x8 /* attempt to invalidate a */
  130. /* shared memory region */
  131. #define T4_ERR_ECC 0x9 /* ECC error detected */
  132. #define T4_ERR_ECC_PSTAG 0xA /* ECC error detected when */
  133. /* reading PSTAG for a MW */
  134. /* Invalidate */
  135. #define T4_ERR_PBL_ADDR_BOUND 0xB /* pbl addr out of bounds: */
  136. /* software error */
  137. #define T4_ERR_SWFLUSH 0xC /* SW FLUSHED */
  138. #define T4_ERR_CRC 0x10 /* CRC error */
  139. #define T4_ERR_MARKER 0x11 /* Marker error */
  140. #define T4_ERR_PDU_LEN_ERR 0x12 /* invalid PDU length */
  141. #define T4_ERR_OUT_OF_RQE 0x13 /* out of RQE */
  142. #define T4_ERR_DDP_VERSION 0x14 /* wrong DDP version */
  143. #define T4_ERR_RDMA_VERSION 0x15 /* wrong RDMA version */
  144. #define T4_ERR_OPCODE 0x16 /* invalid rdma opcode */
  145. #define T4_ERR_DDP_QUEUE_NUM 0x17 /* invalid ddp queue number */
  146. #define T4_ERR_MSN 0x18 /* MSN error */
  147. #define T4_ERR_TBIT 0x19 /* tag bit not set correctly */
  148. #define T4_ERR_MO 0x1A /* MO not 0 for TERMINATE */
  149. /* or READ_REQ */
  150. #define T4_ERR_MSN_GAP 0x1B
  151. #define T4_ERR_MSN_RANGE 0x1C
  152. #define T4_ERR_IRD_OVERFLOW 0x1D
  153. #define T4_ERR_RQE_ADDR_BOUND 0x1E /* RQE addr out of bounds: */
  154. /* software error */
  155. #define T4_ERR_INTERNAL_ERR 0x1F /* internal error (opcode */
  156. /* mismatch) */
  157. /*
  158. * CQE defs
  159. */
  160. struct t4_cqe {
  161. __be32 header;
  162. __be32 len;
  163. union {
  164. struct {
  165. __be32 stag;
  166. __be32 msn;
  167. } rcqe;
  168. struct {
  169. u32 nada1;
  170. u16 nada2;
  171. u16 cidx;
  172. } scqe;
  173. struct {
  174. __be32 wrid_hi;
  175. __be32 wrid_low;
  176. } gen;
  177. } u;
  178. __be64 reserved;
  179. __be64 bits_type_ts;
  180. };
  181. /* macros for flit 0 of the cqe */
  182. #define S_CQE_QPID 12
  183. #define M_CQE_QPID 0xFFFFF
  184. #define G_CQE_QPID(x) ((((x) >> S_CQE_QPID)) & M_CQE_QPID)
  185. #define V_CQE_QPID(x) ((x)<<S_CQE_QPID)
  186. #define S_CQE_SWCQE 11
  187. #define M_CQE_SWCQE 0x1
  188. #define G_CQE_SWCQE(x) ((((x) >> S_CQE_SWCQE)) & M_CQE_SWCQE)
  189. #define V_CQE_SWCQE(x) ((x)<<S_CQE_SWCQE)
  190. #define S_CQE_STATUS 5
  191. #define M_CQE_STATUS 0x1F
  192. #define G_CQE_STATUS(x) ((((x) >> S_CQE_STATUS)) & M_CQE_STATUS)
  193. #define V_CQE_STATUS(x) ((x)<<S_CQE_STATUS)
  194. #define S_CQE_TYPE 4
  195. #define M_CQE_TYPE 0x1
  196. #define G_CQE_TYPE(x) ((((x) >> S_CQE_TYPE)) & M_CQE_TYPE)
  197. #define V_CQE_TYPE(x) ((x)<<S_CQE_TYPE)
  198. #define S_CQE_OPCODE 0
  199. #define M_CQE_OPCODE 0xF
  200. #define G_CQE_OPCODE(x) ((((x) >> S_CQE_OPCODE)) & M_CQE_OPCODE)
  201. #define V_CQE_OPCODE(x) ((x)<<S_CQE_OPCODE)
  202. #define SW_CQE(x) (G_CQE_SWCQE(be32_to_cpu((x)->header)))
  203. #define CQE_QPID(x) (G_CQE_QPID(be32_to_cpu((x)->header)))
  204. #define CQE_TYPE(x) (G_CQE_TYPE(be32_to_cpu((x)->header)))
  205. #define SQ_TYPE(x) (CQE_TYPE((x)))
  206. #define RQ_TYPE(x) (!CQE_TYPE((x)))
  207. #define CQE_STATUS(x) (G_CQE_STATUS(be32_to_cpu((x)->header)))
  208. #define CQE_OPCODE(x) (G_CQE_OPCODE(be32_to_cpu((x)->header)))
  209. #define CQE_SEND_OPCODE(x)( \
  210. (G_CQE_OPCODE(be32_to_cpu((x)->header)) == FW_RI_SEND) || \
  211. (G_CQE_OPCODE(be32_to_cpu((x)->header)) == FW_RI_SEND_WITH_SE) || \
  212. (G_CQE_OPCODE(be32_to_cpu((x)->header)) == FW_RI_SEND_WITH_INV) || \
  213. (G_CQE_OPCODE(be32_to_cpu((x)->header)) == FW_RI_SEND_WITH_SE_INV))
  214. #define CQE_LEN(x) (be32_to_cpu((x)->len))
  215. /* used for RQ completion processing */
  216. #define CQE_WRID_STAG(x) (be32_to_cpu((x)->u.rcqe.stag))
  217. #define CQE_WRID_MSN(x) (be32_to_cpu((x)->u.rcqe.msn))
  218. /* used for SQ completion processing */
  219. #define CQE_WRID_SQ_IDX(x) ((x)->u.scqe.cidx)
  220. /* generic accessor macros */
  221. #define CQE_WRID_HI(x) ((x)->u.gen.wrid_hi)
  222. #define CQE_WRID_LOW(x) ((x)->u.gen.wrid_low)
  223. /* macros for flit 3 of the cqe */
  224. #define S_CQE_GENBIT 63
  225. #define M_CQE_GENBIT 0x1
  226. #define G_CQE_GENBIT(x) (((x) >> S_CQE_GENBIT) & M_CQE_GENBIT)
  227. #define V_CQE_GENBIT(x) ((x)<<S_CQE_GENBIT)
  228. #define S_CQE_OVFBIT 62
  229. #define M_CQE_OVFBIT 0x1
  230. #define G_CQE_OVFBIT(x) ((((x) >> S_CQE_OVFBIT)) & M_CQE_OVFBIT)
  231. #define S_CQE_IQTYPE 60
  232. #define M_CQE_IQTYPE 0x3
  233. #define G_CQE_IQTYPE(x) ((((x) >> S_CQE_IQTYPE)) & M_CQE_IQTYPE)
  234. #define M_CQE_TS 0x0fffffffffffffffULL
  235. #define G_CQE_TS(x) ((x) & M_CQE_TS)
  236. #define CQE_OVFBIT(x) ((unsigned)G_CQE_OVFBIT(be64_to_cpu((x)->bits_type_ts)))
  237. #define CQE_GENBIT(x) ((unsigned)G_CQE_GENBIT(be64_to_cpu((x)->bits_type_ts)))
  238. #define CQE_TS(x) (G_CQE_TS(be64_to_cpu((x)->bits_type_ts)))
  239. struct t4_swsqe {
  240. u64 wr_id;
  241. struct t4_cqe cqe;
  242. int read_len;
  243. int opcode;
  244. int complete;
  245. int signaled;
  246. u16 idx;
  247. };
  248. struct t4_sq {
  249. union t4_wr *queue;
  250. dma_addr_t dma_addr;
  251. DEFINE_DMA_UNMAP_ADDR(mapping);
  252. struct t4_swsqe *sw_sq;
  253. struct t4_swsqe *oldest_read;
  254. u64 udb;
  255. size_t memsize;
  256. u32 qid;
  257. u16 in_use;
  258. u16 size;
  259. u16 cidx;
  260. u16 pidx;
  261. };
  262. struct t4_swrqe {
  263. u64 wr_id;
  264. };
  265. struct t4_rq {
  266. union t4_recv_wr *queue;
  267. dma_addr_t dma_addr;
  268. DEFINE_DMA_UNMAP_ADDR(mapping);
  269. struct t4_swrqe *sw_rq;
  270. u64 udb;
  271. size_t memsize;
  272. u32 qid;
  273. u32 msn;
  274. u32 rqt_hwaddr;
  275. u16 rqt_size;
  276. u16 in_use;
  277. u16 size;
  278. u16 cidx;
  279. u16 pidx;
  280. };
  281. struct t4_wq {
  282. struct t4_sq sq;
  283. struct t4_rq rq;
  284. void __iomem *db;
  285. void __iomem *gts;
  286. struct c4iw_rdev *rdev;
  287. };
  288. static inline int t4_rqes_posted(struct t4_wq *wq)
  289. {
  290. return wq->rq.in_use;
  291. }
  292. static inline int t4_rq_empty(struct t4_wq *wq)
  293. {
  294. return wq->rq.in_use == 0;
  295. }
  296. static inline int t4_rq_full(struct t4_wq *wq)
  297. {
  298. return wq->rq.in_use == (wq->rq.size - 1);
  299. }
  300. static inline u32 t4_rq_avail(struct t4_wq *wq)
  301. {
  302. return wq->rq.size - 1 - wq->rq.in_use;
  303. }
  304. static inline void t4_rq_produce(struct t4_wq *wq)
  305. {
  306. wq->rq.in_use++;
  307. if (++wq->rq.pidx == wq->rq.size)
  308. wq->rq.pidx = 0;
  309. }
  310. static inline void t4_rq_consume(struct t4_wq *wq)
  311. {
  312. wq->rq.in_use--;
  313. wq->rq.msn++;
  314. if (++wq->rq.cidx == wq->rq.size)
  315. wq->rq.cidx = 0;
  316. }
  317. static inline int t4_sq_empty(struct t4_wq *wq)
  318. {
  319. return wq->sq.in_use == 0;
  320. }
  321. static inline int t4_sq_full(struct t4_wq *wq)
  322. {
  323. return wq->sq.in_use == (wq->sq.size - 1);
  324. }
  325. static inline u32 t4_sq_avail(struct t4_wq *wq)
  326. {
  327. return wq->sq.size - 1 - wq->sq.in_use;
  328. }
  329. static inline void t4_sq_produce(struct t4_wq *wq)
  330. {
  331. wq->sq.in_use++;
  332. if (++wq->sq.pidx == wq->sq.size)
  333. wq->sq.pidx = 0;
  334. }
  335. static inline void t4_sq_consume(struct t4_wq *wq)
  336. {
  337. wq->sq.in_use--;
  338. if (++wq->sq.cidx == wq->sq.size)
  339. wq->sq.cidx = 0;
  340. }
  341. static inline void t4_ring_sq_db(struct t4_wq *wq, u16 inc)
  342. {
  343. inc *= T4_SQ_NUM_SLOTS;
  344. wmb();
  345. writel(QID(wq->sq.qid) | PIDX(inc), wq->db);
  346. }
  347. static inline void t4_ring_rq_db(struct t4_wq *wq, u16 inc)
  348. {
  349. inc *= T4_RQ_NUM_SLOTS;
  350. wmb();
  351. writel(QID(wq->rq.qid) | PIDX(inc), wq->db);
  352. }
  353. static inline int t4_wq_in_error(struct t4_wq *wq)
  354. {
  355. return wq->sq.queue[wq->sq.size].status.qp_err;
  356. }
  357. static inline void t4_set_wq_in_error(struct t4_wq *wq)
  358. {
  359. wq->sq.queue[wq->sq.size].status.qp_err = 1;
  360. wq->rq.queue[wq->rq.size].status.qp_err = 1;
  361. }
  362. static inline void t4_disable_wq_db(struct t4_wq *wq)
  363. {
  364. wq->sq.queue[wq->sq.size].status.db_off = 1;
  365. wq->rq.queue[wq->rq.size].status.db_off = 1;
  366. }
  367. static inline void t4_enable_wq_db(struct t4_wq *wq)
  368. {
  369. wq->sq.queue[wq->sq.size].status.db_off = 0;
  370. wq->rq.queue[wq->rq.size].status.db_off = 0;
  371. }
  372. static inline int t4_wq_db_enabled(struct t4_wq *wq)
  373. {
  374. return !wq->sq.queue[wq->sq.size].status.db_off;
  375. }
  376. struct t4_cq {
  377. struct t4_cqe *queue;
  378. dma_addr_t dma_addr;
  379. DEFINE_DMA_UNMAP_ADDR(mapping);
  380. struct t4_cqe *sw_queue;
  381. void __iomem *gts;
  382. struct c4iw_rdev *rdev;
  383. u64 ugts;
  384. size_t memsize;
  385. __be64 bits_type_ts;
  386. u32 cqid;
  387. u16 size; /* including status page */
  388. u16 cidx;
  389. u16 sw_pidx;
  390. u16 sw_cidx;
  391. u16 sw_in_use;
  392. u16 cidx_inc;
  393. u8 gen;
  394. u8 error;
  395. };
  396. static inline int t4_arm_cq(struct t4_cq *cq, int se)
  397. {
  398. u32 val;
  399. while (cq->cidx_inc > CIDXINC_MASK) {
  400. val = SEINTARM(0) | CIDXINC(CIDXINC_MASK) | TIMERREG(7) |
  401. INGRESSQID(cq->cqid);
  402. writel(val, cq->gts);
  403. cq->cidx_inc -= CIDXINC_MASK;
  404. }
  405. val = SEINTARM(se) | CIDXINC(cq->cidx_inc) | TIMERREG(6) |
  406. INGRESSQID(cq->cqid);
  407. writel(val, cq->gts);
  408. cq->cidx_inc = 0;
  409. return 0;
  410. }
  411. static inline void t4_swcq_produce(struct t4_cq *cq)
  412. {
  413. cq->sw_in_use++;
  414. if (++cq->sw_pidx == cq->size)
  415. cq->sw_pidx = 0;
  416. }
  417. static inline void t4_swcq_consume(struct t4_cq *cq)
  418. {
  419. cq->sw_in_use--;
  420. if (++cq->sw_cidx == cq->size)
  421. cq->sw_cidx = 0;
  422. }
  423. static inline void t4_hwcq_consume(struct t4_cq *cq)
  424. {
  425. cq->bits_type_ts = cq->queue[cq->cidx].bits_type_ts;
  426. if (++cq->cidx_inc == cq->size)
  427. cq->cidx_inc = 0;
  428. if (++cq->cidx == cq->size) {
  429. cq->cidx = 0;
  430. cq->gen ^= 1;
  431. }
  432. }
  433. static inline int t4_valid_cqe(struct t4_cq *cq, struct t4_cqe *cqe)
  434. {
  435. return (CQE_GENBIT(cqe) == cq->gen);
  436. }
  437. static inline int t4_next_hw_cqe(struct t4_cq *cq, struct t4_cqe **cqe)
  438. {
  439. int ret;
  440. u16 prev_cidx;
  441. if (cq->cidx == 0)
  442. prev_cidx = cq->size - 1;
  443. else
  444. prev_cidx = cq->cidx - 1;
  445. if (cq->queue[prev_cidx].bits_type_ts != cq->bits_type_ts) {
  446. ret = -EOVERFLOW;
  447. cq->error = 1;
  448. printk(KERN_ERR MOD "cq overflow cqid %u\n", cq->cqid);
  449. } else if (t4_valid_cqe(cq, &cq->queue[cq->cidx])) {
  450. *cqe = &cq->queue[cq->cidx];
  451. ret = 0;
  452. } else
  453. ret = -ENODATA;
  454. return ret;
  455. }
  456. static inline struct t4_cqe *t4_next_sw_cqe(struct t4_cq *cq)
  457. {
  458. if (cq->sw_in_use)
  459. return &cq->sw_queue[cq->sw_cidx];
  460. return NULL;
  461. }
  462. static inline int t4_next_cqe(struct t4_cq *cq, struct t4_cqe **cqe)
  463. {
  464. int ret = 0;
  465. if (cq->error)
  466. ret = -ENODATA;
  467. else if (cq->sw_in_use)
  468. *cqe = &cq->sw_queue[cq->sw_cidx];
  469. else
  470. ret = t4_next_hw_cqe(cq, cqe);
  471. return ret;
  472. }
  473. static inline int t4_cq_in_error(struct t4_cq *cq)
  474. {
  475. return ((struct t4_status_page *)&cq->queue[cq->size])->qp_err;
  476. }
  477. static inline void t4_set_cq_in_error(struct t4_cq *cq)
  478. {
  479. ((struct t4_status_page *)&cq->queue[cq->size])->qp_err = 1;
  480. }
  481. #endif