i2c-mpc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Humboldt Solutions Ltd, adrian@humboldt.co.uk.
  4. * This is a combined i2c adapter and algorithm driver for the
  5. * MPC107/Tsi107 PowerPC northbridge and processors that include
  6. * the same I2C unit (8240, 8245, 85xx).
  7. *
  8. * Release 0.8
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/sched.h>
  17. #include <linux/init.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/of_i2c.h>
  20. #include <linux/slab.h>
  21. #include <linux/io.h>
  22. #include <linux/fsl_devices.h>
  23. #include <linux/i2c.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/delay.h>
  26. #include <asm/mpc52xx.h>
  27. #include <sysdev/fsl_soc.h>
  28. #define DRV_NAME "mpc-i2c"
  29. #define MPC_I2C_CLOCK_LEGACY 0
  30. #define MPC_I2C_CLOCK_PRESERVE (~0U)
  31. #define MPC_I2C_FDR 0x04
  32. #define MPC_I2C_CR 0x08
  33. #define MPC_I2C_SR 0x0c
  34. #define MPC_I2C_DR 0x10
  35. #define MPC_I2C_DFSRR 0x14
  36. #define CCR_MEN 0x80
  37. #define CCR_MIEN 0x40
  38. #define CCR_MSTA 0x20
  39. #define CCR_MTX 0x10
  40. #define CCR_TXAK 0x08
  41. #define CCR_RSTA 0x04
  42. #define CSR_MCF 0x80
  43. #define CSR_MAAS 0x40
  44. #define CSR_MBB 0x20
  45. #define CSR_MAL 0x10
  46. #define CSR_SRW 0x04
  47. #define CSR_MIF 0x02
  48. #define CSR_RXAK 0x01
  49. struct mpc_i2c {
  50. struct device *dev;
  51. void __iomem *base;
  52. u32 interrupt;
  53. wait_queue_head_t queue;
  54. struct i2c_adapter adap;
  55. int irq;
  56. };
  57. struct mpc_i2c_divider {
  58. u16 divider;
  59. u16 fdr; /* including dfsrr */
  60. };
  61. struct mpc_i2c_data {
  62. void (*setup)(struct device_node *node, struct mpc_i2c *i2c,
  63. u32 clock, u32 prescaler);
  64. u32 prescaler;
  65. };
  66. static inline void writeccr(struct mpc_i2c *i2c, u32 x)
  67. {
  68. writeb(x, i2c->base + MPC_I2C_CR);
  69. }
  70. static irqreturn_t mpc_i2c_isr(int irq, void *dev_id)
  71. {
  72. struct mpc_i2c *i2c = dev_id;
  73. if (readb(i2c->base + MPC_I2C_SR) & CSR_MIF) {
  74. /* Read again to allow register to stabilise */
  75. i2c->interrupt = readb(i2c->base + MPC_I2C_SR);
  76. writeb(0, i2c->base + MPC_I2C_SR);
  77. wake_up(&i2c->queue);
  78. }
  79. return IRQ_HANDLED;
  80. }
  81. /* Sometimes 9th clock pulse isn't generated, and slave doesn't release
  82. * the bus, because it wants to send ACK.
  83. * Following sequence of enabling/disabling and sending start/stop generates
  84. * the pulse, so it's all OK.
  85. */
  86. static void mpc_i2c_fixup(struct mpc_i2c *i2c)
  87. {
  88. writeccr(i2c, 0);
  89. udelay(30);
  90. writeccr(i2c, CCR_MEN);
  91. udelay(30);
  92. writeccr(i2c, CCR_MSTA | CCR_MTX);
  93. udelay(30);
  94. writeccr(i2c, CCR_MSTA | CCR_MTX | CCR_MEN);
  95. udelay(30);
  96. writeccr(i2c, CCR_MEN);
  97. udelay(30);
  98. }
  99. static int i2c_wait(struct mpc_i2c *i2c, unsigned timeout, int writing)
  100. {
  101. unsigned long orig_jiffies = jiffies;
  102. u32 x;
  103. int result = 0;
  104. if (!i2c->irq) {
  105. while (!(readb(i2c->base + MPC_I2C_SR) & CSR_MIF)) {
  106. schedule();
  107. if (time_after(jiffies, orig_jiffies + timeout)) {
  108. dev_dbg(i2c->dev, "timeout\n");
  109. writeccr(i2c, 0);
  110. result = -EIO;
  111. break;
  112. }
  113. }
  114. x = readb(i2c->base + MPC_I2C_SR);
  115. writeb(0, i2c->base + MPC_I2C_SR);
  116. } else {
  117. /* Interrupt mode */
  118. result = wait_event_timeout(i2c->queue,
  119. (i2c->interrupt & CSR_MIF), timeout);
  120. if (unlikely(!(i2c->interrupt & CSR_MIF))) {
  121. dev_dbg(i2c->dev, "wait timeout\n");
  122. writeccr(i2c, 0);
  123. result = -ETIMEDOUT;
  124. }
  125. x = i2c->interrupt;
  126. i2c->interrupt = 0;
  127. }
  128. if (result < 0)
  129. return result;
  130. if (!(x & CSR_MCF)) {
  131. dev_dbg(i2c->dev, "unfinished\n");
  132. return -EIO;
  133. }
  134. if (x & CSR_MAL) {
  135. dev_dbg(i2c->dev, "MAL\n");
  136. return -EIO;
  137. }
  138. if (writing && (x & CSR_RXAK)) {
  139. dev_dbg(i2c->dev, "No RXAK\n");
  140. /* generate stop */
  141. writeccr(i2c, CCR_MEN);
  142. return -EIO;
  143. }
  144. return 0;
  145. }
  146. #if defined(CONFIG_PPC_MPC52xx) || defined(CONFIG_PPC_MPC512x)
  147. static const struct mpc_i2c_divider mpc_i2c_dividers_52xx[] __devinitconst = {
  148. {20, 0x20}, {22, 0x21}, {24, 0x22}, {26, 0x23},
  149. {28, 0x24}, {30, 0x01}, {32, 0x25}, {34, 0x02},
  150. {36, 0x26}, {40, 0x27}, {44, 0x04}, {48, 0x28},
  151. {52, 0x63}, {56, 0x29}, {60, 0x41}, {64, 0x2a},
  152. {68, 0x07}, {72, 0x2b}, {80, 0x2c}, {88, 0x09},
  153. {96, 0x2d}, {104, 0x0a}, {112, 0x2e}, {120, 0x81},
  154. {128, 0x2f}, {136, 0x47}, {144, 0x0c}, {160, 0x30},
  155. {176, 0x49}, {192, 0x31}, {208, 0x4a}, {224, 0x32},
  156. {240, 0x0f}, {256, 0x33}, {272, 0x87}, {288, 0x10},
  157. {320, 0x34}, {352, 0x89}, {384, 0x35}, {416, 0x8a},
  158. {448, 0x36}, {480, 0x13}, {512, 0x37}, {576, 0x14},
  159. {640, 0x38}, {768, 0x39}, {896, 0x3a}, {960, 0x17},
  160. {1024, 0x3b}, {1152, 0x18}, {1280, 0x3c}, {1536, 0x3d},
  161. {1792, 0x3e}, {1920, 0x1b}, {2048, 0x3f}, {2304, 0x1c},
  162. {2560, 0x1d}, {3072, 0x1e}, {3584, 0x7e}, {3840, 0x1f},
  163. {4096, 0x7f}, {4608, 0x5c}, {5120, 0x5d}, {6144, 0x5e},
  164. {7168, 0xbe}, {7680, 0x5f}, {8192, 0xbf}, {9216, 0x9c},
  165. {10240, 0x9d}, {12288, 0x9e}, {15360, 0x9f}
  166. };
  167. static int __devinit mpc_i2c_get_fdr_52xx(struct device_node *node, u32 clock,
  168. int prescaler)
  169. {
  170. const struct mpc_i2c_divider *div = NULL;
  171. unsigned int pvr = mfspr(SPRN_PVR);
  172. u32 divider;
  173. int i;
  174. if (clock == MPC_I2C_CLOCK_LEGACY)
  175. return -EINVAL;
  176. /* Determine divider value */
  177. divider = mpc5xxx_get_bus_frequency(node) / clock;
  178. /*
  179. * We want to choose an FDR/DFSR that generates an I2C bus speed that
  180. * is equal to or lower than the requested speed.
  181. */
  182. for (i = 0; i < ARRAY_SIZE(mpc_i2c_dividers_52xx); i++) {
  183. div = &mpc_i2c_dividers_52xx[i];
  184. /* Old MPC5200 rev A CPUs do not support the high bits */
  185. if (div->fdr & 0xc0 && pvr == 0x80822011)
  186. continue;
  187. if (div->divider >= divider)
  188. break;
  189. }
  190. return div ? (int)div->fdr : -EINVAL;
  191. }
  192. static void __devinit mpc_i2c_setup_52xx(struct device_node *node,
  193. struct mpc_i2c *i2c,
  194. u32 clock, u32 prescaler)
  195. {
  196. int ret, fdr;
  197. if (clock == MPC_I2C_CLOCK_PRESERVE) {
  198. dev_dbg(i2c->dev, "using fdr %d\n",
  199. readb(i2c->base + MPC_I2C_FDR));
  200. return;
  201. }
  202. ret = mpc_i2c_get_fdr_52xx(node, clock, prescaler);
  203. fdr = (ret >= 0) ? ret : 0x3f; /* backward compatibility */
  204. writeb(fdr & 0xff, i2c->base + MPC_I2C_FDR);
  205. if (ret >= 0)
  206. dev_info(i2c->dev, "clock %d Hz (fdr=%d)\n", clock, fdr);
  207. }
  208. #else /* !(CONFIG_PPC_MPC52xx || CONFIG_PPC_MPC512x) */
  209. static void __devinit mpc_i2c_setup_52xx(struct device_node *node,
  210. struct mpc_i2c *i2c,
  211. u32 clock, u32 prescaler)
  212. {
  213. }
  214. #endif /* CONFIG_PPC_MPC52xx || CONFIG_PPC_MPC512x */
  215. #ifdef CONFIG_PPC_MPC512x
  216. static void __devinit mpc_i2c_setup_512x(struct device_node *node,
  217. struct mpc_i2c *i2c,
  218. u32 clock, u32 prescaler)
  219. {
  220. struct device_node *node_ctrl;
  221. void __iomem *ctrl;
  222. const u32 *pval;
  223. u32 idx;
  224. /* Enable I2C interrupts for mpc5121 */
  225. node_ctrl = of_find_compatible_node(NULL, NULL,
  226. "fsl,mpc5121-i2c-ctrl");
  227. if (node_ctrl) {
  228. ctrl = of_iomap(node_ctrl, 0);
  229. if (ctrl) {
  230. /* Interrupt enable bits for i2c-0/1/2: bit 24/26/28 */
  231. pval = of_get_property(node, "reg", NULL);
  232. idx = (*pval & 0xff) / 0x20;
  233. setbits32(ctrl, 1 << (24 + idx * 2));
  234. iounmap(ctrl);
  235. }
  236. of_node_put(node_ctrl);
  237. }
  238. /* The clock setup for the 52xx works also fine for the 512x */
  239. mpc_i2c_setup_52xx(node, i2c, clock, prescaler);
  240. }
  241. #else /* CONFIG_PPC_MPC512x */
  242. static void __devinit mpc_i2c_setup_512x(struct device_node *node,
  243. struct mpc_i2c *i2c,
  244. u32 clock, u32 prescaler)
  245. {
  246. }
  247. #endif /* CONFIG_PPC_MPC512x */
  248. #ifdef CONFIG_FSL_SOC
  249. static const struct mpc_i2c_divider mpc_i2c_dividers_8xxx[] __devinitconst = {
  250. {160, 0x0120}, {192, 0x0121}, {224, 0x0122}, {256, 0x0123},
  251. {288, 0x0100}, {320, 0x0101}, {352, 0x0601}, {384, 0x0102},
  252. {416, 0x0602}, {448, 0x0126}, {480, 0x0103}, {512, 0x0127},
  253. {544, 0x0b03}, {576, 0x0104}, {608, 0x1603}, {640, 0x0105},
  254. {672, 0x2003}, {704, 0x0b05}, {736, 0x2b03}, {768, 0x0106},
  255. {800, 0x3603}, {832, 0x0b06}, {896, 0x012a}, {960, 0x0107},
  256. {1024, 0x012b}, {1088, 0x1607}, {1152, 0x0108}, {1216, 0x2b07},
  257. {1280, 0x0109}, {1408, 0x1609}, {1536, 0x010a}, {1664, 0x160a},
  258. {1792, 0x012e}, {1920, 0x010b}, {2048, 0x012f}, {2176, 0x2b0b},
  259. {2304, 0x010c}, {2560, 0x010d}, {2816, 0x2b0d}, {3072, 0x010e},
  260. {3328, 0x2b0e}, {3584, 0x0132}, {3840, 0x010f}, {4096, 0x0133},
  261. {4608, 0x0110}, {5120, 0x0111}, {6144, 0x0112}, {7168, 0x0136},
  262. {7680, 0x0113}, {8192, 0x0137}, {9216, 0x0114}, {10240, 0x0115},
  263. {12288, 0x0116}, {14336, 0x013a}, {15360, 0x0117}, {16384, 0x013b},
  264. {18432, 0x0118}, {20480, 0x0119}, {24576, 0x011a}, {28672, 0x013e},
  265. {30720, 0x011b}, {32768, 0x013f}, {36864, 0x011c}, {40960, 0x011d},
  266. {49152, 0x011e}, {61440, 0x011f}
  267. };
  268. static u32 __devinit mpc_i2c_get_sec_cfg_8xxx(void)
  269. {
  270. struct device_node *node = NULL;
  271. u32 __iomem *reg;
  272. u32 val = 0;
  273. node = of_find_node_by_name(NULL, "global-utilities");
  274. if (node) {
  275. const u32 *prop = of_get_property(node, "reg", NULL);
  276. if (prop) {
  277. /*
  278. * Map and check POR Device Status Register 2
  279. * (PORDEVSR2) at 0xE0014
  280. */
  281. reg = ioremap(get_immrbase() + *prop + 0x14, 0x4);
  282. if (!reg)
  283. printk(KERN_ERR
  284. "Error: couldn't map PORDEVSR2\n");
  285. else
  286. val = in_be32(reg) & 0x00000080; /* sec-cfg */
  287. iounmap(reg);
  288. }
  289. }
  290. if (node)
  291. of_node_put(node);
  292. return val;
  293. }
  294. static int __devinit mpc_i2c_get_fdr_8xxx(struct device_node *node, u32 clock,
  295. u32 prescaler)
  296. {
  297. const struct mpc_i2c_divider *div = NULL;
  298. u32 divider;
  299. int i;
  300. if (clock == MPC_I2C_CLOCK_LEGACY)
  301. return -EINVAL;
  302. /* Determine proper divider value */
  303. if (of_device_is_compatible(node, "fsl,mpc8544-i2c"))
  304. prescaler = mpc_i2c_get_sec_cfg_8xxx() ? 3 : 2;
  305. if (!prescaler)
  306. prescaler = 1;
  307. divider = fsl_get_sys_freq() / clock / prescaler;
  308. pr_debug("I2C: src_clock=%d clock=%d divider=%d\n",
  309. fsl_get_sys_freq(), clock, divider);
  310. /*
  311. * We want to choose an FDR/DFSR that generates an I2C bus speed that
  312. * is equal to or lower than the requested speed.
  313. */
  314. for (i = 0; i < ARRAY_SIZE(mpc_i2c_dividers_8xxx); i++) {
  315. div = &mpc_i2c_dividers_8xxx[i];
  316. if (div->divider >= divider)
  317. break;
  318. }
  319. return div ? (int)div->fdr : -EINVAL;
  320. }
  321. static void __devinit mpc_i2c_setup_8xxx(struct device_node *node,
  322. struct mpc_i2c *i2c,
  323. u32 clock, u32 prescaler)
  324. {
  325. int ret, fdr;
  326. if (clock == MPC_I2C_CLOCK_PRESERVE) {
  327. dev_dbg(i2c->dev, "using dfsrr %d, fdr %d\n",
  328. readb(i2c->base + MPC_I2C_DFSRR),
  329. readb(i2c->base + MPC_I2C_FDR));
  330. return;
  331. }
  332. ret = mpc_i2c_get_fdr_8xxx(node, clock, prescaler);
  333. fdr = (ret >= 0) ? ret : 0x1031; /* backward compatibility */
  334. writeb(fdr & 0xff, i2c->base + MPC_I2C_FDR);
  335. writeb((fdr >> 8) & 0xff, i2c->base + MPC_I2C_DFSRR);
  336. if (ret >= 0)
  337. dev_info(i2c->dev, "clock %d Hz (dfsrr=%d fdr=%d)\n",
  338. clock, fdr >> 8, fdr & 0xff);
  339. }
  340. #else /* !CONFIG_FSL_SOC */
  341. static void __devinit mpc_i2c_setup_8xxx(struct device_node *node,
  342. struct mpc_i2c *i2c,
  343. u32 clock, u32 prescaler)
  344. {
  345. }
  346. #endif /* CONFIG_FSL_SOC */
  347. static void mpc_i2c_start(struct mpc_i2c *i2c)
  348. {
  349. /* Clear arbitration */
  350. writeb(0, i2c->base + MPC_I2C_SR);
  351. /* Start with MEN */
  352. writeccr(i2c, CCR_MEN);
  353. }
  354. static void mpc_i2c_stop(struct mpc_i2c *i2c)
  355. {
  356. writeccr(i2c, CCR_MEN);
  357. }
  358. static int mpc_write(struct mpc_i2c *i2c, int target,
  359. const u8 *data, int length, int restart)
  360. {
  361. int i, result;
  362. unsigned timeout = i2c->adap.timeout;
  363. u32 flags = restart ? CCR_RSTA : 0;
  364. /* Start as master */
  365. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_MTX | flags);
  366. /* Write target byte */
  367. writeb((target << 1), i2c->base + MPC_I2C_DR);
  368. result = i2c_wait(i2c, timeout, 1);
  369. if (result < 0)
  370. return result;
  371. for (i = 0; i < length; i++) {
  372. /* Write data byte */
  373. writeb(data[i], i2c->base + MPC_I2C_DR);
  374. result = i2c_wait(i2c, timeout, 1);
  375. if (result < 0)
  376. return result;
  377. }
  378. return 0;
  379. }
  380. static int mpc_read(struct mpc_i2c *i2c, int target,
  381. u8 *data, int length, int restart)
  382. {
  383. unsigned timeout = i2c->adap.timeout;
  384. int i, result;
  385. u32 flags = restart ? CCR_RSTA : 0;
  386. /* Switch to read - restart */
  387. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_MTX | flags);
  388. /* Write target address byte - this time with the read flag set */
  389. writeb((target << 1) | 1, i2c->base + MPC_I2C_DR);
  390. result = i2c_wait(i2c, timeout, 1);
  391. if (result < 0)
  392. return result;
  393. if (length) {
  394. if (length == 1)
  395. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_TXAK);
  396. else
  397. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA);
  398. /* Dummy read */
  399. readb(i2c->base + MPC_I2C_DR);
  400. }
  401. for (i = 0; i < length; i++) {
  402. result = i2c_wait(i2c, timeout, 0);
  403. if (result < 0)
  404. return result;
  405. /* Generate txack on next to last byte */
  406. if (i == length - 2)
  407. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_TXAK);
  408. /* Do not generate stop on last byte */
  409. if (i == length - 1)
  410. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_MTX);
  411. data[i] = readb(i2c->base + MPC_I2C_DR);
  412. }
  413. return length;
  414. }
  415. static int mpc_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  416. {
  417. struct i2c_msg *pmsg;
  418. int i;
  419. int ret = 0;
  420. unsigned long orig_jiffies = jiffies;
  421. struct mpc_i2c *i2c = i2c_get_adapdata(adap);
  422. mpc_i2c_start(i2c);
  423. /* Allow bus up to 1s to become not busy */
  424. while (readb(i2c->base + MPC_I2C_SR) & CSR_MBB) {
  425. if (signal_pending(current)) {
  426. dev_dbg(i2c->dev, "Interrupted\n");
  427. writeccr(i2c, 0);
  428. return -EINTR;
  429. }
  430. if (time_after(jiffies, orig_jiffies + HZ)) {
  431. dev_dbg(i2c->dev, "timeout\n");
  432. if (readb(i2c->base + MPC_I2C_SR) ==
  433. (CSR_MCF | CSR_MBB | CSR_RXAK))
  434. mpc_i2c_fixup(i2c);
  435. return -EIO;
  436. }
  437. schedule();
  438. }
  439. for (i = 0; ret >= 0 && i < num; i++) {
  440. pmsg = &msgs[i];
  441. dev_dbg(i2c->dev,
  442. "Doing %s %d bytes to 0x%02x - %d of %d messages\n",
  443. pmsg->flags & I2C_M_RD ? "read" : "write",
  444. pmsg->len, pmsg->addr, i + 1, num);
  445. if (pmsg->flags & I2C_M_RD)
  446. ret =
  447. mpc_read(i2c, pmsg->addr, pmsg->buf, pmsg->len, i);
  448. else
  449. ret =
  450. mpc_write(i2c, pmsg->addr, pmsg->buf, pmsg->len, i);
  451. }
  452. mpc_i2c_stop(i2c);
  453. return (ret < 0) ? ret : num;
  454. }
  455. static u32 mpc_functionality(struct i2c_adapter *adap)
  456. {
  457. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  458. }
  459. static const struct i2c_algorithm mpc_algo = {
  460. .master_xfer = mpc_xfer,
  461. .functionality = mpc_functionality,
  462. };
  463. static struct i2c_adapter mpc_ops = {
  464. .owner = THIS_MODULE,
  465. .name = "MPC adapter",
  466. .algo = &mpc_algo,
  467. .timeout = HZ,
  468. };
  469. static int __devinit fsl_i2c_probe(struct of_device *op,
  470. const struct of_device_id *match)
  471. {
  472. struct mpc_i2c *i2c;
  473. const u32 *prop;
  474. u32 clock = MPC_I2C_CLOCK_LEGACY;
  475. int result = 0;
  476. int plen;
  477. i2c = kzalloc(sizeof(*i2c), GFP_KERNEL);
  478. if (!i2c)
  479. return -ENOMEM;
  480. i2c->dev = &op->dev; /* for debug and error output */
  481. init_waitqueue_head(&i2c->queue);
  482. i2c->base = of_iomap(op->dev.of_node, 0);
  483. if (!i2c->base) {
  484. dev_err(i2c->dev, "failed to map controller\n");
  485. result = -ENOMEM;
  486. goto fail_map;
  487. }
  488. i2c->irq = irq_of_parse_and_map(op->dev.of_node, 0);
  489. if (i2c->irq) { /* no i2c->irq implies polling */
  490. result = request_irq(i2c->irq, mpc_i2c_isr,
  491. IRQF_SHARED, "i2c-mpc", i2c);
  492. if (result < 0) {
  493. dev_err(i2c->dev, "failed to attach interrupt\n");
  494. goto fail_request;
  495. }
  496. }
  497. if (of_get_property(op->dev.of_node, "fsl,preserve-clocking", NULL)) {
  498. clock = MPC_I2C_CLOCK_PRESERVE;
  499. } else {
  500. prop = of_get_property(op->dev.of_node, "clock-frequency",
  501. &plen);
  502. if (prop && plen == sizeof(u32))
  503. clock = *prop;
  504. }
  505. if (match->data) {
  506. struct mpc_i2c_data *data = match->data;
  507. data->setup(op->dev.of_node, i2c, clock, data->prescaler);
  508. } else {
  509. /* Backwards compatibility */
  510. if (of_get_property(op->dev.of_node, "dfsrr", NULL))
  511. mpc_i2c_setup_8xxx(op->dev.of_node, i2c, clock, 0);
  512. }
  513. dev_set_drvdata(&op->dev, i2c);
  514. i2c->adap = mpc_ops;
  515. i2c_set_adapdata(&i2c->adap, i2c);
  516. i2c->adap.dev.parent = &op->dev;
  517. result = i2c_add_adapter(&i2c->adap);
  518. if (result < 0) {
  519. dev_err(i2c->dev, "failed to add adapter\n");
  520. goto fail_add;
  521. }
  522. of_register_i2c_devices(&i2c->adap, op->dev.of_node);
  523. return result;
  524. fail_add:
  525. dev_set_drvdata(&op->dev, NULL);
  526. free_irq(i2c->irq, i2c);
  527. fail_request:
  528. irq_dispose_mapping(i2c->irq);
  529. iounmap(i2c->base);
  530. fail_map:
  531. kfree(i2c);
  532. return result;
  533. };
  534. static int __devexit fsl_i2c_remove(struct of_device *op)
  535. {
  536. struct mpc_i2c *i2c = dev_get_drvdata(&op->dev);
  537. i2c_del_adapter(&i2c->adap);
  538. dev_set_drvdata(&op->dev, NULL);
  539. if (i2c->irq)
  540. free_irq(i2c->irq, i2c);
  541. irq_dispose_mapping(i2c->irq);
  542. iounmap(i2c->base);
  543. kfree(i2c);
  544. return 0;
  545. };
  546. static struct mpc_i2c_data mpc_i2c_data_512x __devinitdata = {
  547. .setup = mpc_i2c_setup_512x,
  548. };
  549. static struct mpc_i2c_data mpc_i2c_data_52xx __devinitdata = {
  550. .setup = mpc_i2c_setup_52xx,
  551. };
  552. static struct mpc_i2c_data mpc_i2c_data_8313 __devinitdata = {
  553. .setup = mpc_i2c_setup_8xxx,
  554. };
  555. static struct mpc_i2c_data mpc_i2c_data_8543 __devinitdata = {
  556. .setup = mpc_i2c_setup_8xxx,
  557. .prescaler = 2,
  558. };
  559. static struct mpc_i2c_data mpc_i2c_data_8544 __devinitdata = {
  560. .setup = mpc_i2c_setup_8xxx,
  561. .prescaler = 3,
  562. };
  563. static const struct of_device_id mpc_i2c_of_match[] = {
  564. {.compatible = "mpc5200-i2c", .data = &mpc_i2c_data_52xx, },
  565. {.compatible = "fsl,mpc5200b-i2c", .data = &mpc_i2c_data_52xx, },
  566. {.compatible = "fsl,mpc5200-i2c", .data = &mpc_i2c_data_52xx, },
  567. {.compatible = "fsl,mpc5121-i2c", .data = &mpc_i2c_data_512x, },
  568. {.compatible = "fsl,mpc8313-i2c", .data = &mpc_i2c_data_8313, },
  569. {.compatible = "fsl,mpc8543-i2c", .data = &mpc_i2c_data_8543, },
  570. {.compatible = "fsl,mpc8544-i2c", .data = &mpc_i2c_data_8544, },
  571. /* Backward compatibility */
  572. {.compatible = "fsl-i2c", },
  573. {},
  574. };
  575. MODULE_DEVICE_TABLE(of, mpc_i2c_of_match);
  576. /* Structure for a device driver */
  577. static struct of_platform_driver mpc_i2c_driver = {
  578. .probe = fsl_i2c_probe,
  579. .remove = __devexit_p(fsl_i2c_remove),
  580. .driver = {
  581. .owner = THIS_MODULE,
  582. .name = DRV_NAME,
  583. .of_match_table = mpc_i2c_of_match,
  584. },
  585. };
  586. static int __init fsl_i2c_init(void)
  587. {
  588. int rv;
  589. rv = of_register_platform_driver(&mpc_i2c_driver);
  590. if (rv)
  591. printk(KERN_ERR DRV_NAME
  592. " of_register_platform_driver failed (%i)\n", rv);
  593. return rv;
  594. }
  595. static void __exit fsl_i2c_exit(void)
  596. {
  597. of_unregister_platform_driver(&mpc_i2c_driver);
  598. }
  599. module_init(fsl_i2c_init);
  600. module_exit(fsl_i2c_exit);
  601. MODULE_AUTHOR("Adrian Cox <adrian@humboldt.co.uk>");
  602. MODULE_DESCRIPTION("I2C-Bus adapter for MPC107 bridge and "
  603. "MPC824x/83xx/85xx/86xx/512x/52xx processors");
  604. MODULE_LICENSE("GPL");