vmwgfx_fifo.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "vmwgfx_drv.h"
  28. #include "drmP.h"
  29. #include "ttm/ttm_placement.h"
  30. bool vmw_fifo_have_3d(struct vmw_private *dev_priv)
  31. {
  32. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  33. uint32_t fifo_min, hwversion;
  34. if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO))
  35. return false;
  36. fifo_min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  37. if (fifo_min <= SVGA_FIFO_3D_HWVERSION * sizeof(unsigned int))
  38. return false;
  39. hwversion = ioread32(fifo_mem + SVGA_FIFO_3D_HWVERSION);
  40. if (hwversion == 0)
  41. return false;
  42. if (hwversion < SVGA3D_HWVERSION_WS65_B1)
  43. return false;
  44. return true;
  45. }
  46. bool vmw_fifo_have_pitchlock(struct vmw_private *dev_priv)
  47. {
  48. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  49. uint32_t caps;
  50. if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO))
  51. return false;
  52. caps = ioread32(fifo_mem + SVGA_FIFO_CAPABILITIES);
  53. if (caps & SVGA_FIFO_CAP_PITCHLOCK)
  54. return true;
  55. return false;
  56. }
  57. int vmw_fifo_init(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
  58. {
  59. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  60. uint32_t max;
  61. uint32_t min;
  62. uint32_t dummy;
  63. int ret;
  64. fifo->static_buffer_size = VMWGFX_FIFO_STATIC_SIZE;
  65. fifo->static_buffer = vmalloc(fifo->static_buffer_size);
  66. if (unlikely(fifo->static_buffer == NULL))
  67. return -ENOMEM;
  68. fifo->last_buffer_size = VMWGFX_FIFO_STATIC_SIZE;
  69. fifo->last_data_size = 0;
  70. fifo->last_buffer_add = false;
  71. fifo->last_buffer = vmalloc(fifo->last_buffer_size);
  72. if (unlikely(fifo->last_buffer == NULL)) {
  73. ret = -ENOMEM;
  74. goto out_err;
  75. }
  76. fifo->dynamic_buffer = NULL;
  77. fifo->reserved_size = 0;
  78. fifo->using_bounce_buffer = false;
  79. mutex_init(&fifo->fifo_mutex);
  80. init_rwsem(&fifo->rwsem);
  81. /*
  82. * Allow mapping the first page read-only to user-space.
  83. */
  84. DRM_INFO("width %d\n", vmw_read(dev_priv, SVGA_REG_WIDTH));
  85. DRM_INFO("height %d\n", vmw_read(dev_priv, SVGA_REG_HEIGHT));
  86. DRM_INFO("bpp %d\n", vmw_read(dev_priv, SVGA_REG_BITS_PER_PIXEL));
  87. mutex_lock(&dev_priv->hw_mutex);
  88. dev_priv->enable_state = vmw_read(dev_priv, SVGA_REG_ENABLE);
  89. dev_priv->config_done_state = vmw_read(dev_priv, SVGA_REG_CONFIG_DONE);
  90. vmw_write(dev_priv, SVGA_REG_ENABLE, 1);
  91. min = 4;
  92. if (dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO)
  93. min = vmw_read(dev_priv, SVGA_REG_MEM_REGS);
  94. min <<= 2;
  95. if (min < PAGE_SIZE)
  96. min = PAGE_SIZE;
  97. iowrite32(min, fifo_mem + SVGA_FIFO_MIN);
  98. iowrite32(dev_priv->mmio_size, fifo_mem + SVGA_FIFO_MAX);
  99. wmb();
  100. iowrite32(min, fifo_mem + SVGA_FIFO_NEXT_CMD);
  101. iowrite32(min, fifo_mem + SVGA_FIFO_STOP);
  102. iowrite32(0, fifo_mem + SVGA_FIFO_BUSY);
  103. mb();
  104. vmw_write(dev_priv, SVGA_REG_CONFIG_DONE, 1);
  105. mutex_unlock(&dev_priv->hw_mutex);
  106. max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  107. min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  108. fifo->capabilities = ioread32(fifo_mem + SVGA_FIFO_CAPABILITIES);
  109. DRM_INFO("Fifo max 0x%08x min 0x%08x cap 0x%08x\n",
  110. (unsigned int) max,
  111. (unsigned int) min,
  112. (unsigned int) fifo->capabilities);
  113. atomic_set(&dev_priv->fence_seq, dev_priv->last_read_sequence);
  114. iowrite32(dev_priv->last_read_sequence, fifo_mem + SVGA_FIFO_FENCE);
  115. vmw_fence_queue_init(&fifo->fence_queue);
  116. return vmw_fifo_send_fence(dev_priv, &dummy);
  117. out_err:
  118. vfree(fifo->static_buffer);
  119. fifo->static_buffer = NULL;
  120. return ret;
  121. }
  122. void vmw_fifo_ping_host(struct vmw_private *dev_priv, uint32_t reason)
  123. {
  124. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  125. mutex_lock(&dev_priv->hw_mutex);
  126. if (unlikely(ioread32(fifo_mem + SVGA_FIFO_BUSY) == 0)) {
  127. iowrite32(1, fifo_mem + SVGA_FIFO_BUSY);
  128. vmw_write(dev_priv, SVGA_REG_SYNC, reason);
  129. }
  130. mutex_unlock(&dev_priv->hw_mutex);
  131. }
  132. void vmw_fifo_release(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
  133. {
  134. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  135. mutex_lock(&dev_priv->hw_mutex);
  136. while (vmw_read(dev_priv, SVGA_REG_BUSY) != 0)
  137. vmw_write(dev_priv, SVGA_REG_SYNC, SVGA_SYNC_GENERIC);
  138. dev_priv->last_read_sequence = ioread32(fifo_mem + SVGA_FIFO_FENCE);
  139. vmw_write(dev_priv, SVGA_REG_CONFIG_DONE,
  140. dev_priv->config_done_state);
  141. vmw_write(dev_priv, SVGA_REG_ENABLE,
  142. dev_priv->enable_state);
  143. mutex_unlock(&dev_priv->hw_mutex);
  144. vmw_fence_queue_takedown(&fifo->fence_queue);
  145. if (likely(fifo->last_buffer != NULL)) {
  146. vfree(fifo->last_buffer);
  147. fifo->last_buffer = NULL;
  148. }
  149. if (likely(fifo->static_buffer != NULL)) {
  150. vfree(fifo->static_buffer);
  151. fifo->static_buffer = NULL;
  152. }
  153. if (likely(fifo->dynamic_buffer != NULL)) {
  154. vfree(fifo->dynamic_buffer);
  155. fifo->dynamic_buffer = NULL;
  156. }
  157. }
  158. static bool vmw_fifo_is_full(struct vmw_private *dev_priv, uint32_t bytes)
  159. {
  160. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  161. uint32_t max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  162. uint32_t next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
  163. uint32_t min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  164. uint32_t stop = ioread32(fifo_mem + SVGA_FIFO_STOP);
  165. return ((max - next_cmd) + (stop - min) <= bytes);
  166. }
  167. static int vmw_fifo_wait_noirq(struct vmw_private *dev_priv,
  168. uint32_t bytes, bool interruptible,
  169. unsigned long timeout)
  170. {
  171. int ret = 0;
  172. unsigned long end_jiffies = jiffies + timeout;
  173. DEFINE_WAIT(__wait);
  174. DRM_INFO("Fifo wait noirq.\n");
  175. for (;;) {
  176. prepare_to_wait(&dev_priv->fifo_queue, &__wait,
  177. (interruptible) ?
  178. TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
  179. if (!vmw_fifo_is_full(dev_priv, bytes))
  180. break;
  181. if (time_after_eq(jiffies, end_jiffies)) {
  182. ret = -EBUSY;
  183. DRM_ERROR("SVGA device lockup.\n");
  184. break;
  185. }
  186. schedule_timeout(1);
  187. if (interruptible && signal_pending(current)) {
  188. ret = -ERESTARTSYS;
  189. break;
  190. }
  191. }
  192. finish_wait(&dev_priv->fifo_queue, &__wait);
  193. wake_up_all(&dev_priv->fifo_queue);
  194. DRM_INFO("Fifo noirq exit.\n");
  195. return ret;
  196. }
  197. static int vmw_fifo_wait(struct vmw_private *dev_priv,
  198. uint32_t bytes, bool interruptible,
  199. unsigned long timeout)
  200. {
  201. long ret = 1L;
  202. unsigned long irq_flags;
  203. if (likely(!vmw_fifo_is_full(dev_priv, bytes)))
  204. return 0;
  205. vmw_fifo_ping_host(dev_priv, SVGA_SYNC_FIFOFULL);
  206. if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
  207. return vmw_fifo_wait_noirq(dev_priv, bytes,
  208. interruptible, timeout);
  209. mutex_lock(&dev_priv->hw_mutex);
  210. if (atomic_add_return(1, &dev_priv->fifo_queue_waiters) > 0) {
  211. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  212. outl(SVGA_IRQFLAG_FIFO_PROGRESS,
  213. dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  214. vmw_write(dev_priv, SVGA_REG_IRQMASK,
  215. vmw_read(dev_priv, SVGA_REG_IRQMASK) |
  216. SVGA_IRQFLAG_FIFO_PROGRESS);
  217. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  218. }
  219. mutex_unlock(&dev_priv->hw_mutex);
  220. if (interruptible)
  221. ret = wait_event_interruptible_timeout
  222. (dev_priv->fifo_queue,
  223. !vmw_fifo_is_full(dev_priv, bytes), timeout);
  224. else
  225. ret = wait_event_timeout
  226. (dev_priv->fifo_queue,
  227. !vmw_fifo_is_full(dev_priv, bytes), timeout);
  228. if (unlikely(ret == 0))
  229. ret = -EBUSY;
  230. else if (likely(ret > 0))
  231. ret = 0;
  232. mutex_lock(&dev_priv->hw_mutex);
  233. if (atomic_dec_and_test(&dev_priv->fifo_queue_waiters)) {
  234. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  235. vmw_write(dev_priv, SVGA_REG_IRQMASK,
  236. vmw_read(dev_priv, SVGA_REG_IRQMASK) &
  237. ~SVGA_IRQFLAG_FIFO_PROGRESS);
  238. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  239. }
  240. mutex_unlock(&dev_priv->hw_mutex);
  241. return ret;
  242. }
  243. void *vmw_fifo_reserve(struct vmw_private *dev_priv, uint32_t bytes)
  244. {
  245. struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
  246. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  247. uint32_t max;
  248. uint32_t min;
  249. uint32_t next_cmd;
  250. uint32_t reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
  251. int ret;
  252. mutex_lock(&fifo_state->fifo_mutex);
  253. max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  254. min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  255. next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
  256. if (unlikely(bytes >= (max - min)))
  257. goto out_err;
  258. BUG_ON(fifo_state->reserved_size != 0);
  259. BUG_ON(fifo_state->dynamic_buffer != NULL);
  260. fifo_state->reserved_size = bytes;
  261. while (1) {
  262. uint32_t stop = ioread32(fifo_mem + SVGA_FIFO_STOP);
  263. bool need_bounce = false;
  264. bool reserve_in_place = false;
  265. if (next_cmd >= stop) {
  266. if (likely((next_cmd + bytes < max ||
  267. (next_cmd + bytes == max && stop > min))))
  268. reserve_in_place = true;
  269. else if (vmw_fifo_is_full(dev_priv, bytes)) {
  270. ret = vmw_fifo_wait(dev_priv, bytes,
  271. false, 3 * HZ);
  272. if (unlikely(ret != 0))
  273. goto out_err;
  274. } else
  275. need_bounce = true;
  276. } else {
  277. if (likely((next_cmd + bytes < stop)))
  278. reserve_in_place = true;
  279. else {
  280. ret = vmw_fifo_wait(dev_priv, bytes,
  281. false, 3 * HZ);
  282. if (unlikely(ret != 0))
  283. goto out_err;
  284. }
  285. }
  286. if (reserve_in_place) {
  287. if (reserveable || bytes <= sizeof(uint32_t)) {
  288. fifo_state->using_bounce_buffer = false;
  289. if (reserveable)
  290. iowrite32(bytes, fifo_mem +
  291. SVGA_FIFO_RESERVED);
  292. return fifo_mem + (next_cmd >> 2);
  293. } else {
  294. need_bounce = true;
  295. }
  296. }
  297. if (need_bounce) {
  298. fifo_state->using_bounce_buffer = true;
  299. if (bytes < fifo_state->static_buffer_size)
  300. return fifo_state->static_buffer;
  301. else {
  302. fifo_state->dynamic_buffer = vmalloc(bytes);
  303. return fifo_state->dynamic_buffer;
  304. }
  305. }
  306. }
  307. out_err:
  308. fifo_state->reserved_size = 0;
  309. mutex_unlock(&fifo_state->fifo_mutex);
  310. return NULL;
  311. }
  312. static void vmw_fifo_res_copy(struct vmw_fifo_state *fifo_state,
  313. __le32 __iomem *fifo_mem,
  314. uint32_t next_cmd,
  315. uint32_t max, uint32_t min, uint32_t bytes)
  316. {
  317. uint32_t chunk_size = max - next_cmd;
  318. uint32_t rest;
  319. uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
  320. fifo_state->dynamic_buffer : fifo_state->static_buffer;
  321. if (bytes < chunk_size)
  322. chunk_size = bytes;
  323. iowrite32(bytes, fifo_mem + SVGA_FIFO_RESERVED);
  324. mb();
  325. memcpy_toio(fifo_mem + (next_cmd >> 2), buffer, chunk_size);
  326. rest = bytes - chunk_size;
  327. if (rest)
  328. memcpy_toio(fifo_mem + (min >> 2), buffer + (chunk_size >> 2),
  329. rest);
  330. }
  331. static void vmw_fifo_slow_copy(struct vmw_fifo_state *fifo_state,
  332. __le32 __iomem *fifo_mem,
  333. uint32_t next_cmd,
  334. uint32_t max, uint32_t min, uint32_t bytes)
  335. {
  336. uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
  337. fifo_state->dynamic_buffer : fifo_state->static_buffer;
  338. while (bytes > 0) {
  339. iowrite32(*buffer++, fifo_mem + (next_cmd >> 2));
  340. next_cmd += sizeof(uint32_t);
  341. if (unlikely(next_cmd == max))
  342. next_cmd = min;
  343. mb();
  344. iowrite32(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
  345. mb();
  346. bytes -= sizeof(uint32_t);
  347. }
  348. }
  349. void vmw_fifo_commit(struct vmw_private *dev_priv, uint32_t bytes)
  350. {
  351. struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
  352. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  353. uint32_t next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
  354. uint32_t max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  355. uint32_t min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  356. bool reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
  357. BUG_ON((bytes & 3) != 0);
  358. BUG_ON(bytes > fifo_state->reserved_size);
  359. fifo_state->reserved_size = 0;
  360. if (fifo_state->using_bounce_buffer) {
  361. if (reserveable)
  362. vmw_fifo_res_copy(fifo_state, fifo_mem,
  363. next_cmd, max, min, bytes);
  364. else
  365. vmw_fifo_slow_copy(fifo_state, fifo_mem,
  366. next_cmd, max, min, bytes);
  367. if (fifo_state->dynamic_buffer) {
  368. vfree(fifo_state->dynamic_buffer);
  369. fifo_state->dynamic_buffer = NULL;
  370. }
  371. }
  372. down_write(&fifo_state->rwsem);
  373. if (fifo_state->using_bounce_buffer || reserveable) {
  374. next_cmd += bytes;
  375. if (next_cmd >= max)
  376. next_cmd -= max - min;
  377. mb();
  378. iowrite32(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
  379. }
  380. if (reserveable)
  381. iowrite32(0, fifo_mem + SVGA_FIFO_RESERVED);
  382. mb();
  383. up_write(&fifo_state->rwsem);
  384. vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
  385. mutex_unlock(&fifo_state->fifo_mutex);
  386. }
  387. int vmw_fifo_send_fence(struct vmw_private *dev_priv, uint32_t *sequence)
  388. {
  389. struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
  390. struct svga_fifo_cmd_fence *cmd_fence;
  391. void *fm;
  392. int ret = 0;
  393. uint32_t bytes = sizeof(__le32) + sizeof(*cmd_fence);
  394. fm = vmw_fifo_reserve(dev_priv, bytes);
  395. if (unlikely(fm == NULL)) {
  396. *sequence = atomic_read(&dev_priv->fence_seq);
  397. ret = -ENOMEM;
  398. (void)vmw_fallback_wait(dev_priv, false, true, *sequence,
  399. false, 3*HZ);
  400. goto out_err;
  401. }
  402. do {
  403. *sequence = atomic_add_return(1, &dev_priv->fence_seq);
  404. } while (*sequence == 0);
  405. if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE)) {
  406. /*
  407. * Don't request hardware to send a fence. The
  408. * waiting code in vmwgfx_irq.c will emulate this.
  409. */
  410. vmw_fifo_commit(dev_priv, 0);
  411. return 0;
  412. }
  413. *(__le32 *) fm = cpu_to_le32(SVGA_CMD_FENCE);
  414. cmd_fence = (struct svga_fifo_cmd_fence *)
  415. ((unsigned long)fm + sizeof(__le32));
  416. iowrite32(*sequence, &cmd_fence->fence);
  417. fifo_state->last_buffer_add = true;
  418. vmw_fifo_commit(dev_priv, bytes);
  419. fifo_state->last_buffer_add = false;
  420. (void) vmw_fence_push(&fifo_state->fence_queue, *sequence);
  421. vmw_update_sequence(dev_priv, fifo_state);
  422. out_err:
  423. return ret;
  424. }
  425. /**
  426. * Map the first page of the FIFO read-only to user-space.
  427. */
  428. static int vmw_fifo_vm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  429. {
  430. int ret;
  431. unsigned long address = (unsigned long)vmf->virtual_address;
  432. if (address != vma->vm_start)
  433. return VM_FAULT_SIGBUS;
  434. ret = vm_insert_pfn(vma, address, vma->vm_pgoff);
  435. if (likely(ret == -EBUSY || ret == 0))
  436. return VM_FAULT_NOPAGE;
  437. else if (ret == -ENOMEM)
  438. return VM_FAULT_OOM;
  439. return VM_FAULT_SIGBUS;
  440. }
  441. static struct vm_operations_struct vmw_fifo_vm_ops = {
  442. .fault = vmw_fifo_vm_fault,
  443. .open = NULL,
  444. .close = NULL
  445. };
  446. int vmw_fifo_mmap(struct file *filp, struct vm_area_struct *vma)
  447. {
  448. struct drm_file *file_priv;
  449. struct vmw_private *dev_priv;
  450. file_priv = (struct drm_file *)filp->private_data;
  451. dev_priv = vmw_priv(file_priv->minor->dev);
  452. if (vma->vm_pgoff != (dev_priv->mmio_start >> PAGE_SHIFT) ||
  453. (vma->vm_end - vma->vm_start) != PAGE_SIZE)
  454. return -EINVAL;
  455. vma->vm_flags &= ~(VM_WRITE | VM_MAYWRITE);
  456. vma->vm_flags |= VM_IO | VM_PFNMAP | VM_DONTEXPAND | VM_SHARED;
  457. vma->vm_page_prot = vm_get_page_prot(vma->vm_flags);
  458. vma->vm_page_prot = ttm_io_prot(TTM_PL_FLAG_UNCACHED,
  459. vma->vm_page_prot);
  460. vma->vm_ops = &vmw_fifo_vm_ops;
  461. return 0;
  462. }