vmwgfx_drv.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "drmP.h"
  28. #include "vmwgfx_drv.h"
  29. #include "ttm/ttm_placement.h"
  30. #include "ttm/ttm_bo_driver.h"
  31. #include "ttm/ttm_object.h"
  32. #include "ttm/ttm_module.h"
  33. #define VMWGFX_DRIVER_NAME "vmwgfx"
  34. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  35. #define VMWGFX_CHIP_SVGAII 0
  36. #define VMW_FB_RESERVATION 0
  37. /**
  38. * Fully encoded drm commands. Might move to vmw_drm.h
  39. */
  40. #define DRM_IOCTL_VMW_GET_PARAM \
  41. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  42. struct drm_vmw_getparam_arg)
  43. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  45. union drm_vmw_alloc_dmabuf_arg)
  46. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  47. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  48. struct drm_vmw_unref_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  51. struct drm_vmw_cursor_bypass_arg)
  52. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  54. struct drm_vmw_control_stream_arg)
  55. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  56. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  57. struct drm_vmw_stream_arg)
  58. #define DRM_IOCTL_VMW_UNREF_STREAM \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  62. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  63. struct drm_vmw_context_arg)
  64. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  65. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  68. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  69. union drm_vmw_surface_create_arg)
  70. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  71. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  72. struct drm_vmw_surface_arg)
  73. #define DRM_IOCTL_VMW_REF_SURFACE \
  74. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  75. union drm_vmw_surface_reference_arg)
  76. #define DRM_IOCTL_VMW_EXECBUF \
  77. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  78. struct drm_vmw_execbuf_arg)
  79. #define DRM_IOCTL_VMW_FIFO_DEBUG \
  80. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FIFO_DEBUG, \
  81. struct drm_vmw_fifo_debug_arg)
  82. #define DRM_IOCTL_VMW_FENCE_WAIT \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  84. struct drm_vmw_fence_wait_arg)
  85. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  86. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  87. struct drm_vmw_update_layout_arg)
  88. /**
  89. * The core DRM version of this macro doesn't account for
  90. * DRM_COMMAND_BASE.
  91. */
  92. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  93. [DRM_IOCTL_NR(ioctl) - DRM_COMMAND_BASE] = {ioctl, flags, func}
  94. /**
  95. * Ioctl definitions.
  96. */
  97. static struct drm_ioctl_desc vmw_ioctls[] = {
  98. VMW_IOCTL_DEF(DRM_IOCTL_VMW_GET_PARAM, vmw_getparam_ioctl,
  99. DRM_AUTH | DRM_UNLOCKED),
  100. VMW_IOCTL_DEF(DRM_IOCTL_VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  101. DRM_AUTH | DRM_UNLOCKED),
  102. VMW_IOCTL_DEF(DRM_IOCTL_VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  103. DRM_AUTH | DRM_UNLOCKED),
  104. VMW_IOCTL_DEF(DRM_IOCTL_VMW_CURSOR_BYPASS,
  105. vmw_kms_cursor_bypass_ioctl,
  106. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  107. VMW_IOCTL_DEF(DRM_IOCTL_VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  108. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  109. VMW_IOCTL_DEF(DRM_IOCTL_VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  110. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  111. VMW_IOCTL_DEF(DRM_IOCTL_VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  112. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  113. VMW_IOCTL_DEF(DRM_IOCTL_VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  114. DRM_AUTH | DRM_UNLOCKED),
  115. VMW_IOCTL_DEF(DRM_IOCTL_VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  116. DRM_AUTH | DRM_UNLOCKED),
  117. VMW_IOCTL_DEF(DRM_IOCTL_VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  118. DRM_AUTH | DRM_UNLOCKED),
  119. VMW_IOCTL_DEF(DRM_IOCTL_VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  120. DRM_AUTH | DRM_UNLOCKED),
  121. VMW_IOCTL_DEF(DRM_IOCTL_VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  122. DRM_AUTH | DRM_UNLOCKED),
  123. VMW_IOCTL_DEF(DRM_IOCTL_VMW_EXECBUF, vmw_execbuf_ioctl,
  124. DRM_AUTH | DRM_UNLOCKED),
  125. VMW_IOCTL_DEF(DRM_IOCTL_VMW_FIFO_DEBUG, vmw_fifo_debug_ioctl,
  126. DRM_AUTH | DRM_ROOT_ONLY | DRM_MASTER | DRM_UNLOCKED),
  127. VMW_IOCTL_DEF(DRM_IOCTL_VMW_FENCE_WAIT, vmw_fence_wait_ioctl,
  128. DRM_AUTH | DRM_UNLOCKED),
  129. VMW_IOCTL_DEF(DRM_IOCTL_VMW_UPDATE_LAYOUT, vmw_kms_update_layout_ioctl,
  130. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED)
  131. };
  132. static struct pci_device_id vmw_pci_id_list[] = {
  133. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  134. {0, 0, 0}
  135. };
  136. static char *vmw_devname = "vmwgfx";
  137. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  138. static void vmw_master_init(struct vmw_master *);
  139. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  140. void *ptr);
  141. static void vmw_print_capabilities(uint32_t capabilities)
  142. {
  143. DRM_INFO("Capabilities:\n");
  144. if (capabilities & SVGA_CAP_RECT_COPY)
  145. DRM_INFO(" Rect copy.\n");
  146. if (capabilities & SVGA_CAP_CURSOR)
  147. DRM_INFO(" Cursor.\n");
  148. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  149. DRM_INFO(" Cursor bypass.\n");
  150. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  151. DRM_INFO(" Cursor bypass 2.\n");
  152. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  153. DRM_INFO(" 8bit emulation.\n");
  154. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  155. DRM_INFO(" Alpha cursor.\n");
  156. if (capabilities & SVGA_CAP_3D)
  157. DRM_INFO(" 3D.\n");
  158. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  159. DRM_INFO(" Extended Fifo.\n");
  160. if (capabilities & SVGA_CAP_MULTIMON)
  161. DRM_INFO(" Multimon.\n");
  162. if (capabilities & SVGA_CAP_PITCHLOCK)
  163. DRM_INFO(" Pitchlock.\n");
  164. if (capabilities & SVGA_CAP_IRQMASK)
  165. DRM_INFO(" Irq mask.\n");
  166. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  167. DRM_INFO(" Display Topology.\n");
  168. if (capabilities & SVGA_CAP_GMR)
  169. DRM_INFO(" GMR.\n");
  170. if (capabilities & SVGA_CAP_TRACES)
  171. DRM_INFO(" Traces.\n");
  172. }
  173. static int vmw_request_device(struct vmw_private *dev_priv)
  174. {
  175. int ret;
  176. vmw_kms_save_vga(dev_priv);
  177. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  178. if (unlikely(ret != 0)) {
  179. DRM_ERROR("Unable to initialize FIFO.\n");
  180. return ret;
  181. }
  182. return 0;
  183. }
  184. static void vmw_release_device(struct vmw_private *dev_priv)
  185. {
  186. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  187. vmw_kms_restore_vga(dev_priv);
  188. }
  189. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  190. {
  191. struct vmw_private *dev_priv;
  192. int ret;
  193. uint32_t svga_id;
  194. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  195. if (unlikely(dev_priv == NULL)) {
  196. DRM_ERROR("Failed allocating a device private struct.\n");
  197. return -ENOMEM;
  198. }
  199. memset(dev_priv, 0, sizeof(*dev_priv));
  200. dev_priv->dev = dev;
  201. dev_priv->vmw_chipset = chipset;
  202. dev_priv->last_read_sequence = (uint32_t) -100;
  203. mutex_init(&dev_priv->hw_mutex);
  204. mutex_init(&dev_priv->cmdbuf_mutex);
  205. rwlock_init(&dev_priv->resource_lock);
  206. idr_init(&dev_priv->context_idr);
  207. idr_init(&dev_priv->surface_idr);
  208. idr_init(&dev_priv->stream_idr);
  209. ida_init(&dev_priv->gmr_ida);
  210. mutex_init(&dev_priv->init_mutex);
  211. init_waitqueue_head(&dev_priv->fence_queue);
  212. init_waitqueue_head(&dev_priv->fifo_queue);
  213. atomic_set(&dev_priv->fence_queue_waiters, 0);
  214. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  215. INIT_LIST_HEAD(&dev_priv->gmr_lru);
  216. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  217. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  218. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  219. mutex_lock(&dev_priv->hw_mutex);
  220. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  221. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  222. if (svga_id != SVGA_ID_2) {
  223. ret = -ENOSYS;
  224. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  225. mutex_unlock(&dev_priv->hw_mutex);
  226. goto out_err0;
  227. }
  228. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  229. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  230. dev_priv->max_gmr_descriptors =
  231. vmw_read(dev_priv,
  232. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  233. dev_priv->max_gmr_ids =
  234. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  235. }
  236. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  237. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  238. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  239. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  240. mutex_unlock(&dev_priv->hw_mutex);
  241. vmw_print_capabilities(dev_priv->capabilities);
  242. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  243. DRM_INFO("Max GMR ids is %u\n",
  244. (unsigned)dev_priv->max_gmr_ids);
  245. DRM_INFO("Max GMR descriptors is %u\n",
  246. (unsigned)dev_priv->max_gmr_descriptors);
  247. }
  248. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  249. dev_priv->vram_start, dev_priv->vram_size / 1024);
  250. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  251. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  252. ret = vmw_ttm_global_init(dev_priv);
  253. if (unlikely(ret != 0))
  254. goto out_err0;
  255. vmw_master_init(&dev_priv->fbdev_master);
  256. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  257. dev_priv->active_master = &dev_priv->fbdev_master;
  258. ret = ttm_bo_device_init(&dev_priv->bdev,
  259. dev_priv->bo_global_ref.ref.object,
  260. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  261. false);
  262. if (unlikely(ret != 0)) {
  263. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  264. goto out_err1;
  265. }
  266. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  267. (dev_priv->vram_size >> PAGE_SHIFT));
  268. if (unlikely(ret != 0)) {
  269. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  270. goto out_err2;
  271. }
  272. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  273. dev_priv->mmio_size, DRM_MTRR_WC);
  274. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  275. dev_priv->mmio_size);
  276. if (unlikely(dev_priv->mmio_virt == NULL)) {
  277. ret = -ENOMEM;
  278. DRM_ERROR("Failed mapping MMIO.\n");
  279. goto out_err3;
  280. }
  281. /* Need mmio memory to check for fifo pitchlock cap. */
  282. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  283. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  284. !vmw_fifo_have_pitchlock(dev_priv)) {
  285. ret = -ENOSYS;
  286. DRM_ERROR("Hardware has no pitchlock\n");
  287. goto out_err4;
  288. }
  289. dev_priv->tdev = ttm_object_device_init
  290. (dev_priv->mem_global_ref.object, 12);
  291. if (unlikely(dev_priv->tdev == NULL)) {
  292. DRM_ERROR("Unable to initialize TTM object management.\n");
  293. ret = -ENOMEM;
  294. goto out_err4;
  295. }
  296. dev->dev_private = dev_priv;
  297. if (!dev->devname)
  298. dev->devname = vmw_devname;
  299. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  300. ret = drm_irq_install(dev);
  301. if (unlikely(ret != 0)) {
  302. DRM_ERROR("Failed installing irq: %d\n", ret);
  303. goto out_no_irq;
  304. }
  305. }
  306. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  307. dev_priv->stealth = (ret != 0);
  308. if (dev_priv->stealth) {
  309. /**
  310. * Request at least the mmio PCI resource.
  311. */
  312. DRM_INFO("It appears like vesafb is loaded. "
  313. "Ignore above error if any.\n");
  314. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  315. if (unlikely(ret != 0)) {
  316. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  317. goto out_no_device;
  318. }
  319. }
  320. ret = vmw_request_device(dev_priv);
  321. if (unlikely(ret != 0))
  322. goto out_no_device;
  323. vmw_kms_init(dev_priv);
  324. vmw_overlay_init(dev_priv);
  325. vmw_fb_init(dev_priv);
  326. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  327. register_pm_notifier(&dev_priv->pm_nb);
  328. DRM_INFO("%s", vmw_fifo_have_3d(dev_priv) ? "Have 3D\n" : "No 3D\n");
  329. return 0;
  330. out_no_device:
  331. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  332. drm_irq_uninstall(dev_priv->dev);
  333. if (dev->devname == vmw_devname)
  334. dev->devname = NULL;
  335. out_no_irq:
  336. ttm_object_device_release(&dev_priv->tdev);
  337. out_err4:
  338. iounmap(dev_priv->mmio_virt);
  339. out_err3:
  340. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  341. dev_priv->mmio_size, DRM_MTRR_WC);
  342. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  343. out_err2:
  344. (void)ttm_bo_device_release(&dev_priv->bdev);
  345. out_err1:
  346. vmw_ttm_global_release(dev_priv);
  347. out_err0:
  348. ida_destroy(&dev_priv->gmr_ida);
  349. idr_destroy(&dev_priv->surface_idr);
  350. idr_destroy(&dev_priv->context_idr);
  351. idr_destroy(&dev_priv->stream_idr);
  352. kfree(dev_priv);
  353. return ret;
  354. }
  355. static int vmw_driver_unload(struct drm_device *dev)
  356. {
  357. struct vmw_private *dev_priv = vmw_priv(dev);
  358. unregister_pm_notifier(&dev_priv->pm_nb);
  359. vmw_fb_close(dev_priv);
  360. vmw_kms_close(dev_priv);
  361. vmw_overlay_close(dev_priv);
  362. vmw_release_device(dev_priv);
  363. if (dev_priv->stealth)
  364. pci_release_region(dev->pdev, 2);
  365. else
  366. pci_release_regions(dev->pdev);
  367. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  368. drm_irq_uninstall(dev_priv->dev);
  369. if (dev->devname == vmw_devname)
  370. dev->devname = NULL;
  371. ttm_object_device_release(&dev_priv->tdev);
  372. iounmap(dev_priv->mmio_virt);
  373. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  374. dev_priv->mmio_size, DRM_MTRR_WC);
  375. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  376. (void)ttm_bo_device_release(&dev_priv->bdev);
  377. vmw_ttm_global_release(dev_priv);
  378. ida_destroy(&dev_priv->gmr_ida);
  379. idr_destroy(&dev_priv->surface_idr);
  380. idr_destroy(&dev_priv->context_idr);
  381. idr_destroy(&dev_priv->stream_idr);
  382. kfree(dev_priv);
  383. return 0;
  384. }
  385. static void vmw_postclose(struct drm_device *dev,
  386. struct drm_file *file_priv)
  387. {
  388. struct vmw_fpriv *vmw_fp;
  389. vmw_fp = vmw_fpriv(file_priv);
  390. ttm_object_file_release(&vmw_fp->tfile);
  391. if (vmw_fp->locked_master)
  392. drm_master_put(&vmw_fp->locked_master);
  393. kfree(vmw_fp);
  394. }
  395. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  396. {
  397. struct vmw_private *dev_priv = vmw_priv(dev);
  398. struct vmw_fpriv *vmw_fp;
  399. int ret = -ENOMEM;
  400. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  401. if (unlikely(vmw_fp == NULL))
  402. return ret;
  403. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  404. if (unlikely(vmw_fp->tfile == NULL))
  405. goto out_no_tfile;
  406. file_priv->driver_priv = vmw_fp;
  407. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  408. dev_priv->bdev.dev_mapping =
  409. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  410. return 0;
  411. out_no_tfile:
  412. kfree(vmw_fp);
  413. return ret;
  414. }
  415. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  416. unsigned long arg)
  417. {
  418. struct drm_file *file_priv = filp->private_data;
  419. struct drm_device *dev = file_priv->minor->dev;
  420. unsigned int nr = DRM_IOCTL_NR(cmd);
  421. /*
  422. * Do extra checking on driver private ioctls.
  423. */
  424. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  425. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  426. struct drm_ioctl_desc *ioctl =
  427. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  428. if (unlikely(ioctl->cmd != cmd)) {
  429. DRM_ERROR("Invalid command format, ioctl %d\n",
  430. nr - DRM_COMMAND_BASE);
  431. return -EINVAL;
  432. }
  433. }
  434. return drm_ioctl(filp, cmd, arg);
  435. }
  436. static int vmw_firstopen(struct drm_device *dev)
  437. {
  438. struct vmw_private *dev_priv = vmw_priv(dev);
  439. dev_priv->is_opened = true;
  440. return 0;
  441. }
  442. static void vmw_lastclose(struct drm_device *dev)
  443. {
  444. struct vmw_private *dev_priv = vmw_priv(dev);
  445. struct drm_crtc *crtc;
  446. struct drm_mode_set set;
  447. int ret;
  448. /**
  449. * Do nothing on the lastclose call from drm_unload.
  450. */
  451. if (!dev_priv->is_opened)
  452. return;
  453. dev_priv->is_opened = false;
  454. set.x = 0;
  455. set.y = 0;
  456. set.fb = NULL;
  457. set.mode = NULL;
  458. set.connectors = NULL;
  459. set.num_connectors = 0;
  460. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  461. set.crtc = crtc;
  462. ret = crtc->funcs->set_config(&set);
  463. WARN_ON(ret != 0);
  464. }
  465. }
  466. static void vmw_master_init(struct vmw_master *vmaster)
  467. {
  468. ttm_lock_init(&vmaster->lock);
  469. }
  470. static int vmw_master_create(struct drm_device *dev,
  471. struct drm_master *master)
  472. {
  473. struct vmw_master *vmaster;
  474. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  475. if (unlikely(vmaster == NULL))
  476. return -ENOMEM;
  477. ttm_lock_init(&vmaster->lock);
  478. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  479. master->driver_priv = vmaster;
  480. return 0;
  481. }
  482. static void vmw_master_destroy(struct drm_device *dev,
  483. struct drm_master *master)
  484. {
  485. struct vmw_master *vmaster = vmw_master(master);
  486. master->driver_priv = NULL;
  487. kfree(vmaster);
  488. }
  489. static int vmw_master_set(struct drm_device *dev,
  490. struct drm_file *file_priv,
  491. bool from_open)
  492. {
  493. struct vmw_private *dev_priv = vmw_priv(dev);
  494. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  495. struct vmw_master *active = dev_priv->active_master;
  496. struct vmw_master *vmaster = vmw_master(file_priv->master);
  497. int ret = 0;
  498. if (active) {
  499. BUG_ON(active != &dev_priv->fbdev_master);
  500. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  501. if (unlikely(ret != 0))
  502. goto out_no_active_lock;
  503. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  504. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  505. if (unlikely(ret != 0)) {
  506. DRM_ERROR("Unable to clean VRAM on "
  507. "master drop.\n");
  508. }
  509. dev_priv->active_master = NULL;
  510. }
  511. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  512. if (!from_open) {
  513. ttm_vt_unlock(&vmaster->lock);
  514. BUG_ON(vmw_fp->locked_master != file_priv->master);
  515. drm_master_put(&vmw_fp->locked_master);
  516. }
  517. dev_priv->active_master = vmaster;
  518. return 0;
  519. out_no_active_lock:
  520. vmw_release_device(dev_priv);
  521. return ret;
  522. }
  523. static void vmw_master_drop(struct drm_device *dev,
  524. struct drm_file *file_priv,
  525. bool from_release)
  526. {
  527. struct vmw_private *dev_priv = vmw_priv(dev);
  528. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  529. struct vmw_master *vmaster = vmw_master(file_priv->master);
  530. int ret;
  531. /**
  532. * Make sure the master doesn't disappear while we have
  533. * it locked.
  534. */
  535. vmw_fp->locked_master = drm_master_get(file_priv->master);
  536. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  537. if (unlikely((ret != 0))) {
  538. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  539. drm_master_put(&vmw_fp->locked_master);
  540. }
  541. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  542. dev_priv->active_master = &dev_priv->fbdev_master;
  543. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  544. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  545. vmw_fb_on(dev_priv);
  546. }
  547. static void vmw_remove(struct pci_dev *pdev)
  548. {
  549. struct drm_device *dev = pci_get_drvdata(pdev);
  550. drm_put_dev(dev);
  551. }
  552. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  553. void *ptr)
  554. {
  555. struct vmw_private *dev_priv =
  556. container_of(nb, struct vmw_private, pm_nb);
  557. struct vmw_master *vmaster = dev_priv->active_master;
  558. switch (val) {
  559. case PM_HIBERNATION_PREPARE:
  560. case PM_SUSPEND_PREPARE:
  561. ttm_suspend_lock(&vmaster->lock);
  562. /**
  563. * This empties VRAM and unbinds all GMR bindings.
  564. * Buffer contents is moved to swappable memory.
  565. */
  566. ttm_bo_swapout_all(&dev_priv->bdev);
  567. break;
  568. case PM_POST_HIBERNATION:
  569. case PM_POST_SUSPEND:
  570. ttm_suspend_unlock(&vmaster->lock);
  571. break;
  572. case PM_RESTORE_PREPARE:
  573. break;
  574. case PM_POST_RESTORE:
  575. break;
  576. default:
  577. break;
  578. }
  579. return 0;
  580. }
  581. /**
  582. * These might not be needed with the virtual SVGA device.
  583. */
  584. int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  585. {
  586. pci_save_state(pdev);
  587. pci_disable_device(pdev);
  588. pci_set_power_state(pdev, PCI_D3hot);
  589. return 0;
  590. }
  591. int vmw_pci_resume(struct pci_dev *pdev)
  592. {
  593. pci_set_power_state(pdev, PCI_D0);
  594. pci_restore_state(pdev);
  595. return pci_enable_device(pdev);
  596. }
  597. static struct drm_driver driver = {
  598. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  599. DRIVER_MODESET,
  600. .load = vmw_driver_load,
  601. .unload = vmw_driver_unload,
  602. .firstopen = vmw_firstopen,
  603. .lastclose = vmw_lastclose,
  604. .irq_preinstall = vmw_irq_preinstall,
  605. .irq_postinstall = vmw_irq_postinstall,
  606. .irq_uninstall = vmw_irq_uninstall,
  607. .irq_handler = vmw_irq_handler,
  608. .reclaim_buffers_locked = NULL,
  609. .get_map_ofs = drm_core_get_map_ofs,
  610. .get_reg_ofs = drm_core_get_reg_ofs,
  611. .ioctls = vmw_ioctls,
  612. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  613. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  614. .master_create = vmw_master_create,
  615. .master_destroy = vmw_master_destroy,
  616. .master_set = vmw_master_set,
  617. .master_drop = vmw_master_drop,
  618. .open = vmw_driver_open,
  619. .postclose = vmw_postclose,
  620. .fops = {
  621. .owner = THIS_MODULE,
  622. .open = drm_open,
  623. .release = drm_release,
  624. .unlocked_ioctl = vmw_unlocked_ioctl,
  625. .mmap = vmw_mmap,
  626. .poll = drm_poll,
  627. .fasync = drm_fasync,
  628. #if defined(CONFIG_COMPAT)
  629. .compat_ioctl = drm_compat_ioctl,
  630. #endif
  631. },
  632. .pci_driver = {
  633. .name = VMWGFX_DRIVER_NAME,
  634. .id_table = vmw_pci_id_list,
  635. .probe = vmw_probe,
  636. .remove = vmw_remove,
  637. .suspend = vmw_pci_suspend,
  638. .resume = vmw_pci_resume
  639. },
  640. .name = VMWGFX_DRIVER_NAME,
  641. .desc = VMWGFX_DRIVER_DESC,
  642. .date = VMWGFX_DRIVER_DATE,
  643. .major = VMWGFX_DRIVER_MAJOR,
  644. .minor = VMWGFX_DRIVER_MINOR,
  645. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  646. };
  647. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  648. {
  649. return drm_get_dev(pdev, ent, &driver);
  650. }
  651. static int __init vmwgfx_init(void)
  652. {
  653. int ret;
  654. ret = drm_init(&driver);
  655. if (ret)
  656. DRM_ERROR("Failed initializing DRM.\n");
  657. return ret;
  658. }
  659. static void __exit vmwgfx_exit(void)
  660. {
  661. drm_exit(&driver);
  662. }
  663. module_init(vmwgfx_init);
  664. module_exit(vmwgfx_exit);
  665. MODULE_AUTHOR("VMware Inc. and others");
  666. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  667. MODULE_LICENSE("GPL and additional rights");