rv770.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. void rv770_pm_misc(struct radeon_device *rdev)
  43. {
  44. int req_ps_idx = rdev->pm.requested_power_state_index;
  45. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  46. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  47. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  48. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  49. if (voltage->voltage != rdev->pm.current_vddc) {
  50. radeon_atom_set_voltage(rdev, voltage->voltage);
  51. rdev->pm.current_vddc = voltage->voltage;
  52. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  53. }
  54. }
  55. }
  56. /*
  57. * GART
  58. */
  59. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  60. {
  61. u32 tmp;
  62. int r, i;
  63. if (rdev->gart.table.vram.robj == NULL) {
  64. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  65. return -EINVAL;
  66. }
  67. r = radeon_gart_table_vram_pin(rdev);
  68. if (r)
  69. return r;
  70. radeon_gart_restore(rdev);
  71. /* Setup L2 cache */
  72. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  73. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  74. EFFECTIVE_L2_QUEUE_SIZE(7));
  75. WREG32(VM_L2_CNTL2, 0);
  76. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  77. /* Setup TLB control */
  78. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  79. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  80. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  81. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  82. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  83. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  84. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  85. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  86. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  87. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  88. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  89. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  90. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  91. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  92. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  93. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  94. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  95. (u32)(rdev->dummy_page.addr >> 12));
  96. for (i = 1; i < 7; i++)
  97. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  98. r600_pcie_gart_tlb_flush(rdev);
  99. rdev->gart.ready = true;
  100. return 0;
  101. }
  102. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  103. {
  104. u32 tmp;
  105. int i, r;
  106. /* Disable all tables */
  107. for (i = 0; i < 7; i++)
  108. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  109. /* Setup L2 cache */
  110. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  111. EFFECTIVE_L2_QUEUE_SIZE(7));
  112. WREG32(VM_L2_CNTL2, 0);
  113. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  114. /* Setup TLB control */
  115. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  116. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  117. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  118. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  119. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  120. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  121. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  122. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  123. if (rdev->gart.table.vram.robj) {
  124. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  125. if (likely(r == 0)) {
  126. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  127. radeon_bo_unpin(rdev->gart.table.vram.robj);
  128. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  129. }
  130. }
  131. }
  132. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  133. {
  134. radeon_gart_fini(rdev);
  135. rv770_pcie_gart_disable(rdev);
  136. radeon_gart_table_vram_free(rdev);
  137. }
  138. void rv770_agp_enable(struct radeon_device *rdev)
  139. {
  140. u32 tmp;
  141. int i;
  142. /* Setup L2 cache */
  143. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  144. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  145. EFFECTIVE_L2_QUEUE_SIZE(7));
  146. WREG32(VM_L2_CNTL2, 0);
  147. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  148. /* Setup TLB control */
  149. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  150. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  151. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  152. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  153. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  154. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  155. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  156. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  157. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  158. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  159. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  160. for (i = 0; i < 7; i++)
  161. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  162. }
  163. static void rv770_mc_program(struct radeon_device *rdev)
  164. {
  165. struct rv515_mc_save save;
  166. u32 tmp;
  167. int i, j;
  168. /* Initialize HDP */
  169. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  170. WREG32((0x2c14 + j), 0x00000000);
  171. WREG32((0x2c18 + j), 0x00000000);
  172. WREG32((0x2c1c + j), 0x00000000);
  173. WREG32((0x2c20 + j), 0x00000000);
  174. WREG32((0x2c24 + j), 0x00000000);
  175. }
  176. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  177. rv515_mc_stop(rdev, &save);
  178. if (r600_mc_wait_for_idle(rdev)) {
  179. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  180. }
  181. /* Lockout access through VGA aperture*/
  182. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  183. /* Update configuration */
  184. if (rdev->flags & RADEON_IS_AGP) {
  185. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  186. /* VRAM before AGP */
  187. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  188. rdev->mc.vram_start >> 12);
  189. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  190. rdev->mc.gtt_end >> 12);
  191. } else {
  192. /* VRAM after AGP */
  193. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  194. rdev->mc.gtt_start >> 12);
  195. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  196. rdev->mc.vram_end >> 12);
  197. }
  198. } else {
  199. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  200. rdev->mc.vram_start >> 12);
  201. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  202. rdev->mc.vram_end >> 12);
  203. }
  204. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  205. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  206. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  207. WREG32(MC_VM_FB_LOCATION, tmp);
  208. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  209. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  210. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  211. if (rdev->flags & RADEON_IS_AGP) {
  212. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  213. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  214. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  215. } else {
  216. WREG32(MC_VM_AGP_BASE, 0);
  217. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  218. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  219. }
  220. if (r600_mc_wait_for_idle(rdev)) {
  221. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  222. }
  223. rv515_mc_resume(rdev, &save);
  224. /* we need to own VRAM, so turn off the VGA renderer here
  225. * to stop it overwriting our objects */
  226. rv515_vga_render_disable(rdev);
  227. }
  228. /*
  229. * CP.
  230. */
  231. void r700_cp_stop(struct radeon_device *rdev)
  232. {
  233. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  234. }
  235. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  236. {
  237. const __be32 *fw_data;
  238. int i;
  239. if (!rdev->me_fw || !rdev->pfp_fw)
  240. return -EINVAL;
  241. r700_cp_stop(rdev);
  242. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  243. /* Reset cp */
  244. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  245. RREG32(GRBM_SOFT_RESET);
  246. mdelay(15);
  247. WREG32(GRBM_SOFT_RESET, 0);
  248. fw_data = (const __be32 *)rdev->pfp_fw->data;
  249. WREG32(CP_PFP_UCODE_ADDR, 0);
  250. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  251. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  252. WREG32(CP_PFP_UCODE_ADDR, 0);
  253. fw_data = (const __be32 *)rdev->me_fw->data;
  254. WREG32(CP_ME_RAM_WADDR, 0);
  255. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  256. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  257. WREG32(CP_PFP_UCODE_ADDR, 0);
  258. WREG32(CP_ME_RAM_WADDR, 0);
  259. WREG32(CP_ME_RAM_RADDR, 0);
  260. return 0;
  261. }
  262. void r700_cp_fini(struct radeon_device *rdev)
  263. {
  264. r700_cp_stop(rdev);
  265. radeon_ring_fini(rdev);
  266. }
  267. /*
  268. * Core functions
  269. */
  270. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  271. u32 num_tile_pipes,
  272. u32 num_backends,
  273. u32 backend_disable_mask)
  274. {
  275. u32 backend_map = 0;
  276. u32 enabled_backends_mask;
  277. u32 enabled_backends_count;
  278. u32 cur_pipe;
  279. u32 swizzle_pipe[R7XX_MAX_PIPES];
  280. u32 cur_backend;
  281. u32 i;
  282. bool force_no_swizzle;
  283. if (num_tile_pipes > R7XX_MAX_PIPES)
  284. num_tile_pipes = R7XX_MAX_PIPES;
  285. if (num_tile_pipes < 1)
  286. num_tile_pipes = 1;
  287. if (num_backends > R7XX_MAX_BACKENDS)
  288. num_backends = R7XX_MAX_BACKENDS;
  289. if (num_backends < 1)
  290. num_backends = 1;
  291. enabled_backends_mask = 0;
  292. enabled_backends_count = 0;
  293. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  294. if (((backend_disable_mask >> i) & 1) == 0) {
  295. enabled_backends_mask |= (1 << i);
  296. ++enabled_backends_count;
  297. }
  298. if (enabled_backends_count == num_backends)
  299. break;
  300. }
  301. if (enabled_backends_count == 0) {
  302. enabled_backends_mask = 1;
  303. enabled_backends_count = 1;
  304. }
  305. if (enabled_backends_count != num_backends)
  306. num_backends = enabled_backends_count;
  307. switch (rdev->family) {
  308. case CHIP_RV770:
  309. case CHIP_RV730:
  310. force_no_swizzle = false;
  311. break;
  312. case CHIP_RV710:
  313. case CHIP_RV740:
  314. default:
  315. force_no_swizzle = true;
  316. break;
  317. }
  318. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  319. switch (num_tile_pipes) {
  320. case 1:
  321. swizzle_pipe[0] = 0;
  322. break;
  323. case 2:
  324. swizzle_pipe[0] = 0;
  325. swizzle_pipe[1] = 1;
  326. break;
  327. case 3:
  328. if (force_no_swizzle) {
  329. swizzle_pipe[0] = 0;
  330. swizzle_pipe[1] = 1;
  331. swizzle_pipe[2] = 2;
  332. } else {
  333. swizzle_pipe[0] = 0;
  334. swizzle_pipe[1] = 2;
  335. swizzle_pipe[2] = 1;
  336. }
  337. break;
  338. case 4:
  339. if (force_no_swizzle) {
  340. swizzle_pipe[0] = 0;
  341. swizzle_pipe[1] = 1;
  342. swizzle_pipe[2] = 2;
  343. swizzle_pipe[3] = 3;
  344. } else {
  345. swizzle_pipe[0] = 0;
  346. swizzle_pipe[1] = 2;
  347. swizzle_pipe[2] = 3;
  348. swizzle_pipe[3] = 1;
  349. }
  350. break;
  351. case 5:
  352. if (force_no_swizzle) {
  353. swizzle_pipe[0] = 0;
  354. swizzle_pipe[1] = 1;
  355. swizzle_pipe[2] = 2;
  356. swizzle_pipe[3] = 3;
  357. swizzle_pipe[4] = 4;
  358. } else {
  359. swizzle_pipe[0] = 0;
  360. swizzle_pipe[1] = 2;
  361. swizzle_pipe[2] = 4;
  362. swizzle_pipe[3] = 1;
  363. swizzle_pipe[4] = 3;
  364. }
  365. break;
  366. case 6:
  367. if (force_no_swizzle) {
  368. swizzle_pipe[0] = 0;
  369. swizzle_pipe[1] = 1;
  370. swizzle_pipe[2] = 2;
  371. swizzle_pipe[3] = 3;
  372. swizzle_pipe[4] = 4;
  373. swizzle_pipe[5] = 5;
  374. } else {
  375. swizzle_pipe[0] = 0;
  376. swizzle_pipe[1] = 2;
  377. swizzle_pipe[2] = 4;
  378. swizzle_pipe[3] = 5;
  379. swizzle_pipe[4] = 3;
  380. swizzle_pipe[5] = 1;
  381. }
  382. break;
  383. case 7:
  384. if (force_no_swizzle) {
  385. swizzle_pipe[0] = 0;
  386. swizzle_pipe[1] = 1;
  387. swizzle_pipe[2] = 2;
  388. swizzle_pipe[3] = 3;
  389. swizzle_pipe[4] = 4;
  390. swizzle_pipe[5] = 5;
  391. swizzle_pipe[6] = 6;
  392. } else {
  393. swizzle_pipe[0] = 0;
  394. swizzle_pipe[1] = 2;
  395. swizzle_pipe[2] = 4;
  396. swizzle_pipe[3] = 6;
  397. swizzle_pipe[4] = 3;
  398. swizzle_pipe[5] = 1;
  399. swizzle_pipe[6] = 5;
  400. }
  401. break;
  402. case 8:
  403. if (force_no_swizzle) {
  404. swizzle_pipe[0] = 0;
  405. swizzle_pipe[1] = 1;
  406. swizzle_pipe[2] = 2;
  407. swizzle_pipe[3] = 3;
  408. swizzle_pipe[4] = 4;
  409. swizzle_pipe[5] = 5;
  410. swizzle_pipe[6] = 6;
  411. swizzle_pipe[7] = 7;
  412. } else {
  413. swizzle_pipe[0] = 0;
  414. swizzle_pipe[1] = 2;
  415. swizzle_pipe[2] = 4;
  416. swizzle_pipe[3] = 6;
  417. swizzle_pipe[4] = 3;
  418. swizzle_pipe[5] = 1;
  419. swizzle_pipe[6] = 7;
  420. swizzle_pipe[7] = 5;
  421. }
  422. break;
  423. }
  424. cur_backend = 0;
  425. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  426. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  427. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  428. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  429. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  430. }
  431. return backend_map;
  432. }
  433. static void rv770_gpu_init(struct radeon_device *rdev)
  434. {
  435. int i, j, num_qd_pipes;
  436. u32 ta_aux_cntl;
  437. u32 sx_debug_1;
  438. u32 smx_dc_ctl0;
  439. u32 db_debug3;
  440. u32 num_gs_verts_per_thread;
  441. u32 vgt_gs_per_es;
  442. u32 gs_prim_buffer_depth = 0;
  443. u32 sq_ms_fifo_sizes;
  444. u32 sq_config;
  445. u32 sq_thread_resource_mgmt;
  446. u32 hdp_host_path_cntl;
  447. u32 sq_dyn_gpr_size_simd_ab_0;
  448. u32 backend_map;
  449. u32 gb_tiling_config = 0;
  450. u32 cc_rb_backend_disable = 0;
  451. u32 cc_gc_shader_pipe_config = 0;
  452. u32 mc_arb_ramcfg;
  453. u32 db_debug4;
  454. /* setup chip specs */
  455. switch (rdev->family) {
  456. case CHIP_RV770:
  457. rdev->config.rv770.max_pipes = 4;
  458. rdev->config.rv770.max_tile_pipes = 8;
  459. rdev->config.rv770.max_simds = 10;
  460. rdev->config.rv770.max_backends = 4;
  461. rdev->config.rv770.max_gprs = 256;
  462. rdev->config.rv770.max_threads = 248;
  463. rdev->config.rv770.max_stack_entries = 512;
  464. rdev->config.rv770.max_hw_contexts = 8;
  465. rdev->config.rv770.max_gs_threads = 16 * 2;
  466. rdev->config.rv770.sx_max_export_size = 128;
  467. rdev->config.rv770.sx_max_export_pos_size = 16;
  468. rdev->config.rv770.sx_max_export_smx_size = 112;
  469. rdev->config.rv770.sq_num_cf_insts = 2;
  470. rdev->config.rv770.sx_num_of_sets = 7;
  471. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  472. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  473. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  474. break;
  475. case CHIP_RV730:
  476. rdev->config.rv770.max_pipes = 2;
  477. rdev->config.rv770.max_tile_pipes = 4;
  478. rdev->config.rv770.max_simds = 8;
  479. rdev->config.rv770.max_backends = 2;
  480. rdev->config.rv770.max_gprs = 128;
  481. rdev->config.rv770.max_threads = 248;
  482. rdev->config.rv770.max_stack_entries = 256;
  483. rdev->config.rv770.max_hw_contexts = 8;
  484. rdev->config.rv770.max_gs_threads = 16 * 2;
  485. rdev->config.rv770.sx_max_export_size = 256;
  486. rdev->config.rv770.sx_max_export_pos_size = 32;
  487. rdev->config.rv770.sx_max_export_smx_size = 224;
  488. rdev->config.rv770.sq_num_cf_insts = 2;
  489. rdev->config.rv770.sx_num_of_sets = 7;
  490. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  491. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  492. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  493. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  494. rdev->config.rv770.sx_max_export_pos_size -= 16;
  495. rdev->config.rv770.sx_max_export_smx_size += 16;
  496. }
  497. break;
  498. case CHIP_RV710:
  499. rdev->config.rv770.max_pipes = 2;
  500. rdev->config.rv770.max_tile_pipes = 2;
  501. rdev->config.rv770.max_simds = 2;
  502. rdev->config.rv770.max_backends = 1;
  503. rdev->config.rv770.max_gprs = 256;
  504. rdev->config.rv770.max_threads = 192;
  505. rdev->config.rv770.max_stack_entries = 256;
  506. rdev->config.rv770.max_hw_contexts = 4;
  507. rdev->config.rv770.max_gs_threads = 8 * 2;
  508. rdev->config.rv770.sx_max_export_size = 128;
  509. rdev->config.rv770.sx_max_export_pos_size = 16;
  510. rdev->config.rv770.sx_max_export_smx_size = 112;
  511. rdev->config.rv770.sq_num_cf_insts = 1;
  512. rdev->config.rv770.sx_num_of_sets = 7;
  513. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  514. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  515. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  516. break;
  517. case CHIP_RV740:
  518. rdev->config.rv770.max_pipes = 4;
  519. rdev->config.rv770.max_tile_pipes = 4;
  520. rdev->config.rv770.max_simds = 8;
  521. rdev->config.rv770.max_backends = 4;
  522. rdev->config.rv770.max_gprs = 256;
  523. rdev->config.rv770.max_threads = 248;
  524. rdev->config.rv770.max_stack_entries = 512;
  525. rdev->config.rv770.max_hw_contexts = 8;
  526. rdev->config.rv770.max_gs_threads = 16 * 2;
  527. rdev->config.rv770.sx_max_export_size = 256;
  528. rdev->config.rv770.sx_max_export_pos_size = 32;
  529. rdev->config.rv770.sx_max_export_smx_size = 224;
  530. rdev->config.rv770.sq_num_cf_insts = 2;
  531. rdev->config.rv770.sx_num_of_sets = 7;
  532. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  533. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  534. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  535. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  536. rdev->config.rv770.sx_max_export_pos_size -= 16;
  537. rdev->config.rv770.sx_max_export_smx_size += 16;
  538. }
  539. break;
  540. default:
  541. break;
  542. }
  543. /* Initialize HDP */
  544. j = 0;
  545. for (i = 0; i < 32; i++) {
  546. WREG32((0x2c14 + j), 0x00000000);
  547. WREG32((0x2c18 + j), 0x00000000);
  548. WREG32((0x2c1c + j), 0x00000000);
  549. WREG32((0x2c20 + j), 0x00000000);
  550. WREG32((0x2c24 + j), 0x00000000);
  551. j += 0x18;
  552. }
  553. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  554. /* setup tiling, simd, pipe config */
  555. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  556. switch (rdev->config.rv770.max_tile_pipes) {
  557. case 1:
  558. default:
  559. gb_tiling_config |= PIPE_TILING(0);
  560. break;
  561. case 2:
  562. gb_tiling_config |= PIPE_TILING(1);
  563. break;
  564. case 4:
  565. gb_tiling_config |= PIPE_TILING(2);
  566. break;
  567. case 8:
  568. gb_tiling_config |= PIPE_TILING(3);
  569. break;
  570. }
  571. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  572. if (rdev->family == CHIP_RV770)
  573. gb_tiling_config |= BANK_TILING(1);
  574. else
  575. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  576. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  577. gb_tiling_config |= GROUP_SIZE(0);
  578. rdev->config.rv770.tiling_group_size = 256;
  579. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  580. gb_tiling_config |= ROW_TILING(3);
  581. gb_tiling_config |= SAMPLE_SPLIT(3);
  582. } else {
  583. gb_tiling_config |=
  584. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  585. gb_tiling_config |=
  586. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  587. }
  588. gb_tiling_config |= BANK_SWAPS(1);
  589. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  590. cc_rb_backend_disable |=
  591. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  592. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  593. cc_gc_shader_pipe_config |=
  594. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  595. cc_gc_shader_pipe_config |=
  596. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  597. if (rdev->family == CHIP_RV740)
  598. backend_map = 0x28;
  599. else
  600. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  601. rdev->config.rv770.max_tile_pipes,
  602. (R7XX_MAX_BACKENDS -
  603. r600_count_pipe_bits((cc_rb_backend_disable &
  604. R7XX_MAX_BACKENDS_MASK) >> 16)),
  605. (cc_rb_backend_disable >> 16));
  606. gb_tiling_config |= BACKEND_MAP(backend_map);
  607. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  608. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  609. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  610. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  611. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  612. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  613. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  614. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  615. WREG32(CGTS_TCC_DISABLE, 0);
  616. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  617. WREG32(CGTS_USER_TCC_DISABLE, 0);
  618. num_qd_pipes =
  619. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  620. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  621. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  622. /* set HW defaults for 3D engine */
  623. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  624. ROQ_IB2_START(0x2b)));
  625. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  626. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  627. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  628. sx_debug_1 = RREG32(SX_DEBUG_1);
  629. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  630. WREG32(SX_DEBUG_1, sx_debug_1);
  631. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  632. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  633. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  634. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  635. if (rdev->family != CHIP_RV740)
  636. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  637. GS_FLUSH_CTL(4) |
  638. ACK_FLUSH_CTL(3) |
  639. SYNC_FLUSH_CTL));
  640. db_debug3 = RREG32(DB_DEBUG3);
  641. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  642. switch (rdev->family) {
  643. case CHIP_RV770:
  644. case CHIP_RV740:
  645. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  646. break;
  647. case CHIP_RV710:
  648. case CHIP_RV730:
  649. default:
  650. db_debug3 |= DB_CLK_OFF_DELAY(2);
  651. break;
  652. }
  653. WREG32(DB_DEBUG3, db_debug3);
  654. if (rdev->family != CHIP_RV770) {
  655. db_debug4 = RREG32(DB_DEBUG4);
  656. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  657. WREG32(DB_DEBUG4, db_debug4);
  658. }
  659. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  660. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  661. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  662. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  663. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  664. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  665. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  666. WREG32(VGT_NUM_INSTANCES, 1);
  667. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  668. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  669. WREG32(CP_PERFMON_CNTL, 0);
  670. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  671. DONE_FIFO_HIWATER(0xe0) |
  672. ALU_UPDATE_FIFO_HIWATER(0x8));
  673. switch (rdev->family) {
  674. case CHIP_RV770:
  675. case CHIP_RV730:
  676. case CHIP_RV710:
  677. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  678. break;
  679. case CHIP_RV740:
  680. default:
  681. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  682. break;
  683. }
  684. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  685. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  686. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  687. */
  688. sq_config = RREG32(SQ_CONFIG);
  689. sq_config &= ~(PS_PRIO(3) |
  690. VS_PRIO(3) |
  691. GS_PRIO(3) |
  692. ES_PRIO(3));
  693. sq_config |= (DX9_CONSTS |
  694. VC_ENABLE |
  695. EXPORT_SRC_C |
  696. PS_PRIO(0) |
  697. VS_PRIO(1) |
  698. GS_PRIO(2) |
  699. ES_PRIO(3));
  700. if (rdev->family == CHIP_RV710)
  701. /* no vertex cache */
  702. sq_config &= ~VC_ENABLE;
  703. WREG32(SQ_CONFIG, sq_config);
  704. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  705. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  706. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  707. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  708. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  709. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  710. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  711. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  712. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  713. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  714. else
  715. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  716. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  717. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  718. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  719. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  720. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  721. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  722. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  723. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  724. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  725. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  726. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  727. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  728. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  729. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  730. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  731. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  732. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  733. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  734. FORCE_EOV_MAX_REZ_CNT(255)));
  735. if (rdev->family == CHIP_RV710)
  736. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  737. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  738. else
  739. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  740. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  741. switch (rdev->family) {
  742. case CHIP_RV770:
  743. case CHIP_RV730:
  744. case CHIP_RV740:
  745. gs_prim_buffer_depth = 384;
  746. break;
  747. case CHIP_RV710:
  748. gs_prim_buffer_depth = 128;
  749. break;
  750. default:
  751. break;
  752. }
  753. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  754. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  755. /* Max value for this is 256 */
  756. if (vgt_gs_per_es > 256)
  757. vgt_gs_per_es = 256;
  758. WREG32(VGT_ES_PER_GS, 128);
  759. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  760. WREG32(VGT_GS_PER_VS, 2);
  761. /* more default values. 2D/3D driver should adjust as needed */
  762. WREG32(VGT_GS_VERTEX_REUSE, 16);
  763. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  764. WREG32(VGT_STRMOUT_EN, 0);
  765. WREG32(SX_MISC, 0);
  766. WREG32(PA_SC_MODE_CNTL, 0);
  767. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  768. WREG32(PA_SC_AA_CONFIG, 0);
  769. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  770. WREG32(PA_SC_LINE_STIPPLE, 0);
  771. WREG32(SPI_INPUT_Z, 0);
  772. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  773. WREG32(CB_COLOR7_FRAG, 0);
  774. /* clear render buffer base addresses */
  775. WREG32(CB_COLOR0_BASE, 0);
  776. WREG32(CB_COLOR1_BASE, 0);
  777. WREG32(CB_COLOR2_BASE, 0);
  778. WREG32(CB_COLOR3_BASE, 0);
  779. WREG32(CB_COLOR4_BASE, 0);
  780. WREG32(CB_COLOR5_BASE, 0);
  781. WREG32(CB_COLOR6_BASE, 0);
  782. WREG32(CB_COLOR7_BASE, 0);
  783. WREG32(TCP_CNTL, 0);
  784. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  785. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  786. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  787. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  788. NUM_CLIP_SEQ(3)));
  789. }
  790. int rv770_mc_init(struct radeon_device *rdev)
  791. {
  792. u32 tmp;
  793. int chansize, numchan;
  794. /* Get VRAM informations */
  795. rdev->mc.vram_is_ddr = true;
  796. tmp = RREG32(MC_ARB_RAMCFG);
  797. if (tmp & CHANSIZE_OVERRIDE) {
  798. chansize = 16;
  799. } else if (tmp & CHANSIZE_MASK) {
  800. chansize = 64;
  801. } else {
  802. chansize = 32;
  803. }
  804. tmp = RREG32(MC_SHARED_CHMAP);
  805. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  806. case 0:
  807. default:
  808. numchan = 1;
  809. break;
  810. case 1:
  811. numchan = 2;
  812. break;
  813. case 2:
  814. numchan = 4;
  815. break;
  816. case 3:
  817. numchan = 8;
  818. break;
  819. }
  820. rdev->mc.vram_width = numchan * chansize;
  821. /* Could aper size report 0 ? */
  822. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  823. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  824. /* Setup GPU memory space */
  825. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  826. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  827. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  828. r600_vram_gtt_location(rdev, &rdev->mc);
  829. radeon_update_bandwidth_info(rdev);
  830. return 0;
  831. }
  832. static int rv770_startup(struct radeon_device *rdev)
  833. {
  834. int r;
  835. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  836. r = r600_init_microcode(rdev);
  837. if (r) {
  838. DRM_ERROR("Failed to load firmware!\n");
  839. return r;
  840. }
  841. }
  842. rv770_mc_program(rdev);
  843. if (rdev->flags & RADEON_IS_AGP) {
  844. rv770_agp_enable(rdev);
  845. } else {
  846. r = rv770_pcie_gart_enable(rdev);
  847. if (r)
  848. return r;
  849. }
  850. rv770_gpu_init(rdev);
  851. r = r600_blit_init(rdev);
  852. if (r) {
  853. r600_blit_fini(rdev);
  854. rdev->asic->copy = NULL;
  855. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  856. }
  857. /* pin copy shader into vram */
  858. if (rdev->r600_blit.shader_obj) {
  859. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  860. if (unlikely(r != 0))
  861. return r;
  862. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  863. &rdev->r600_blit.shader_gpu_addr);
  864. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  865. if (r) {
  866. DRM_ERROR("failed to pin blit object %d\n", r);
  867. return r;
  868. }
  869. }
  870. /* Enable IRQ */
  871. r = r600_irq_init(rdev);
  872. if (r) {
  873. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  874. radeon_irq_kms_fini(rdev);
  875. return r;
  876. }
  877. r600_irq_set(rdev);
  878. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  879. if (r)
  880. return r;
  881. r = rv770_cp_load_microcode(rdev);
  882. if (r)
  883. return r;
  884. r = r600_cp_resume(rdev);
  885. if (r)
  886. return r;
  887. /* write back buffer are not vital so don't worry about failure */
  888. r600_wb_enable(rdev);
  889. return 0;
  890. }
  891. int rv770_resume(struct radeon_device *rdev)
  892. {
  893. int r;
  894. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  895. * posting will perform necessary task to bring back GPU into good
  896. * shape.
  897. */
  898. /* post card */
  899. atom_asic_init(rdev->mode_info.atom_context);
  900. /* Initialize clocks */
  901. r = radeon_clocks_init(rdev);
  902. if (r) {
  903. return r;
  904. }
  905. r = rv770_startup(rdev);
  906. if (r) {
  907. DRM_ERROR("r600 startup failed on resume\n");
  908. return r;
  909. }
  910. r = r600_ib_test(rdev);
  911. if (r) {
  912. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  913. return r;
  914. }
  915. r = r600_audio_init(rdev);
  916. if (r) {
  917. dev_err(rdev->dev, "radeon: audio init failed\n");
  918. return r;
  919. }
  920. return r;
  921. }
  922. int rv770_suspend(struct radeon_device *rdev)
  923. {
  924. int r;
  925. r600_audio_fini(rdev);
  926. /* FIXME: we should wait for ring to be empty */
  927. r700_cp_stop(rdev);
  928. rdev->cp.ready = false;
  929. r600_irq_suspend(rdev);
  930. r600_wb_disable(rdev);
  931. rv770_pcie_gart_disable(rdev);
  932. /* unpin shaders bo */
  933. if (rdev->r600_blit.shader_obj) {
  934. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  935. if (likely(r == 0)) {
  936. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  937. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  938. }
  939. }
  940. return 0;
  941. }
  942. /* Plan is to move initialization in that function and use
  943. * helper function so that radeon_device_init pretty much
  944. * do nothing more than calling asic specific function. This
  945. * should also allow to remove a bunch of callback function
  946. * like vram_info.
  947. */
  948. int rv770_init(struct radeon_device *rdev)
  949. {
  950. int r;
  951. r = radeon_dummy_page_init(rdev);
  952. if (r)
  953. return r;
  954. /* This don't do much */
  955. r = radeon_gem_init(rdev);
  956. if (r)
  957. return r;
  958. /* Read BIOS */
  959. if (!radeon_get_bios(rdev)) {
  960. if (ASIC_IS_AVIVO(rdev))
  961. return -EINVAL;
  962. }
  963. /* Must be an ATOMBIOS */
  964. if (!rdev->is_atom_bios) {
  965. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  966. return -EINVAL;
  967. }
  968. r = radeon_atombios_init(rdev);
  969. if (r)
  970. return r;
  971. /* Post card if necessary */
  972. if (!r600_card_posted(rdev)) {
  973. if (!rdev->bios) {
  974. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  975. return -EINVAL;
  976. }
  977. DRM_INFO("GPU not posted. posting now...\n");
  978. atom_asic_init(rdev->mode_info.atom_context);
  979. }
  980. /* Initialize scratch registers */
  981. r600_scratch_init(rdev);
  982. /* Initialize surface registers */
  983. radeon_surface_init(rdev);
  984. /* Initialize clocks */
  985. radeon_get_clock_info(rdev->ddev);
  986. r = radeon_clocks_init(rdev);
  987. if (r)
  988. return r;
  989. /* Fence driver */
  990. r = radeon_fence_driver_init(rdev);
  991. if (r)
  992. return r;
  993. /* initialize AGP */
  994. if (rdev->flags & RADEON_IS_AGP) {
  995. r = radeon_agp_init(rdev);
  996. if (r)
  997. radeon_agp_disable(rdev);
  998. }
  999. r = rv770_mc_init(rdev);
  1000. if (r)
  1001. return r;
  1002. /* Memory manager */
  1003. r = radeon_bo_init(rdev);
  1004. if (r)
  1005. return r;
  1006. r = radeon_irq_kms_init(rdev);
  1007. if (r)
  1008. return r;
  1009. rdev->cp.ring_obj = NULL;
  1010. r600_ring_init(rdev, 1024 * 1024);
  1011. rdev->ih.ring_obj = NULL;
  1012. r600_ih_ring_init(rdev, 64 * 1024);
  1013. r = r600_pcie_gart_init(rdev);
  1014. if (r)
  1015. return r;
  1016. rdev->accel_working = true;
  1017. r = rv770_startup(rdev);
  1018. if (r) {
  1019. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1020. r700_cp_fini(rdev);
  1021. r600_wb_fini(rdev);
  1022. r600_irq_fini(rdev);
  1023. radeon_irq_kms_fini(rdev);
  1024. rv770_pcie_gart_fini(rdev);
  1025. rdev->accel_working = false;
  1026. }
  1027. if (rdev->accel_working) {
  1028. r = radeon_ib_pool_init(rdev);
  1029. if (r) {
  1030. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1031. rdev->accel_working = false;
  1032. } else {
  1033. r = r600_ib_test(rdev);
  1034. if (r) {
  1035. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1036. rdev->accel_working = false;
  1037. }
  1038. }
  1039. }
  1040. r = r600_audio_init(rdev);
  1041. if (r) {
  1042. dev_err(rdev->dev, "radeon: audio init failed\n");
  1043. return r;
  1044. }
  1045. return 0;
  1046. }
  1047. void rv770_fini(struct radeon_device *rdev)
  1048. {
  1049. r600_blit_fini(rdev);
  1050. r700_cp_fini(rdev);
  1051. r600_wb_fini(rdev);
  1052. r600_irq_fini(rdev);
  1053. radeon_irq_kms_fini(rdev);
  1054. rv770_pcie_gart_fini(rdev);
  1055. radeon_gem_fini(rdev);
  1056. radeon_fence_driver_fini(rdev);
  1057. radeon_clocks_fini(rdev);
  1058. radeon_agp_fini(rdev);
  1059. radeon_bo_fini(rdev);
  1060. radeon_atombios_fini(rdev);
  1061. kfree(rdev->bios);
  1062. rdev->bios = NULL;
  1063. radeon_dummy_page_fini(rdev);
  1064. }