rs600.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. void rs600_pm_misc(struct radeon_device *rdev)
  47. {
  48. int requested_index = rdev->pm.requested_power_state_index;
  49. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  50. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  51. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  52. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  53. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  54. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  55. tmp = RREG32(voltage->gpio.reg);
  56. if (voltage->active_high)
  57. tmp |= voltage->gpio.mask;
  58. else
  59. tmp &= ~(voltage->gpio.mask);
  60. WREG32(voltage->gpio.reg, tmp);
  61. if (voltage->delay)
  62. udelay(voltage->delay);
  63. } else {
  64. tmp = RREG32(voltage->gpio.reg);
  65. if (voltage->active_high)
  66. tmp &= ~voltage->gpio.mask;
  67. else
  68. tmp |= voltage->gpio.mask;
  69. WREG32(voltage->gpio.reg, tmp);
  70. if (voltage->delay)
  71. udelay(voltage->delay);
  72. }
  73. } else if (voltage->type == VOLTAGE_VDDC)
  74. radeon_atom_set_voltage(rdev, voltage->vddc_id);
  75. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  76. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  77. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  78. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  79. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  80. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  81. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  82. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  83. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  84. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  85. }
  86. } else {
  87. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  88. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  89. }
  90. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  91. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  92. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  93. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  94. if (voltage->delay) {
  95. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  96. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  97. } else
  98. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  99. } else
  100. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  101. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  102. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  103. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  104. hdp_dyn_cntl &= ~HDP_FORCEON;
  105. else
  106. hdp_dyn_cntl |= HDP_FORCEON;
  107. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  108. #if 0
  109. /* mc_host_dyn seems to cause hangs from time to time */
  110. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  111. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  112. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  113. else
  114. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  115. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  116. #endif
  117. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  118. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  119. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  120. else
  121. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  122. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  123. /* set pcie lanes */
  124. if ((rdev->flags & RADEON_IS_PCIE) &&
  125. !(rdev->flags & RADEON_IS_IGP) &&
  126. rdev->asic->set_pcie_lanes &&
  127. (ps->pcie_lanes !=
  128. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  129. radeon_set_pcie_lanes(rdev,
  130. ps->pcie_lanes);
  131. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  132. }
  133. }
  134. void rs600_pm_prepare(struct radeon_device *rdev)
  135. {
  136. struct drm_device *ddev = rdev->ddev;
  137. struct drm_crtc *crtc;
  138. struct radeon_crtc *radeon_crtc;
  139. u32 tmp;
  140. /* disable any active CRTCs */
  141. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  142. radeon_crtc = to_radeon_crtc(crtc);
  143. if (radeon_crtc->enabled) {
  144. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  145. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  146. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  147. }
  148. }
  149. }
  150. void rs600_pm_finish(struct radeon_device *rdev)
  151. {
  152. struct drm_device *ddev = rdev->ddev;
  153. struct drm_crtc *crtc;
  154. struct radeon_crtc *radeon_crtc;
  155. u32 tmp;
  156. /* enable any active CRTCs */
  157. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  158. radeon_crtc = to_radeon_crtc(crtc);
  159. if (radeon_crtc->enabled) {
  160. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  161. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  162. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  163. }
  164. }
  165. }
  166. /* hpd for digital panel detect/disconnect */
  167. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  168. {
  169. u32 tmp;
  170. bool connected = false;
  171. switch (hpd) {
  172. case RADEON_HPD_1:
  173. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  174. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  175. connected = true;
  176. break;
  177. case RADEON_HPD_2:
  178. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  179. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  180. connected = true;
  181. break;
  182. default:
  183. break;
  184. }
  185. return connected;
  186. }
  187. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  188. enum radeon_hpd_id hpd)
  189. {
  190. u32 tmp;
  191. bool connected = rs600_hpd_sense(rdev, hpd);
  192. switch (hpd) {
  193. case RADEON_HPD_1:
  194. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  195. if (connected)
  196. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  197. else
  198. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  199. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  200. break;
  201. case RADEON_HPD_2:
  202. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  203. if (connected)
  204. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  205. else
  206. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  207. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  208. break;
  209. default:
  210. break;
  211. }
  212. }
  213. void rs600_hpd_init(struct radeon_device *rdev)
  214. {
  215. struct drm_device *dev = rdev->ddev;
  216. struct drm_connector *connector;
  217. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  218. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  219. switch (radeon_connector->hpd.hpd) {
  220. case RADEON_HPD_1:
  221. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  222. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  223. rdev->irq.hpd[0] = true;
  224. break;
  225. case RADEON_HPD_2:
  226. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  227. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  228. rdev->irq.hpd[1] = true;
  229. break;
  230. default:
  231. break;
  232. }
  233. }
  234. if (rdev->irq.installed)
  235. rs600_irq_set(rdev);
  236. }
  237. void rs600_hpd_fini(struct radeon_device *rdev)
  238. {
  239. struct drm_device *dev = rdev->ddev;
  240. struct drm_connector *connector;
  241. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  242. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  243. switch (radeon_connector->hpd.hpd) {
  244. case RADEON_HPD_1:
  245. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  246. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  247. rdev->irq.hpd[0] = false;
  248. break;
  249. case RADEON_HPD_2:
  250. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  251. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  252. rdev->irq.hpd[1] = false;
  253. break;
  254. default:
  255. break;
  256. }
  257. }
  258. }
  259. void rs600_bm_disable(struct radeon_device *rdev)
  260. {
  261. u32 tmp;
  262. /* disable bus mastering */
  263. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  264. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  265. mdelay(1);
  266. }
  267. int rs600_asic_reset(struct radeon_device *rdev)
  268. {
  269. u32 status, tmp;
  270. struct rv515_mc_save save;
  271. /* Stops all mc clients */
  272. rv515_mc_stop(rdev, &save);
  273. status = RREG32(R_000E40_RBBM_STATUS);
  274. if (!G_000E40_GUI_ACTIVE(status)) {
  275. return 0;
  276. }
  277. status = RREG32(R_000E40_RBBM_STATUS);
  278. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  279. /* stop CP */
  280. WREG32(RADEON_CP_CSQ_CNTL, 0);
  281. tmp = RREG32(RADEON_CP_RB_CNTL);
  282. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  283. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  284. WREG32(RADEON_CP_RB_WPTR, 0);
  285. WREG32(RADEON_CP_RB_CNTL, tmp);
  286. pci_save_state(rdev->pdev);
  287. /* disable bus mastering */
  288. rs600_bm_disable(rdev);
  289. /* reset GA+VAP */
  290. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  291. S_0000F0_SOFT_RESET_GA(1));
  292. RREG32(R_0000F0_RBBM_SOFT_RESET);
  293. mdelay(500);
  294. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  295. mdelay(1);
  296. status = RREG32(R_000E40_RBBM_STATUS);
  297. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  298. /* reset CP */
  299. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  300. RREG32(R_0000F0_RBBM_SOFT_RESET);
  301. mdelay(500);
  302. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  303. mdelay(1);
  304. status = RREG32(R_000E40_RBBM_STATUS);
  305. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  306. /* reset MC */
  307. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  308. RREG32(R_0000F0_RBBM_SOFT_RESET);
  309. mdelay(500);
  310. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  311. mdelay(1);
  312. status = RREG32(R_000E40_RBBM_STATUS);
  313. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  314. /* restore PCI & busmastering */
  315. pci_restore_state(rdev->pdev);
  316. /* Check if GPU is idle */
  317. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  318. dev_err(rdev->dev, "failed to reset GPU\n");
  319. rdev->gpu_lockup = true;
  320. return -1;
  321. }
  322. rv515_mc_resume(rdev, &save);
  323. dev_info(rdev->dev, "GPU reset succeed\n");
  324. return 0;
  325. }
  326. /*
  327. * GART.
  328. */
  329. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  330. {
  331. uint32_t tmp;
  332. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  333. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  334. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  335. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  336. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  337. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  338. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  339. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  340. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  341. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  342. }
  343. int rs600_gart_init(struct radeon_device *rdev)
  344. {
  345. int r;
  346. if (rdev->gart.table.vram.robj) {
  347. WARN(1, "RS600 GART already initialized.\n");
  348. return 0;
  349. }
  350. /* Initialize common gart structure */
  351. r = radeon_gart_init(rdev);
  352. if (r) {
  353. return r;
  354. }
  355. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  356. return radeon_gart_table_vram_alloc(rdev);
  357. }
  358. int rs600_gart_enable(struct radeon_device *rdev)
  359. {
  360. u32 tmp;
  361. int r, i;
  362. if (rdev->gart.table.vram.robj == NULL) {
  363. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  364. return -EINVAL;
  365. }
  366. r = radeon_gart_table_vram_pin(rdev);
  367. if (r)
  368. return r;
  369. radeon_gart_restore(rdev);
  370. /* Enable bus master */
  371. tmp = RREG32(R_00004C_BUS_CNTL) & C_00004C_BUS_MASTER_DIS;
  372. WREG32(R_00004C_BUS_CNTL, tmp);
  373. /* FIXME: setup default page */
  374. WREG32_MC(R_000100_MC_PT0_CNTL,
  375. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  376. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  377. for (i = 0; i < 19; i++) {
  378. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  379. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  380. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  381. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  382. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  383. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  384. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  385. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  386. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  387. }
  388. /* enable first context */
  389. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  390. S_000102_ENABLE_PAGE_TABLE(1) |
  391. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  392. /* disable all other contexts */
  393. for (i = 1; i < 8; i++)
  394. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  395. /* setup the page table */
  396. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  397. rdev->gart.table_addr);
  398. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  399. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  400. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  401. /* System context maps to VRAM space */
  402. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  403. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  404. /* enable page tables */
  405. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  406. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  407. tmp = RREG32_MC(R_000009_MC_CNTL1);
  408. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  409. rs600_gart_tlb_flush(rdev);
  410. rdev->gart.ready = true;
  411. return 0;
  412. }
  413. void rs600_gart_disable(struct radeon_device *rdev)
  414. {
  415. u32 tmp;
  416. int r;
  417. /* FIXME: disable out of gart access */
  418. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  419. tmp = RREG32_MC(R_000009_MC_CNTL1);
  420. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  421. if (rdev->gart.table.vram.robj) {
  422. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  423. if (r == 0) {
  424. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  425. radeon_bo_unpin(rdev->gart.table.vram.robj);
  426. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  427. }
  428. }
  429. }
  430. void rs600_gart_fini(struct radeon_device *rdev)
  431. {
  432. radeon_gart_fini(rdev);
  433. rs600_gart_disable(rdev);
  434. radeon_gart_table_vram_free(rdev);
  435. }
  436. #define R600_PTE_VALID (1 << 0)
  437. #define R600_PTE_SYSTEM (1 << 1)
  438. #define R600_PTE_SNOOPED (1 << 2)
  439. #define R600_PTE_READABLE (1 << 5)
  440. #define R600_PTE_WRITEABLE (1 << 6)
  441. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  442. {
  443. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  444. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  445. return -EINVAL;
  446. }
  447. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  448. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  449. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  450. writeq(addr, ((void __iomem *)ptr) + (i * 8));
  451. return 0;
  452. }
  453. int rs600_irq_set(struct radeon_device *rdev)
  454. {
  455. uint32_t tmp = 0;
  456. uint32_t mode_int = 0;
  457. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  458. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  459. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  460. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  461. if (!rdev->irq.installed) {
  462. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  463. WREG32(R_000040_GEN_INT_CNTL, 0);
  464. return -EINVAL;
  465. }
  466. if (rdev->irq.sw_int) {
  467. tmp |= S_000040_SW_INT_EN(1);
  468. }
  469. if (rdev->irq.gui_idle) {
  470. tmp |= S_000040_GUI_IDLE(1);
  471. }
  472. if (rdev->irq.crtc_vblank_int[0]) {
  473. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  474. }
  475. if (rdev->irq.crtc_vblank_int[1]) {
  476. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  477. }
  478. if (rdev->irq.hpd[0]) {
  479. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  480. }
  481. if (rdev->irq.hpd[1]) {
  482. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  483. }
  484. WREG32(R_000040_GEN_INT_CNTL, tmp);
  485. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  486. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  487. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  488. return 0;
  489. }
  490. static inline uint32_t rs600_irq_ack(struct radeon_device *rdev, u32 *r500_disp_int)
  491. {
  492. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  493. uint32_t irq_mask = S_000044_SW_INT(1);
  494. u32 tmp;
  495. /* the interrupt works, but the status bit is permanently asserted */
  496. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  497. if (!rdev->irq.gui_idle_acked)
  498. irq_mask |= S_000044_GUI_IDLE_STAT(1);
  499. }
  500. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  501. *r500_disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  502. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(*r500_disp_int)) {
  503. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  504. S_006534_D1MODE_VBLANK_ACK(1));
  505. }
  506. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(*r500_disp_int)) {
  507. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  508. S_006D34_D2MODE_VBLANK_ACK(1));
  509. }
  510. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(*r500_disp_int)) {
  511. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  512. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  513. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  514. }
  515. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(*r500_disp_int)) {
  516. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  517. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  518. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  519. }
  520. } else {
  521. *r500_disp_int = 0;
  522. }
  523. if (irqs) {
  524. WREG32(R_000044_GEN_INT_STATUS, irqs);
  525. }
  526. return irqs & irq_mask;
  527. }
  528. void rs600_irq_disable(struct radeon_device *rdev)
  529. {
  530. u32 tmp;
  531. WREG32(R_000040_GEN_INT_CNTL, 0);
  532. WREG32(R_006540_DxMODE_INT_MASK, 0);
  533. /* Wait and acknowledge irq */
  534. mdelay(1);
  535. rs600_irq_ack(rdev, &tmp);
  536. }
  537. int rs600_irq_process(struct radeon_device *rdev)
  538. {
  539. uint32_t status, msi_rearm;
  540. uint32_t r500_disp_int;
  541. bool queue_hotplug = false;
  542. /* reset gui idle ack. the status bit is broken */
  543. rdev->irq.gui_idle_acked = false;
  544. status = rs600_irq_ack(rdev, &r500_disp_int);
  545. if (!status && !r500_disp_int) {
  546. return IRQ_NONE;
  547. }
  548. while (status || r500_disp_int) {
  549. /* SW interrupt */
  550. if (G_000044_SW_INT(status))
  551. radeon_fence_process(rdev);
  552. /* GUI idle */
  553. if (G_000040_GUI_IDLE(status)) {
  554. rdev->irq.gui_idle_acked = true;
  555. rdev->pm.gui_idle = true;
  556. wake_up(&rdev->irq.idle_queue);
  557. }
  558. /* Vertical blank interrupts */
  559. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(r500_disp_int)) {
  560. drm_handle_vblank(rdev->ddev, 0);
  561. rdev->pm.vblank_sync = true;
  562. wake_up(&rdev->irq.vblank_queue);
  563. }
  564. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(r500_disp_int)) {
  565. drm_handle_vblank(rdev->ddev, 1);
  566. rdev->pm.vblank_sync = true;
  567. wake_up(&rdev->irq.vblank_queue);
  568. }
  569. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(r500_disp_int)) {
  570. queue_hotplug = true;
  571. DRM_DEBUG("HPD1\n");
  572. }
  573. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(r500_disp_int)) {
  574. queue_hotplug = true;
  575. DRM_DEBUG("HPD2\n");
  576. }
  577. status = rs600_irq_ack(rdev, &r500_disp_int);
  578. }
  579. /* reset gui idle ack. the status bit is broken */
  580. rdev->irq.gui_idle_acked = false;
  581. if (queue_hotplug)
  582. queue_work(rdev->wq, &rdev->hotplug_work);
  583. if (rdev->msi_enabled) {
  584. switch (rdev->family) {
  585. case CHIP_RS600:
  586. case CHIP_RS690:
  587. case CHIP_RS740:
  588. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  589. WREG32(RADEON_BUS_CNTL, msi_rearm);
  590. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  591. break;
  592. default:
  593. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  594. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  595. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  596. break;
  597. }
  598. }
  599. return IRQ_HANDLED;
  600. }
  601. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  602. {
  603. if (crtc == 0)
  604. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  605. else
  606. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  607. }
  608. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  609. {
  610. unsigned i;
  611. for (i = 0; i < rdev->usec_timeout; i++) {
  612. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  613. return 0;
  614. udelay(1);
  615. }
  616. return -1;
  617. }
  618. void rs600_gpu_init(struct radeon_device *rdev)
  619. {
  620. r420_pipes_init(rdev);
  621. /* Wait for mc idle */
  622. if (rs600_mc_wait_for_idle(rdev))
  623. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  624. }
  625. void rs600_mc_init(struct radeon_device *rdev)
  626. {
  627. u64 base;
  628. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  629. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  630. rdev->mc.vram_is_ddr = true;
  631. rdev->mc.vram_width = 128;
  632. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  633. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  634. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  635. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  636. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  637. base = G_000004_MC_FB_START(base) << 16;
  638. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  639. radeon_vram_location(rdev, &rdev->mc, base);
  640. rdev->mc.gtt_base_align = 0;
  641. radeon_gtt_location(rdev, &rdev->mc);
  642. radeon_update_bandwidth_info(rdev);
  643. }
  644. void rs600_bandwidth_update(struct radeon_device *rdev)
  645. {
  646. struct drm_display_mode *mode0 = NULL;
  647. struct drm_display_mode *mode1 = NULL;
  648. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  649. /* FIXME: implement full support */
  650. radeon_update_display_priority(rdev);
  651. if (rdev->mode_info.crtcs[0]->base.enabled)
  652. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  653. if (rdev->mode_info.crtcs[1]->base.enabled)
  654. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  655. rs690_line_buffer_adjust(rdev, mode0, mode1);
  656. if (rdev->disp_priority == 2) {
  657. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  658. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  659. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  660. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  661. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  662. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  663. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  664. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  665. }
  666. }
  667. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  668. {
  669. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  670. S_000070_MC_IND_CITF_ARB0(1));
  671. return RREG32(R_000074_MC_IND_DATA);
  672. }
  673. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  674. {
  675. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  676. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  677. WREG32(R_000074_MC_IND_DATA, v);
  678. }
  679. void rs600_debugfs(struct radeon_device *rdev)
  680. {
  681. if (r100_debugfs_rbbm_init(rdev))
  682. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  683. }
  684. void rs600_set_safe_registers(struct radeon_device *rdev)
  685. {
  686. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  687. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  688. }
  689. static void rs600_mc_program(struct radeon_device *rdev)
  690. {
  691. struct rv515_mc_save save;
  692. /* Stops all mc clients */
  693. rv515_mc_stop(rdev, &save);
  694. /* Wait for mc idle */
  695. if (rs600_mc_wait_for_idle(rdev))
  696. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  697. /* FIXME: What does AGP means for such chipset ? */
  698. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  699. WREG32_MC(R_000006_AGP_BASE, 0);
  700. WREG32_MC(R_000007_AGP_BASE_2, 0);
  701. /* Program MC */
  702. WREG32_MC(R_000004_MC_FB_LOCATION,
  703. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  704. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  705. WREG32(R_000134_HDP_FB_LOCATION,
  706. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  707. rv515_mc_resume(rdev, &save);
  708. }
  709. static int rs600_startup(struct radeon_device *rdev)
  710. {
  711. int r;
  712. rs600_mc_program(rdev);
  713. /* Resume clock */
  714. rv515_clock_startup(rdev);
  715. /* Initialize GPU configuration (# pipes, ...) */
  716. rs600_gpu_init(rdev);
  717. /* Initialize GART (initialize after TTM so we can allocate
  718. * memory through TTM but finalize after TTM) */
  719. r = rs600_gart_enable(rdev);
  720. if (r)
  721. return r;
  722. /* Enable IRQ */
  723. rs600_irq_set(rdev);
  724. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  725. /* 1M ring buffer */
  726. r = r100_cp_init(rdev, 1024 * 1024);
  727. if (r) {
  728. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  729. return r;
  730. }
  731. r = r100_wb_init(rdev);
  732. if (r)
  733. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  734. r = r100_ib_init(rdev);
  735. if (r) {
  736. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  737. return r;
  738. }
  739. return 0;
  740. }
  741. int rs600_resume(struct radeon_device *rdev)
  742. {
  743. /* Make sur GART are not working */
  744. rs600_gart_disable(rdev);
  745. /* Resume clock before doing reset */
  746. rv515_clock_startup(rdev);
  747. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  748. if (radeon_asic_reset(rdev)) {
  749. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  750. RREG32(R_000E40_RBBM_STATUS),
  751. RREG32(R_0007C0_CP_STAT));
  752. }
  753. /* post */
  754. atom_asic_init(rdev->mode_info.atom_context);
  755. /* Resume clock after posting */
  756. rv515_clock_startup(rdev);
  757. /* Initialize surface registers */
  758. radeon_surface_init(rdev);
  759. return rs600_startup(rdev);
  760. }
  761. int rs600_suspend(struct radeon_device *rdev)
  762. {
  763. r100_cp_disable(rdev);
  764. r100_wb_disable(rdev);
  765. rs600_irq_disable(rdev);
  766. rs600_gart_disable(rdev);
  767. return 0;
  768. }
  769. void rs600_fini(struct radeon_device *rdev)
  770. {
  771. r100_cp_fini(rdev);
  772. r100_wb_fini(rdev);
  773. r100_ib_fini(rdev);
  774. radeon_gem_fini(rdev);
  775. rs600_gart_fini(rdev);
  776. radeon_irq_kms_fini(rdev);
  777. radeon_fence_driver_fini(rdev);
  778. radeon_bo_fini(rdev);
  779. radeon_atombios_fini(rdev);
  780. kfree(rdev->bios);
  781. rdev->bios = NULL;
  782. }
  783. int rs600_init(struct radeon_device *rdev)
  784. {
  785. int r;
  786. /* Disable VGA */
  787. rv515_vga_render_disable(rdev);
  788. /* Initialize scratch registers */
  789. radeon_scratch_init(rdev);
  790. /* Initialize surface registers */
  791. radeon_surface_init(rdev);
  792. /* BIOS */
  793. if (!radeon_get_bios(rdev)) {
  794. if (ASIC_IS_AVIVO(rdev))
  795. return -EINVAL;
  796. }
  797. if (rdev->is_atom_bios) {
  798. r = radeon_atombios_init(rdev);
  799. if (r)
  800. return r;
  801. } else {
  802. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  803. return -EINVAL;
  804. }
  805. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  806. if (radeon_asic_reset(rdev)) {
  807. dev_warn(rdev->dev,
  808. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  809. RREG32(R_000E40_RBBM_STATUS),
  810. RREG32(R_0007C0_CP_STAT));
  811. }
  812. /* check if cards are posted or not */
  813. if (radeon_boot_test_post_card(rdev) == false)
  814. return -EINVAL;
  815. /* Initialize clocks */
  816. radeon_get_clock_info(rdev->ddev);
  817. /* initialize memory controller */
  818. rs600_mc_init(rdev);
  819. rs600_debugfs(rdev);
  820. /* Fence driver */
  821. r = radeon_fence_driver_init(rdev);
  822. if (r)
  823. return r;
  824. r = radeon_irq_kms_init(rdev);
  825. if (r)
  826. return r;
  827. /* Memory manager */
  828. r = radeon_bo_init(rdev);
  829. if (r)
  830. return r;
  831. r = rs600_gart_init(rdev);
  832. if (r)
  833. return r;
  834. rs600_set_safe_registers(rdev);
  835. rdev->accel_working = true;
  836. r = rs600_startup(rdev);
  837. if (r) {
  838. /* Somethings want wront with the accel init stop accel */
  839. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  840. r100_cp_fini(rdev);
  841. r100_wb_fini(rdev);
  842. r100_ib_fini(rdev);
  843. rs600_gart_fini(rdev);
  844. radeon_irq_kms_fini(rdev);
  845. rdev->accel_working = false;
  846. }
  847. return 0;
  848. }