radeon_ttm.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/radeon_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include "radeon_reg.h"
  42. #include "radeon.h"
  43. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  44. static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
  45. static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
  46. {
  47. struct radeon_mman *mman;
  48. struct radeon_device *rdev;
  49. mman = container_of(bdev, struct radeon_mman, bdev);
  50. rdev = container_of(mman, struct radeon_device, mman);
  51. return rdev;
  52. }
  53. /*
  54. * Global memory.
  55. */
  56. static int radeon_ttm_mem_global_init(struct ttm_global_reference *ref)
  57. {
  58. return ttm_mem_global_init(ref->object);
  59. }
  60. static void radeon_ttm_mem_global_release(struct ttm_global_reference *ref)
  61. {
  62. ttm_mem_global_release(ref->object);
  63. }
  64. static int radeon_ttm_global_init(struct radeon_device *rdev)
  65. {
  66. struct ttm_global_reference *global_ref;
  67. int r;
  68. rdev->mman.mem_global_referenced = false;
  69. global_ref = &rdev->mman.mem_global_ref;
  70. global_ref->global_type = TTM_GLOBAL_TTM_MEM;
  71. global_ref->size = sizeof(struct ttm_mem_global);
  72. global_ref->init = &radeon_ttm_mem_global_init;
  73. global_ref->release = &radeon_ttm_mem_global_release;
  74. r = ttm_global_item_ref(global_ref);
  75. if (r != 0) {
  76. DRM_ERROR("Failed setting up TTM memory accounting "
  77. "subsystem.\n");
  78. return r;
  79. }
  80. rdev->mman.bo_global_ref.mem_glob =
  81. rdev->mman.mem_global_ref.object;
  82. global_ref = &rdev->mman.bo_global_ref.ref;
  83. global_ref->global_type = TTM_GLOBAL_TTM_BO;
  84. global_ref->size = sizeof(struct ttm_bo_global);
  85. global_ref->init = &ttm_bo_global_init;
  86. global_ref->release = &ttm_bo_global_release;
  87. r = ttm_global_item_ref(global_ref);
  88. if (r != 0) {
  89. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  90. ttm_global_item_unref(&rdev->mman.mem_global_ref);
  91. return r;
  92. }
  93. rdev->mman.mem_global_referenced = true;
  94. return 0;
  95. }
  96. static void radeon_ttm_global_fini(struct radeon_device *rdev)
  97. {
  98. if (rdev->mman.mem_global_referenced) {
  99. ttm_global_item_unref(&rdev->mman.bo_global_ref.ref);
  100. ttm_global_item_unref(&rdev->mman.mem_global_ref);
  101. rdev->mman.mem_global_referenced = false;
  102. }
  103. }
  104. struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev);
  105. static struct ttm_backend*
  106. radeon_create_ttm_backend_entry(struct ttm_bo_device *bdev)
  107. {
  108. struct radeon_device *rdev;
  109. rdev = radeon_get_rdev(bdev);
  110. #if __OS_HAS_AGP
  111. if (rdev->flags & RADEON_IS_AGP) {
  112. return ttm_agp_backend_init(bdev, rdev->ddev->agp->bridge);
  113. } else
  114. #endif
  115. {
  116. return radeon_ttm_backend_create(rdev);
  117. }
  118. }
  119. static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  120. {
  121. return 0;
  122. }
  123. static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  124. struct ttm_mem_type_manager *man)
  125. {
  126. struct radeon_device *rdev;
  127. rdev = radeon_get_rdev(bdev);
  128. switch (type) {
  129. case TTM_PL_SYSTEM:
  130. /* System memory */
  131. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  132. man->available_caching = TTM_PL_MASK_CACHING;
  133. man->default_caching = TTM_PL_FLAG_CACHED;
  134. break;
  135. case TTM_PL_TT:
  136. man->gpu_offset = rdev->mc.gtt_start;
  137. man->available_caching = TTM_PL_MASK_CACHING;
  138. man->default_caching = TTM_PL_FLAG_CACHED;
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  140. #if __OS_HAS_AGP
  141. if (rdev->flags & RADEON_IS_AGP) {
  142. if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
  143. DRM_ERROR("AGP is not enabled for memory type %u\n",
  144. (unsigned)type);
  145. return -EINVAL;
  146. }
  147. if (!rdev->ddev->agp->cant_use_aperture)
  148. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  149. man->available_caching = TTM_PL_FLAG_UNCACHED |
  150. TTM_PL_FLAG_WC;
  151. man->default_caching = TTM_PL_FLAG_WC;
  152. }
  153. #endif
  154. break;
  155. case TTM_PL_VRAM:
  156. /* "On-card" video ram */
  157. man->gpu_offset = rdev->mc.vram_start;
  158. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  159. TTM_MEMTYPE_FLAG_MAPPABLE;
  160. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  161. man->default_caching = TTM_PL_FLAG_WC;
  162. break;
  163. default:
  164. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  165. return -EINVAL;
  166. }
  167. return 0;
  168. }
  169. static void radeon_evict_flags(struct ttm_buffer_object *bo,
  170. struct ttm_placement *placement)
  171. {
  172. struct radeon_bo *rbo;
  173. static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  174. if (!radeon_ttm_bo_is_radeon_bo(bo)) {
  175. placement->fpfn = 0;
  176. placement->lpfn = 0;
  177. placement->placement = &placements;
  178. placement->busy_placement = &placements;
  179. placement->num_placement = 1;
  180. placement->num_busy_placement = 1;
  181. return;
  182. }
  183. rbo = container_of(bo, struct radeon_bo, tbo);
  184. switch (bo->mem.mem_type) {
  185. case TTM_PL_VRAM:
  186. if (rbo->rdev->cp.ready == false)
  187. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  188. else
  189. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
  190. break;
  191. case TTM_PL_TT:
  192. default:
  193. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  194. }
  195. *placement = rbo->placement;
  196. }
  197. static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  198. {
  199. return 0;
  200. }
  201. static void radeon_move_null(struct ttm_buffer_object *bo,
  202. struct ttm_mem_reg *new_mem)
  203. {
  204. struct ttm_mem_reg *old_mem = &bo->mem;
  205. BUG_ON(old_mem->mm_node != NULL);
  206. *old_mem = *new_mem;
  207. new_mem->mm_node = NULL;
  208. }
  209. static int radeon_move_blit(struct ttm_buffer_object *bo,
  210. bool evict, int no_wait_reserve, bool no_wait_gpu,
  211. struct ttm_mem_reg *new_mem,
  212. struct ttm_mem_reg *old_mem)
  213. {
  214. struct radeon_device *rdev;
  215. uint64_t old_start, new_start;
  216. struct radeon_fence *fence;
  217. int r;
  218. rdev = radeon_get_rdev(bo->bdev);
  219. r = radeon_fence_create(rdev, &fence);
  220. if (unlikely(r)) {
  221. return r;
  222. }
  223. old_start = old_mem->mm_node->start << PAGE_SHIFT;
  224. new_start = new_mem->mm_node->start << PAGE_SHIFT;
  225. switch (old_mem->mem_type) {
  226. case TTM_PL_VRAM:
  227. old_start += rdev->mc.vram_start;
  228. break;
  229. case TTM_PL_TT:
  230. old_start += rdev->mc.gtt_start;
  231. break;
  232. default:
  233. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  234. return -EINVAL;
  235. }
  236. switch (new_mem->mem_type) {
  237. case TTM_PL_VRAM:
  238. new_start += rdev->mc.vram_start;
  239. break;
  240. case TTM_PL_TT:
  241. new_start += rdev->mc.gtt_start;
  242. break;
  243. default:
  244. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  245. return -EINVAL;
  246. }
  247. if (!rdev->cp.ready) {
  248. DRM_ERROR("Trying to move memory with CP turned off.\n");
  249. return -EINVAL;
  250. }
  251. r = radeon_copy(rdev, old_start, new_start, new_mem->num_pages, fence);
  252. /* FIXME: handle copy error */
  253. r = ttm_bo_move_accel_cleanup(bo, (void *)fence, NULL,
  254. evict, no_wait_reserve, no_wait_gpu, new_mem);
  255. radeon_fence_unref(&fence);
  256. return r;
  257. }
  258. static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
  259. bool evict, bool interruptible,
  260. bool no_wait_reserve, bool no_wait_gpu,
  261. struct ttm_mem_reg *new_mem)
  262. {
  263. struct radeon_device *rdev;
  264. struct ttm_mem_reg *old_mem = &bo->mem;
  265. struct ttm_mem_reg tmp_mem;
  266. u32 placements;
  267. struct ttm_placement placement;
  268. int r;
  269. rdev = radeon_get_rdev(bo->bdev);
  270. tmp_mem = *new_mem;
  271. tmp_mem.mm_node = NULL;
  272. placement.fpfn = 0;
  273. placement.lpfn = 0;
  274. placement.num_placement = 1;
  275. placement.placement = &placements;
  276. placement.num_busy_placement = 1;
  277. placement.busy_placement = &placements;
  278. placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  279. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  280. interruptible, no_wait_reserve, no_wait_gpu);
  281. if (unlikely(r)) {
  282. return r;
  283. }
  284. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  285. if (unlikely(r)) {
  286. goto out_cleanup;
  287. }
  288. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  289. if (unlikely(r)) {
  290. goto out_cleanup;
  291. }
  292. r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem, old_mem);
  293. if (unlikely(r)) {
  294. goto out_cleanup;
  295. }
  296. r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
  297. out_cleanup:
  298. if (tmp_mem.mm_node) {
  299. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  300. spin_lock(&glob->lru_lock);
  301. drm_mm_put_block(tmp_mem.mm_node);
  302. spin_unlock(&glob->lru_lock);
  303. return r;
  304. }
  305. return r;
  306. }
  307. static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
  308. bool evict, bool interruptible,
  309. bool no_wait_reserve, bool no_wait_gpu,
  310. struct ttm_mem_reg *new_mem)
  311. {
  312. struct radeon_device *rdev;
  313. struct ttm_mem_reg *old_mem = &bo->mem;
  314. struct ttm_mem_reg tmp_mem;
  315. struct ttm_placement placement;
  316. u32 placements;
  317. int r;
  318. rdev = radeon_get_rdev(bo->bdev);
  319. tmp_mem = *new_mem;
  320. tmp_mem.mm_node = NULL;
  321. placement.fpfn = 0;
  322. placement.lpfn = 0;
  323. placement.num_placement = 1;
  324. placement.placement = &placements;
  325. placement.num_busy_placement = 1;
  326. placement.busy_placement = &placements;
  327. placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  328. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, interruptible, no_wait_reserve, no_wait_gpu);
  329. if (unlikely(r)) {
  330. return r;
  331. }
  332. r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
  333. if (unlikely(r)) {
  334. goto out_cleanup;
  335. }
  336. r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
  337. if (unlikely(r)) {
  338. goto out_cleanup;
  339. }
  340. out_cleanup:
  341. if (tmp_mem.mm_node) {
  342. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  343. spin_lock(&glob->lru_lock);
  344. drm_mm_put_block(tmp_mem.mm_node);
  345. spin_unlock(&glob->lru_lock);
  346. return r;
  347. }
  348. return r;
  349. }
  350. static int radeon_bo_move(struct ttm_buffer_object *bo,
  351. bool evict, bool interruptible,
  352. bool no_wait_reserve, bool no_wait_gpu,
  353. struct ttm_mem_reg *new_mem)
  354. {
  355. struct radeon_device *rdev;
  356. struct ttm_mem_reg *old_mem = &bo->mem;
  357. int r;
  358. rdev = radeon_get_rdev(bo->bdev);
  359. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  360. radeon_move_null(bo, new_mem);
  361. return 0;
  362. }
  363. if ((old_mem->mem_type == TTM_PL_TT &&
  364. new_mem->mem_type == TTM_PL_SYSTEM) ||
  365. (old_mem->mem_type == TTM_PL_SYSTEM &&
  366. new_mem->mem_type == TTM_PL_TT)) {
  367. /* bind is enough */
  368. radeon_move_null(bo, new_mem);
  369. return 0;
  370. }
  371. if (!rdev->cp.ready || rdev->asic->copy == NULL) {
  372. /* use memcpy */
  373. goto memcpy;
  374. }
  375. if (old_mem->mem_type == TTM_PL_VRAM &&
  376. new_mem->mem_type == TTM_PL_SYSTEM) {
  377. r = radeon_move_vram_ram(bo, evict, interruptible,
  378. no_wait_reserve, no_wait_gpu, new_mem);
  379. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  380. new_mem->mem_type == TTM_PL_VRAM) {
  381. r = radeon_move_ram_vram(bo, evict, interruptible,
  382. no_wait_reserve, no_wait_gpu, new_mem);
  383. } else {
  384. r = radeon_move_blit(bo, evict, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
  385. }
  386. if (r) {
  387. memcpy:
  388. r = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
  389. }
  390. return r;
  391. }
  392. static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  393. {
  394. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  395. struct radeon_device *rdev = radeon_get_rdev(bdev);
  396. mem->bus.addr = NULL;
  397. mem->bus.offset = 0;
  398. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  399. mem->bus.base = 0;
  400. mem->bus.is_iomem = false;
  401. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  402. return -EINVAL;
  403. switch (mem->mem_type) {
  404. case TTM_PL_SYSTEM:
  405. /* system memory */
  406. return 0;
  407. case TTM_PL_TT:
  408. #if __OS_HAS_AGP
  409. if (rdev->flags & RADEON_IS_AGP) {
  410. /* RADEON_IS_AGP is set only if AGP is active */
  411. mem->bus.offset = mem->mm_node->start << PAGE_SHIFT;
  412. mem->bus.base = rdev->mc.agp_base;
  413. mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
  414. }
  415. #endif
  416. break;
  417. case TTM_PL_VRAM:
  418. mem->bus.offset = mem->mm_node->start << PAGE_SHIFT;
  419. /* check if it's visible */
  420. if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
  421. return -EINVAL;
  422. mem->bus.base = rdev->mc.aper_base;
  423. mem->bus.is_iomem = true;
  424. break;
  425. default:
  426. return -EINVAL;
  427. }
  428. return 0;
  429. }
  430. static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  431. {
  432. }
  433. static int radeon_sync_obj_wait(void *sync_obj, void *sync_arg,
  434. bool lazy, bool interruptible)
  435. {
  436. return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
  437. }
  438. static int radeon_sync_obj_flush(void *sync_obj, void *sync_arg)
  439. {
  440. return 0;
  441. }
  442. static void radeon_sync_obj_unref(void **sync_obj)
  443. {
  444. radeon_fence_unref((struct radeon_fence **)sync_obj);
  445. }
  446. static void *radeon_sync_obj_ref(void *sync_obj)
  447. {
  448. return radeon_fence_ref((struct radeon_fence *)sync_obj);
  449. }
  450. static bool radeon_sync_obj_signaled(void *sync_obj, void *sync_arg)
  451. {
  452. return radeon_fence_signaled((struct radeon_fence *)sync_obj);
  453. }
  454. static struct ttm_bo_driver radeon_bo_driver = {
  455. .create_ttm_backend_entry = &radeon_create_ttm_backend_entry,
  456. .invalidate_caches = &radeon_invalidate_caches,
  457. .init_mem_type = &radeon_init_mem_type,
  458. .evict_flags = &radeon_evict_flags,
  459. .move = &radeon_bo_move,
  460. .verify_access = &radeon_verify_access,
  461. .sync_obj_signaled = &radeon_sync_obj_signaled,
  462. .sync_obj_wait = &radeon_sync_obj_wait,
  463. .sync_obj_flush = &radeon_sync_obj_flush,
  464. .sync_obj_unref = &radeon_sync_obj_unref,
  465. .sync_obj_ref = &radeon_sync_obj_ref,
  466. .move_notify = &radeon_bo_move_notify,
  467. .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
  468. .io_mem_reserve = &radeon_ttm_io_mem_reserve,
  469. .io_mem_free = &radeon_ttm_io_mem_free,
  470. };
  471. int radeon_ttm_init(struct radeon_device *rdev)
  472. {
  473. int r;
  474. r = radeon_ttm_global_init(rdev);
  475. if (r) {
  476. return r;
  477. }
  478. /* No others user of address space so set it to 0 */
  479. r = ttm_bo_device_init(&rdev->mman.bdev,
  480. rdev->mman.bo_global_ref.ref.object,
  481. &radeon_bo_driver, DRM_FILE_PAGE_OFFSET,
  482. rdev->need_dma32);
  483. if (r) {
  484. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  485. return r;
  486. }
  487. rdev->mman.initialized = true;
  488. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
  489. rdev->mc.real_vram_size >> PAGE_SHIFT);
  490. if (r) {
  491. DRM_ERROR("Failed initializing VRAM heap.\n");
  492. return r;
  493. }
  494. r = radeon_bo_create(rdev, NULL, 256 * 1024, true,
  495. RADEON_GEM_DOMAIN_VRAM,
  496. &rdev->stollen_vga_memory);
  497. if (r) {
  498. return r;
  499. }
  500. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  501. if (r)
  502. return r;
  503. r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
  504. radeon_bo_unreserve(rdev->stollen_vga_memory);
  505. if (r) {
  506. radeon_bo_unref(&rdev->stollen_vga_memory);
  507. return r;
  508. }
  509. DRM_INFO("radeon: %uM of VRAM memory ready\n",
  510. (unsigned)rdev->mc.real_vram_size / (1024 * 1024));
  511. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
  512. rdev->mc.gtt_size >> PAGE_SHIFT);
  513. if (r) {
  514. DRM_ERROR("Failed initializing GTT heap.\n");
  515. return r;
  516. }
  517. DRM_INFO("radeon: %uM of GTT memory ready.\n",
  518. (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
  519. if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
  520. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  521. }
  522. r = radeon_ttm_debugfs_init(rdev);
  523. if (r) {
  524. DRM_ERROR("Failed to init debugfs\n");
  525. return r;
  526. }
  527. return 0;
  528. }
  529. void radeon_ttm_fini(struct radeon_device *rdev)
  530. {
  531. int r;
  532. if (!rdev->mman.initialized)
  533. return;
  534. if (rdev->stollen_vga_memory) {
  535. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  536. if (r == 0) {
  537. radeon_bo_unpin(rdev->stollen_vga_memory);
  538. radeon_bo_unreserve(rdev->stollen_vga_memory);
  539. }
  540. radeon_bo_unref(&rdev->stollen_vga_memory);
  541. }
  542. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  543. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
  544. ttm_bo_device_release(&rdev->mman.bdev);
  545. radeon_gart_fini(rdev);
  546. radeon_ttm_global_fini(rdev);
  547. rdev->mman.initialized = false;
  548. DRM_INFO("radeon: ttm finalized\n");
  549. }
  550. static struct vm_operations_struct radeon_ttm_vm_ops;
  551. static const struct vm_operations_struct *ttm_vm_ops = NULL;
  552. static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  553. {
  554. struct ttm_buffer_object *bo;
  555. struct radeon_device *rdev;
  556. int r;
  557. bo = (struct ttm_buffer_object *)vma->vm_private_data;
  558. if (bo == NULL) {
  559. return VM_FAULT_NOPAGE;
  560. }
  561. rdev = radeon_get_rdev(bo->bdev);
  562. mutex_lock(&rdev->vram_mutex);
  563. r = ttm_vm_ops->fault(vma, vmf);
  564. mutex_unlock(&rdev->vram_mutex);
  565. return r;
  566. }
  567. int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
  568. {
  569. struct drm_file *file_priv;
  570. struct radeon_device *rdev;
  571. int r;
  572. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
  573. return drm_mmap(filp, vma);
  574. }
  575. file_priv = (struct drm_file *)filp->private_data;
  576. rdev = file_priv->minor->dev->dev_private;
  577. if (rdev == NULL) {
  578. return -EINVAL;
  579. }
  580. r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
  581. if (unlikely(r != 0)) {
  582. return r;
  583. }
  584. if (unlikely(ttm_vm_ops == NULL)) {
  585. ttm_vm_ops = vma->vm_ops;
  586. radeon_ttm_vm_ops = *ttm_vm_ops;
  587. radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
  588. }
  589. vma->vm_ops = &radeon_ttm_vm_ops;
  590. return 0;
  591. }
  592. /*
  593. * TTM backend functions.
  594. */
  595. struct radeon_ttm_backend {
  596. struct ttm_backend backend;
  597. struct radeon_device *rdev;
  598. unsigned long num_pages;
  599. struct page **pages;
  600. struct page *dummy_read_page;
  601. bool populated;
  602. bool bound;
  603. unsigned offset;
  604. };
  605. static int radeon_ttm_backend_populate(struct ttm_backend *backend,
  606. unsigned long num_pages,
  607. struct page **pages,
  608. struct page *dummy_read_page)
  609. {
  610. struct radeon_ttm_backend *gtt;
  611. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  612. gtt->pages = pages;
  613. gtt->num_pages = num_pages;
  614. gtt->dummy_read_page = dummy_read_page;
  615. gtt->populated = true;
  616. return 0;
  617. }
  618. static void radeon_ttm_backend_clear(struct ttm_backend *backend)
  619. {
  620. struct radeon_ttm_backend *gtt;
  621. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  622. gtt->pages = NULL;
  623. gtt->num_pages = 0;
  624. gtt->dummy_read_page = NULL;
  625. gtt->populated = false;
  626. gtt->bound = false;
  627. }
  628. static int radeon_ttm_backend_bind(struct ttm_backend *backend,
  629. struct ttm_mem_reg *bo_mem)
  630. {
  631. struct radeon_ttm_backend *gtt;
  632. int r;
  633. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  634. gtt->offset = bo_mem->mm_node->start << PAGE_SHIFT;
  635. if (!gtt->num_pages) {
  636. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n", gtt->num_pages, bo_mem, backend);
  637. }
  638. r = radeon_gart_bind(gtt->rdev, gtt->offset,
  639. gtt->num_pages, gtt->pages);
  640. if (r) {
  641. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  642. gtt->num_pages, gtt->offset);
  643. return r;
  644. }
  645. gtt->bound = true;
  646. return 0;
  647. }
  648. static int radeon_ttm_backend_unbind(struct ttm_backend *backend)
  649. {
  650. struct radeon_ttm_backend *gtt;
  651. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  652. radeon_gart_unbind(gtt->rdev, gtt->offset, gtt->num_pages);
  653. gtt->bound = false;
  654. return 0;
  655. }
  656. static void radeon_ttm_backend_destroy(struct ttm_backend *backend)
  657. {
  658. struct radeon_ttm_backend *gtt;
  659. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  660. if (gtt->bound) {
  661. radeon_ttm_backend_unbind(backend);
  662. }
  663. kfree(gtt);
  664. }
  665. static struct ttm_backend_func radeon_backend_func = {
  666. .populate = &radeon_ttm_backend_populate,
  667. .clear = &radeon_ttm_backend_clear,
  668. .bind = &radeon_ttm_backend_bind,
  669. .unbind = &radeon_ttm_backend_unbind,
  670. .destroy = &radeon_ttm_backend_destroy,
  671. };
  672. struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev)
  673. {
  674. struct radeon_ttm_backend *gtt;
  675. gtt = kzalloc(sizeof(struct radeon_ttm_backend), GFP_KERNEL);
  676. if (gtt == NULL) {
  677. return NULL;
  678. }
  679. gtt->backend.bdev = &rdev->mman.bdev;
  680. gtt->backend.flags = 0;
  681. gtt->backend.func = &radeon_backend_func;
  682. gtt->rdev = rdev;
  683. gtt->pages = NULL;
  684. gtt->num_pages = 0;
  685. gtt->dummy_read_page = NULL;
  686. gtt->populated = false;
  687. gtt->bound = false;
  688. return &gtt->backend;
  689. }
  690. #define RADEON_DEBUGFS_MEM_TYPES 2
  691. #if defined(CONFIG_DEBUG_FS)
  692. static int radeon_mm_dump_table(struct seq_file *m, void *data)
  693. {
  694. struct drm_info_node *node = (struct drm_info_node *)m->private;
  695. struct drm_mm *mm = (struct drm_mm *)node->info_ent->data;
  696. struct drm_device *dev = node->minor->dev;
  697. struct radeon_device *rdev = dev->dev_private;
  698. int ret;
  699. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  700. spin_lock(&glob->lru_lock);
  701. ret = drm_mm_dump_table(m, mm);
  702. spin_unlock(&glob->lru_lock);
  703. return ret;
  704. }
  705. #endif
  706. static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
  707. {
  708. #if defined(CONFIG_DEBUG_FS)
  709. static struct drm_info_list radeon_mem_types_list[RADEON_DEBUGFS_MEM_TYPES+1];
  710. static char radeon_mem_types_names[RADEON_DEBUGFS_MEM_TYPES+1][32];
  711. unsigned i;
  712. for (i = 0; i < RADEON_DEBUGFS_MEM_TYPES; i++) {
  713. if (i == 0)
  714. sprintf(radeon_mem_types_names[i], "radeon_vram_mm");
  715. else
  716. sprintf(radeon_mem_types_names[i], "radeon_gtt_mm");
  717. radeon_mem_types_list[i].name = radeon_mem_types_names[i];
  718. radeon_mem_types_list[i].show = &radeon_mm_dump_table;
  719. radeon_mem_types_list[i].driver_features = 0;
  720. if (i == 0)
  721. radeon_mem_types_list[i].data = &rdev->mman.bdev.man[TTM_PL_VRAM].manager;
  722. else
  723. radeon_mem_types_list[i].data = &rdev->mman.bdev.man[TTM_PL_TT].manager;
  724. }
  725. /* Add ttm page pool to debugfs */
  726. sprintf(radeon_mem_types_names[i], "ttm_page_pool");
  727. radeon_mem_types_list[i].name = radeon_mem_types_names[i];
  728. radeon_mem_types_list[i].show = &ttm_page_alloc_debugfs;
  729. radeon_mem_types_list[i].driver_features = 0;
  730. radeon_mem_types_list[i].data = NULL;
  731. return radeon_debugfs_add_files(rdev, radeon_mem_types_list, RADEON_DEBUGFS_MEM_TYPES+1);
  732. #endif
  733. return 0;
  734. }