radeon_pm.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #ifdef CONFIG_ACPI
  27. #include <linux/acpi.h>
  28. #endif
  29. #include <linux/power_supply.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. #define RADEON_WAIT_IDLE_TIMEOUT 200
  34. static const char *radeon_pm_state_type_name[5] = {
  35. "Default",
  36. "Powersave",
  37. "Battery",
  38. "Balanced",
  39. "Performance",
  40. };
  41. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  42. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  43. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  44. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  45. static void radeon_pm_update_profile(struct radeon_device *rdev);
  46. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  47. #define ACPI_AC_CLASS "ac_adapter"
  48. #ifdef CONFIG_ACPI
  49. static int radeon_acpi_event(struct notifier_block *nb,
  50. unsigned long val,
  51. void *data)
  52. {
  53. struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
  54. struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
  55. if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
  56. if (power_supply_is_system_supplied() > 0)
  57. DRM_DEBUG("pm: AC\n");
  58. else
  59. DRM_DEBUG("pm: DC\n");
  60. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  61. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  62. mutex_lock(&rdev->pm.mutex);
  63. radeon_pm_update_profile(rdev);
  64. radeon_pm_set_clocks(rdev);
  65. mutex_unlock(&rdev->pm.mutex);
  66. }
  67. }
  68. }
  69. return NOTIFY_OK;
  70. }
  71. #endif
  72. static void radeon_pm_update_profile(struct radeon_device *rdev)
  73. {
  74. switch (rdev->pm.profile) {
  75. case PM_PROFILE_DEFAULT:
  76. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  77. break;
  78. case PM_PROFILE_AUTO:
  79. if (power_supply_is_system_supplied() > 0) {
  80. if (rdev->pm.active_crtc_count > 1)
  81. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  82. else
  83. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  84. } else {
  85. if (rdev->pm.active_crtc_count > 1)
  86. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  87. else
  88. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  89. }
  90. break;
  91. case PM_PROFILE_LOW:
  92. if (rdev->pm.active_crtc_count > 1)
  93. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  94. else
  95. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  96. break;
  97. case PM_PROFILE_MID:
  98. if (rdev->pm.active_crtc_count > 1)
  99. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  100. else
  101. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  102. break;
  103. case PM_PROFILE_HIGH:
  104. if (rdev->pm.active_crtc_count > 1)
  105. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  106. else
  107. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  108. break;
  109. }
  110. if (rdev->pm.active_crtc_count == 0) {
  111. rdev->pm.requested_power_state_index =
  112. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  113. rdev->pm.requested_clock_mode_index =
  114. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  115. } else {
  116. rdev->pm.requested_power_state_index =
  117. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  118. rdev->pm.requested_clock_mode_index =
  119. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  120. }
  121. }
  122. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  123. {
  124. struct radeon_bo *bo, *n;
  125. if (list_empty(&rdev->gem.objects))
  126. return;
  127. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  128. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  129. ttm_bo_unmap_virtual(&bo->tbo);
  130. }
  131. }
  132. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  133. {
  134. if (rdev->pm.active_crtcs) {
  135. rdev->pm.vblank_sync = false;
  136. wait_event_timeout(
  137. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  138. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  139. }
  140. }
  141. static void radeon_set_power_state(struct radeon_device *rdev)
  142. {
  143. u32 sclk, mclk;
  144. bool misc_after = false;
  145. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  146. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  147. return;
  148. if (radeon_gui_idle(rdev)) {
  149. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  150. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  151. if (sclk > rdev->clock.default_sclk)
  152. sclk = rdev->clock.default_sclk;
  153. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  154. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  155. if (mclk > rdev->clock.default_mclk)
  156. mclk = rdev->clock.default_mclk;
  157. /* upvolt before raising clocks, downvolt after lowering clocks */
  158. if (sclk < rdev->pm.current_sclk)
  159. misc_after = true;
  160. radeon_sync_with_vblank(rdev);
  161. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  162. if (!radeon_pm_in_vbl(rdev))
  163. return;
  164. }
  165. radeon_pm_prepare(rdev);
  166. if (!misc_after)
  167. /* voltage, pcie lanes, etc.*/
  168. radeon_pm_misc(rdev);
  169. /* set engine clock */
  170. if (sclk != rdev->pm.current_sclk) {
  171. radeon_pm_debug_check_in_vbl(rdev, false);
  172. radeon_set_engine_clock(rdev, sclk);
  173. radeon_pm_debug_check_in_vbl(rdev, true);
  174. rdev->pm.current_sclk = sclk;
  175. DRM_DEBUG("Setting: e: %d\n", sclk);
  176. }
  177. /* set memory clock */
  178. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  179. radeon_pm_debug_check_in_vbl(rdev, false);
  180. radeon_set_memory_clock(rdev, mclk);
  181. radeon_pm_debug_check_in_vbl(rdev, true);
  182. rdev->pm.current_mclk = mclk;
  183. DRM_DEBUG("Setting: m: %d\n", mclk);
  184. }
  185. if (misc_after)
  186. /* voltage, pcie lanes, etc.*/
  187. radeon_pm_misc(rdev);
  188. radeon_pm_finish(rdev);
  189. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  190. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  191. } else
  192. DRM_DEBUG("pm: GUI not idle!!!\n");
  193. }
  194. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  195. {
  196. int i;
  197. mutex_lock(&rdev->ddev->struct_mutex);
  198. mutex_lock(&rdev->vram_mutex);
  199. mutex_lock(&rdev->cp.mutex);
  200. /* gui idle int has issues on older chips it seems */
  201. if (rdev->family >= CHIP_R600) {
  202. if (rdev->irq.installed) {
  203. /* wait for GPU idle */
  204. rdev->pm.gui_idle = false;
  205. rdev->irq.gui_idle = true;
  206. radeon_irq_set(rdev);
  207. wait_event_interruptible_timeout(
  208. rdev->irq.idle_queue, rdev->pm.gui_idle,
  209. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  210. rdev->irq.gui_idle = false;
  211. radeon_irq_set(rdev);
  212. }
  213. } else {
  214. if (rdev->cp.ready) {
  215. struct radeon_fence *fence;
  216. radeon_ring_alloc(rdev, 64);
  217. radeon_fence_create(rdev, &fence);
  218. radeon_fence_emit(rdev, fence);
  219. radeon_ring_commit(rdev);
  220. radeon_fence_wait(fence, false);
  221. radeon_fence_unref(&fence);
  222. }
  223. }
  224. radeon_unmap_vram_bos(rdev);
  225. if (rdev->irq.installed) {
  226. for (i = 0; i < rdev->num_crtc; i++) {
  227. if (rdev->pm.active_crtcs & (1 << i)) {
  228. rdev->pm.req_vblank |= (1 << i);
  229. drm_vblank_get(rdev->ddev, i);
  230. }
  231. }
  232. }
  233. radeon_set_power_state(rdev);
  234. if (rdev->irq.installed) {
  235. for (i = 0; i < rdev->num_crtc; i++) {
  236. if (rdev->pm.req_vblank & (1 << i)) {
  237. rdev->pm.req_vblank &= ~(1 << i);
  238. drm_vblank_put(rdev->ddev, i);
  239. }
  240. }
  241. }
  242. /* update display watermarks based on new power state */
  243. radeon_update_bandwidth_info(rdev);
  244. if (rdev->pm.active_crtc_count)
  245. radeon_bandwidth_update(rdev);
  246. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  247. mutex_unlock(&rdev->cp.mutex);
  248. mutex_unlock(&rdev->vram_mutex);
  249. mutex_unlock(&rdev->ddev->struct_mutex);
  250. }
  251. static void radeon_pm_print_states(struct radeon_device *rdev)
  252. {
  253. int i, j;
  254. struct radeon_power_state *power_state;
  255. struct radeon_pm_clock_info *clock_info;
  256. DRM_DEBUG("%d Power State(s)\n", rdev->pm.num_power_states);
  257. for (i = 0; i < rdev->pm.num_power_states; i++) {
  258. power_state = &rdev->pm.power_state[i];
  259. DRM_DEBUG("State %d: %s\n", i,
  260. radeon_pm_state_type_name[power_state->type]);
  261. if (i == rdev->pm.default_power_state_index)
  262. DRM_DEBUG("\tDefault");
  263. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  264. DRM_DEBUG("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  265. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  266. DRM_DEBUG("\tSingle display only\n");
  267. DRM_DEBUG("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  268. for (j = 0; j < power_state->num_clock_modes; j++) {
  269. clock_info = &(power_state->clock_info[j]);
  270. if (rdev->flags & RADEON_IS_IGP)
  271. DRM_DEBUG("\t\t%d e: %d%s\n",
  272. j,
  273. clock_info->sclk * 10,
  274. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  275. else
  276. DRM_DEBUG("\t\t%d e: %d\tm: %d\tv: %d%s\n",
  277. j,
  278. clock_info->sclk * 10,
  279. clock_info->mclk * 10,
  280. clock_info->voltage.voltage,
  281. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  282. }
  283. }
  284. }
  285. static ssize_t radeon_get_pm_profile(struct device *dev,
  286. struct device_attribute *attr,
  287. char *buf)
  288. {
  289. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  290. struct radeon_device *rdev = ddev->dev_private;
  291. int cp = rdev->pm.profile;
  292. return snprintf(buf, PAGE_SIZE, "%s\n",
  293. (cp == PM_PROFILE_AUTO) ? "auto" :
  294. (cp == PM_PROFILE_LOW) ? "low" :
  295. (cp == PM_PROFILE_MID) ? "mid" :
  296. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  297. }
  298. static ssize_t radeon_set_pm_profile(struct device *dev,
  299. struct device_attribute *attr,
  300. const char *buf,
  301. size_t count)
  302. {
  303. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  304. struct radeon_device *rdev = ddev->dev_private;
  305. mutex_lock(&rdev->pm.mutex);
  306. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  307. if (strncmp("default", buf, strlen("default")) == 0)
  308. rdev->pm.profile = PM_PROFILE_DEFAULT;
  309. else if (strncmp("auto", buf, strlen("auto")) == 0)
  310. rdev->pm.profile = PM_PROFILE_AUTO;
  311. else if (strncmp("low", buf, strlen("low")) == 0)
  312. rdev->pm.profile = PM_PROFILE_LOW;
  313. else if (strncmp("mid", buf, strlen("mid")) == 0)
  314. rdev->pm.profile = PM_PROFILE_MID;
  315. else if (strncmp("high", buf, strlen("high")) == 0)
  316. rdev->pm.profile = PM_PROFILE_HIGH;
  317. else {
  318. DRM_ERROR("invalid power profile!\n");
  319. goto fail;
  320. }
  321. radeon_pm_update_profile(rdev);
  322. radeon_pm_set_clocks(rdev);
  323. }
  324. fail:
  325. mutex_unlock(&rdev->pm.mutex);
  326. return count;
  327. }
  328. static ssize_t radeon_get_pm_method(struct device *dev,
  329. struct device_attribute *attr,
  330. char *buf)
  331. {
  332. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  333. struct radeon_device *rdev = ddev->dev_private;
  334. int pm = rdev->pm.pm_method;
  335. return snprintf(buf, PAGE_SIZE, "%s\n",
  336. (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
  337. }
  338. static ssize_t radeon_set_pm_method(struct device *dev,
  339. struct device_attribute *attr,
  340. const char *buf,
  341. size_t count)
  342. {
  343. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  344. struct radeon_device *rdev = ddev->dev_private;
  345. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  346. mutex_lock(&rdev->pm.mutex);
  347. rdev->pm.pm_method = PM_METHOD_DYNPM;
  348. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  349. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  350. mutex_unlock(&rdev->pm.mutex);
  351. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  352. bool flush_wq = false;
  353. mutex_lock(&rdev->pm.mutex);
  354. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  355. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  356. flush_wq = true;
  357. }
  358. /* disable dynpm */
  359. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  360. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  361. rdev->pm.pm_method = PM_METHOD_PROFILE;
  362. mutex_unlock(&rdev->pm.mutex);
  363. if (flush_wq)
  364. flush_workqueue(rdev->wq);
  365. } else {
  366. DRM_ERROR("invalid power method!\n");
  367. goto fail;
  368. }
  369. radeon_pm_compute_clocks(rdev);
  370. fail:
  371. return count;
  372. }
  373. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  374. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  375. void radeon_pm_suspend(struct radeon_device *rdev)
  376. {
  377. bool flush_wq = false;
  378. mutex_lock(&rdev->pm.mutex);
  379. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  380. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  381. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  382. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  383. flush_wq = true;
  384. }
  385. mutex_unlock(&rdev->pm.mutex);
  386. if (flush_wq)
  387. flush_workqueue(rdev->wq);
  388. }
  389. void radeon_pm_resume(struct radeon_device *rdev)
  390. {
  391. /* asic init will reset the default power state */
  392. mutex_lock(&rdev->pm.mutex);
  393. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  394. rdev->pm.current_clock_mode_index = 0;
  395. rdev->pm.current_sclk = rdev->clock.default_sclk;
  396. rdev->pm.current_mclk = rdev->clock.default_mclk;
  397. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  398. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  399. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  400. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  401. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  402. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  403. }
  404. mutex_unlock(&rdev->pm.mutex);
  405. radeon_pm_compute_clocks(rdev);
  406. }
  407. int radeon_pm_init(struct radeon_device *rdev)
  408. {
  409. int ret;
  410. /* default to profile method */
  411. rdev->pm.pm_method = PM_METHOD_PROFILE;
  412. rdev->pm.profile = PM_PROFILE_DEFAULT;
  413. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  414. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  415. rdev->pm.dynpm_can_upclock = true;
  416. rdev->pm.dynpm_can_downclock = true;
  417. rdev->pm.current_sclk = rdev->clock.default_sclk;
  418. rdev->pm.current_mclk = rdev->clock.default_mclk;
  419. if (rdev->bios) {
  420. if (rdev->is_atom_bios)
  421. radeon_atombios_get_power_modes(rdev);
  422. else
  423. radeon_combios_get_power_modes(rdev);
  424. radeon_pm_print_states(rdev);
  425. radeon_pm_init_profile(rdev);
  426. }
  427. if (rdev->pm.num_power_states > 1) {
  428. /* where's the best place to put these? */
  429. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  430. if (ret)
  431. DRM_ERROR("failed to create device file for power profile\n");
  432. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  433. if (ret)
  434. DRM_ERROR("failed to create device file for power method\n");
  435. #ifdef CONFIG_ACPI
  436. rdev->acpi_nb.notifier_call = radeon_acpi_event;
  437. register_acpi_notifier(&rdev->acpi_nb);
  438. #endif
  439. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  440. if (radeon_debugfs_pm_init(rdev)) {
  441. DRM_ERROR("Failed to register debugfs file for PM!\n");
  442. }
  443. DRM_INFO("radeon: power management initialized\n");
  444. }
  445. return 0;
  446. }
  447. void radeon_pm_fini(struct radeon_device *rdev)
  448. {
  449. if (rdev->pm.num_power_states > 1) {
  450. bool flush_wq = false;
  451. mutex_lock(&rdev->pm.mutex);
  452. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  453. rdev->pm.profile = PM_PROFILE_DEFAULT;
  454. radeon_pm_update_profile(rdev);
  455. radeon_pm_set_clocks(rdev);
  456. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  457. /* cancel work */
  458. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  459. flush_wq = true;
  460. /* reset default clocks */
  461. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  462. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  463. radeon_pm_set_clocks(rdev);
  464. }
  465. mutex_unlock(&rdev->pm.mutex);
  466. if (flush_wq)
  467. flush_workqueue(rdev->wq);
  468. device_remove_file(rdev->dev, &dev_attr_power_profile);
  469. device_remove_file(rdev->dev, &dev_attr_power_method);
  470. #ifdef CONFIG_ACPI
  471. unregister_acpi_notifier(&rdev->acpi_nb);
  472. #endif
  473. }
  474. if (rdev->pm.i2c_bus)
  475. radeon_i2c_destroy(rdev->pm.i2c_bus);
  476. }
  477. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  478. {
  479. struct drm_device *ddev = rdev->ddev;
  480. struct drm_crtc *crtc;
  481. struct radeon_crtc *radeon_crtc;
  482. if (rdev->pm.num_power_states < 2)
  483. return;
  484. mutex_lock(&rdev->pm.mutex);
  485. rdev->pm.active_crtcs = 0;
  486. rdev->pm.active_crtc_count = 0;
  487. list_for_each_entry(crtc,
  488. &ddev->mode_config.crtc_list, head) {
  489. radeon_crtc = to_radeon_crtc(crtc);
  490. if (radeon_crtc->enabled) {
  491. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  492. rdev->pm.active_crtc_count++;
  493. }
  494. }
  495. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  496. radeon_pm_update_profile(rdev);
  497. radeon_pm_set_clocks(rdev);
  498. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  499. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  500. if (rdev->pm.active_crtc_count > 1) {
  501. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  502. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  503. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  504. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  505. radeon_pm_get_dynpm_state(rdev);
  506. radeon_pm_set_clocks(rdev);
  507. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  508. }
  509. } else if (rdev->pm.active_crtc_count == 1) {
  510. /* TODO: Increase clocks if needed for current mode */
  511. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  512. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  513. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  514. radeon_pm_get_dynpm_state(rdev);
  515. radeon_pm_set_clocks(rdev);
  516. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  517. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  518. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  519. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  520. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  521. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  522. DRM_DEBUG("radeon: dynamic power management activated\n");
  523. }
  524. } else { /* count == 0 */
  525. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  526. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  527. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  528. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  529. radeon_pm_get_dynpm_state(rdev);
  530. radeon_pm_set_clocks(rdev);
  531. }
  532. }
  533. }
  534. }
  535. mutex_unlock(&rdev->pm.mutex);
  536. }
  537. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  538. {
  539. u32 stat_crtc = 0, vbl = 0, position = 0;
  540. bool in_vbl = true;
  541. if (ASIC_IS_DCE4(rdev)) {
  542. if (rdev->pm.active_crtcs & (1 << 0)) {
  543. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  544. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  545. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  546. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  547. }
  548. if (rdev->pm.active_crtcs & (1 << 1)) {
  549. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  550. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  551. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  552. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  553. }
  554. if (rdev->pm.active_crtcs & (1 << 2)) {
  555. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  556. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  557. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  558. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  559. }
  560. if (rdev->pm.active_crtcs & (1 << 3)) {
  561. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  562. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  563. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  564. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  565. }
  566. if (rdev->pm.active_crtcs & (1 << 4)) {
  567. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  568. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  569. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  570. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  571. }
  572. if (rdev->pm.active_crtcs & (1 << 5)) {
  573. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  574. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  575. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  576. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  577. }
  578. } else if (ASIC_IS_AVIVO(rdev)) {
  579. if (rdev->pm.active_crtcs & (1 << 0)) {
  580. vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
  581. position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
  582. }
  583. if (rdev->pm.active_crtcs & (1 << 1)) {
  584. vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
  585. position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
  586. }
  587. if (position < vbl && position > 1)
  588. in_vbl = false;
  589. } else {
  590. if (rdev->pm.active_crtcs & (1 << 0)) {
  591. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  592. if (!(stat_crtc & 1))
  593. in_vbl = false;
  594. }
  595. if (rdev->pm.active_crtcs & (1 << 1)) {
  596. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  597. if (!(stat_crtc & 1))
  598. in_vbl = false;
  599. }
  600. }
  601. if (position < vbl && position > 1)
  602. in_vbl = false;
  603. return in_vbl;
  604. }
  605. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  606. {
  607. u32 stat_crtc = 0;
  608. bool in_vbl = radeon_pm_in_vbl(rdev);
  609. if (in_vbl == false)
  610. DRM_DEBUG("not in vbl for pm change %08x at %s\n", stat_crtc,
  611. finish ? "exit" : "entry");
  612. return in_vbl;
  613. }
  614. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  615. {
  616. struct radeon_device *rdev;
  617. int resched;
  618. rdev = container_of(work, struct radeon_device,
  619. pm.dynpm_idle_work.work);
  620. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  621. mutex_lock(&rdev->pm.mutex);
  622. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  623. unsigned long irq_flags;
  624. int not_processed = 0;
  625. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  626. if (!list_empty(&rdev->fence_drv.emited)) {
  627. struct list_head *ptr;
  628. list_for_each(ptr, &rdev->fence_drv.emited) {
  629. /* count up to 3, that's enought info */
  630. if (++not_processed >= 3)
  631. break;
  632. }
  633. }
  634. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  635. if (not_processed >= 3) { /* should upclock */
  636. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  637. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  638. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  639. rdev->pm.dynpm_can_upclock) {
  640. rdev->pm.dynpm_planned_action =
  641. DYNPM_ACTION_UPCLOCK;
  642. rdev->pm.dynpm_action_timeout = jiffies +
  643. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  644. }
  645. } else if (not_processed == 0) { /* should downclock */
  646. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  647. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  648. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  649. rdev->pm.dynpm_can_downclock) {
  650. rdev->pm.dynpm_planned_action =
  651. DYNPM_ACTION_DOWNCLOCK;
  652. rdev->pm.dynpm_action_timeout = jiffies +
  653. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  654. }
  655. }
  656. /* Note, radeon_pm_set_clocks is called with static_switch set
  657. * to false since we want to wait for vbl to avoid flicker.
  658. */
  659. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  660. jiffies > rdev->pm.dynpm_action_timeout) {
  661. radeon_pm_get_dynpm_state(rdev);
  662. radeon_pm_set_clocks(rdev);
  663. }
  664. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  665. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  666. }
  667. mutex_unlock(&rdev->pm.mutex);
  668. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  669. }
  670. /*
  671. * Debugfs info
  672. */
  673. #if defined(CONFIG_DEBUG_FS)
  674. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  675. {
  676. struct drm_info_node *node = (struct drm_info_node *) m->private;
  677. struct drm_device *dev = node->minor->dev;
  678. struct radeon_device *rdev = dev->dev_private;
  679. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  680. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  681. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  682. if (rdev->asic->get_memory_clock)
  683. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  684. if (rdev->pm.current_vddc)
  685. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  686. if (rdev->asic->get_pcie_lanes)
  687. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  688. return 0;
  689. }
  690. static struct drm_info_list radeon_pm_info_list[] = {
  691. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  692. };
  693. #endif
  694. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  695. {
  696. #if defined(CONFIG_DEBUG_FS)
  697. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  698. #else
  699. return 0;
  700. #endif
  701. }