radeon_object.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include "radeon_drm.h"
  36. #include "radeon.h"
  37. int radeon_ttm_init(struct radeon_device *rdev);
  38. void radeon_ttm_fini(struct radeon_device *rdev);
  39. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
  40. /*
  41. * To exclude mutual BO access we rely on bo_reserve exclusion, as all
  42. * function are calling it.
  43. */
  44. static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  45. {
  46. struct radeon_bo *bo;
  47. bo = container_of(tbo, struct radeon_bo, tbo);
  48. mutex_lock(&bo->rdev->gem.mutex);
  49. list_del_init(&bo->list);
  50. mutex_unlock(&bo->rdev->gem.mutex);
  51. radeon_bo_clear_surface_reg(bo);
  52. kfree(bo);
  53. }
  54. bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
  55. {
  56. if (bo->destroy == &radeon_ttm_bo_destroy)
  57. return true;
  58. return false;
  59. }
  60. void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
  61. {
  62. u32 c = 0;
  63. rbo->placement.fpfn = 0;
  64. rbo->placement.lpfn = 0;
  65. rbo->placement.placement = rbo->placements;
  66. rbo->placement.busy_placement = rbo->placements;
  67. if (domain & RADEON_GEM_DOMAIN_VRAM)
  68. rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  69. TTM_PL_FLAG_VRAM;
  70. if (domain & RADEON_GEM_DOMAIN_GTT)
  71. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  72. if (domain & RADEON_GEM_DOMAIN_CPU)
  73. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  74. if (!c)
  75. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  76. rbo->placement.num_placement = c;
  77. rbo->placement.num_busy_placement = c;
  78. }
  79. int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
  80. unsigned long size, bool kernel, u32 domain,
  81. struct radeon_bo **bo_ptr)
  82. {
  83. struct radeon_bo *bo;
  84. enum ttm_bo_type type;
  85. int r;
  86. if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
  87. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  88. }
  89. if (kernel) {
  90. type = ttm_bo_type_kernel;
  91. } else {
  92. type = ttm_bo_type_device;
  93. }
  94. *bo_ptr = NULL;
  95. bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
  96. if (bo == NULL)
  97. return -ENOMEM;
  98. bo->rdev = rdev;
  99. bo->gobj = gobj;
  100. bo->surface_reg = -1;
  101. INIT_LIST_HEAD(&bo->list);
  102. radeon_ttm_placement_from_domain(bo, domain);
  103. /* Kernel allocation are uninterruptible */
  104. mutex_lock(&rdev->vram_mutex);
  105. r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
  106. &bo->placement, 0, 0, !kernel, NULL, size,
  107. &radeon_ttm_bo_destroy);
  108. mutex_unlock(&rdev->vram_mutex);
  109. if (unlikely(r != 0)) {
  110. if (r != -ERESTARTSYS)
  111. dev_err(rdev->dev,
  112. "object_init failed for (%lu, 0x%08X)\n",
  113. size, domain);
  114. return r;
  115. }
  116. *bo_ptr = bo;
  117. if (gobj) {
  118. mutex_lock(&bo->rdev->gem.mutex);
  119. list_add_tail(&bo->list, &rdev->gem.objects);
  120. mutex_unlock(&bo->rdev->gem.mutex);
  121. }
  122. return 0;
  123. }
  124. int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
  125. {
  126. bool is_iomem;
  127. int r;
  128. if (bo->kptr) {
  129. if (ptr) {
  130. *ptr = bo->kptr;
  131. }
  132. return 0;
  133. }
  134. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  135. if (r) {
  136. return r;
  137. }
  138. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  139. if (ptr) {
  140. *ptr = bo->kptr;
  141. }
  142. radeon_bo_check_tiling(bo, 0, 0);
  143. return 0;
  144. }
  145. void radeon_bo_kunmap(struct radeon_bo *bo)
  146. {
  147. if (bo->kptr == NULL)
  148. return;
  149. bo->kptr = NULL;
  150. radeon_bo_check_tiling(bo, 0, 0);
  151. ttm_bo_kunmap(&bo->kmap);
  152. }
  153. void radeon_bo_unref(struct radeon_bo **bo)
  154. {
  155. struct ttm_buffer_object *tbo;
  156. struct radeon_device *rdev;
  157. if ((*bo) == NULL)
  158. return;
  159. rdev = (*bo)->rdev;
  160. tbo = &((*bo)->tbo);
  161. mutex_lock(&rdev->vram_mutex);
  162. ttm_bo_unref(&tbo);
  163. mutex_unlock(&rdev->vram_mutex);
  164. if (tbo == NULL)
  165. *bo = NULL;
  166. }
  167. int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
  168. {
  169. int r, i;
  170. if (bo->pin_count) {
  171. bo->pin_count++;
  172. if (gpu_addr)
  173. *gpu_addr = radeon_bo_gpu_offset(bo);
  174. return 0;
  175. }
  176. radeon_ttm_placement_from_domain(bo, domain);
  177. if (domain == RADEON_GEM_DOMAIN_VRAM) {
  178. /* force to pin into visible video ram */
  179. bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  180. }
  181. for (i = 0; i < bo->placement.num_placement; i++)
  182. bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
  183. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
  184. if (likely(r == 0)) {
  185. bo->pin_count = 1;
  186. if (gpu_addr != NULL)
  187. *gpu_addr = radeon_bo_gpu_offset(bo);
  188. }
  189. if (unlikely(r != 0))
  190. dev_err(bo->rdev->dev, "%p pin failed\n", bo);
  191. return r;
  192. }
  193. int radeon_bo_unpin(struct radeon_bo *bo)
  194. {
  195. int r, i;
  196. if (!bo->pin_count) {
  197. dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
  198. return 0;
  199. }
  200. bo->pin_count--;
  201. if (bo->pin_count)
  202. return 0;
  203. for (i = 0; i < bo->placement.num_placement; i++)
  204. bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
  205. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
  206. if (unlikely(r != 0))
  207. dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
  208. return r;
  209. }
  210. int radeon_bo_evict_vram(struct radeon_device *rdev)
  211. {
  212. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  213. if (0 && (rdev->flags & RADEON_IS_IGP)) {
  214. if (rdev->mc.igp_sideport_enabled == false)
  215. /* Useless to evict on IGP chips */
  216. return 0;
  217. }
  218. return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  219. }
  220. void radeon_bo_force_delete(struct radeon_device *rdev)
  221. {
  222. struct radeon_bo *bo, *n;
  223. struct drm_gem_object *gobj;
  224. if (list_empty(&rdev->gem.objects)) {
  225. return;
  226. }
  227. dev_err(rdev->dev, "Userspace still has active objects !\n");
  228. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  229. mutex_lock(&rdev->ddev->struct_mutex);
  230. gobj = bo->gobj;
  231. dev_err(rdev->dev, "%p %p %lu %lu force free\n",
  232. gobj, bo, (unsigned long)gobj->size,
  233. *((unsigned long *)&gobj->refcount));
  234. mutex_lock(&bo->rdev->gem.mutex);
  235. list_del_init(&bo->list);
  236. mutex_unlock(&bo->rdev->gem.mutex);
  237. radeon_bo_unref(&bo);
  238. gobj->driver_private = NULL;
  239. drm_gem_object_unreference(gobj);
  240. mutex_unlock(&rdev->ddev->struct_mutex);
  241. }
  242. }
  243. int radeon_bo_init(struct radeon_device *rdev)
  244. {
  245. /* Add an MTRR for the VRAM */
  246. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  247. MTRR_TYPE_WRCOMB, 1);
  248. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  249. rdev->mc.mc_vram_size >> 20,
  250. (unsigned long long)rdev->mc.aper_size >> 20);
  251. DRM_INFO("RAM width %dbits %cDR\n",
  252. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  253. return radeon_ttm_init(rdev);
  254. }
  255. void radeon_bo_fini(struct radeon_device *rdev)
  256. {
  257. radeon_ttm_fini(rdev);
  258. }
  259. void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
  260. struct list_head *head)
  261. {
  262. if (lobj->wdomain) {
  263. list_add(&lobj->list, head);
  264. } else {
  265. list_add_tail(&lobj->list, head);
  266. }
  267. }
  268. int radeon_bo_list_reserve(struct list_head *head)
  269. {
  270. struct radeon_bo_list *lobj;
  271. int r;
  272. list_for_each_entry(lobj, head, list){
  273. r = radeon_bo_reserve(lobj->bo, false);
  274. if (unlikely(r != 0))
  275. return r;
  276. lobj->reserved = true;
  277. }
  278. return 0;
  279. }
  280. void radeon_bo_list_unreserve(struct list_head *head)
  281. {
  282. struct radeon_bo_list *lobj;
  283. list_for_each_entry(lobj, head, list) {
  284. /* only unreserve object we successfully reserved */
  285. if (lobj->reserved && radeon_bo_is_reserved(lobj->bo))
  286. radeon_bo_unreserve(lobj->bo);
  287. }
  288. }
  289. int radeon_bo_list_validate(struct list_head *head)
  290. {
  291. struct radeon_bo_list *lobj;
  292. struct radeon_bo *bo;
  293. int r;
  294. list_for_each_entry(lobj, head, list) {
  295. lobj->reserved = false;
  296. }
  297. r = radeon_bo_list_reserve(head);
  298. if (unlikely(r != 0)) {
  299. return r;
  300. }
  301. list_for_each_entry(lobj, head, list) {
  302. bo = lobj->bo;
  303. if (!bo->pin_count) {
  304. if (lobj->wdomain) {
  305. radeon_ttm_placement_from_domain(bo,
  306. lobj->wdomain);
  307. } else {
  308. radeon_ttm_placement_from_domain(bo,
  309. lobj->rdomain);
  310. }
  311. r = ttm_bo_validate(&bo->tbo, &bo->placement,
  312. true, false, false);
  313. if (unlikely(r))
  314. return r;
  315. }
  316. lobj->gpu_offset = radeon_bo_gpu_offset(bo);
  317. lobj->tiling_flags = bo->tiling_flags;
  318. }
  319. return 0;
  320. }
  321. void radeon_bo_list_fence(struct list_head *head, void *fence)
  322. {
  323. struct radeon_bo_list *lobj;
  324. struct radeon_bo *bo;
  325. struct radeon_fence *old_fence = NULL;
  326. list_for_each_entry(lobj, head, list) {
  327. bo = lobj->bo;
  328. spin_lock(&bo->tbo.lock);
  329. old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
  330. bo->tbo.sync_obj = radeon_fence_ref(fence);
  331. bo->tbo.sync_obj_arg = NULL;
  332. spin_unlock(&bo->tbo.lock);
  333. if (old_fence) {
  334. radeon_fence_unref(&old_fence);
  335. }
  336. }
  337. }
  338. int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
  339. struct vm_area_struct *vma)
  340. {
  341. return ttm_fbdev_mmap(vma, &bo->tbo);
  342. }
  343. int radeon_bo_get_surface_reg(struct radeon_bo *bo)
  344. {
  345. struct radeon_device *rdev = bo->rdev;
  346. struct radeon_surface_reg *reg;
  347. struct radeon_bo *old_object;
  348. int steal;
  349. int i;
  350. BUG_ON(!atomic_read(&bo->tbo.reserved));
  351. if (!bo->tiling_flags)
  352. return 0;
  353. if (bo->surface_reg >= 0) {
  354. reg = &rdev->surface_regs[bo->surface_reg];
  355. i = bo->surface_reg;
  356. goto out;
  357. }
  358. steal = -1;
  359. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  360. reg = &rdev->surface_regs[i];
  361. if (!reg->bo)
  362. break;
  363. old_object = reg->bo;
  364. if (old_object->pin_count == 0)
  365. steal = i;
  366. }
  367. /* if we are all out */
  368. if (i == RADEON_GEM_MAX_SURFACES) {
  369. if (steal == -1)
  370. return -ENOMEM;
  371. /* find someone with a surface reg and nuke their BO */
  372. reg = &rdev->surface_regs[steal];
  373. old_object = reg->bo;
  374. /* blow away the mapping */
  375. DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
  376. ttm_bo_unmap_virtual(&old_object->tbo);
  377. old_object->surface_reg = -1;
  378. i = steal;
  379. }
  380. bo->surface_reg = i;
  381. reg->bo = bo;
  382. out:
  383. radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
  384. bo->tbo.mem.mm_node->start << PAGE_SHIFT,
  385. bo->tbo.num_pages << PAGE_SHIFT);
  386. return 0;
  387. }
  388. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
  389. {
  390. struct radeon_device *rdev = bo->rdev;
  391. struct radeon_surface_reg *reg;
  392. if (bo->surface_reg == -1)
  393. return;
  394. reg = &rdev->surface_regs[bo->surface_reg];
  395. radeon_clear_surface_reg(rdev, bo->surface_reg);
  396. reg->bo = NULL;
  397. bo->surface_reg = -1;
  398. }
  399. int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
  400. uint32_t tiling_flags, uint32_t pitch)
  401. {
  402. int r;
  403. r = radeon_bo_reserve(bo, false);
  404. if (unlikely(r != 0))
  405. return r;
  406. bo->tiling_flags = tiling_flags;
  407. bo->pitch = pitch;
  408. radeon_bo_unreserve(bo);
  409. return 0;
  410. }
  411. void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
  412. uint32_t *tiling_flags,
  413. uint32_t *pitch)
  414. {
  415. BUG_ON(!atomic_read(&bo->tbo.reserved));
  416. if (tiling_flags)
  417. *tiling_flags = bo->tiling_flags;
  418. if (pitch)
  419. *pitch = bo->pitch;
  420. }
  421. int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
  422. bool force_drop)
  423. {
  424. BUG_ON(!atomic_read(&bo->tbo.reserved));
  425. if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
  426. return 0;
  427. if (force_drop) {
  428. radeon_bo_clear_surface_reg(bo);
  429. return 0;
  430. }
  431. if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
  432. if (!has_moved)
  433. return 0;
  434. if (bo->surface_reg >= 0)
  435. radeon_bo_clear_surface_reg(bo);
  436. return 0;
  437. }
  438. if ((bo->surface_reg >= 0) && !has_moved)
  439. return 0;
  440. return radeon_bo_get_surface_reg(bo);
  441. }
  442. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  443. struct ttm_mem_reg *mem)
  444. {
  445. struct radeon_bo *rbo;
  446. if (!radeon_ttm_bo_is_radeon_bo(bo))
  447. return;
  448. rbo = container_of(bo, struct radeon_bo, tbo);
  449. radeon_bo_check_tiling(rbo, 0, 1);
  450. }
  451. int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  452. {
  453. struct radeon_device *rdev;
  454. struct radeon_bo *rbo;
  455. unsigned long offset, size;
  456. int r;
  457. if (!radeon_ttm_bo_is_radeon_bo(bo))
  458. return 0;
  459. rbo = container_of(bo, struct radeon_bo, tbo);
  460. radeon_bo_check_tiling(rbo, 0, 0);
  461. rdev = rbo->rdev;
  462. if (bo->mem.mem_type == TTM_PL_VRAM) {
  463. size = bo->mem.num_pages << PAGE_SHIFT;
  464. offset = bo->mem.mm_node->start << PAGE_SHIFT;
  465. if ((offset + size) > rdev->mc.visible_vram_size) {
  466. /* hurrah the memory is not visible ! */
  467. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
  468. rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
  469. r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
  470. if (unlikely(r != 0))
  471. return r;
  472. offset = bo->mem.mm_node->start << PAGE_SHIFT;
  473. /* this should not happen */
  474. if ((offset + size) > rdev->mc.visible_vram_size)
  475. return -EINVAL;
  476. }
  477. }
  478. return 0;
  479. }