radeon_kms.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_sarea.h"
  30. #include "radeon.h"
  31. #include "radeon_drm.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. int radeon_driver_unload_kms(struct drm_device *dev)
  35. {
  36. struct radeon_device *rdev = dev->dev_private;
  37. if (rdev == NULL)
  38. return 0;
  39. radeon_modeset_fini(rdev);
  40. radeon_device_fini(rdev);
  41. kfree(rdev);
  42. dev->dev_private = NULL;
  43. return 0;
  44. }
  45. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  46. {
  47. struct radeon_device *rdev;
  48. int r;
  49. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  50. if (rdev == NULL) {
  51. return -ENOMEM;
  52. }
  53. dev->dev_private = (void *)rdev;
  54. /* update BUS flag */
  55. if (drm_device_is_agp(dev)) {
  56. flags |= RADEON_IS_AGP;
  57. } else if (drm_device_is_pcie(dev)) {
  58. flags |= RADEON_IS_PCIE;
  59. } else {
  60. flags |= RADEON_IS_PCI;
  61. }
  62. /* radeon_device_init should report only fatal error
  63. * like memory allocation failure or iomapping failure,
  64. * or memory manager initialization failure, it must
  65. * properly initialize the GPU MC controller and permit
  66. * VRAM allocation
  67. */
  68. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  69. if (r) {
  70. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  71. goto out;
  72. }
  73. /* Again modeset_init should fail only on fatal error
  74. * otherwise it should provide enough functionalities
  75. * for shadowfb to run
  76. */
  77. r = radeon_modeset_init(rdev);
  78. if (r)
  79. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  80. out:
  81. if (r)
  82. radeon_driver_unload_kms(dev);
  83. return r;
  84. }
  85. /*
  86. * Userspace get informations ioctl
  87. */
  88. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  89. {
  90. struct radeon_device *rdev = dev->dev_private;
  91. struct drm_radeon_info *info;
  92. struct radeon_mode_info *minfo = &rdev->mode_info;
  93. uint32_t *value_ptr;
  94. uint32_t value;
  95. struct drm_crtc *crtc;
  96. int i, found;
  97. info = data;
  98. value_ptr = (uint32_t *)((unsigned long)info->value);
  99. value = *value_ptr;
  100. switch (info->request) {
  101. case RADEON_INFO_DEVICE_ID:
  102. value = dev->pci_device;
  103. break;
  104. case RADEON_INFO_NUM_GB_PIPES:
  105. value = rdev->num_gb_pipes;
  106. break;
  107. case RADEON_INFO_NUM_Z_PIPES:
  108. value = rdev->num_z_pipes;
  109. break;
  110. case RADEON_INFO_ACCEL_WORKING:
  111. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  112. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  113. value = false;
  114. else
  115. value = rdev->accel_working;
  116. break;
  117. case RADEON_INFO_CRTC_FROM_ID:
  118. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  119. crtc = (struct drm_crtc *)minfo->crtcs[i];
  120. if (crtc && crtc->base.id == value) {
  121. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  122. value = radeon_crtc->crtc_id;
  123. found = 1;
  124. break;
  125. }
  126. }
  127. if (!found) {
  128. DRM_DEBUG("unknown crtc id %d\n", value);
  129. return -EINVAL;
  130. }
  131. break;
  132. case RADEON_INFO_ACCEL_WORKING2:
  133. value = rdev->accel_working;
  134. break;
  135. default:
  136. DRM_DEBUG("Invalid request %d\n", info->request);
  137. return -EINVAL;
  138. }
  139. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  140. DRM_ERROR("copy_to_user\n");
  141. return -EFAULT;
  142. }
  143. return 0;
  144. }
  145. /*
  146. * Outdated mess for old drm with Xorg being in charge (void function now).
  147. */
  148. int radeon_driver_firstopen_kms(struct drm_device *dev)
  149. {
  150. return 0;
  151. }
  152. void radeon_driver_lastclose_kms(struct drm_device *dev)
  153. {
  154. vga_switcheroo_process_delayed_switch();
  155. }
  156. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  157. {
  158. return 0;
  159. }
  160. void radeon_driver_postclose_kms(struct drm_device *dev,
  161. struct drm_file *file_priv)
  162. {
  163. }
  164. void radeon_driver_preclose_kms(struct drm_device *dev,
  165. struct drm_file *file_priv)
  166. {
  167. }
  168. /*
  169. * VBlank related functions.
  170. */
  171. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  172. {
  173. struct radeon_device *rdev = dev->dev_private;
  174. if (crtc < 0 || crtc >= rdev->num_crtc) {
  175. DRM_ERROR("Invalid crtc %d\n", crtc);
  176. return -EINVAL;
  177. }
  178. return radeon_get_vblank_counter(rdev, crtc);
  179. }
  180. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  181. {
  182. struct radeon_device *rdev = dev->dev_private;
  183. if (crtc < 0 || crtc >= rdev->num_crtc) {
  184. DRM_ERROR("Invalid crtc %d\n", crtc);
  185. return -EINVAL;
  186. }
  187. rdev->irq.crtc_vblank_int[crtc] = true;
  188. return radeon_irq_set(rdev);
  189. }
  190. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  191. {
  192. struct radeon_device *rdev = dev->dev_private;
  193. if (crtc < 0 || crtc >= rdev->num_crtc) {
  194. DRM_ERROR("Invalid crtc %d\n", crtc);
  195. return;
  196. }
  197. rdev->irq.crtc_vblank_int[crtc] = false;
  198. radeon_irq_set(rdev);
  199. }
  200. /*
  201. * IOCTL.
  202. */
  203. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  204. struct drm_file *file_priv)
  205. {
  206. /* Not valid in KMS. */
  207. return -EINVAL;
  208. }
  209. #define KMS_INVALID_IOCTL(name) \
  210. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  211. { \
  212. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  213. return -EINVAL; \
  214. }
  215. /*
  216. * All these ioctls are invalid in kms world.
  217. */
  218. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  219. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  220. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  221. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  222. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  223. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  224. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  225. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  226. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  227. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  228. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  229. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  230. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  231. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  232. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  233. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  234. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  235. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  236. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  237. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  238. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  239. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  240. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  241. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  242. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  243. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  244. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  245. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  246. DRM_IOCTL_DEF(DRM_RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  247. DRM_IOCTL_DEF(DRM_RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  248. DRM_IOCTL_DEF(DRM_RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  249. DRM_IOCTL_DEF(DRM_RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  250. DRM_IOCTL_DEF(DRM_RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  251. DRM_IOCTL_DEF(DRM_RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  252. DRM_IOCTL_DEF(DRM_RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  253. DRM_IOCTL_DEF(DRM_RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  254. DRM_IOCTL_DEF(DRM_RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  255. DRM_IOCTL_DEF(DRM_RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  256. DRM_IOCTL_DEF(DRM_RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  257. DRM_IOCTL_DEF(DRM_RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  258. DRM_IOCTL_DEF(DRM_RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  259. DRM_IOCTL_DEF(DRM_RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  260. DRM_IOCTL_DEF(DRM_RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  261. DRM_IOCTL_DEF(DRM_RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  262. DRM_IOCTL_DEF(DRM_RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  263. DRM_IOCTL_DEF(DRM_RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  264. DRM_IOCTL_DEF(DRM_RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  265. DRM_IOCTL_DEF(DRM_RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  266. DRM_IOCTL_DEF(DRM_RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  267. DRM_IOCTL_DEF(DRM_RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  268. DRM_IOCTL_DEF(DRM_RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  269. DRM_IOCTL_DEF(DRM_RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  270. DRM_IOCTL_DEF(DRM_RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  271. DRM_IOCTL_DEF(DRM_RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  272. DRM_IOCTL_DEF(DRM_RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  273. /* KMS */
  274. DRM_IOCTL_DEF(DRM_RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  275. DRM_IOCTL_DEF(DRM_RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  276. DRM_IOCTL_DEF(DRM_RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  277. DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  278. DRM_IOCTL_DEF(DRM_RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  279. DRM_IOCTL_DEF(DRM_RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  280. DRM_IOCTL_DEF(DRM_RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  281. DRM_IOCTL_DEF(DRM_RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  282. DRM_IOCTL_DEF(DRM_RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  283. DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  284. DRM_IOCTL_DEF(DRM_RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  285. DRM_IOCTL_DEF(DRM_RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  286. };
  287. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);