radeon_i2c.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. /**
  31. * radeon_ddc_probe
  32. *
  33. */
  34. bool radeon_ddc_probe(struct radeon_connector *radeon_connector)
  35. {
  36. u8 out_buf[] = { 0x0, 0x0};
  37. u8 buf[2];
  38. int ret;
  39. struct i2c_msg msgs[] = {
  40. {
  41. .addr = 0x50,
  42. .flags = 0,
  43. .len = 1,
  44. .buf = out_buf,
  45. },
  46. {
  47. .addr = 0x50,
  48. .flags = I2C_M_RD,
  49. .len = 1,
  50. .buf = buf,
  51. }
  52. };
  53. ret = i2c_transfer(&radeon_connector->ddc_bus->adapter, msgs, 2);
  54. if (ret == 2)
  55. return true;
  56. return false;
  57. }
  58. /* bit banging i2c */
  59. static void radeon_i2c_do_lock(struct radeon_i2c_chan *i2c, int lock_state)
  60. {
  61. struct radeon_device *rdev = i2c->dev->dev_private;
  62. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  63. uint32_t temp;
  64. /* RV410 appears to have a bug where the hw i2c in reset
  65. * holds the i2c port in a bad state - switch hw i2c away before
  66. * doing DDC - do this for all r200s/r300s/r400s for safety sake
  67. */
  68. if (rec->hw_capable) {
  69. if ((rdev->family >= CHIP_R200) && !ASIC_IS_AVIVO(rdev)) {
  70. u32 reg;
  71. if (rdev->family >= CHIP_RV350)
  72. reg = RADEON_GPIO_MONID;
  73. else if ((rdev->family == CHIP_R300) ||
  74. (rdev->family == CHIP_R350))
  75. reg = RADEON_GPIO_DVI_DDC;
  76. else
  77. reg = RADEON_GPIO_CRT2_DDC;
  78. mutex_lock(&rdev->dc_hw_i2c_mutex);
  79. if (rec->a_clk_reg == reg) {
  80. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  81. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1)));
  82. } else {
  83. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  84. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3)));
  85. }
  86. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  87. }
  88. }
  89. /* clear the output pin values */
  90. temp = RREG32(rec->a_clk_reg) & ~rec->a_clk_mask;
  91. WREG32(rec->a_clk_reg, temp);
  92. temp = RREG32(rec->a_data_reg) & ~rec->a_data_mask;
  93. WREG32(rec->a_data_reg, temp);
  94. /* set the pins to input */
  95. temp = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  96. WREG32(rec->en_clk_reg, temp);
  97. temp = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  98. WREG32(rec->en_data_reg, temp);
  99. /* mask the gpio pins for software use */
  100. temp = RREG32(rec->mask_clk_reg);
  101. if (lock_state)
  102. temp |= rec->mask_clk_mask;
  103. else
  104. temp &= ~rec->mask_clk_mask;
  105. WREG32(rec->mask_clk_reg, temp);
  106. temp = RREG32(rec->mask_clk_reg);
  107. temp = RREG32(rec->mask_data_reg);
  108. if (lock_state)
  109. temp |= rec->mask_data_mask;
  110. else
  111. temp &= ~rec->mask_data_mask;
  112. WREG32(rec->mask_data_reg, temp);
  113. temp = RREG32(rec->mask_data_reg);
  114. }
  115. static int get_clock(void *i2c_priv)
  116. {
  117. struct radeon_i2c_chan *i2c = i2c_priv;
  118. struct radeon_device *rdev = i2c->dev->dev_private;
  119. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  120. uint32_t val;
  121. /* read the value off the pin */
  122. val = RREG32(rec->y_clk_reg);
  123. val &= rec->y_clk_mask;
  124. return (val != 0);
  125. }
  126. static int get_data(void *i2c_priv)
  127. {
  128. struct radeon_i2c_chan *i2c = i2c_priv;
  129. struct radeon_device *rdev = i2c->dev->dev_private;
  130. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  131. uint32_t val;
  132. /* read the value off the pin */
  133. val = RREG32(rec->y_data_reg);
  134. val &= rec->y_data_mask;
  135. return (val != 0);
  136. }
  137. static void set_clock(void *i2c_priv, int clock)
  138. {
  139. struct radeon_i2c_chan *i2c = i2c_priv;
  140. struct radeon_device *rdev = i2c->dev->dev_private;
  141. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  142. uint32_t val;
  143. /* set pin direction */
  144. val = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  145. val |= clock ? 0 : rec->en_clk_mask;
  146. WREG32(rec->en_clk_reg, val);
  147. }
  148. static void set_data(void *i2c_priv, int data)
  149. {
  150. struct radeon_i2c_chan *i2c = i2c_priv;
  151. struct radeon_device *rdev = i2c->dev->dev_private;
  152. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  153. uint32_t val;
  154. /* set pin direction */
  155. val = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  156. val |= data ? 0 : rec->en_data_mask;
  157. WREG32(rec->en_data_reg, val);
  158. }
  159. static int pre_xfer(struct i2c_adapter *i2c_adap)
  160. {
  161. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  162. radeon_i2c_do_lock(i2c, 1);
  163. return 0;
  164. }
  165. static void post_xfer(struct i2c_adapter *i2c_adap)
  166. {
  167. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  168. radeon_i2c_do_lock(i2c, 0);
  169. }
  170. /* hw i2c */
  171. static u32 radeon_get_i2c_prescale(struct radeon_device *rdev)
  172. {
  173. u32 sclk = radeon_get_engine_clock(rdev);
  174. u32 prescale = 0;
  175. u32 nm;
  176. u8 n, m, loop;
  177. int i2c_clock;
  178. switch (rdev->family) {
  179. case CHIP_R100:
  180. case CHIP_RV100:
  181. case CHIP_RS100:
  182. case CHIP_RV200:
  183. case CHIP_RS200:
  184. case CHIP_R200:
  185. case CHIP_RV250:
  186. case CHIP_RS300:
  187. case CHIP_RV280:
  188. case CHIP_R300:
  189. case CHIP_R350:
  190. case CHIP_RV350:
  191. i2c_clock = 60;
  192. nm = (sclk * 10) / (i2c_clock * 4);
  193. for (loop = 1; loop < 255; loop++) {
  194. if ((nm / loop) < loop)
  195. break;
  196. }
  197. n = loop - 1;
  198. m = loop - 2;
  199. prescale = m | (n << 8);
  200. break;
  201. case CHIP_RV380:
  202. case CHIP_RS400:
  203. case CHIP_RS480:
  204. case CHIP_R420:
  205. case CHIP_R423:
  206. case CHIP_RV410:
  207. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  208. break;
  209. case CHIP_RS600:
  210. case CHIP_RS690:
  211. case CHIP_RS740:
  212. /* todo */
  213. break;
  214. case CHIP_RV515:
  215. case CHIP_R520:
  216. case CHIP_RV530:
  217. case CHIP_RV560:
  218. case CHIP_RV570:
  219. case CHIP_R580:
  220. i2c_clock = 50;
  221. if (rdev->family == CHIP_R520)
  222. prescale = (127 << 8) + ((sclk * 10) / (4 * 127 * i2c_clock));
  223. else
  224. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  225. break;
  226. case CHIP_R600:
  227. case CHIP_RV610:
  228. case CHIP_RV630:
  229. case CHIP_RV670:
  230. /* todo */
  231. break;
  232. case CHIP_RV620:
  233. case CHIP_RV635:
  234. case CHIP_RS780:
  235. case CHIP_RS880:
  236. case CHIP_RV770:
  237. case CHIP_RV730:
  238. case CHIP_RV710:
  239. case CHIP_RV740:
  240. /* todo */
  241. break;
  242. case CHIP_CEDAR:
  243. case CHIP_REDWOOD:
  244. case CHIP_JUNIPER:
  245. case CHIP_CYPRESS:
  246. case CHIP_HEMLOCK:
  247. /* todo */
  248. break;
  249. default:
  250. DRM_ERROR("i2c: unhandled radeon chip\n");
  251. break;
  252. }
  253. return prescale;
  254. }
  255. /* hw i2c engine for r1xx-4xx hardware
  256. * hw can buffer up to 15 bytes
  257. */
  258. static int r100_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  259. struct i2c_msg *msgs, int num)
  260. {
  261. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  262. struct radeon_device *rdev = i2c->dev->dev_private;
  263. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  264. struct i2c_msg *p;
  265. int i, j, k, ret = num;
  266. u32 prescale;
  267. u32 i2c_cntl_0, i2c_cntl_1, i2c_data;
  268. u32 tmp, reg;
  269. mutex_lock(&rdev->dc_hw_i2c_mutex);
  270. /* take the pm lock since we need a constant sclk */
  271. mutex_lock(&rdev->pm.mutex);
  272. prescale = radeon_get_i2c_prescale(rdev);
  273. reg = ((prescale << RADEON_I2C_PRESCALE_SHIFT) |
  274. RADEON_I2C_DRIVE_EN |
  275. RADEON_I2C_START |
  276. RADEON_I2C_STOP |
  277. RADEON_I2C_GO);
  278. if (rdev->is_atom_bios) {
  279. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  280. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  281. }
  282. if (rec->mm_i2c) {
  283. i2c_cntl_0 = RADEON_I2C_CNTL_0;
  284. i2c_cntl_1 = RADEON_I2C_CNTL_1;
  285. i2c_data = RADEON_I2C_DATA;
  286. } else {
  287. i2c_cntl_0 = RADEON_DVI_I2C_CNTL_0;
  288. i2c_cntl_1 = RADEON_DVI_I2C_CNTL_1;
  289. i2c_data = RADEON_DVI_I2C_DATA;
  290. switch (rdev->family) {
  291. case CHIP_R100:
  292. case CHIP_RV100:
  293. case CHIP_RS100:
  294. case CHIP_RV200:
  295. case CHIP_RS200:
  296. case CHIP_RS300:
  297. switch (rec->mask_clk_reg) {
  298. case RADEON_GPIO_DVI_DDC:
  299. /* no gpio select bit */
  300. break;
  301. default:
  302. DRM_ERROR("gpio not supported with hw i2c\n");
  303. ret = -EINVAL;
  304. goto done;
  305. }
  306. break;
  307. case CHIP_R200:
  308. /* only bit 4 on r200 */
  309. switch (rec->mask_clk_reg) {
  310. case RADEON_GPIO_DVI_DDC:
  311. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  312. break;
  313. case RADEON_GPIO_MONID:
  314. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  315. break;
  316. default:
  317. DRM_ERROR("gpio not supported with hw i2c\n");
  318. ret = -EINVAL;
  319. goto done;
  320. }
  321. break;
  322. case CHIP_RV250:
  323. case CHIP_RV280:
  324. /* bits 3 and 4 */
  325. switch (rec->mask_clk_reg) {
  326. case RADEON_GPIO_DVI_DDC:
  327. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  328. break;
  329. case RADEON_GPIO_VGA_DDC:
  330. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  331. break;
  332. case RADEON_GPIO_CRT2_DDC:
  333. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  334. break;
  335. default:
  336. DRM_ERROR("gpio not supported with hw i2c\n");
  337. ret = -EINVAL;
  338. goto done;
  339. }
  340. break;
  341. case CHIP_R300:
  342. case CHIP_R350:
  343. /* only bit 4 on r300/r350 */
  344. switch (rec->mask_clk_reg) {
  345. case RADEON_GPIO_VGA_DDC:
  346. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  347. break;
  348. case RADEON_GPIO_DVI_DDC:
  349. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  350. break;
  351. default:
  352. DRM_ERROR("gpio not supported with hw i2c\n");
  353. ret = -EINVAL;
  354. goto done;
  355. }
  356. break;
  357. case CHIP_RV350:
  358. case CHIP_RV380:
  359. case CHIP_R420:
  360. case CHIP_R423:
  361. case CHIP_RV410:
  362. case CHIP_RS400:
  363. case CHIP_RS480:
  364. /* bits 3 and 4 */
  365. switch (rec->mask_clk_reg) {
  366. case RADEON_GPIO_VGA_DDC:
  367. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  368. break;
  369. case RADEON_GPIO_DVI_DDC:
  370. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  371. break;
  372. case RADEON_GPIO_MONID:
  373. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  374. break;
  375. default:
  376. DRM_ERROR("gpio not supported with hw i2c\n");
  377. ret = -EINVAL;
  378. goto done;
  379. }
  380. break;
  381. default:
  382. DRM_ERROR("unsupported asic\n");
  383. ret = -EINVAL;
  384. goto done;
  385. break;
  386. }
  387. }
  388. /* check for bus probe */
  389. p = &msgs[0];
  390. if ((num == 1) && (p->len == 0)) {
  391. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  392. RADEON_I2C_NACK |
  393. RADEON_I2C_HALT |
  394. RADEON_I2C_SOFT_RST));
  395. WREG32(i2c_data, (p->addr << 1) & 0xff);
  396. WREG32(i2c_data, 0);
  397. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  398. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  399. RADEON_I2C_EN |
  400. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  401. WREG32(i2c_cntl_0, reg);
  402. for (k = 0; k < 32; k++) {
  403. udelay(10);
  404. tmp = RREG32(i2c_cntl_0);
  405. if (tmp & RADEON_I2C_GO)
  406. continue;
  407. tmp = RREG32(i2c_cntl_0);
  408. if (tmp & RADEON_I2C_DONE)
  409. break;
  410. else {
  411. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  412. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  413. ret = -EIO;
  414. goto done;
  415. }
  416. }
  417. goto done;
  418. }
  419. for (i = 0; i < num; i++) {
  420. p = &msgs[i];
  421. for (j = 0; j < p->len; j++) {
  422. if (p->flags & I2C_M_RD) {
  423. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  424. RADEON_I2C_NACK |
  425. RADEON_I2C_HALT |
  426. RADEON_I2C_SOFT_RST));
  427. WREG32(i2c_data, ((p->addr << 1) & 0xff) | 0x1);
  428. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  429. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  430. RADEON_I2C_EN |
  431. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  432. WREG32(i2c_cntl_0, reg | RADEON_I2C_RECEIVE);
  433. for (k = 0; k < 32; k++) {
  434. udelay(10);
  435. tmp = RREG32(i2c_cntl_0);
  436. if (tmp & RADEON_I2C_GO)
  437. continue;
  438. tmp = RREG32(i2c_cntl_0);
  439. if (tmp & RADEON_I2C_DONE)
  440. break;
  441. else {
  442. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  443. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  444. ret = -EIO;
  445. goto done;
  446. }
  447. }
  448. p->buf[j] = RREG32(i2c_data) & 0xff;
  449. } else {
  450. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  451. RADEON_I2C_NACK |
  452. RADEON_I2C_HALT |
  453. RADEON_I2C_SOFT_RST));
  454. WREG32(i2c_data, (p->addr << 1) & 0xff);
  455. WREG32(i2c_data, p->buf[j]);
  456. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  457. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  458. RADEON_I2C_EN |
  459. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  460. WREG32(i2c_cntl_0, reg);
  461. for (k = 0; k < 32; k++) {
  462. udelay(10);
  463. tmp = RREG32(i2c_cntl_0);
  464. if (tmp & RADEON_I2C_GO)
  465. continue;
  466. tmp = RREG32(i2c_cntl_0);
  467. if (tmp & RADEON_I2C_DONE)
  468. break;
  469. else {
  470. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  471. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  472. ret = -EIO;
  473. goto done;
  474. }
  475. }
  476. }
  477. }
  478. }
  479. done:
  480. WREG32(i2c_cntl_0, 0);
  481. WREG32(i2c_cntl_1, 0);
  482. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  483. RADEON_I2C_NACK |
  484. RADEON_I2C_HALT |
  485. RADEON_I2C_SOFT_RST));
  486. if (rdev->is_atom_bios) {
  487. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  488. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  489. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  490. }
  491. mutex_unlock(&rdev->pm.mutex);
  492. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  493. return ret;
  494. }
  495. /* hw i2c engine for r5xx hardware
  496. * hw can buffer up to 15 bytes
  497. */
  498. static int r500_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  499. struct i2c_msg *msgs, int num)
  500. {
  501. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  502. struct radeon_device *rdev = i2c->dev->dev_private;
  503. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  504. struct i2c_msg *p;
  505. int i, j, remaining, current_count, buffer_offset, ret = num;
  506. u32 prescale;
  507. u32 tmp, reg;
  508. u32 saved1, saved2;
  509. mutex_lock(&rdev->dc_hw_i2c_mutex);
  510. /* take the pm lock since we need a constant sclk */
  511. mutex_lock(&rdev->pm.mutex);
  512. prescale = radeon_get_i2c_prescale(rdev);
  513. /* clear gpio mask bits */
  514. tmp = RREG32(rec->mask_clk_reg);
  515. tmp &= ~rec->mask_clk_mask;
  516. WREG32(rec->mask_clk_reg, tmp);
  517. tmp = RREG32(rec->mask_clk_reg);
  518. tmp = RREG32(rec->mask_data_reg);
  519. tmp &= ~rec->mask_data_mask;
  520. WREG32(rec->mask_data_reg, tmp);
  521. tmp = RREG32(rec->mask_data_reg);
  522. /* clear pin values */
  523. tmp = RREG32(rec->a_clk_reg);
  524. tmp &= ~rec->a_clk_mask;
  525. WREG32(rec->a_clk_reg, tmp);
  526. tmp = RREG32(rec->a_clk_reg);
  527. tmp = RREG32(rec->a_data_reg);
  528. tmp &= ~rec->a_data_mask;
  529. WREG32(rec->a_data_reg, tmp);
  530. tmp = RREG32(rec->a_data_reg);
  531. /* set the pins to input */
  532. tmp = RREG32(rec->en_clk_reg);
  533. tmp &= ~rec->en_clk_mask;
  534. WREG32(rec->en_clk_reg, tmp);
  535. tmp = RREG32(rec->en_clk_reg);
  536. tmp = RREG32(rec->en_data_reg);
  537. tmp &= ~rec->en_data_mask;
  538. WREG32(rec->en_data_reg, tmp);
  539. tmp = RREG32(rec->en_data_reg);
  540. /* */
  541. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  542. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  543. saved1 = RREG32(AVIVO_DC_I2C_CONTROL1);
  544. saved2 = RREG32(0x494);
  545. WREG32(0x494, saved2 | 0x1);
  546. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_WANTS_TO_USE_I2C);
  547. for (i = 0; i < 50; i++) {
  548. udelay(1);
  549. if (RREG32(AVIVO_DC_I2C_ARBITRATION) & AVIVO_DC_I2C_SW_CAN_USE_I2C)
  550. break;
  551. }
  552. if (i == 50) {
  553. DRM_ERROR("failed to get i2c bus\n");
  554. ret = -EBUSY;
  555. goto done;
  556. }
  557. reg = AVIVO_DC_I2C_START | AVIVO_DC_I2C_STOP | AVIVO_DC_I2C_EN;
  558. switch (rec->mask_clk_reg) {
  559. case AVIVO_DC_GPIO_DDC1_MASK:
  560. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC1);
  561. break;
  562. case AVIVO_DC_GPIO_DDC2_MASK:
  563. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC2);
  564. break;
  565. case AVIVO_DC_GPIO_DDC3_MASK:
  566. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC3);
  567. break;
  568. default:
  569. DRM_ERROR("gpio not supported with hw i2c\n");
  570. ret = -EINVAL;
  571. goto done;
  572. }
  573. /* check for bus probe */
  574. p = &msgs[0];
  575. if ((num == 1) && (p->len == 0)) {
  576. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  577. AVIVO_DC_I2C_NACK |
  578. AVIVO_DC_I2C_HALT));
  579. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  580. udelay(1);
  581. WREG32(AVIVO_DC_I2C_RESET, 0);
  582. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  583. WREG32(AVIVO_DC_I2C_DATA, 0);
  584. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  585. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  586. AVIVO_DC_I2C_DATA_COUNT(1) |
  587. (prescale << 16)));
  588. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  589. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  590. for (j = 0; j < 200; j++) {
  591. udelay(50);
  592. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  593. if (tmp & AVIVO_DC_I2C_GO)
  594. continue;
  595. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  596. if (tmp & AVIVO_DC_I2C_DONE)
  597. break;
  598. else {
  599. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  600. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  601. ret = -EIO;
  602. goto done;
  603. }
  604. }
  605. goto done;
  606. }
  607. for (i = 0; i < num; i++) {
  608. p = &msgs[i];
  609. remaining = p->len;
  610. buffer_offset = 0;
  611. if (p->flags & I2C_M_RD) {
  612. while (remaining) {
  613. if (remaining > 15)
  614. current_count = 15;
  615. else
  616. current_count = remaining;
  617. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  618. AVIVO_DC_I2C_NACK |
  619. AVIVO_DC_I2C_HALT));
  620. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  621. udelay(1);
  622. WREG32(AVIVO_DC_I2C_RESET, 0);
  623. WREG32(AVIVO_DC_I2C_DATA, ((p->addr << 1) & 0xff) | 0x1);
  624. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  625. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  626. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  627. (prescale << 16)));
  628. WREG32(AVIVO_DC_I2C_CONTROL1, reg | AVIVO_DC_I2C_RECEIVE);
  629. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  630. for (j = 0; j < 200; j++) {
  631. udelay(50);
  632. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  633. if (tmp & AVIVO_DC_I2C_GO)
  634. continue;
  635. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  636. if (tmp & AVIVO_DC_I2C_DONE)
  637. break;
  638. else {
  639. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  640. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  641. ret = -EIO;
  642. goto done;
  643. }
  644. }
  645. for (j = 0; j < current_count; j++)
  646. p->buf[buffer_offset + j] = RREG32(AVIVO_DC_I2C_DATA) & 0xff;
  647. remaining -= current_count;
  648. buffer_offset += current_count;
  649. }
  650. } else {
  651. while (remaining) {
  652. if (remaining > 15)
  653. current_count = 15;
  654. else
  655. current_count = remaining;
  656. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  657. AVIVO_DC_I2C_NACK |
  658. AVIVO_DC_I2C_HALT));
  659. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  660. udelay(1);
  661. WREG32(AVIVO_DC_I2C_RESET, 0);
  662. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  663. for (j = 0; j < current_count; j++)
  664. WREG32(AVIVO_DC_I2C_DATA, p->buf[buffer_offset + j]);
  665. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  666. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  667. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  668. (prescale << 16)));
  669. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  670. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  671. for (j = 0; j < 200; j++) {
  672. udelay(50);
  673. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  674. if (tmp & AVIVO_DC_I2C_GO)
  675. continue;
  676. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  677. if (tmp & AVIVO_DC_I2C_DONE)
  678. break;
  679. else {
  680. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  681. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  682. ret = -EIO;
  683. goto done;
  684. }
  685. }
  686. remaining -= current_count;
  687. buffer_offset += current_count;
  688. }
  689. }
  690. }
  691. done:
  692. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  693. AVIVO_DC_I2C_NACK |
  694. AVIVO_DC_I2C_HALT));
  695. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  696. udelay(1);
  697. WREG32(AVIVO_DC_I2C_RESET, 0);
  698. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_DONE_USING_I2C);
  699. WREG32(AVIVO_DC_I2C_CONTROL1, saved1);
  700. WREG32(0x494, saved2);
  701. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  702. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  703. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  704. mutex_unlock(&rdev->pm.mutex);
  705. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  706. return ret;
  707. }
  708. static int radeon_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  709. struct i2c_msg *msgs, int num)
  710. {
  711. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  712. struct radeon_device *rdev = i2c->dev->dev_private;
  713. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  714. int ret = 0;
  715. switch (rdev->family) {
  716. case CHIP_R100:
  717. case CHIP_RV100:
  718. case CHIP_RS100:
  719. case CHIP_RV200:
  720. case CHIP_RS200:
  721. case CHIP_R200:
  722. case CHIP_RV250:
  723. case CHIP_RS300:
  724. case CHIP_RV280:
  725. case CHIP_R300:
  726. case CHIP_R350:
  727. case CHIP_RV350:
  728. case CHIP_RV380:
  729. case CHIP_R420:
  730. case CHIP_R423:
  731. case CHIP_RV410:
  732. case CHIP_RS400:
  733. case CHIP_RS480:
  734. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  735. break;
  736. case CHIP_RS600:
  737. case CHIP_RS690:
  738. case CHIP_RS740:
  739. /* XXX fill in hw i2c implementation */
  740. break;
  741. case CHIP_RV515:
  742. case CHIP_R520:
  743. case CHIP_RV530:
  744. case CHIP_RV560:
  745. case CHIP_RV570:
  746. case CHIP_R580:
  747. if (rec->mm_i2c)
  748. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  749. else
  750. ret = r500_hw_i2c_xfer(i2c_adap, msgs, num);
  751. break;
  752. case CHIP_R600:
  753. case CHIP_RV610:
  754. case CHIP_RV630:
  755. case CHIP_RV670:
  756. /* XXX fill in hw i2c implementation */
  757. break;
  758. case CHIP_RV620:
  759. case CHIP_RV635:
  760. case CHIP_RS780:
  761. case CHIP_RS880:
  762. case CHIP_RV770:
  763. case CHIP_RV730:
  764. case CHIP_RV710:
  765. case CHIP_RV740:
  766. /* XXX fill in hw i2c implementation */
  767. break;
  768. case CHIP_CEDAR:
  769. case CHIP_REDWOOD:
  770. case CHIP_JUNIPER:
  771. case CHIP_CYPRESS:
  772. case CHIP_HEMLOCK:
  773. /* XXX fill in hw i2c implementation */
  774. break;
  775. default:
  776. DRM_ERROR("i2c: unhandled radeon chip\n");
  777. ret = -EIO;
  778. break;
  779. }
  780. return ret;
  781. }
  782. static u32 radeon_hw_i2c_func(struct i2c_adapter *adap)
  783. {
  784. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  785. }
  786. static const struct i2c_algorithm radeon_i2c_algo = {
  787. .master_xfer = radeon_hw_i2c_xfer,
  788. .functionality = radeon_hw_i2c_func,
  789. };
  790. struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  791. struct radeon_i2c_bus_rec *rec,
  792. const char *name)
  793. {
  794. struct radeon_device *rdev = dev->dev_private;
  795. struct radeon_i2c_chan *i2c;
  796. int ret;
  797. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  798. if (i2c == NULL)
  799. return NULL;
  800. i2c->rec = *rec;
  801. i2c->adapter.owner = THIS_MODULE;
  802. i2c->dev = dev;
  803. i2c_set_adapdata(&i2c->adapter, i2c);
  804. if (rec->mm_i2c ||
  805. (rec->hw_capable &&
  806. radeon_hw_i2c &&
  807. ((rdev->family <= CHIP_RS480) ||
  808. ((rdev->family >= CHIP_RV515) && (rdev->family <= CHIP_R580))))) {
  809. /* set the radeon hw i2c adapter */
  810. sprintf(i2c->adapter.name, "Radeon i2c hw bus %s", name);
  811. i2c->adapter.algo = &radeon_i2c_algo;
  812. ret = i2c_add_adapter(&i2c->adapter);
  813. if (ret) {
  814. DRM_ERROR("Failed to register hw i2c %s\n", name);
  815. goto out_free;
  816. }
  817. } else {
  818. /* set the radeon bit adapter */
  819. sprintf(i2c->adapter.name, "Radeon i2c bit bus %s", name);
  820. i2c->adapter.algo_data = &i2c->algo.bit;
  821. i2c->algo.bit.pre_xfer = pre_xfer;
  822. i2c->algo.bit.post_xfer = post_xfer;
  823. i2c->algo.bit.setsda = set_data;
  824. i2c->algo.bit.setscl = set_clock;
  825. i2c->algo.bit.getsda = get_data;
  826. i2c->algo.bit.getscl = get_clock;
  827. i2c->algo.bit.udelay = 20;
  828. /* vesa says 2.2 ms is enough, 1 jiffy doesn't seem to always
  829. * make this, 2 jiffies is a lot more reliable */
  830. i2c->algo.bit.timeout = 2;
  831. i2c->algo.bit.data = i2c;
  832. ret = i2c_bit_add_bus(&i2c->adapter);
  833. if (ret) {
  834. DRM_ERROR("Failed to register bit i2c %s\n", name);
  835. goto out_free;
  836. }
  837. }
  838. return i2c;
  839. out_free:
  840. kfree(i2c);
  841. return NULL;
  842. }
  843. struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
  844. struct radeon_i2c_bus_rec *rec,
  845. const char *name)
  846. {
  847. struct radeon_i2c_chan *i2c;
  848. int ret;
  849. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  850. if (i2c == NULL)
  851. return NULL;
  852. i2c->rec = *rec;
  853. i2c->adapter.owner = THIS_MODULE;
  854. i2c->dev = dev;
  855. i2c_set_adapdata(&i2c->adapter, i2c);
  856. i2c->adapter.algo_data = &i2c->algo.dp;
  857. i2c->algo.dp.aux_ch = radeon_dp_i2c_aux_ch;
  858. i2c->algo.dp.address = 0;
  859. ret = i2c_dp_aux_add_bus(&i2c->adapter);
  860. if (ret) {
  861. DRM_INFO("Failed to register i2c %s\n", name);
  862. goto out_free;
  863. }
  864. return i2c;
  865. out_free:
  866. kfree(i2c);
  867. return NULL;
  868. }
  869. void radeon_i2c_destroy(struct radeon_i2c_chan *i2c)
  870. {
  871. if (!i2c)
  872. return;
  873. i2c_del_adapter(&i2c->adapter);
  874. kfree(i2c);
  875. }
  876. struct drm_encoder *radeon_best_encoder(struct drm_connector *connector)
  877. {
  878. return NULL;
  879. }
  880. void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  881. u8 slave_addr,
  882. u8 addr,
  883. u8 *val)
  884. {
  885. u8 out_buf[2];
  886. u8 in_buf[2];
  887. struct i2c_msg msgs[] = {
  888. {
  889. .addr = slave_addr,
  890. .flags = 0,
  891. .len = 1,
  892. .buf = out_buf,
  893. },
  894. {
  895. .addr = slave_addr,
  896. .flags = I2C_M_RD,
  897. .len = 1,
  898. .buf = in_buf,
  899. }
  900. };
  901. out_buf[0] = addr;
  902. out_buf[1] = 0;
  903. if (i2c_transfer(&i2c_bus->adapter, msgs, 2) == 2) {
  904. *val = in_buf[0];
  905. DRM_DEBUG("val = 0x%02x\n", *val);
  906. } else {
  907. DRM_ERROR("i2c 0x%02x 0x%02x read failed\n",
  908. addr, *val);
  909. }
  910. }
  911. void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c_bus,
  912. u8 slave_addr,
  913. u8 addr,
  914. u8 val)
  915. {
  916. uint8_t out_buf[2];
  917. struct i2c_msg msg = {
  918. .addr = slave_addr,
  919. .flags = 0,
  920. .len = 2,
  921. .buf = out_buf,
  922. };
  923. out_buf[0] = addr;
  924. out_buf[1] = val;
  925. if (i2c_transfer(&i2c_bus->adapter, &msg, 1) != 1)
  926. DRM_ERROR("i2c 0x%02x 0x%02x write failed\n",
  927. addr, val);
  928. }