radeon_atombios.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. /* from radeon_encoder.c */
  32. extern uint32_t
  33. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device,
  34. uint8_t dac);
  35. extern void radeon_link_encoder_connector(struct drm_device *dev);
  36. extern void
  37. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id,
  38. uint32_t supported_device);
  39. /* from radeon_connector.c */
  40. extern void
  41. radeon_add_atom_connector(struct drm_device *dev,
  42. uint32_t connector_id,
  43. uint32_t supported_device,
  44. int connector_type,
  45. struct radeon_i2c_bus_rec *i2c_bus,
  46. bool linkb, uint32_t igp_lane_info,
  47. uint16_t connector_object_id,
  48. struct radeon_hpd *hpd);
  49. /* from radeon_legacy_encoder.c */
  50. extern void
  51. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id,
  52. uint32_t supported_device);
  53. union atom_supported_devices {
  54. struct _ATOM_SUPPORTED_DEVICES_INFO info;
  55. struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
  56. struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
  57. };
  58. static inline struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
  59. uint8_t id)
  60. {
  61. struct atom_context *ctx = rdev->mode_info.atom_context;
  62. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  63. struct radeon_i2c_bus_rec i2c;
  64. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  65. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  66. uint16_t data_offset, size;
  67. int i, num_indices;
  68. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  69. i2c.valid = false;
  70. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  71. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  72. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  73. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  74. for (i = 0; i < num_indices; i++) {
  75. gpio = &i2c_info->asGPIO_Info[i];
  76. if (gpio->sucI2cId.ucAccess == id) {
  77. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  78. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  79. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  80. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  81. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  82. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  83. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  84. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  85. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  86. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  87. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  88. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  89. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  90. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  91. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  92. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  93. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  94. i2c.hw_capable = true;
  95. else
  96. i2c.hw_capable = false;
  97. if (gpio->sucI2cId.ucAccess == 0xa0)
  98. i2c.mm_i2c = true;
  99. else
  100. i2c.mm_i2c = false;
  101. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  102. i2c.valid = true;
  103. break;
  104. }
  105. }
  106. }
  107. return i2c;
  108. }
  109. static inline struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
  110. u8 id)
  111. {
  112. struct atom_context *ctx = rdev->mode_info.atom_context;
  113. struct radeon_gpio_rec gpio;
  114. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  115. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  116. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  117. u16 data_offset, size;
  118. int i, num_indices;
  119. memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
  120. gpio.valid = false;
  121. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  122. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  123. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  124. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  125. for (i = 0; i < num_indices; i++) {
  126. pin = &gpio_info->asGPIO_Pin[i];
  127. if (id == pin->ucGPIO_ID) {
  128. gpio.id = pin->ucGPIO_ID;
  129. gpio.reg = pin->usGpioPin_AIndex * 4;
  130. gpio.mask = (1 << pin->ucGpioPinBitShift);
  131. gpio.valid = true;
  132. break;
  133. }
  134. }
  135. }
  136. return gpio;
  137. }
  138. static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
  139. struct radeon_gpio_rec *gpio)
  140. {
  141. struct radeon_hpd hpd;
  142. u32 reg;
  143. if (ASIC_IS_DCE4(rdev))
  144. reg = EVERGREEN_DC_GPIO_HPD_A;
  145. else
  146. reg = AVIVO_DC_GPIO_HPD_A;
  147. hpd.gpio = *gpio;
  148. if (gpio->reg == reg) {
  149. switch(gpio->mask) {
  150. case (1 << 0):
  151. hpd.hpd = RADEON_HPD_1;
  152. break;
  153. case (1 << 8):
  154. hpd.hpd = RADEON_HPD_2;
  155. break;
  156. case (1 << 16):
  157. hpd.hpd = RADEON_HPD_3;
  158. break;
  159. case (1 << 24):
  160. hpd.hpd = RADEON_HPD_4;
  161. break;
  162. case (1 << 26):
  163. hpd.hpd = RADEON_HPD_5;
  164. break;
  165. case (1 << 28):
  166. hpd.hpd = RADEON_HPD_6;
  167. break;
  168. default:
  169. hpd.hpd = RADEON_HPD_NONE;
  170. break;
  171. }
  172. } else
  173. hpd.hpd = RADEON_HPD_NONE;
  174. return hpd;
  175. }
  176. static bool radeon_atom_apply_quirks(struct drm_device *dev,
  177. uint32_t supported_device,
  178. int *connector_type,
  179. struct radeon_i2c_bus_rec *i2c_bus,
  180. uint16_t *line_mux,
  181. struct radeon_hpd *hpd)
  182. {
  183. /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
  184. if ((dev->pdev->device == 0x791e) &&
  185. (dev->pdev->subsystem_vendor == 0x1043) &&
  186. (dev->pdev->subsystem_device == 0x826d)) {
  187. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  188. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  189. *connector_type = DRM_MODE_CONNECTOR_DVID;
  190. }
  191. /* Asrock RS600 board lists the DVI port as HDMI */
  192. if ((dev->pdev->device == 0x7941) &&
  193. (dev->pdev->subsystem_vendor == 0x1849) &&
  194. (dev->pdev->subsystem_device == 0x7941)) {
  195. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  196. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  197. *connector_type = DRM_MODE_CONNECTOR_DVID;
  198. }
  199. /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
  200. if ((dev->pdev->device == 0x7941) &&
  201. (dev->pdev->subsystem_vendor == 0x147b) &&
  202. (dev->pdev->subsystem_device == 0x2412)) {
  203. if (*connector_type == DRM_MODE_CONNECTOR_DVII)
  204. return false;
  205. }
  206. /* Falcon NW laptop lists vga ddc line for LVDS */
  207. if ((dev->pdev->device == 0x5653) &&
  208. (dev->pdev->subsystem_vendor == 0x1462) &&
  209. (dev->pdev->subsystem_device == 0x0291)) {
  210. if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
  211. i2c_bus->valid = false;
  212. *line_mux = 53;
  213. }
  214. }
  215. /* HIS X1300 is DVI+VGA, not DVI+DVI */
  216. if ((dev->pdev->device == 0x7146) &&
  217. (dev->pdev->subsystem_vendor == 0x17af) &&
  218. (dev->pdev->subsystem_device == 0x2058)) {
  219. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  220. return false;
  221. }
  222. /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
  223. if ((dev->pdev->device == 0x7142) &&
  224. (dev->pdev->subsystem_vendor == 0x1458) &&
  225. (dev->pdev->subsystem_device == 0x2134)) {
  226. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  227. return false;
  228. }
  229. /* Funky macbooks */
  230. if ((dev->pdev->device == 0x71C5) &&
  231. (dev->pdev->subsystem_vendor == 0x106b) &&
  232. (dev->pdev->subsystem_device == 0x0080)) {
  233. if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
  234. (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
  235. return false;
  236. if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
  237. *line_mux = 0x90;
  238. }
  239. /* ASUS HD 3600 XT board lists the DVI port as HDMI */
  240. if ((dev->pdev->device == 0x9598) &&
  241. (dev->pdev->subsystem_vendor == 0x1043) &&
  242. (dev->pdev->subsystem_device == 0x01da)) {
  243. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  244. *connector_type = DRM_MODE_CONNECTOR_DVII;
  245. }
  246. }
  247. /* ASUS HD 3600 board lists the DVI port as HDMI */
  248. if ((dev->pdev->device == 0x9598) &&
  249. (dev->pdev->subsystem_vendor == 0x1043) &&
  250. (dev->pdev->subsystem_device == 0x01e4)) {
  251. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  252. *connector_type = DRM_MODE_CONNECTOR_DVII;
  253. }
  254. }
  255. /* ASUS HD 3450 board lists the DVI port as HDMI */
  256. if ((dev->pdev->device == 0x95C5) &&
  257. (dev->pdev->subsystem_vendor == 0x1043) &&
  258. (dev->pdev->subsystem_device == 0x01e2)) {
  259. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  260. *connector_type = DRM_MODE_CONNECTOR_DVII;
  261. }
  262. }
  263. /* some BIOSes seem to report DAC on HDMI - usually this is a board with
  264. * HDMI + VGA reporting as HDMI
  265. */
  266. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  267. if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
  268. *connector_type = DRM_MODE_CONNECTOR_VGA;
  269. *line_mux = 0;
  270. }
  271. }
  272. /* Acer laptop reports DVI-D as DVI-I */
  273. if ((dev->pdev->device == 0x95c4) &&
  274. (dev->pdev->subsystem_vendor == 0x1025) &&
  275. (dev->pdev->subsystem_device == 0x013c)) {
  276. if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
  277. (supported_device == ATOM_DEVICE_DFP1_SUPPORT))
  278. *connector_type = DRM_MODE_CONNECTOR_DVID;
  279. }
  280. /* XFX Pine Group device rv730 reports no VGA DDC lines
  281. * even though they are wired up to record 0x93
  282. */
  283. if ((dev->pdev->device == 0x9498) &&
  284. (dev->pdev->subsystem_vendor == 0x1682) &&
  285. (dev->pdev->subsystem_device == 0x2452)) {
  286. struct radeon_device *rdev = dev->dev_private;
  287. *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
  288. }
  289. return true;
  290. }
  291. const int supported_devices_connector_convert[] = {
  292. DRM_MODE_CONNECTOR_Unknown,
  293. DRM_MODE_CONNECTOR_VGA,
  294. DRM_MODE_CONNECTOR_DVII,
  295. DRM_MODE_CONNECTOR_DVID,
  296. DRM_MODE_CONNECTOR_DVIA,
  297. DRM_MODE_CONNECTOR_SVIDEO,
  298. DRM_MODE_CONNECTOR_Composite,
  299. DRM_MODE_CONNECTOR_LVDS,
  300. DRM_MODE_CONNECTOR_Unknown,
  301. DRM_MODE_CONNECTOR_Unknown,
  302. DRM_MODE_CONNECTOR_HDMIA,
  303. DRM_MODE_CONNECTOR_HDMIB,
  304. DRM_MODE_CONNECTOR_Unknown,
  305. DRM_MODE_CONNECTOR_Unknown,
  306. DRM_MODE_CONNECTOR_9PinDIN,
  307. DRM_MODE_CONNECTOR_DisplayPort
  308. };
  309. const uint16_t supported_devices_connector_object_id_convert[] = {
  310. CONNECTOR_OBJECT_ID_NONE,
  311. CONNECTOR_OBJECT_ID_VGA,
  312. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
  313. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
  314. CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
  315. CONNECTOR_OBJECT_ID_COMPOSITE,
  316. CONNECTOR_OBJECT_ID_SVIDEO,
  317. CONNECTOR_OBJECT_ID_LVDS,
  318. CONNECTOR_OBJECT_ID_9PIN_DIN,
  319. CONNECTOR_OBJECT_ID_9PIN_DIN,
  320. CONNECTOR_OBJECT_ID_DISPLAYPORT,
  321. CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
  322. CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
  323. CONNECTOR_OBJECT_ID_SVIDEO
  324. };
  325. const int object_connector_convert[] = {
  326. DRM_MODE_CONNECTOR_Unknown,
  327. DRM_MODE_CONNECTOR_DVII,
  328. DRM_MODE_CONNECTOR_DVII,
  329. DRM_MODE_CONNECTOR_DVID,
  330. DRM_MODE_CONNECTOR_DVID,
  331. DRM_MODE_CONNECTOR_VGA,
  332. DRM_MODE_CONNECTOR_Composite,
  333. DRM_MODE_CONNECTOR_SVIDEO,
  334. DRM_MODE_CONNECTOR_Unknown,
  335. DRM_MODE_CONNECTOR_Unknown,
  336. DRM_MODE_CONNECTOR_9PinDIN,
  337. DRM_MODE_CONNECTOR_Unknown,
  338. DRM_MODE_CONNECTOR_HDMIA,
  339. DRM_MODE_CONNECTOR_HDMIB,
  340. DRM_MODE_CONNECTOR_LVDS,
  341. DRM_MODE_CONNECTOR_9PinDIN,
  342. DRM_MODE_CONNECTOR_Unknown,
  343. DRM_MODE_CONNECTOR_Unknown,
  344. DRM_MODE_CONNECTOR_Unknown,
  345. DRM_MODE_CONNECTOR_DisplayPort,
  346. DRM_MODE_CONNECTOR_eDP,
  347. DRM_MODE_CONNECTOR_Unknown
  348. };
  349. bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
  350. {
  351. struct radeon_device *rdev = dev->dev_private;
  352. struct radeon_mode_info *mode_info = &rdev->mode_info;
  353. struct atom_context *ctx = mode_info->atom_context;
  354. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  355. u16 size, data_offset;
  356. u8 frev, crev;
  357. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  358. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  359. ATOM_OBJECT_HEADER *obj_header;
  360. int i, j, path_size, device_support;
  361. int connector_type;
  362. u16 igp_lane_info, conn_id, connector_object_id;
  363. bool linkb;
  364. struct radeon_i2c_bus_rec ddc_bus;
  365. struct radeon_gpio_rec gpio;
  366. struct radeon_hpd hpd;
  367. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  368. return false;
  369. if (crev < 2)
  370. return false;
  371. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  372. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  373. (ctx->bios + data_offset +
  374. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  375. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  376. (ctx->bios + data_offset +
  377. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  378. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  379. path_size = 0;
  380. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  381. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  382. ATOM_DISPLAY_OBJECT_PATH *path;
  383. addr += path_size;
  384. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  385. path_size += le16_to_cpu(path->usSize);
  386. linkb = false;
  387. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  388. uint8_t con_obj_id, con_obj_num, con_obj_type;
  389. con_obj_id =
  390. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  391. >> OBJECT_ID_SHIFT;
  392. con_obj_num =
  393. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  394. >> ENUM_ID_SHIFT;
  395. con_obj_type =
  396. (le16_to_cpu(path->usConnObjectId) &
  397. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  398. /* TODO CV support */
  399. if (le16_to_cpu(path->usDeviceTag) ==
  400. ATOM_DEVICE_CV_SUPPORT)
  401. continue;
  402. /* IGP chips */
  403. if ((rdev->flags & RADEON_IS_IGP) &&
  404. (con_obj_id ==
  405. CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
  406. uint16_t igp_offset = 0;
  407. ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
  408. index =
  409. GetIndexIntoMasterTable(DATA,
  410. IntegratedSystemInfo);
  411. if (atom_parse_data_header(ctx, index, &size, &frev,
  412. &crev, &igp_offset)) {
  413. if (crev >= 2) {
  414. igp_obj =
  415. (ATOM_INTEGRATED_SYSTEM_INFO_V2
  416. *) (ctx->bios + igp_offset);
  417. if (igp_obj) {
  418. uint32_t slot_config, ct;
  419. if (con_obj_num == 1)
  420. slot_config =
  421. igp_obj->
  422. ulDDISlot1Config;
  423. else
  424. slot_config =
  425. igp_obj->
  426. ulDDISlot2Config;
  427. ct = (slot_config >> 16) & 0xff;
  428. connector_type =
  429. object_connector_convert
  430. [ct];
  431. connector_object_id = ct;
  432. igp_lane_info =
  433. slot_config & 0xffff;
  434. } else
  435. continue;
  436. } else
  437. continue;
  438. } else {
  439. igp_lane_info = 0;
  440. connector_type =
  441. object_connector_convert[con_obj_id];
  442. connector_object_id = con_obj_id;
  443. }
  444. } else {
  445. igp_lane_info = 0;
  446. connector_type =
  447. object_connector_convert[con_obj_id];
  448. connector_object_id = con_obj_id;
  449. }
  450. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  451. continue;
  452. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2);
  453. j++) {
  454. uint8_t enc_obj_id, enc_obj_num, enc_obj_type;
  455. enc_obj_id =
  456. (le16_to_cpu(path->usGraphicObjIds[j]) &
  457. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  458. enc_obj_num =
  459. (le16_to_cpu(path->usGraphicObjIds[j]) &
  460. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  461. enc_obj_type =
  462. (le16_to_cpu(path->usGraphicObjIds[j]) &
  463. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  464. /* FIXME: add support for router objects */
  465. if (enc_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  466. if (enc_obj_num == 2)
  467. linkb = true;
  468. else
  469. linkb = false;
  470. radeon_add_atom_encoder(dev,
  471. enc_obj_id,
  472. le16_to_cpu
  473. (path->
  474. usDeviceTag));
  475. }
  476. }
  477. /* look up gpio for ddc, hpd */
  478. ddc_bus.valid = false;
  479. hpd.hpd = RADEON_HPD_NONE;
  480. if ((le16_to_cpu(path->usDeviceTag) &
  481. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  482. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  483. if (le16_to_cpu(path->usConnObjectId) ==
  484. le16_to_cpu(con_obj->asObjects[j].
  485. usObjectID)) {
  486. ATOM_COMMON_RECORD_HEADER
  487. *record =
  488. (ATOM_COMMON_RECORD_HEADER
  489. *)
  490. (ctx->bios + data_offset +
  491. le16_to_cpu(con_obj->
  492. asObjects[j].
  493. usRecordOffset));
  494. ATOM_I2C_RECORD *i2c_record;
  495. ATOM_HPD_INT_RECORD *hpd_record;
  496. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  497. while (record->ucRecordType > 0
  498. && record->
  499. ucRecordType <=
  500. ATOM_MAX_OBJECT_RECORD_NUMBER) {
  501. switch (record->ucRecordType) {
  502. case ATOM_I2C_RECORD_TYPE:
  503. i2c_record =
  504. (ATOM_I2C_RECORD *)
  505. record;
  506. i2c_config =
  507. (ATOM_I2C_ID_CONFIG_ACCESS *)
  508. &i2c_record->sucI2cId;
  509. ddc_bus = radeon_lookup_i2c_gpio(rdev,
  510. i2c_config->
  511. ucAccess);
  512. break;
  513. case ATOM_HPD_INT_RECORD_TYPE:
  514. hpd_record =
  515. (ATOM_HPD_INT_RECORD *)
  516. record;
  517. gpio = radeon_lookup_gpio(rdev,
  518. hpd_record->ucHPDIntGPIOID);
  519. hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  520. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  521. break;
  522. }
  523. record =
  524. (ATOM_COMMON_RECORD_HEADER
  525. *) ((char *)record
  526. +
  527. record->
  528. ucRecordSize);
  529. }
  530. break;
  531. }
  532. }
  533. }
  534. /* needed for aux chan transactions */
  535. ddc_bus.hpd = hpd.hpd;
  536. conn_id = le16_to_cpu(path->usConnObjectId);
  537. if (!radeon_atom_apply_quirks
  538. (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
  539. &ddc_bus, &conn_id, &hpd))
  540. continue;
  541. radeon_add_atom_connector(dev,
  542. conn_id,
  543. le16_to_cpu(path->
  544. usDeviceTag),
  545. connector_type, &ddc_bus,
  546. linkb, igp_lane_info,
  547. connector_object_id,
  548. &hpd);
  549. }
  550. }
  551. radeon_link_encoder_connector(dev);
  552. return true;
  553. }
  554. static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
  555. int connector_type,
  556. uint16_t devices)
  557. {
  558. struct radeon_device *rdev = dev->dev_private;
  559. if (rdev->flags & RADEON_IS_IGP) {
  560. return supported_devices_connector_object_id_convert
  561. [connector_type];
  562. } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
  563. (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
  564. (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  565. struct radeon_mode_info *mode_info = &rdev->mode_info;
  566. struct atom_context *ctx = mode_info->atom_context;
  567. int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
  568. uint16_t size, data_offset;
  569. uint8_t frev, crev;
  570. ATOM_XTMDS_INFO *xtmds;
  571. if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
  572. xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
  573. if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
  574. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  575. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  576. else
  577. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  578. } else {
  579. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  580. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  581. else
  582. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  583. }
  584. } else
  585. return supported_devices_connector_object_id_convert
  586. [connector_type];
  587. } else {
  588. return supported_devices_connector_object_id_convert
  589. [connector_type];
  590. }
  591. }
  592. struct bios_connector {
  593. bool valid;
  594. uint16_t line_mux;
  595. uint16_t devices;
  596. int connector_type;
  597. struct radeon_i2c_bus_rec ddc_bus;
  598. struct radeon_hpd hpd;
  599. };
  600. bool radeon_get_atom_connector_info_from_supported_devices_table(struct
  601. drm_device
  602. *dev)
  603. {
  604. struct radeon_device *rdev = dev->dev_private;
  605. struct radeon_mode_info *mode_info = &rdev->mode_info;
  606. struct atom_context *ctx = mode_info->atom_context;
  607. int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
  608. uint16_t size, data_offset;
  609. uint8_t frev, crev;
  610. uint16_t device_support;
  611. uint8_t dac;
  612. union atom_supported_devices *supported_devices;
  613. int i, j, max_device;
  614. struct bios_connector *bios_connectors;
  615. size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
  616. bios_connectors = kzalloc(bc_size, GFP_KERNEL);
  617. if (!bios_connectors)
  618. return false;
  619. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
  620. &data_offset)) {
  621. kfree(bios_connectors);
  622. return false;
  623. }
  624. supported_devices =
  625. (union atom_supported_devices *)(ctx->bios + data_offset);
  626. device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
  627. if (frev > 1)
  628. max_device = ATOM_MAX_SUPPORTED_DEVICE;
  629. else
  630. max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
  631. for (i = 0; i < max_device; i++) {
  632. ATOM_CONNECTOR_INFO_I2C ci =
  633. supported_devices->info.asConnInfo[i];
  634. bios_connectors[i].valid = false;
  635. if (!(device_support & (1 << i))) {
  636. continue;
  637. }
  638. if (i == ATOM_DEVICE_CV_INDEX) {
  639. DRM_DEBUG("Skipping Component Video\n");
  640. continue;
  641. }
  642. bios_connectors[i].connector_type =
  643. supported_devices_connector_convert[ci.sucConnectorInfo.
  644. sbfAccess.
  645. bfConnectorType];
  646. if (bios_connectors[i].connector_type ==
  647. DRM_MODE_CONNECTOR_Unknown)
  648. continue;
  649. dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
  650. bios_connectors[i].line_mux =
  651. ci.sucI2cId.ucAccess;
  652. /* give tv unique connector ids */
  653. if (i == ATOM_DEVICE_TV1_INDEX) {
  654. bios_connectors[i].ddc_bus.valid = false;
  655. bios_connectors[i].line_mux = 50;
  656. } else if (i == ATOM_DEVICE_TV2_INDEX) {
  657. bios_connectors[i].ddc_bus.valid = false;
  658. bios_connectors[i].line_mux = 51;
  659. } else if (i == ATOM_DEVICE_CV_INDEX) {
  660. bios_connectors[i].ddc_bus.valid = false;
  661. bios_connectors[i].line_mux = 52;
  662. } else
  663. bios_connectors[i].ddc_bus =
  664. radeon_lookup_i2c_gpio(rdev,
  665. bios_connectors[i].line_mux);
  666. if ((crev > 1) && (frev > 1)) {
  667. u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
  668. switch (isb) {
  669. case 0x4:
  670. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  671. break;
  672. case 0xa:
  673. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  674. break;
  675. default:
  676. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  677. break;
  678. }
  679. } else {
  680. if (i == ATOM_DEVICE_DFP1_INDEX)
  681. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  682. else if (i == ATOM_DEVICE_DFP2_INDEX)
  683. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  684. else
  685. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  686. }
  687. /* Always set the connector type to VGA for CRT1/CRT2. if they are
  688. * shared with a DVI port, we'll pick up the DVI connector when we
  689. * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
  690. */
  691. if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
  692. bios_connectors[i].connector_type =
  693. DRM_MODE_CONNECTOR_VGA;
  694. if (!radeon_atom_apply_quirks
  695. (dev, (1 << i), &bios_connectors[i].connector_type,
  696. &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
  697. &bios_connectors[i].hpd))
  698. continue;
  699. bios_connectors[i].valid = true;
  700. bios_connectors[i].devices = (1 << i);
  701. if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
  702. radeon_add_atom_encoder(dev,
  703. radeon_get_encoder_id(dev,
  704. (1 << i),
  705. dac),
  706. (1 << i));
  707. else
  708. radeon_add_legacy_encoder(dev,
  709. radeon_get_encoder_id(dev,
  710. (1 << i),
  711. dac),
  712. (1 << i));
  713. }
  714. /* combine shared connectors */
  715. for (i = 0; i < max_device; i++) {
  716. if (bios_connectors[i].valid) {
  717. for (j = 0; j < max_device; j++) {
  718. if (bios_connectors[j].valid && (i != j)) {
  719. if (bios_connectors[i].line_mux ==
  720. bios_connectors[j].line_mux) {
  721. /* make sure not to combine LVDS */
  722. if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  723. bios_connectors[i].line_mux = 53;
  724. bios_connectors[i].ddc_bus.valid = false;
  725. continue;
  726. }
  727. if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  728. bios_connectors[j].line_mux = 53;
  729. bios_connectors[j].ddc_bus.valid = false;
  730. continue;
  731. }
  732. /* combine analog and digital for DVI-I */
  733. if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  734. (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
  735. ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  736. (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
  737. bios_connectors[i].devices |=
  738. bios_connectors[j].devices;
  739. bios_connectors[i].connector_type =
  740. DRM_MODE_CONNECTOR_DVII;
  741. if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
  742. bios_connectors[i].hpd =
  743. bios_connectors[j].hpd;
  744. bios_connectors[j].valid = false;
  745. }
  746. }
  747. }
  748. }
  749. }
  750. }
  751. /* add the connectors */
  752. for (i = 0; i < max_device; i++) {
  753. if (bios_connectors[i].valid) {
  754. uint16_t connector_object_id =
  755. atombios_get_connector_object_id(dev,
  756. bios_connectors[i].connector_type,
  757. bios_connectors[i].devices);
  758. radeon_add_atom_connector(dev,
  759. bios_connectors[i].line_mux,
  760. bios_connectors[i].devices,
  761. bios_connectors[i].
  762. connector_type,
  763. &bios_connectors[i].ddc_bus,
  764. false, 0,
  765. connector_object_id,
  766. &bios_connectors[i].hpd);
  767. }
  768. }
  769. radeon_link_encoder_connector(dev);
  770. kfree(bios_connectors);
  771. return true;
  772. }
  773. union firmware_info {
  774. ATOM_FIRMWARE_INFO info;
  775. ATOM_FIRMWARE_INFO_V1_2 info_12;
  776. ATOM_FIRMWARE_INFO_V1_3 info_13;
  777. ATOM_FIRMWARE_INFO_V1_4 info_14;
  778. ATOM_FIRMWARE_INFO_V2_1 info_21;
  779. };
  780. bool radeon_atom_get_clock_info(struct drm_device *dev)
  781. {
  782. struct radeon_device *rdev = dev->dev_private;
  783. struct radeon_mode_info *mode_info = &rdev->mode_info;
  784. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  785. union firmware_info *firmware_info;
  786. uint8_t frev, crev;
  787. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  788. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  789. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  790. struct radeon_pll *spll = &rdev->clock.spll;
  791. struct radeon_pll *mpll = &rdev->clock.mpll;
  792. uint16_t data_offset;
  793. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  794. &frev, &crev, &data_offset)) {
  795. firmware_info =
  796. (union firmware_info *)(mode_info->atom_context->bios +
  797. data_offset);
  798. /* pixel clocks */
  799. p1pll->reference_freq =
  800. le16_to_cpu(firmware_info->info.usReferenceClock);
  801. p1pll->reference_div = 0;
  802. if (crev < 2)
  803. p1pll->pll_out_min =
  804. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  805. else
  806. p1pll->pll_out_min =
  807. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  808. p1pll->pll_out_max =
  809. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  810. if (crev >= 4) {
  811. p1pll->lcd_pll_out_min =
  812. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  813. if (p1pll->lcd_pll_out_min == 0)
  814. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  815. p1pll->lcd_pll_out_max =
  816. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  817. if (p1pll->lcd_pll_out_max == 0)
  818. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  819. } else {
  820. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  821. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  822. }
  823. if (p1pll->pll_out_min == 0) {
  824. if (ASIC_IS_AVIVO(rdev))
  825. p1pll->pll_out_min = 64800;
  826. else
  827. p1pll->pll_out_min = 20000;
  828. } else if (p1pll->pll_out_min > 64800) {
  829. /* Limiting the pll output range is a good thing generally as
  830. * it limits the number of possible pll combinations for a given
  831. * frequency presumably to the ones that work best on each card.
  832. * However, certain duallink DVI monitors seem to like
  833. * pll combinations that would be limited by this at least on
  834. * pre-DCE 3.0 r6xx hardware. This might need to be adjusted per
  835. * family.
  836. */
  837. if (!radeon_new_pll)
  838. p1pll->pll_out_min = 64800;
  839. }
  840. p1pll->pll_in_min =
  841. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  842. p1pll->pll_in_max =
  843. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  844. *p2pll = *p1pll;
  845. /* system clock */
  846. spll->reference_freq =
  847. le16_to_cpu(firmware_info->info.usReferenceClock);
  848. spll->reference_div = 0;
  849. spll->pll_out_min =
  850. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  851. spll->pll_out_max =
  852. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  853. /* ??? */
  854. if (spll->pll_out_min == 0) {
  855. if (ASIC_IS_AVIVO(rdev))
  856. spll->pll_out_min = 64800;
  857. else
  858. spll->pll_out_min = 20000;
  859. }
  860. spll->pll_in_min =
  861. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  862. spll->pll_in_max =
  863. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  864. /* memory clock */
  865. mpll->reference_freq =
  866. le16_to_cpu(firmware_info->info.usReferenceClock);
  867. mpll->reference_div = 0;
  868. mpll->pll_out_min =
  869. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  870. mpll->pll_out_max =
  871. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  872. /* ??? */
  873. if (mpll->pll_out_min == 0) {
  874. if (ASIC_IS_AVIVO(rdev))
  875. mpll->pll_out_min = 64800;
  876. else
  877. mpll->pll_out_min = 20000;
  878. }
  879. mpll->pll_in_min =
  880. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  881. mpll->pll_in_max =
  882. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  883. rdev->clock.default_sclk =
  884. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  885. rdev->clock.default_mclk =
  886. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  887. if (ASIC_IS_DCE4(rdev)) {
  888. rdev->clock.default_dispclk =
  889. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  890. if (rdev->clock.default_dispclk == 0)
  891. rdev->clock.default_dispclk = 60000; /* 600 Mhz */
  892. rdev->clock.dp_extclk =
  893. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  894. }
  895. *dcpll = *p1pll;
  896. return true;
  897. }
  898. return false;
  899. }
  900. union igp_info {
  901. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  902. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  903. };
  904. bool radeon_atombios_sideport_present(struct radeon_device *rdev)
  905. {
  906. struct radeon_mode_info *mode_info = &rdev->mode_info;
  907. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  908. union igp_info *igp_info;
  909. u8 frev, crev;
  910. u16 data_offset;
  911. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  912. &frev, &crev, &data_offset)) {
  913. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  914. data_offset);
  915. switch (crev) {
  916. case 1:
  917. /* AMD IGPS */
  918. if ((rdev->family == CHIP_RS690) ||
  919. (rdev->family == CHIP_RS740)) {
  920. if (igp_info->info.ulBootUpMemoryClock)
  921. return true;
  922. } else {
  923. if (igp_info->info.ucMemoryType & 0xf0)
  924. return true;
  925. }
  926. break;
  927. case 2:
  928. if (igp_info->info_2.ucMemoryType & 0x0f)
  929. return true;
  930. break;
  931. default:
  932. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  933. break;
  934. }
  935. }
  936. return false;
  937. }
  938. bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  939. struct radeon_encoder_int_tmds *tmds)
  940. {
  941. struct drm_device *dev = encoder->base.dev;
  942. struct radeon_device *rdev = dev->dev_private;
  943. struct radeon_mode_info *mode_info = &rdev->mode_info;
  944. int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
  945. uint16_t data_offset;
  946. struct _ATOM_TMDS_INFO *tmds_info;
  947. uint8_t frev, crev;
  948. uint16_t maxfreq;
  949. int i;
  950. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  951. &frev, &crev, &data_offset)) {
  952. tmds_info =
  953. (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
  954. data_offset);
  955. maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
  956. for (i = 0; i < 4; i++) {
  957. tmds->tmds_pll[i].freq =
  958. le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
  959. tmds->tmds_pll[i].value =
  960. tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
  961. tmds->tmds_pll[i].value |=
  962. (tmds_info->asMiscInfo[i].
  963. ucPLL_VCO_Gain & 0x3f) << 6;
  964. tmds->tmds_pll[i].value |=
  965. (tmds_info->asMiscInfo[i].
  966. ucPLL_DutyCycle & 0xf) << 12;
  967. tmds->tmds_pll[i].value |=
  968. (tmds_info->asMiscInfo[i].
  969. ucPLL_VoltageSwing & 0xf) << 16;
  970. DRM_DEBUG("TMDS PLL From ATOMBIOS %u %x\n",
  971. tmds->tmds_pll[i].freq,
  972. tmds->tmds_pll[i].value);
  973. if (maxfreq == tmds->tmds_pll[i].freq) {
  974. tmds->tmds_pll[i].freq = 0xffffffff;
  975. break;
  976. }
  977. }
  978. return true;
  979. }
  980. return false;
  981. }
  982. static struct radeon_atom_ss *radeon_atombios_get_ss_info(struct
  983. radeon_encoder
  984. *encoder,
  985. int id)
  986. {
  987. struct drm_device *dev = encoder->base.dev;
  988. struct radeon_device *rdev = dev->dev_private;
  989. struct radeon_mode_info *mode_info = &rdev->mode_info;
  990. int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
  991. uint16_t data_offset;
  992. struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
  993. uint8_t frev, crev;
  994. struct radeon_atom_ss *ss = NULL;
  995. int i;
  996. if (id > ATOM_MAX_SS_ENTRY)
  997. return NULL;
  998. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  999. &frev, &crev, &data_offset)) {
  1000. ss_info =
  1001. (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
  1002. ss =
  1003. kzalloc(sizeof(struct radeon_atom_ss), GFP_KERNEL);
  1004. if (!ss)
  1005. return NULL;
  1006. for (i = 0; i < ATOM_MAX_SS_ENTRY; i++) {
  1007. if (ss_info->asSS_Info[i].ucSS_Id == id) {
  1008. ss->percentage =
  1009. le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
  1010. ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
  1011. ss->step = ss_info->asSS_Info[i].ucSS_Step;
  1012. ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
  1013. ss->range = ss_info->asSS_Info[i].ucSS_Range;
  1014. ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
  1015. break;
  1016. }
  1017. }
  1018. }
  1019. return ss;
  1020. }
  1021. union lvds_info {
  1022. struct _ATOM_LVDS_INFO info;
  1023. struct _ATOM_LVDS_INFO_V12 info_12;
  1024. };
  1025. struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
  1026. radeon_encoder
  1027. *encoder)
  1028. {
  1029. struct drm_device *dev = encoder->base.dev;
  1030. struct radeon_device *rdev = dev->dev_private;
  1031. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1032. int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
  1033. uint16_t data_offset, misc;
  1034. union lvds_info *lvds_info;
  1035. uint8_t frev, crev;
  1036. struct radeon_encoder_atom_dig *lvds = NULL;
  1037. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1038. &frev, &crev, &data_offset)) {
  1039. lvds_info =
  1040. (union lvds_info *)(mode_info->atom_context->bios + data_offset);
  1041. lvds =
  1042. kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1043. if (!lvds)
  1044. return NULL;
  1045. lvds->native_mode.clock =
  1046. le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
  1047. lvds->native_mode.hdisplay =
  1048. le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
  1049. lvds->native_mode.vdisplay =
  1050. le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
  1051. lvds->native_mode.htotal = lvds->native_mode.hdisplay +
  1052. le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
  1053. lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
  1054. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
  1055. lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
  1056. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
  1057. lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
  1058. le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
  1059. lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
  1060. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
  1061. lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
  1062. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
  1063. lvds->panel_pwr_delay =
  1064. le16_to_cpu(lvds_info->info.usOffDelayInMs);
  1065. lvds->lvds_misc = lvds_info->info.ucLVDS_Misc;
  1066. misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
  1067. if (misc & ATOM_VSYNC_POLARITY)
  1068. lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  1069. if (misc & ATOM_HSYNC_POLARITY)
  1070. lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  1071. if (misc & ATOM_COMPOSITESYNC)
  1072. lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
  1073. if (misc & ATOM_INTERLACE)
  1074. lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  1075. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1076. lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
  1077. /* set crtc values */
  1078. drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
  1079. lvds->ss = radeon_atombios_get_ss_info(encoder, lvds_info->info.ucSS_Id);
  1080. if (ASIC_IS_AVIVO(rdev)) {
  1081. if (radeon_new_pll == 0)
  1082. lvds->pll_algo = PLL_ALGO_LEGACY;
  1083. else
  1084. lvds->pll_algo = PLL_ALGO_NEW;
  1085. } else {
  1086. if (radeon_new_pll == 1)
  1087. lvds->pll_algo = PLL_ALGO_NEW;
  1088. else
  1089. lvds->pll_algo = PLL_ALGO_LEGACY;
  1090. }
  1091. encoder->native_mode = lvds->native_mode;
  1092. }
  1093. return lvds;
  1094. }
  1095. struct radeon_encoder_primary_dac *
  1096. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
  1097. {
  1098. struct drm_device *dev = encoder->base.dev;
  1099. struct radeon_device *rdev = dev->dev_private;
  1100. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1101. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1102. uint16_t data_offset;
  1103. struct _COMPASSIONATE_DATA *dac_info;
  1104. uint8_t frev, crev;
  1105. uint8_t bg, dac;
  1106. struct radeon_encoder_primary_dac *p_dac = NULL;
  1107. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1108. &frev, &crev, &data_offset)) {
  1109. dac_info = (struct _COMPASSIONATE_DATA *)
  1110. (mode_info->atom_context->bios + data_offset);
  1111. p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
  1112. if (!p_dac)
  1113. return NULL;
  1114. bg = dac_info->ucDAC1_BG_Adjustment;
  1115. dac = dac_info->ucDAC1_DAC_Adjustment;
  1116. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  1117. }
  1118. return p_dac;
  1119. }
  1120. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  1121. struct drm_display_mode *mode)
  1122. {
  1123. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1124. ATOM_ANALOG_TV_INFO *tv_info;
  1125. ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
  1126. ATOM_DTD_FORMAT *dtd_timings;
  1127. int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1128. u8 frev, crev;
  1129. u16 data_offset, misc;
  1130. if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
  1131. &frev, &crev, &data_offset))
  1132. return false;
  1133. switch (crev) {
  1134. case 1:
  1135. tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
  1136. if (index >= MAX_SUPPORTED_TV_TIMING)
  1137. return false;
  1138. mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
  1139. mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
  1140. mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
  1141. mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
  1142. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
  1143. mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
  1144. mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
  1145. mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
  1146. mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
  1147. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
  1148. mode->flags = 0;
  1149. misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
  1150. if (misc & ATOM_VSYNC_POLARITY)
  1151. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1152. if (misc & ATOM_HSYNC_POLARITY)
  1153. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1154. if (misc & ATOM_COMPOSITESYNC)
  1155. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1156. if (misc & ATOM_INTERLACE)
  1157. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1158. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1159. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1160. mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
  1161. if (index == 1) {
  1162. /* PAL timings appear to have wrong values for totals */
  1163. mode->crtc_htotal -= 1;
  1164. mode->crtc_vtotal -= 1;
  1165. }
  1166. break;
  1167. case 2:
  1168. tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
  1169. if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
  1170. return false;
  1171. dtd_timings = &tv_info_v1_2->aModeTimings[index];
  1172. mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
  1173. le16_to_cpu(dtd_timings->usHBlanking_Time);
  1174. mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
  1175. mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
  1176. le16_to_cpu(dtd_timings->usHSyncOffset);
  1177. mode->crtc_hsync_end = mode->crtc_hsync_start +
  1178. le16_to_cpu(dtd_timings->usHSyncWidth);
  1179. mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
  1180. le16_to_cpu(dtd_timings->usVBlanking_Time);
  1181. mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
  1182. mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
  1183. le16_to_cpu(dtd_timings->usVSyncOffset);
  1184. mode->crtc_vsync_end = mode->crtc_vsync_start +
  1185. le16_to_cpu(dtd_timings->usVSyncWidth);
  1186. mode->flags = 0;
  1187. misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
  1188. if (misc & ATOM_VSYNC_POLARITY)
  1189. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1190. if (misc & ATOM_HSYNC_POLARITY)
  1191. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1192. if (misc & ATOM_COMPOSITESYNC)
  1193. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1194. if (misc & ATOM_INTERLACE)
  1195. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1196. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1197. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1198. mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
  1199. break;
  1200. }
  1201. return true;
  1202. }
  1203. enum radeon_tv_std
  1204. radeon_atombios_get_tv_info(struct radeon_device *rdev)
  1205. {
  1206. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1207. int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1208. uint16_t data_offset;
  1209. uint8_t frev, crev;
  1210. struct _ATOM_ANALOG_TV_INFO *tv_info;
  1211. enum radeon_tv_std tv_std = TV_STD_NTSC;
  1212. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1213. &frev, &crev, &data_offset)) {
  1214. tv_info = (struct _ATOM_ANALOG_TV_INFO *)
  1215. (mode_info->atom_context->bios + data_offset);
  1216. switch (tv_info->ucTV_BootUpDefaultStandard) {
  1217. case ATOM_TV_NTSC:
  1218. tv_std = TV_STD_NTSC;
  1219. DRM_INFO("Default TV standard: NTSC\n");
  1220. break;
  1221. case ATOM_TV_NTSCJ:
  1222. tv_std = TV_STD_NTSC_J;
  1223. DRM_INFO("Default TV standard: NTSC-J\n");
  1224. break;
  1225. case ATOM_TV_PAL:
  1226. tv_std = TV_STD_PAL;
  1227. DRM_INFO("Default TV standard: PAL\n");
  1228. break;
  1229. case ATOM_TV_PALM:
  1230. tv_std = TV_STD_PAL_M;
  1231. DRM_INFO("Default TV standard: PAL-M\n");
  1232. break;
  1233. case ATOM_TV_PALN:
  1234. tv_std = TV_STD_PAL_N;
  1235. DRM_INFO("Default TV standard: PAL-N\n");
  1236. break;
  1237. case ATOM_TV_PALCN:
  1238. tv_std = TV_STD_PAL_CN;
  1239. DRM_INFO("Default TV standard: PAL-CN\n");
  1240. break;
  1241. case ATOM_TV_PAL60:
  1242. tv_std = TV_STD_PAL_60;
  1243. DRM_INFO("Default TV standard: PAL-60\n");
  1244. break;
  1245. case ATOM_TV_SECAM:
  1246. tv_std = TV_STD_SECAM;
  1247. DRM_INFO("Default TV standard: SECAM\n");
  1248. break;
  1249. default:
  1250. tv_std = TV_STD_NTSC;
  1251. DRM_INFO("Unknown TV standard; defaulting to NTSC\n");
  1252. break;
  1253. }
  1254. }
  1255. return tv_std;
  1256. }
  1257. struct radeon_encoder_tv_dac *
  1258. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
  1259. {
  1260. struct drm_device *dev = encoder->base.dev;
  1261. struct radeon_device *rdev = dev->dev_private;
  1262. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1263. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1264. uint16_t data_offset;
  1265. struct _COMPASSIONATE_DATA *dac_info;
  1266. uint8_t frev, crev;
  1267. uint8_t bg, dac;
  1268. struct radeon_encoder_tv_dac *tv_dac = NULL;
  1269. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1270. &frev, &crev, &data_offset)) {
  1271. dac_info = (struct _COMPASSIONATE_DATA *)
  1272. (mode_info->atom_context->bios + data_offset);
  1273. tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
  1274. if (!tv_dac)
  1275. return NULL;
  1276. bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
  1277. dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
  1278. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  1279. bg = dac_info->ucDAC2_PAL_BG_Adjustment;
  1280. dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
  1281. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  1282. bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
  1283. dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
  1284. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  1285. tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1286. }
  1287. return tv_dac;
  1288. }
  1289. static const char *thermal_controller_names[] = {
  1290. "NONE",
  1291. "lm63",
  1292. "adm1032",
  1293. "adm1030",
  1294. "max6649",
  1295. "lm64",
  1296. "f75375",
  1297. "asc7xxx",
  1298. };
  1299. static const char *pp_lib_thermal_controller_names[] = {
  1300. "NONE",
  1301. "lm63",
  1302. "adm1032",
  1303. "adm1030",
  1304. "max6649",
  1305. "lm64",
  1306. "f75375",
  1307. "RV6xx",
  1308. "RV770",
  1309. "adt7473",
  1310. "External GPIO",
  1311. "Evergreen",
  1312. "adt7473 with internal",
  1313. };
  1314. union power_info {
  1315. struct _ATOM_POWERPLAY_INFO info;
  1316. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1317. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1318. struct _ATOM_PPLIB_POWERPLAYTABLE info_4;
  1319. };
  1320. void radeon_atombios_get_power_modes(struct radeon_device *rdev)
  1321. {
  1322. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1323. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1324. u16 data_offset;
  1325. u8 frev, crev;
  1326. u32 misc, misc2 = 0, sclk, mclk;
  1327. union power_info *power_info;
  1328. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  1329. struct _ATOM_PPLIB_STATE *power_state;
  1330. int num_modes = 0, i, j;
  1331. int state_index = 0, mode_index = 0;
  1332. struct radeon_i2c_bus_rec i2c_bus;
  1333. rdev->pm.default_power_state_index = -1;
  1334. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1335. &frev, &crev, &data_offset)) {
  1336. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1337. if (frev < 4) {
  1338. /* add the i2c bus for thermal/fan chip */
  1339. if (power_info->info.ucOverdriveThermalController > 0) {
  1340. DRM_INFO("Possible %s thermal controller at 0x%02x\n",
  1341. thermal_controller_names[power_info->info.ucOverdriveThermalController],
  1342. power_info->info.ucOverdriveControllerAddress >> 1);
  1343. i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
  1344. rdev->pm.i2c_bus = radeon_i2c_create(rdev->ddev, &i2c_bus, "Thermal");
  1345. if (rdev->pm.i2c_bus) {
  1346. struct i2c_board_info info = { };
  1347. const char *name = thermal_controller_names[power_info->info.
  1348. ucOverdriveThermalController];
  1349. info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
  1350. strlcpy(info.type, name, sizeof(info.type));
  1351. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1352. }
  1353. }
  1354. num_modes = power_info->info.ucNumOfPowerModeEntries;
  1355. if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
  1356. num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
  1357. /* last mode is usually default, array is low to high */
  1358. for (i = 0; i < num_modes; i++) {
  1359. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1360. switch (frev) {
  1361. case 1:
  1362. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1363. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1364. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
  1365. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1366. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
  1367. /* skip invalid modes */
  1368. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1369. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1370. continue;
  1371. rdev->pm.power_state[state_index].pcie_lanes =
  1372. power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
  1373. misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
  1374. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1375. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1376. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1377. VOLTAGE_GPIO;
  1378. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1379. radeon_lookup_gpio(rdev,
  1380. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
  1381. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1382. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1383. true;
  1384. else
  1385. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1386. false;
  1387. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1388. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1389. VOLTAGE_VDDC;
  1390. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1391. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
  1392. }
  1393. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1394. rdev->pm.power_state[state_index].misc = misc;
  1395. /* order matters! */
  1396. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1397. rdev->pm.power_state[state_index].type =
  1398. POWER_STATE_TYPE_POWERSAVE;
  1399. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1400. rdev->pm.power_state[state_index].type =
  1401. POWER_STATE_TYPE_BATTERY;
  1402. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1403. rdev->pm.power_state[state_index].type =
  1404. POWER_STATE_TYPE_BATTERY;
  1405. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1406. rdev->pm.power_state[state_index].type =
  1407. POWER_STATE_TYPE_BALANCED;
  1408. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1409. rdev->pm.power_state[state_index].type =
  1410. POWER_STATE_TYPE_PERFORMANCE;
  1411. rdev->pm.power_state[state_index].flags &=
  1412. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1413. }
  1414. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1415. rdev->pm.power_state[state_index].type =
  1416. POWER_STATE_TYPE_DEFAULT;
  1417. rdev->pm.default_power_state_index = state_index;
  1418. rdev->pm.power_state[state_index].default_clock_mode =
  1419. &rdev->pm.power_state[state_index].clock_info[0];
  1420. rdev->pm.power_state[state_index].flags &=
  1421. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1422. } else if (state_index == 0) {
  1423. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1424. RADEON_PM_MODE_NO_DISPLAY;
  1425. }
  1426. state_index++;
  1427. break;
  1428. case 2:
  1429. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1430. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1431. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
  1432. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1433. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
  1434. /* skip invalid modes */
  1435. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1436. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1437. continue;
  1438. rdev->pm.power_state[state_index].pcie_lanes =
  1439. power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
  1440. misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
  1441. misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
  1442. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1443. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1444. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1445. VOLTAGE_GPIO;
  1446. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1447. radeon_lookup_gpio(rdev,
  1448. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
  1449. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1450. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1451. true;
  1452. else
  1453. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1454. false;
  1455. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1456. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1457. VOLTAGE_VDDC;
  1458. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1459. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
  1460. }
  1461. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1462. rdev->pm.power_state[state_index].misc = misc;
  1463. rdev->pm.power_state[state_index].misc2 = misc2;
  1464. /* order matters! */
  1465. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1466. rdev->pm.power_state[state_index].type =
  1467. POWER_STATE_TYPE_POWERSAVE;
  1468. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1469. rdev->pm.power_state[state_index].type =
  1470. POWER_STATE_TYPE_BATTERY;
  1471. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1472. rdev->pm.power_state[state_index].type =
  1473. POWER_STATE_TYPE_BATTERY;
  1474. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1475. rdev->pm.power_state[state_index].type =
  1476. POWER_STATE_TYPE_BALANCED;
  1477. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1478. rdev->pm.power_state[state_index].type =
  1479. POWER_STATE_TYPE_PERFORMANCE;
  1480. rdev->pm.power_state[state_index].flags &=
  1481. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1482. }
  1483. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1484. rdev->pm.power_state[state_index].type =
  1485. POWER_STATE_TYPE_BALANCED;
  1486. if (misc2 & ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT)
  1487. rdev->pm.power_state[state_index].flags &=
  1488. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1489. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1490. rdev->pm.power_state[state_index].type =
  1491. POWER_STATE_TYPE_DEFAULT;
  1492. rdev->pm.default_power_state_index = state_index;
  1493. rdev->pm.power_state[state_index].default_clock_mode =
  1494. &rdev->pm.power_state[state_index].clock_info[0];
  1495. rdev->pm.power_state[state_index].flags &=
  1496. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1497. } else if (state_index == 0) {
  1498. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1499. RADEON_PM_MODE_NO_DISPLAY;
  1500. }
  1501. state_index++;
  1502. break;
  1503. case 3:
  1504. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1505. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1506. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
  1507. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1508. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
  1509. /* skip invalid modes */
  1510. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1511. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1512. continue;
  1513. rdev->pm.power_state[state_index].pcie_lanes =
  1514. power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
  1515. misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
  1516. misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
  1517. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1518. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1519. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1520. VOLTAGE_GPIO;
  1521. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1522. radeon_lookup_gpio(rdev,
  1523. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
  1524. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1525. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1526. true;
  1527. else
  1528. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1529. false;
  1530. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1531. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1532. VOLTAGE_VDDC;
  1533. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1534. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
  1535. if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
  1536. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
  1537. true;
  1538. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
  1539. power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
  1540. }
  1541. }
  1542. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1543. rdev->pm.power_state[state_index].misc = misc;
  1544. rdev->pm.power_state[state_index].misc2 = misc2;
  1545. /* order matters! */
  1546. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1547. rdev->pm.power_state[state_index].type =
  1548. POWER_STATE_TYPE_POWERSAVE;
  1549. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1550. rdev->pm.power_state[state_index].type =
  1551. POWER_STATE_TYPE_BATTERY;
  1552. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1553. rdev->pm.power_state[state_index].type =
  1554. POWER_STATE_TYPE_BATTERY;
  1555. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1556. rdev->pm.power_state[state_index].type =
  1557. POWER_STATE_TYPE_BALANCED;
  1558. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1559. rdev->pm.power_state[state_index].type =
  1560. POWER_STATE_TYPE_PERFORMANCE;
  1561. rdev->pm.power_state[state_index].flags &=
  1562. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1563. }
  1564. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1565. rdev->pm.power_state[state_index].type =
  1566. POWER_STATE_TYPE_BALANCED;
  1567. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1568. rdev->pm.power_state[state_index].type =
  1569. POWER_STATE_TYPE_DEFAULT;
  1570. rdev->pm.default_power_state_index = state_index;
  1571. rdev->pm.power_state[state_index].default_clock_mode =
  1572. &rdev->pm.power_state[state_index].clock_info[0];
  1573. } else if (state_index == 0) {
  1574. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1575. RADEON_PM_MODE_NO_DISPLAY;
  1576. }
  1577. state_index++;
  1578. break;
  1579. }
  1580. }
  1581. /* last mode is usually default */
  1582. if (rdev->pm.default_power_state_index == -1) {
  1583. rdev->pm.power_state[state_index - 1].type =
  1584. POWER_STATE_TYPE_DEFAULT;
  1585. rdev->pm.default_power_state_index = state_index - 1;
  1586. rdev->pm.power_state[state_index - 1].default_clock_mode =
  1587. &rdev->pm.power_state[state_index - 1].clock_info[0];
  1588. rdev->pm.power_state[state_index].flags &=
  1589. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1590. rdev->pm.power_state[state_index].misc = 0;
  1591. rdev->pm.power_state[state_index].misc2 = 0;
  1592. }
  1593. } else {
  1594. int fw_index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  1595. uint8_t fw_frev, fw_crev;
  1596. uint16_t fw_data_offset, vddc = 0;
  1597. union firmware_info *firmware_info;
  1598. ATOM_PPLIB_THERMALCONTROLLER *controller = &power_info->info_4.sThermalController;
  1599. if (atom_parse_data_header(mode_info->atom_context, fw_index, NULL,
  1600. &fw_frev, &fw_crev, &fw_data_offset)) {
  1601. firmware_info =
  1602. (union firmware_info *)(mode_info->atom_context->bios +
  1603. fw_data_offset);
  1604. vddc = firmware_info->info_14.usBootUpVDDCVoltage;
  1605. }
  1606. /* add the i2c bus for thermal/fan chip */
  1607. /* no support for internal controller yet */
  1608. if (controller->ucType > 0) {
  1609. if ((controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) ||
  1610. (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) ||
  1611. (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN)) {
  1612. DRM_INFO("Internal thermal controller %s fan control\n",
  1613. (controller->ucFanParameters &
  1614. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1615. } else if ((controller->ucType ==
  1616. ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
  1617. (controller->ucType ==
  1618. ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL)) {
  1619. DRM_INFO("Special thermal controller config\n");
  1620. } else {
  1621. DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
  1622. pp_lib_thermal_controller_names[controller->ucType],
  1623. controller->ucI2cAddress >> 1,
  1624. (controller->ucFanParameters &
  1625. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1626. i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
  1627. rdev->pm.i2c_bus = radeon_i2c_create(rdev->ddev, &i2c_bus, "Thermal");
  1628. if (rdev->pm.i2c_bus) {
  1629. struct i2c_board_info info = { };
  1630. const char *name = pp_lib_thermal_controller_names[controller->ucType];
  1631. info.addr = controller->ucI2cAddress >> 1;
  1632. strlcpy(info.type, name, sizeof(info.type));
  1633. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1634. }
  1635. }
  1636. }
  1637. /* first mode is usually default, followed by low to high */
  1638. for (i = 0; i < power_info->info_4.ucNumStates; i++) {
  1639. mode_index = 0;
  1640. power_state = (struct _ATOM_PPLIB_STATE *)
  1641. (mode_info->atom_context->bios +
  1642. data_offset +
  1643. le16_to_cpu(power_info->info_4.usStateArrayOffset) +
  1644. i * power_info->info_4.ucStateEntrySize);
  1645. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  1646. (mode_info->atom_context->bios +
  1647. data_offset +
  1648. le16_to_cpu(power_info->info_4.usNonClockInfoArrayOffset) +
  1649. (power_state->ucNonClockStateIndex *
  1650. power_info->info_4.ucNonClockSize));
  1651. for (j = 0; j < (power_info->info_4.ucStateEntrySize - 1); j++) {
  1652. if (rdev->flags & RADEON_IS_IGP) {
  1653. struct _ATOM_PPLIB_RS780_CLOCK_INFO *clock_info =
  1654. (struct _ATOM_PPLIB_RS780_CLOCK_INFO *)
  1655. (mode_info->atom_context->bios +
  1656. data_offset +
  1657. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1658. (power_state->ucClockStateIndices[j] *
  1659. power_info->info_4.ucClockInfoSize));
  1660. sclk = le16_to_cpu(clock_info->usLowEngineClockLow);
  1661. sclk |= clock_info->ucLowEngineClockHigh << 16;
  1662. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1663. /* skip invalid modes */
  1664. if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
  1665. continue;
  1666. /* voltage works differently on IGPs */
  1667. mode_index++;
  1668. } else if (ASIC_IS_DCE4(rdev)) {
  1669. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *clock_info =
  1670. (struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *)
  1671. (mode_info->atom_context->bios +
  1672. data_offset +
  1673. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1674. (power_state->ucClockStateIndices[j] *
  1675. power_info->info_4.ucClockInfoSize));
  1676. sclk = le16_to_cpu(clock_info->usEngineClockLow);
  1677. sclk |= clock_info->ucEngineClockHigh << 16;
  1678. mclk = le16_to_cpu(clock_info->usMemoryClockLow);
  1679. mclk |= clock_info->ucMemoryClockHigh << 16;
  1680. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  1681. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1682. /* skip invalid modes */
  1683. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  1684. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  1685. continue;
  1686. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  1687. VOLTAGE_SW;
  1688. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  1689. clock_info->usVDDC;
  1690. /* XXX usVDDCI */
  1691. mode_index++;
  1692. } else {
  1693. struct _ATOM_PPLIB_R600_CLOCK_INFO *clock_info =
  1694. (struct _ATOM_PPLIB_R600_CLOCK_INFO *)
  1695. (mode_info->atom_context->bios +
  1696. data_offset +
  1697. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1698. (power_state->ucClockStateIndices[j] *
  1699. power_info->info_4.ucClockInfoSize));
  1700. sclk = le16_to_cpu(clock_info->usEngineClockLow);
  1701. sclk |= clock_info->ucEngineClockHigh << 16;
  1702. mclk = le16_to_cpu(clock_info->usMemoryClockLow);
  1703. mclk |= clock_info->ucMemoryClockHigh << 16;
  1704. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  1705. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1706. /* skip invalid modes */
  1707. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  1708. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  1709. continue;
  1710. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  1711. VOLTAGE_SW;
  1712. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  1713. clock_info->usVDDC;
  1714. mode_index++;
  1715. }
  1716. }
  1717. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  1718. if (mode_index) {
  1719. misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1720. misc2 = le16_to_cpu(non_clock_info->usClassification);
  1721. rdev->pm.power_state[state_index].misc = misc;
  1722. rdev->pm.power_state[state_index].misc2 = misc2;
  1723. rdev->pm.power_state[state_index].pcie_lanes =
  1724. ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
  1725. ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  1726. switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  1727. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  1728. rdev->pm.power_state[state_index].type =
  1729. POWER_STATE_TYPE_BATTERY;
  1730. break;
  1731. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  1732. rdev->pm.power_state[state_index].type =
  1733. POWER_STATE_TYPE_BALANCED;
  1734. break;
  1735. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  1736. rdev->pm.power_state[state_index].type =
  1737. POWER_STATE_TYPE_PERFORMANCE;
  1738. break;
  1739. }
  1740. rdev->pm.power_state[state_index].flags = 0;
  1741. if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  1742. rdev->pm.power_state[state_index].flags |=
  1743. RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1744. if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  1745. rdev->pm.power_state[state_index].type =
  1746. POWER_STATE_TYPE_DEFAULT;
  1747. rdev->pm.default_power_state_index = state_index;
  1748. rdev->pm.power_state[state_index].default_clock_mode =
  1749. &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
  1750. /* patch the table values with the default slck/mclk from firmware info */
  1751. for (j = 0; j < mode_index; j++) {
  1752. rdev->pm.power_state[state_index].clock_info[j].mclk =
  1753. rdev->clock.default_mclk;
  1754. rdev->pm.power_state[state_index].clock_info[j].sclk =
  1755. rdev->clock.default_sclk;
  1756. if (vddc)
  1757. rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
  1758. vddc;
  1759. }
  1760. }
  1761. state_index++;
  1762. }
  1763. }
  1764. /* if multiple clock modes, mark the lowest as no display */
  1765. for (i = 0; i < state_index; i++) {
  1766. if (rdev->pm.power_state[i].num_clock_modes > 1)
  1767. rdev->pm.power_state[i].clock_info[0].flags |=
  1768. RADEON_PM_MODE_NO_DISPLAY;
  1769. }
  1770. /* first mode is usually default */
  1771. if (rdev->pm.default_power_state_index == -1) {
  1772. rdev->pm.power_state[0].type =
  1773. POWER_STATE_TYPE_DEFAULT;
  1774. rdev->pm.default_power_state_index = 0;
  1775. rdev->pm.power_state[0].default_clock_mode =
  1776. &rdev->pm.power_state[0].clock_info[0];
  1777. }
  1778. }
  1779. } else {
  1780. /* add the default mode */
  1781. rdev->pm.power_state[state_index].type =
  1782. POWER_STATE_TYPE_DEFAULT;
  1783. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1784. rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
  1785. rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
  1786. rdev->pm.power_state[state_index].default_clock_mode =
  1787. &rdev->pm.power_state[state_index].clock_info[0];
  1788. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1789. rdev->pm.power_state[state_index].pcie_lanes = 16;
  1790. rdev->pm.default_power_state_index = state_index;
  1791. rdev->pm.power_state[state_index].flags = 0;
  1792. state_index++;
  1793. }
  1794. rdev->pm.num_power_states = state_index;
  1795. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  1796. rdev->pm.current_clock_mode_index = 0;
  1797. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  1798. }
  1799. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
  1800. {
  1801. DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
  1802. int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
  1803. args.ucEnable = enable;
  1804. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1805. }
  1806. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
  1807. {
  1808. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  1809. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  1810. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1811. return args.ulReturnEngineClock;
  1812. }
  1813. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
  1814. {
  1815. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  1816. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  1817. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1818. return args.ulReturnMemoryClock;
  1819. }
  1820. void radeon_atom_set_engine_clock(struct radeon_device *rdev,
  1821. uint32_t eng_clock)
  1822. {
  1823. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  1824. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  1825. args.ulTargetEngineClock = eng_clock; /* 10 khz */
  1826. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1827. }
  1828. void radeon_atom_set_memory_clock(struct radeon_device *rdev,
  1829. uint32_t mem_clock)
  1830. {
  1831. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  1832. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  1833. if (rdev->flags & RADEON_IS_IGP)
  1834. return;
  1835. args.ulTargetMemoryClock = mem_clock; /* 10 khz */
  1836. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1837. }
  1838. union set_voltage {
  1839. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  1840. struct _SET_VOLTAGE_PARAMETERS v1;
  1841. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  1842. };
  1843. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level)
  1844. {
  1845. union set_voltage args;
  1846. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  1847. u8 frev, crev, volt_index = level;
  1848. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1849. return;
  1850. switch (crev) {
  1851. case 1:
  1852. args.v1.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  1853. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  1854. args.v1.ucVoltageIndex = volt_index;
  1855. break;
  1856. case 2:
  1857. args.v2.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  1858. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  1859. args.v2.usVoltageLevel = cpu_to_le16(level);
  1860. break;
  1861. default:
  1862. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1863. return;
  1864. }
  1865. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1866. }
  1867. void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
  1868. {
  1869. struct radeon_device *rdev = dev->dev_private;
  1870. uint32_t bios_2_scratch, bios_6_scratch;
  1871. if (rdev->family >= CHIP_R600) {
  1872. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  1873. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  1874. } else {
  1875. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  1876. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  1877. }
  1878. /* let the bios control the backlight */
  1879. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  1880. /* tell the bios not to handle mode switching */
  1881. bios_6_scratch |= (ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH | ATOM_S6_ACC_MODE);
  1882. if (rdev->family >= CHIP_R600) {
  1883. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  1884. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  1885. } else {
  1886. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  1887. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  1888. }
  1889. }
  1890. void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
  1891. {
  1892. uint32_t scratch_reg;
  1893. int i;
  1894. if (rdev->family >= CHIP_R600)
  1895. scratch_reg = R600_BIOS_0_SCRATCH;
  1896. else
  1897. scratch_reg = RADEON_BIOS_0_SCRATCH;
  1898. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  1899. rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
  1900. }
  1901. void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
  1902. {
  1903. uint32_t scratch_reg;
  1904. int i;
  1905. if (rdev->family >= CHIP_R600)
  1906. scratch_reg = R600_BIOS_0_SCRATCH;
  1907. else
  1908. scratch_reg = RADEON_BIOS_0_SCRATCH;
  1909. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  1910. WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
  1911. }
  1912. void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
  1913. {
  1914. struct drm_device *dev = encoder->dev;
  1915. struct radeon_device *rdev = dev->dev_private;
  1916. uint32_t bios_6_scratch;
  1917. if (rdev->family >= CHIP_R600)
  1918. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  1919. else
  1920. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  1921. if (lock)
  1922. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  1923. else
  1924. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  1925. if (rdev->family >= CHIP_R600)
  1926. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  1927. else
  1928. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  1929. }
  1930. /* at some point we may want to break this out into individual functions */
  1931. void
  1932. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  1933. struct drm_encoder *encoder,
  1934. bool connected)
  1935. {
  1936. struct drm_device *dev = connector->dev;
  1937. struct radeon_device *rdev = dev->dev_private;
  1938. struct radeon_connector *radeon_connector =
  1939. to_radeon_connector(connector);
  1940. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1941. uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
  1942. if (rdev->family >= CHIP_R600) {
  1943. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1944. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  1945. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  1946. } else {
  1947. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1948. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  1949. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  1950. }
  1951. if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
  1952. (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
  1953. if (connected) {
  1954. DRM_DEBUG("TV1 connected\n");
  1955. bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
  1956. bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
  1957. } else {
  1958. DRM_DEBUG("TV1 disconnected\n");
  1959. bios_0_scratch &= ~ATOM_S0_TV1_MASK;
  1960. bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
  1961. bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
  1962. }
  1963. }
  1964. if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
  1965. (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
  1966. if (connected) {
  1967. DRM_DEBUG("CV connected\n");
  1968. bios_3_scratch |= ATOM_S3_CV_ACTIVE;
  1969. bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
  1970. } else {
  1971. DRM_DEBUG("CV disconnected\n");
  1972. bios_0_scratch &= ~ATOM_S0_CV_MASK;
  1973. bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
  1974. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
  1975. }
  1976. }
  1977. if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
  1978. (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
  1979. if (connected) {
  1980. DRM_DEBUG("LCD1 connected\n");
  1981. bios_0_scratch |= ATOM_S0_LCD1;
  1982. bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
  1983. bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
  1984. } else {
  1985. DRM_DEBUG("LCD1 disconnected\n");
  1986. bios_0_scratch &= ~ATOM_S0_LCD1;
  1987. bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
  1988. bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
  1989. }
  1990. }
  1991. if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
  1992. (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
  1993. if (connected) {
  1994. DRM_DEBUG("CRT1 connected\n");
  1995. bios_0_scratch |= ATOM_S0_CRT1_COLOR;
  1996. bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
  1997. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
  1998. } else {
  1999. DRM_DEBUG("CRT1 disconnected\n");
  2000. bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
  2001. bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
  2002. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
  2003. }
  2004. }
  2005. if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
  2006. (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
  2007. if (connected) {
  2008. DRM_DEBUG("CRT2 connected\n");
  2009. bios_0_scratch |= ATOM_S0_CRT2_COLOR;
  2010. bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
  2011. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
  2012. } else {
  2013. DRM_DEBUG("CRT2 disconnected\n");
  2014. bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
  2015. bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
  2016. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
  2017. }
  2018. }
  2019. if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
  2020. (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
  2021. if (connected) {
  2022. DRM_DEBUG("DFP1 connected\n");
  2023. bios_0_scratch |= ATOM_S0_DFP1;
  2024. bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
  2025. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
  2026. } else {
  2027. DRM_DEBUG("DFP1 disconnected\n");
  2028. bios_0_scratch &= ~ATOM_S0_DFP1;
  2029. bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
  2030. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
  2031. }
  2032. }
  2033. if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
  2034. (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  2035. if (connected) {
  2036. DRM_DEBUG("DFP2 connected\n");
  2037. bios_0_scratch |= ATOM_S0_DFP2;
  2038. bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
  2039. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
  2040. } else {
  2041. DRM_DEBUG("DFP2 disconnected\n");
  2042. bios_0_scratch &= ~ATOM_S0_DFP2;
  2043. bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
  2044. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
  2045. }
  2046. }
  2047. if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
  2048. (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
  2049. if (connected) {
  2050. DRM_DEBUG("DFP3 connected\n");
  2051. bios_0_scratch |= ATOM_S0_DFP3;
  2052. bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
  2053. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
  2054. } else {
  2055. DRM_DEBUG("DFP3 disconnected\n");
  2056. bios_0_scratch &= ~ATOM_S0_DFP3;
  2057. bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
  2058. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
  2059. }
  2060. }
  2061. if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
  2062. (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
  2063. if (connected) {
  2064. DRM_DEBUG("DFP4 connected\n");
  2065. bios_0_scratch |= ATOM_S0_DFP4;
  2066. bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
  2067. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
  2068. } else {
  2069. DRM_DEBUG("DFP4 disconnected\n");
  2070. bios_0_scratch &= ~ATOM_S0_DFP4;
  2071. bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
  2072. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
  2073. }
  2074. }
  2075. if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
  2076. (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
  2077. if (connected) {
  2078. DRM_DEBUG("DFP5 connected\n");
  2079. bios_0_scratch |= ATOM_S0_DFP5;
  2080. bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
  2081. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
  2082. } else {
  2083. DRM_DEBUG("DFP5 disconnected\n");
  2084. bios_0_scratch &= ~ATOM_S0_DFP5;
  2085. bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
  2086. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
  2087. }
  2088. }
  2089. if (rdev->family >= CHIP_R600) {
  2090. WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
  2091. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2092. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2093. } else {
  2094. WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
  2095. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2096. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2097. }
  2098. }
  2099. void
  2100. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
  2101. {
  2102. struct drm_device *dev = encoder->dev;
  2103. struct radeon_device *rdev = dev->dev_private;
  2104. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2105. uint32_t bios_3_scratch;
  2106. if (rdev->family >= CHIP_R600)
  2107. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2108. else
  2109. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2110. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2111. bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
  2112. bios_3_scratch |= (crtc << 18);
  2113. }
  2114. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2115. bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
  2116. bios_3_scratch |= (crtc << 24);
  2117. }
  2118. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2119. bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
  2120. bios_3_scratch |= (crtc << 16);
  2121. }
  2122. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2123. bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
  2124. bios_3_scratch |= (crtc << 20);
  2125. }
  2126. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2127. bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
  2128. bios_3_scratch |= (crtc << 17);
  2129. }
  2130. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2131. bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
  2132. bios_3_scratch |= (crtc << 19);
  2133. }
  2134. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2135. bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
  2136. bios_3_scratch |= (crtc << 23);
  2137. }
  2138. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2139. bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
  2140. bios_3_scratch |= (crtc << 25);
  2141. }
  2142. if (rdev->family >= CHIP_R600)
  2143. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2144. else
  2145. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2146. }
  2147. void
  2148. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
  2149. {
  2150. struct drm_device *dev = encoder->dev;
  2151. struct radeon_device *rdev = dev->dev_private;
  2152. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2153. uint32_t bios_2_scratch;
  2154. if (rdev->family >= CHIP_R600)
  2155. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2156. else
  2157. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2158. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2159. if (on)
  2160. bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
  2161. else
  2162. bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
  2163. }
  2164. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2165. if (on)
  2166. bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
  2167. else
  2168. bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
  2169. }
  2170. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2171. if (on)
  2172. bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
  2173. else
  2174. bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
  2175. }
  2176. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2177. if (on)
  2178. bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
  2179. else
  2180. bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
  2181. }
  2182. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2183. if (on)
  2184. bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
  2185. else
  2186. bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
  2187. }
  2188. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2189. if (on)
  2190. bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
  2191. else
  2192. bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
  2193. }
  2194. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2195. if (on)
  2196. bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
  2197. else
  2198. bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
  2199. }
  2200. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2201. if (on)
  2202. bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
  2203. else
  2204. bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
  2205. }
  2206. if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
  2207. if (on)
  2208. bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
  2209. else
  2210. bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
  2211. }
  2212. if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
  2213. if (on)
  2214. bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
  2215. else
  2216. bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
  2217. }
  2218. if (rdev->family >= CHIP_R600)
  2219. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2220. else
  2221. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2222. }