radeon_asic.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  42. {
  43. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  44. BUG_ON(1);
  45. return 0;
  46. }
  47. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  48. {
  49. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  50. reg, v);
  51. BUG_ON(1);
  52. }
  53. static void radeon_register_accessor_init(struct radeon_device *rdev)
  54. {
  55. rdev->mc_rreg = &radeon_invalid_rreg;
  56. rdev->mc_wreg = &radeon_invalid_wreg;
  57. rdev->pll_rreg = &radeon_invalid_rreg;
  58. rdev->pll_wreg = &radeon_invalid_wreg;
  59. rdev->pciep_rreg = &radeon_invalid_rreg;
  60. rdev->pciep_wreg = &radeon_invalid_wreg;
  61. /* Don't change order as we are overridding accessor. */
  62. if (rdev->family < CHIP_RV515) {
  63. rdev->pcie_reg_mask = 0xff;
  64. } else {
  65. rdev->pcie_reg_mask = 0x7ff;
  66. }
  67. /* FIXME: not sure here */
  68. if (rdev->family <= CHIP_R580) {
  69. rdev->pll_rreg = &r100_pll_rreg;
  70. rdev->pll_wreg = &r100_pll_wreg;
  71. }
  72. if (rdev->family >= CHIP_R420) {
  73. rdev->mc_rreg = &r420_mc_rreg;
  74. rdev->mc_wreg = &r420_mc_wreg;
  75. }
  76. if (rdev->family >= CHIP_RV515) {
  77. rdev->mc_rreg = &rv515_mc_rreg;
  78. rdev->mc_wreg = &rv515_mc_wreg;
  79. }
  80. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  81. rdev->mc_rreg = &rs400_mc_rreg;
  82. rdev->mc_wreg = &rs400_mc_wreg;
  83. }
  84. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  85. rdev->mc_rreg = &rs690_mc_rreg;
  86. rdev->mc_wreg = &rs690_mc_wreg;
  87. }
  88. if (rdev->family == CHIP_RS600) {
  89. rdev->mc_rreg = &rs600_mc_rreg;
  90. rdev->mc_wreg = &rs600_mc_wreg;
  91. }
  92. if ((rdev->family >= CHIP_R600) && (rdev->family <= CHIP_RV740)) {
  93. rdev->pciep_rreg = &r600_pciep_rreg;
  94. rdev->pciep_wreg = &r600_pciep_wreg;
  95. }
  96. }
  97. /* helper to disable agp */
  98. void radeon_agp_disable(struct radeon_device *rdev)
  99. {
  100. rdev->flags &= ~RADEON_IS_AGP;
  101. if (rdev->family >= CHIP_R600) {
  102. DRM_INFO("Forcing AGP to PCIE mode\n");
  103. rdev->flags |= RADEON_IS_PCIE;
  104. } else if (rdev->family >= CHIP_RV515 ||
  105. rdev->family == CHIP_RV380 ||
  106. rdev->family == CHIP_RV410 ||
  107. rdev->family == CHIP_R423) {
  108. DRM_INFO("Forcing AGP to PCIE mode\n");
  109. rdev->flags |= RADEON_IS_PCIE;
  110. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  111. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  112. } else {
  113. DRM_INFO("Forcing AGP to PCI mode\n");
  114. rdev->flags |= RADEON_IS_PCI;
  115. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  116. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  117. }
  118. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  119. }
  120. /*
  121. * ASIC
  122. */
  123. static struct radeon_asic r100_asic = {
  124. .init = &r100_init,
  125. .fini = &r100_fini,
  126. .suspend = &r100_suspend,
  127. .resume = &r100_resume,
  128. .vga_set_state = &r100_vga_set_state,
  129. .gpu_is_lockup = &r100_gpu_is_lockup,
  130. .asic_reset = &r100_asic_reset,
  131. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  132. .gart_set_page = &r100_pci_gart_set_page,
  133. .cp_commit = &r100_cp_commit,
  134. .ring_start = &r100_ring_start,
  135. .ring_test = &r100_ring_test,
  136. .ring_ib_execute = &r100_ring_ib_execute,
  137. .irq_set = &r100_irq_set,
  138. .irq_process = &r100_irq_process,
  139. .get_vblank_counter = &r100_get_vblank_counter,
  140. .fence_ring_emit = &r100_fence_ring_emit,
  141. .cs_parse = &r100_cs_parse,
  142. .copy_blit = &r100_copy_blit,
  143. .copy_dma = NULL,
  144. .copy = &r100_copy_blit,
  145. .get_engine_clock = &radeon_legacy_get_engine_clock,
  146. .set_engine_clock = &radeon_legacy_set_engine_clock,
  147. .get_memory_clock = &radeon_legacy_get_memory_clock,
  148. .set_memory_clock = NULL,
  149. .get_pcie_lanes = NULL,
  150. .set_pcie_lanes = NULL,
  151. .set_clock_gating = &radeon_legacy_set_clock_gating,
  152. .set_surface_reg = r100_set_surface_reg,
  153. .clear_surface_reg = r100_clear_surface_reg,
  154. .bandwidth_update = &r100_bandwidth_update,
  155. .hpd_init = &r100_hpd_init,
  156. .hpd_fini = &r100_hpd_fini,
  157. .hpd_sense = &r100_hpd_sense,
  158. .hpd_set_polarity = &r100_hpd_set_polarity,
  159. .ioctl_wait_idle = NULL,
  160. .gui_idle = &r100_gui_idle,
  161. .pm_misc = &r100_pm_misc,
  162. .pm_prepare = &r100_pm_prepare,
  163. .pm_finish = &r100_pm_finish,
  164. .pm_init_profile = &r100_pm_init_profile,
  165. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  166. };
  167. static struct radeon_asic r200_asic = {
  168. .init = &r100_init,
  169. .fini = &r100_fini,
  170. .suspend = &r100_suspend,
  171. .resume = &r100_resume,
  172. .vga_set_state = &r100_vga_set_state,
  173. .gpu_is_lockup = &r100_gpu_is_lockup,
  174. .asic_reset = &r100_asic_reset,
  175. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  176. .gart_set_page = &r100_pci_gart_set_page,
  177. .cp_commit = &r100_cp_commit,
  178. .ring_start = &r100_ring_start,
  179. .ring_test = &r100_ring_test,
  180. .ring_ib_execute = &r100_ring_ib_execute,
  181. .irq_set = &r100_irq_set,
  182. .irq_process = &r100_irq_process,
  183. .get_vblank_counter = &r100_get_vblank_counter,
  184. .fence_ring_emit = &r100_fence_ring_emit,
  185. .cs_parse = &r100_cs_parse,
  186. .copy_blit = &r100_copy_blit,
  187. .copy_dma = &r200_copy_dma,
  188. .copy = &r100_copy_blit,
  189. .get_engine_clock = &radeon_legacy_get_engine_clock,
  190. .set_engine_clock = &radeon_legacy_set_engine_clock,
  191. .get_memory_clock = &radeon_legacy_get_memory_clock,
  192. .set_memory_clock = NULL,
  193. .set_pcie_lanes = NULL,
  194. .set_clock_gating = &radeon_legacy_set_clock_gating,
  195. .set_surface_reg = r100_set_surface_reg,
  196. .clear_surface_reg = r100_clear_surface_reg,
  197. .bandwidth_update = &r100_bandwidth_update,
  198. .hpd_init = &r100_hpd_init,
  199. .hpd_fini = &r100_hpd_fini,
  200. .hpd_sense = &r100_hpd_sense,
  201. .hpd_set_polarity = &r100_hpd_set_polarity,
  202. .ioctl_wait_idle = NULL,
  203. .gui_idle = &r100_gui_idle,
  204. .pm_misc = &r100_pm_misc,
  205. .pm_prepare = &r100_pm_prepare,
  206. .pm_finish = &r100_pm_finish,
  207. .pm_init_profile = &r100_pm_init_profile,
  208. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  209. };
  210. static struct radeon_asic r300_asic = {
  211. .init = &r300_init,
  212. .fini = &r300_fini,
  213. .suspend = &r300_suspend,
  214. .resume = &r300_resume,
  215. .vga_set_state = &r100_vga_set_state,
  216. .gpu_is_lockup = &r300_gpu_is_lockup,
  217. .asic_reset = &r300_asic_reset,
  218. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  219. .gart_set_page = &r100_pci_gart_set_page,
  220. .cp_commit = &r100_cp_commit,
  221. .ring_start = &r300_ring_start,
  222. .ring_test = &r100_ring_test,
  223. .ring_ib_execute = &r100_ring_ib_execute,
  224. .irq_set = &r100_irq_set,
  225. .irq_process = &r100_irq_process,
  226. .get_vblank_counter = &r100_get_vblank_counter,
  227. .fence_ring_emit = &r300_fence_ring_emit,
  228. .cs_parse = &r300_cs_parse,
  229. .copy_blit = &r100_copy_blit,
  230. .copy_dma = &r200_copy_dma,
  231. .copy = &r100_copy_blit,
  232. .get_engine_clock = &radeon_legacy_get_engine_clock,
  233. .set_engine_clock = &radeon_legacy_set_engine_clock,
  234. .get_memory_clock = &radeon_legacy_get_memory_clock,
  235. .set_memory_clock = NULL,
  236. .get_pcie_lanes = &rv370_get_pcie_lanes,
  237. .set_pcie_lanes = &rv370_set_pcie_lanes,
  238. .set_clock_gating = &radeon_legacy_set_clock_gating,
  239. .set_surface_reg = r100_set_surface_reg,
  240. .clear_surface_reg = r100_clear_surface_reg,
  241. .bandwidth_update = &r100_bandwidth_update,
  242. .hpd_init = &r100_hpd_init,
  243. .hpd_fini = &r100_hpd_fini,
  244. .hpd_sense = &r100_hpd_sense,
  245. .hpd_set_polarity = &r100_hpd_set_polarity,
  246. .ioctl_wait_idle = NULL,
  247. .gui_idle = &r100_gui_idle,
  248. .pm_misc = &r100_pm_misc,
  249. .pm_prepare = &r100_pm_prepare,
  250. .pm_finish = &r100_pm_finish,
  251. .pm_init_profile = &r100_pm_init_profile,
  252. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  253. };
  254. static struct radeon_asic r300_asic_pcie = {
  255. .init = &r300_init,
  256. .fini = &r300_fini,
  257. .suspend = &r300_suspend,
  258. .resume = &r300_resume,
  259. .vga_set_state = &r100_vga_set_state,
  260. .gpu_is_lockup = &r300_gpu_is_lockup,
  261. .asic_reset = &r300_asic_reset,
  262. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  263. .gart_set_page = &rv370_pcie_gart_set_page,
  264. .cp_commit = &r100_cp_commit,
  265. .ring_start = &r300_ring_start,
  266. .ring_test = &r100_ring_test,
  267. .ring_ib_execute = &r100_ring_ib_execute,
  268. .irq_set = &r100_irq_set,
  269. .irq_process = &r100_irq_process,
  270. .get_vblank_counter = &r100_get_vblank_counter,
  271. .fence_ring_emit = &r300_fence_ring_emit,
  272. .cs_parse = &r300_cs_parse,
  273. .copy_blit = &r100_copy_blit,
  274. .copy_dma = &r200_copy_dma,
  275. .copy = &r100_copy_blit,
  276. .get_engine_clock = &radeon_legacy_get_engine_clock,
  277. .set_engine_clock = &radeon_legacy_set_engine_clock,
  278. .get_memory_clock = &radeon_legacy_get_memory_clock,
  279. .set_memory_clock = NULL,
  280. .set_pcie_lanes = &rv370_set_pcie_lanes,
  281. .set_clock_gating = &radeon_legacy_set_clock_gating,
  282. .set_surface_reg = r100_set_surface_reg,
  283. .clear_surface_reg = r100_clear_surface_reg,
  284. .bandwidth_update = &r100_bandwidth_update,
  285. .hpd_init = &r100_hpd_init,
  286. .hpd_fini = &r100_hpd_fini,
  287. .hpd_sense = &r100_hpd_sense,
  288. .hpd_set_polarity = &r100_hpd_set_polarity,
  289. .ioctl_wait_idle = NULL,
  290. .gui_idle = &r100_gui_idle,
  291. .pm_misc = &r100_pm_misc,
  292. .pm_prepare = &r100_pm_prepare,
  293. .pm_finish = &r100_pm_finish,
  294. .pm_init_profile = &r100_pm_init_profile,
  295. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  296. };
  297. static struct radeon_asic r420_asic = {
  298. .init = &r420_init,
  299. .fini = &r420_fini,
  300. .suspend = &r420_suspend,
  301. .resume = &r420_resume,
  302. .vga_set_state = &r100_vga_set_state,
  303. .gpu_is_lockup = &r300_gpu_is_lockup,
  304. .asic_reset = &r300_asic_reset,
  305. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  306. .gart_set_page = &rv370_pcie_gart_set_page,
  307. .cp_commit = &r100_cp_commit,
  308. .ring_start = &r300_ring_start,
  309. .ring_test = &r100_ring_test,
  310. .ring_ib_execute = &r100_ring_ib_execute,
  311. .irq_set = &r100_irq_set,
  312. .irq_process = &r100_irq_process,
  313. .get_vblank_counter = &r100_get_vblank_counter,
  314. .fence_ring_emit = &r300_fence_ring_emit,
  315. .cs_parse = &r300_cs_parse,
  316. .copy_blit = &r100_copy_blit,
  317. .copy_dma = &r200_copy_dma,
  318. .copy = &r100_copy_blit,
  319. .get_engine_clock = &radeon_atom_get_engine_clock,
  320. .set_engine_clock = &radeon_atom_set_engine_clock,
  321. .get_memory_clock = &radeon_atom_get_memory_clock,
  322. .set_memory_clock = &radeon_atom_set_memory_clock,
  323. .get_pcie_lanes = &rv370_get_pcie_lanes,
  324. .set_pcie_lanes = &rv370_set_pcie_lanes,
  325. .set_clock_gating = &radeon_atom_set_clock_gating,
  326. .set_surface_reg = r100_set_surface_reg,
  327. .clear_surface_reg = r100_clear_surface_reg,
  328. .bandwidth_update = &r100_bandwidth_update,
  329. .hpd_init = &r100_hpd_init,
  330. .hpd_fini = &r100_hpd_fini,
  331. .hpd_sense = &r100_hpd_sense,
  332. .hpd_set_polarity = &r100_hpd_set_polarity,
  333. .ioctl_wait_idle = NULL,
  334. .gui_idle = &r100_gui_idle,
  335. .pm_misc = &r100_pm_misc,
  336. .pm_prepare = &r100_pm_prepare,
  337. .pm_finish = &r100_pm_finish,
  338. .pm_init_profile = &r420_pm_init_profile,
  339. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  340. };
  341. static struct radeon_asic rs400_asic = {
  342. .init = &rs400_init,
  343. .fini = &rs400_fini,
  344. .suspend = &rs400_suspend,
  345. .resume = &rs400_resume,
  346. .vga_set_state = &r100_vga_set_state,
  347. .gpu_is_lockup = &r300_gpu_is_lockup,
  348. .asic_reset = &r300_asic_reset,
  349. .gart_tlb_flush = &rs400_gart_tlb_flush,
  350. .gart_set_page = &rs400_gart_set_page,
  351. .cp_commit = &r100_cp_commit,
  352. .ring_start = &r300_ring_start,
  353. .ring_test = &r100_ring_test,
  354. .ring_ib_execute = &r100_ring_ib_execute,
  355. .irq_set = &r100_irq_set,
  356. .irq_process = &r100_irq_process,
  357. .get_vblank_counter = &r100_get_vblank_counter,
  358. .fence_ring_emit = &r300_fence_ring_emit,
  359. .cs_parse = &r300_cs_parse,
  360. .copy_blit = &r100_copy_blit,
  361. .copy_dma = &r200_copy_dma,
  362. .copy = &r100_copy_blit,
  363. .get_engine_clock = &radeon_legacy_get_engine_clock,
  364. .set_engine_clock = &radeon_legacy_set_engine_clock,
  365. .get_memory_clock = &radeon_legacy_get_memory_clock,
  366. .set_memory_clock = NULL,
  367. .get_pcie_lanes = NULL,
  368. .set_pcie_lanes = NULL,
  369. .set_clock_gating = &radeon_legacy_set_clock_gating,
  370. .set_surface_reg = r100_set_surface_reg,
  371. .clear_surface_reg = r100_clear_surface_reg,
  372. .bandwidth_update = &r100_bandwidth_update,
  373. .hpd_init = &r100_hpd_init,
  374. .hpd_fini = &r100_hpd_fini,
  375. .hpd_sense = &r100_hpd_sense,
  376. .hpd_set_polarity = &r100_hpd_set_polarity,
  377. .ioctl_wait_idle = NULL,
  378. .gui_idle = &r100_gui_idle,
  379. .pm_misc = &r100_pm_misc,
  380. .pm_prepare = &r100_pm_prepare,
  381. .pm_finish = &r100_pm_finish,
  382. .pm_init_profile = &r100_pm_init_profile,
  383. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  384. };
  385. static struct radeon_asic rs600_asic = {
  386. .init = &rs600_init,
  387. .fini = &rs600_fini,
  388. .suspend = &rs600_suspend,
  389. .resume = &rs600_resume,
  390. .vga_set_state = &r100_vga_set_state,
  391. .gpu_is_lockup = &r300_gpu_is_lockup,
  392. .asic_reset = &rs600_asic_reset,
  393. .gart_tlb_flush = &rs600_gart_tlb_flush,
  394. .gart_set_page = &rs600_gart_set_page,
  395. .cp_commit = &r100_cp_commit,
  396. .ring_start = &r300_ring_start,
  397. .ring_test = &r100_ring_test,
  398. .ring_ib_execute = &r100_ring_ib_execute,
  399. .irq_set = &rs600_irq_set,
  400. .irq_process = &rs600_irq_process,
  401. .get_vblank_counter = &rs600_get_vblank_counter,
  402. .fence_ring_emit = &r300_fence_ring_emit,
  403. .cs_parse = &r300_cs_parse,
  404. .copy_blit = &r100_copy_blit,
  405. .copy_dma = &r200_copy_dma,
  406. .copy = &r100_copy_blit,
  407. .get_engine_clock = &radeon_atom_get_engine_clock,
  408. .set_engine_clock = &radeon_atom_set_engine_clock,
  409. .get_memory_clock = &radeon_atom_get_memory_clock,
  410. .set_memory_clock = &radeon_atom_set_memory_clock,
  411. .get_pcie_lanes = NULL,
  412. .set_pcie_lanes = NULL,
  413. .set_clock_gating = &radeon_atom_set_clock_gating,
  414. .set_surface_reg = r100_set_surface_reg,
  415. .clear_surface_reg = r100_clear_surface_reg,
  416. .bandwidth_update = &rs600_bandwidth_update,
  417. .hpd_init = &rs600_hpd_init,
  418. .hpd_fini = &rs600_hpd_fini,
  419. .hpd_sense = &rs600_hpd_sense,
  420. .hpd_set_polarity = &rs600_hpd_set_polarity,
  421. .ioctl_wait_idle = NULL,
  422. .gui_idle = &r100_gui_idle,
  423. .pm_misc = &rs600_pm_misc,
  424. .pm_prepare = &rs600_pm_prepare,
  425. .pm_finish = &rs600_pm_finish,
  426. .pm_init_profile = &r420_pm_init_profile,
  427. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  428. };
  429. static struct radeon_asic rs690_asic = {
  430. .init = &rs690_init,
  431. .fini = &rs690_fini,
  432. .suspend = &rs690_suspend,
  433. .resume = &rs690_resume,
  434. .vga_set_state = &r100_vga_set_state,
  435. .gpu_is_lockup = &r300_gpu_is_lockup,
  436. .asic_reset = &rs600_asic_reset,
  437. .gart_tlb_flush = &rs400_gart_tlb_flush,
  438. .gart_set_page = &rs400_gart_set_page,
  439. .cp_commit = &r100_cp_commit,
  440. .ring_start = &r300_ring_start,
  441. .ring_test = &r100_ring_test,
  442. .ring_ib_execute = &r100_ring_ib_execute,
  443. .irq_set = &rs600_irq_set,
  444. .irq_process = &rs600_irq_process,
  445. .get_vblank_counter = &rs600_get_vblank_counter,
  446. .fence_ring_emit = &r300_fence_ring_emit,
  447. .cs_parse = &r300_cs_parse,
  448. .copy_blit = &r100_copy_blit,
  449. .copy_dma = &r200_copy_dma,
  450. .copy = &r200_copy_dma,
  451. .get_engine_clock = &radeon_atom_get_engine_clock,
  452. .set_engine_clock = &radeon_atom_set_engine_clock,
  453. .get_memory_clock = &radeon_atom_get_memory_clock,
  454. .set_memory_clock = &radeon_atom_set_memory_clock,
  455. .get_pcie_lanes = NULL,
  456. .set_pcie_lanes = NULL,
  457. .set_clock_gating = &radeon_atom_set_clock_gating,
  458. .set_surface_reg = r100_set_surface_reg,
  459. .clear_surface_reg = r100_clear_surface_reg,
  460. .bandwidth_update = &rs690_bandwidth_update,
  461. .hpd_init = &rs600_hpd_init,
  462. .hpd_fini = &rs600_hpd_fini,
  463. .hpd_sense = &rs600_hpd_sense,
  464. .hpd_set_polarity = &rs600_hpd_set_polarity,
  465. .ioctl_wait_idle = NULL,
  466. .gui_idle = &r100_gui_idle,
  467. .pm_misc = &rs600_pm_misc,
  468. .pm_prepare = &rs600_pm_prepare,
  469. .pm_finish = &rs600_pm_finish,
  470. .pm_init_profile = &r420_pm_init_profile,
  471. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  472. };
  473. static struct radeon_asic rv515_asic = {
  474. .init = &rv515_init,
  475. .fini = &rv515_fini,
  476. .suspend = &rv515_suspend,
  477. .resume = &rv515_resume,
  478. .vga_set_state = &r100_vga_set_state,
  479. .gpu_is_lockup = &r300_gpu_is_lockup,
  480. .asic_reset = &rs600_asic_reset,
  481. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  482. .gart_set_page = &rv370_pcie_gart_set_page,
  483. .cp_commit = &r100_cp_commit,
  484. .ring_start = &rv515_ring_start,
  485. .ring_test = &r100_ring_test,
  486. .ring_ib_execute = &r100_ring_ib_execute,
  487. .irq_set = &rs600_irq_set,
  488. .irq_process = &rs600_irq_process,
  489. .get_vblank_counter = &rs600_get_vblank_counter,
  490. .fence_ring_emit = &r300_fence_ring_emit,
  491. .cs_parse = &r300_cs_parse,
  492. .copy_blit = &r100_copy_blit,
  493. .copy_dma = &r200_copy_dma,
  494. .copy = &r100_copy_blit,
  495. .get_engine_clock = &radeon_atom_get_engine_clock,
  496. .set_engine_clock = &radeon_atom_set_engine_clock,
  497. .get_memory_clock = &radeon_atom_get_memory_clock,
  498. .set_memory_clock = &radeon_atom_set_memory_clock,
  499. .get_pcie_lanes = &rv370_get_pcie_lanes,
  500. .set_pcie_lanes = &rv370_set_pcie_lanes,
  501. .set_clock_gating = &radeon_atom_set_clock_gating,
  502. .set_surface_reg = r100_set_surface_reg,
  503. .clear_surface_reg = r100_clear_surface_reg,
  504. .bandwidth_update = &rv515_bandwidth_update,
  505. .hpd_init = &rs600_hpd_init,
  506. .hpd_fini = &rs600_hpd_fini,
  507. .hpd_sense = &rs600_hpd_sense,
  508. .hpd_set_polarity = &rs600_hpd_set_polarity,
  509. .ioctl_wait_idle = NULL,
  510. .gui_idle = &r100_gui_idle,
  511. .pm_misc = &rs600_pm_misc,
  512. .pm_prepare = &rs600_pm_prepare,
  513. .pm_finish = &rs600_pm_finish,
  514. .pm_init_profile = &r420_pm_init_profile,
  515. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  516. };
  517. static struct radeon_asic r520_asic = {
  518. .init = &r520_init,
  519. .fini = &rv515_fini,
  520. .suspend = &rv515_suspend,
  521. .resume = &r520_resume,
  522. .vga_set_state = &r100_vga_set_state,
  523. .gpu_is_lockup = &r300_gpu_is_lockup,
  524. .asic_reset = &rs600_asic_reset,
  525. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  526. .gart_set_page = &rv370_pcie_gart_set_page,
  527. .cp_commit = &r100_cp_commit,
  528. .ring_start = &rv515_ring_start,
  529. .ring_test = &r100_ring_test,
  530. .ring_ib_execute = &r100_ring_ib_execute,
  531. .irq_set = &rs600_irq_set,
  532. .irq_process = &rs600_irq_process,
  533. .get_vblank_counter = &rs600_get_vblank_counter,
  534. .fence_ring_emit = &r300_fence_ring_emit,
  535. .cs_parse = &r300_cs_parse,
  536. .copy_blit = &r100_copy_blit,
  537. .copy_dma = &r200_copy_dma,
  538. .copy = &r100_copy_blit,
  539. .get_engine_clock = &radeon_atom_get_engine_clock,
  540. .set_engine_clock = &radeon_atom_set_engine_clock,
  541. .get_memory_clock = &radeon_atom_get_memory_clock,
  542. .set_memory_clock = &radeon_atom_set_memory_clock,
  543. .get_pcie_lanes = &rv370_get_pcie_lanes,
  544. .set_pcie_lanes = &rv370_set_pcie_lanes,
  545. .set_clock_gating = &radeon_atom_set_clock_gating,
  546. .set_surface_reg = r100_set_surface_reg,
  547. .clear_surface_reg = r100_clear_surface_reg,
  548. .bandwidth_update = &rv515_bandwidth_update,
  549. .hpd_init = &rs600_hpd_init,
  550. .hpd_fini = &rs600_hpd_fini,
  551. .hpd_sense = &rs600_hpd_sense,
  552. .hpd_set_polarity = &rs600_hpd_set_polarity,
  553. .ioctl_wait_idle = NULL,
  554. .gui_idle = &r100_gui_idle,
  555. .pm_misc = &rs600_pm_misc,
  556. .pm_prepare = &rs600_pm_prepare,
  557. .pm_finish = &rs600_pm_finish,
  558. .pm_init_profile = &r420_pm_init_profile,
  559. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  560. };
  561. static struct radeon_asic r600_asic = {
  562. .init = &r600_init,
  563. .fini = &r600_fini,
  564. .suspend = &r600_suspend,
  565. .resume = &r600_resume,
  566. .cp_commit = &r600_cp_commit,
  567. .vga_set_state = &r600_vga_set_state,
  568. .gpu_is_lockup = &r600_gpu_is_lockup,
  569. .asic_reset = &r600_asic_reset,
  570. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  571. .gart_set_page = &rs600_gart_set_page,
  572. .ring_test = &r600_ring_test,
  573. .ring_ib_execute = &r600_ring_ib_execute,
  574. .irq_set = &r600_irq_set,
  575. .irq_process = &r600_irq_process,
  576. .get_vblank_counter = &rs600_get_vblank_counter,
  577. .fence_ring_emit = &r600_fence_ring_emit,
  578. .cs_parse = &r600_cs_parse,
  579. .copy_blit = &r600_copy_blit,
  580. .copy_dma = &r600_copy_blit,
  581. .copy = &r600_copy_blit,
  582. .get_engine_clock = &radeon_atom_get_engine_clock,
  583. .set_engine_clock = &radeon_atom_set_engine_clock,
  584. .get_memory_clock = &radeon_atom_get_memory_clock,
  585. .set_memory_clock = &radeon_atom_set_memory_clock,
  586. .get_pcie_lanes = &rv370_get_pcie_lanes,
  587. .set_pcie_lanes = NULL,
  588. .set_clock_gating = NULL,
  589. .set_surface_reg = r600_set_surface_reg,
  590. .clear_surface_reg = r600_clear_surface_reg,
  591. .bandwidth_update = &rv515_bandwidth_update,
  592. .hpd_init = &r600_hpd_init,
  593. .hpd_fini = &r600_hpd_fini,
  594. .hpd_sense = &r600_hpd_sense,
  595. .hpd_set_polarity = &r600_hpd_set_polarity,
  596. .ioctl_wait_idle = r600_ioctl_wait_idle,
  597. .gui_idle = &r600_gui_idle,
  598. .pm_misc = &r600_pm_misc,
  599. .pm_prepare = &rs600_pm_prepare,
  600. .pm_finish = &rs600_pm_finish,
  601. .pm_init_profile = &r600_pm_init_profile,
  602. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  603. };
  604. static struct radeon_asic rs780_asic = {
  605. .init = &r600_init,
  606. .fini = &r600_fini,
  607. .suspend = &r600_suspend,
  608. .resume = &r600_resume,
  609. .cp_commit = &r600_cp_commit,
  610. .gpu_is_lockup = &r600_gpu_is_lockup,
  611. .vga_set_state = &r600_vga_set_state,
  612. .asic_reset = &r600_asic_reset,
  613. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  614. .gart_set_page = &rs600_gart_set_page,
  615. .ring_test = &r600_ring_test,
  616. .ring_ib_execute = &r600_ring_ib_execute,
  617. .irq_set = &r600_irq_set,
  618. .irq_process = &r600_irq_process,
  619. .get_vblank_counter = &rs600_get_vblank_counter,
  620. .fence_ring_emit = &r600_fence_ring_emit,
  621. .cs_parse = &r600_cs_parse,
  622. .copy_blit = &r600_copy_blit,
  623. .copy_dma = &r600_copy_blit,
  624. .copy = &r600_copy_blit,
  625. .get_engine_clock = &radeon_atom_get_engine_clock,
  626. .set_engine_clock = &radeon_atom_set_engine_clock,
  627. .get_memory_clock = NULL,
  628. .set_memory_clock = NULL,
  629. .get_pcie_lanes = NULL,
  630. .set_pcie_lanes = NULL,
  631. .set_clock_gating = NULL,
  632. .set_surface_reg = r600_set_surface_reg,
  633. .clear_surface_reg = r600_clear_surface_reg,
  634. .bandwidth_update = &rs690_bandwidth_update,
  635. .hpd_init = &r600_hpd_init,
  636. .hpd_fini = &r600_hpd_fini,
  637. .hpd_sense = &r600_hpd_sense,
  638. .hpd_set_polarity = &r600_hpd_set_polarity,
  639. .ioctl_wait_idle = r600_ioctl_wait_idle,
  640. .gui_idle = &r600_gui_idle,
  641. .pm_misc = &r600_pm_misc,
  642. .pm_prepare = &rs600_pm_prepare,
  643. .pm_finish = &rs600_pm_finish,
  644. .pm_init_profile = &rs780_pm_init_profile,
  645. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  646. };
  647. static struct radeon_asic rv770_asic = {
  648. .init = &rv770_init,
  649. .fini = &rv770_fini,
  650. .suspend = &rv770_suspend,
  651. .resume = &rv770_resume,
  652. .cp_commit = &r600_cp_commit,
  653. .asic_reset = &r600_asic_reset,
  654. .gpu_is_lockup = &r600_gpu_is_lockup,
  655. .vga_set_state = &r600_vga_set_state,
  656. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  657. .gart_set_page = &rs600_gart_set_page,
  658. .ring_test = &r600_ring_test,
  659. .ring_ib_execute = &r600_ring_ib_execute,
  660. .irq_set = &r600_irq_set,
  661. .irq_process = &r600_irq_process,
  662. .get_vblank_counter = &rs600_get_vblank_counter,
  663. .fence_ring_emit = &r600_fence_ring_emit,
  664. .cs_parse = &r600_cs_parse,
  665. .copy_blit = &r600_copy_blit,
  666. .copy_dma = &r600_copy_blit,
  667. .copy = &r600_copy_blit,
  668. .get_engine_clock = &radeon_atom_get_engine_clock,
  669. .set_engine_clock = &radeon_atom_set_engine_clock,
  670. .get_memory_clock = &radeon_atom_get_memory_clock,
  671. .set_memory_clock = &radeon_atom_set_memory_clock,
  672. .get_pcie_lanes = &rv370_get_pcie_lanes,
  673. .set_pcie_lanes = NULL,
  674. .set_clock_gating = &radeon_atom_set_clock_gating,
  675. .set_surface_reg = r600_set_surface_reg,
  676. .clear_surface_reg = r600_clear_surface_reg,
  677. .bandwidth_update = &rv515_bandwidth_update,
  678. .hpd_init = &r600_hpd_init,
  679. .hpd_fini = &r600_hpd_fini,
  680. .hpd_sense = &r600_hpd_sense,
  681. .hpd_set_polarity = &r600_hpd_set_polarity,
  682. .ioctl_wait_idle = r600_ioctl_wait_idle,
  683. .gui_idle = &r600_gui_idle,
  684. .pm_misc = &rv770_pm_misc,
  685. .pm_prepare = &rs600_pm_prepare,
  686. .pm_finish = &rs600_pm_finish,
  687. .pm_init_profile = &r600_pm_init_profile,
  688. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  689. };
  690. static struct radeon_asic evergreen_asic = {
  691. .init = &evergreen_init,
  692. .fini = &evergreen_fini,
  693. .suspend = &evergreen_suspend,
  694. .resume = &evergreen_resume,
  695. .cp_commit = &r600_cp_commit,
  696. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  697. .asic_reset = &evergreen_asic_reset,
  698. .vga_set_state = &r600_vga_set_state,
  699. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  700. .gart_set_page = &rs600_gart_set_page,
  701. .ring_test = &r600_ring_test,
  702. .ring_ib_execute = &r600_ring_ib_execute,
  703. .irq_set = &evergreen_irq_set,
  704. .irq_process = &evergreen_irq_process,
  705. .get_vblank_counter = &evergreen_get_vblank_counter,
  706. .fence_ring_emit = &r600_fence_ring_emit,
  707. .cs_parse = &evergreen_cs_parse,
  708. .copy_blit = NULL,
  709. .copy_dma = NULL,
  710. .copy = NULL,
  711. .get_engine_clock = &radeon_atom_get_engine_clock,
  712. .set_engine_clock = &radeon_atom_set_engine_clock,
  713. .get_memory_clock = &radeon_atom_get_memory_clock,
  714. .set_memory_clock = &radeon_atom_set_memory_clock,
  715. .set_pcie_lanes = NULL,
  716. .set_clock_gating = NULL,
  717. .set_surface_reg = r600_set_surface_reg,
  718. .clear_surface_reg = r600_clear_surface_reg,
  719. .bandwidth_update = &evergreen_bandwidth_update,
  720. .hpd_init = &evergreen_hpd_init,
  721. .hpd_fini = &evergreen_hpd_fini,
  722. .hpd_sense = &evergreen_hpd_sense,
  723. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  724. .gui_idle = &r600_gui_idle,
  725. .pm_misc = &evergreen_pm_misc,
  726. .pm_prepare = &evergreen_pm_prepare,
  727. .pm_finish = &evergreen_pm_finish,
  728. .pm_init_profile = &r600_pm_init_profile,
  729. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  730. };
  731. int radeon_asic_init(struct radeon_device *rdev)
  732. {
  733. radeon_register_accessor_init(rdev);
  734. switch (rdev->family) {
  735. case CHIP_R100:
  736. case CHIP_RV100:
  737. case CHIP_RS100:
  738. case CHIP_RV200:
  739. case CHIP_RS200:
  740. rdev->asic = &r100_asic;
  741. break;
  742. case CHIP_R200:
  743. case CHIP_RV250:
  744. case CHIP_RS300:
  745. case CHIP_RV280:
  746. rdev->asic = &r200_asic;
  747. break;
  748. case CHIP_R300:
  749. case CHIP_R350:
  750. case CHIP_RV350:
  751. case CHIP_RV380:
  752. if (rdev->flags & RADEON_IS_PCIE)
  753. rdev->asic = &r300_asic_pcie;
  754. else
  755. rdev->asic = &r300_asic;
  756. break;
  757. case CHIP_R420:
  758. case CHIP_R423:
  759. case CHIP_RV410:
  760. rdev->asic = &r420_asic;
  761. /* handle macs */
  762. if (rdev->bios == NULL) {
  763. rdev->asic->get_engine_clock = &radeon_legacy_get_engine_clock;
  764. rdev->asic->set_engine_clock = &radeon_legacy_set_engine_clock;
  765. rdev->asic->get_memory_clock = &radeon_legacy_get_memory_clock;
  766. rdev->asic->set_memory_clock = NULL;
  767. }
  768. break;
  769. case CHIP_RS400:
  770. case CHIP_RS480:
  771. rdev->asic = &rs400_asic;
  772. break;
  773. case CHIP_RS600:
  774. rdev->asic = &rs600_asic;
  775. break;
  776. case CHIP_RS690:
  777. case CHIP_RS740:
  778. rdev->asic = &rs690_asic;
  779. break;
  780. case CHIP_RV515:
  781. rdev->asic = &rv515_asic;
  782. break;
  783. case CHIP_R520:
  784. case CHIP_RV530:
  785. case CHIP_RV560:
  786. case CHIP_RV570:
  787. case CHIP_R580:
  788. rdev->asic = &r520_asic;
  789. break;
  790. case CHIP_R600:
  791. case CHIP_RV610:
  792. case CHIP_RV630:
  793. case CHIP_RV620:
  794. case CHIP_RV635:
  795. case CHIP_RV670:
  796. rdev->asic = &r600_asic;
  797. break;
  798. case CHIP_RS780:
  799. case CHIP_RS880:
  800. rdev->asic = &rs780_asic;
  801. break;
  802. case CHIP_RV770:
  803. case CHIP_RV730:
  804. case CHIP_RV710:
  805. case CHIP_RV740:
  806. rdev->asic = &rv770_asic;
  807. break;
  808. case CHIP_CEDAR:
  809. case CHIP_REDWOOD:
  810. case CHIP_JUNIPER:
  811. case CHIP_CYPRESS:
  812. case CHIP_HEMLOCK:
  813. rdev->asic = &evergreen_asic;
  814. break;
  815. default:
  816. /* FIXME: not supported yet */
  817. return -EINVAL;
  818. }
  819. if (rdev->flags & RADEON_IS_IGP) {
  820. rdev->asic->get_memory_clock = NULL;
  821. rdev->asic->set_memory_clock = NULL;
  822. }
  823. /* set the number of crtcs */
  824. if (rdev->flags & RADEON_SINGLE_CRTC)
  825. rdev->num_crtc = 1;
  826. else {
  827. if (ASIC_IS_DCE4(rdev))
  828. rdev->num_crtc = 6;
  829. else
  830. rdev->num_crtc = 2;
  831. }
  832. return 0;
  833. }
  834. /*
  835. * Wrapper around modesetting bits. Move to radeon_clocks.c?
  836. */
  837. int radeon_clocks_init(struct radeon_device *rdev)
  838. {
  839. int r;
  840. r = radeon_static_clocks_init(rdev->ddev);
  841. if (r) {
  842. return r;
  843. }
  844. DRM_INFO("Clocks initialized !\n");
  845. return 0;
  846. }
  847. void radeon_clocks_fini(struct radeon_device *rdev)
  848. {
  849. }