r600.c 103 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  91. {
  92. int i;
  93. rdev->pm.dynpm_can_upclock = true;
  94. rdev->pm.dynpm_can_downclock = true;
  95. /* power state array is low to high, default is first */
  96. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  97. int min_power_state_index = 0;
  98. if (rdev->pm.num_power_states > 2)
  99. min_power_state_index = 1;
  100. switch (rdev->pm.dynpm_planned_action) {
  101. case DYNPM_ACTION_MINIMUM:
  102. rdev->pm.requested_power_state_index = min_power_state_index;
  103. rdev->pm.requested_clock_mode_index = 0;
  104. rdev->pm.dynpm_can_downclock = false;
  105. break;
  106. case DYNPM_ACTION_DOWNCLOCK:
  107. if (rdev->pm.current_power_state_index == min_power_state_index) {
  108. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  109. rdev->pm.dynpm_can_downclock = false;
  110. } else {
  111. if (rdev->pm.active_crtc_count > 1) {
  112. for (i = 0; i < rdev->pm.num_power_states; i++) {
  113. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  114. continue;
  115. else if (i >= rdev->pm.current_power_state_index) {
  116. rdev->pm.requested_power_state_index =
  117. rdev->pm.current_power_state_index;
  118. break;
  119. } else {
  120. rdev->pm.requested_power_state_index = i;
  121. break;
  122. }
  123. }
  124. } else {
  125. if (rdev->pm.current_power_state_index == 0)
  126. rdev->pm.requested_power_state_index =
  127. rdev->pm.num_power_states - 1;
  128. else
  129. rdev->pm.requested_power_state_index =
  130. rdev->pm.current_power_state_index - 1;
  131. }
  132. }
  133. rdev->pm.requested_clock_mode_index = 0;
  134. /* don't use the power state if crtcs are active and no display flag is set */
  135. if ((rdev->pm.active_crtc_count > 0) &&
  136. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  137. clock_info[rdev->pm.requested_clock_mode_index].flags &
  138. RADEON_PM_MODE_NO_DISPLAY)) {
  139. rdev->pm.requested_power_state_index++;
  140. }
  141. break;
  142. case DYNPM_ACTION_UPCLOCK:
  143. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  144. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  145. rdev->pm.dynpm_can_upclock = false;
  146. } else {
  147. if (rdev->pm.active_crtc_count > 1) {
  148. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  149. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  150. continue;
  151. else if (i <= rdev->pm.current_power_state_index) {
  152. rdev->pm.requested_power_state_index =
  153. rdev->pm.current_power_state_index;
  154. break;
  155. } else {
  156. rdev->pm.requested_power_state_index = i;
  157. break;
  158. }
  159. }
  160. } else
  161. rdev->pm.requested_power_state_index =
  162. rdev->pm.current_power_state_index + 1;
  163. }
  164. rdev->pm.requested_clock_mode_index = 0;
  165. break;
  166. case DYNPM_ACTION_DEFAULT:
  167. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  168. rdev->pm.requested_clock_mode_index = 0;
  169. rdev->pm.dynpm_can_upclock = false;
  170. break;
  171. case DYNPM_ACTION_NONE:
  172. default:
  173. DRM_ERROR("Requested mode for not defined action\n");
  174. return;
  175. }
  176. } else {
  177. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  178. /* for now just select the first power state and switch between clock modes */
  179. /* power state array is low to high, default is first (0) */
  180. if (rdev->pm.active_crtc_count > 1) {
  181. rdev->pm.requested_power_state_index = -1;
  182. /* start at 1 as we don't want the default mode */
  183. for (i = 1; i < rdev->pm.num_power_states; i++) {
  184. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  185. continue;
  186. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  187. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  188. rdev->pm.requested_power_state_index = i;
  189. break;
  190. }
  191. }
  192. /* if nothing selected, grab the default state. */
  193. if (rdev->pm.requested_power_state_index == -1)
  194. rdev->pm.requested_power_state_index = 0;
  195. } else
  196. rdev->pm.requested_power_state_index = 1;
  197. switch (rdev->pm.dynpm_planned_action) {
  198. case DYNPM_ACTION_MINIMUM:
  199. rdev->pm.requested_clock_mode_index = 0;
  200. rdev->pm.dynpm_can_downclock = false;
  201. break;
  202. case DYNPM_ACTION_DOWNCLOCK:
  203. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  204. if (rdev->pm.current_clock_mode_index == 0) {
  205. rdev->pm.requested_clock_mode_index = 0;
  206. rdev->pm.dynpm_can_downclock = false;
  207. } else
  208. rdev->pm.requested_clock_mode_index =
  209. rdev->pm.current_clock_mode_index - 1;
  210. } else {
  211. rdev->pm.requested_clock_mode_index = 0;
  212. rdev->pm.dynpm_can_downclock = false;
  213. }
  214. /* don't use the power state if crtcs are active and no display flag is set */
  215. if ((rdev->pm.active_crtc_count > 0) &&
  216. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  217. clock_info[rdev->pm.requested_clock_mode_index].flags &
  218. RADEON_PM_MODE_NO_DISPLAY)) {
  219. rdev->pm.requested_clock_mode_index++;
  220. }
  221. break;
  222. case DYNPM_ACTION_UPCLOCK:
  223. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  224. if (rdev->pm.current_clock_mode_index ==
  225. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  226. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  227. rdev->pm.dynpm_can_upclock = false;
  228. } else
  229. rdev->pm.requested_clock_mode_index =
  230. rdev->pm.current_clock_mode_index + 1;
  231. } else {
  232. rdev->pm.requested_clock_mode_index =
  233. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  234. rdev->pm.dynpm_can_upclock = false;
  235. }
  236. break;
  237. case DYNPM_ACTION_DEFAULT:
  238. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  239. rdev->pm.requested_clock_mode_index = 0;
  240. rdev->pm.dynpm_can_upclock = false;
  241. break;
  242. case DYNPM_ACTION_NONE:
  243. default:
  244. DRM_ERROR("Requested mode for not defined action\n");
  245. return;
  246. }
  247. }
  248. DRM_DEBUG("Requested: e: %d m: %d p: %d\n",
  249. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  250. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  251. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  252. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  253. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  254. pcie_lanes);
  255. }
  256. static int r600_pm_get_type_index(struct radeon_device *rdev,
  257. enum radeon_pm_state_type ps_type,
  258. int instance)
  259. {
  260. int i;
  261. int found_instance = -1;
  262. for (i = 0; i < rdev->pm.num_power_states; i++) {
  263. if (rdev->pm.power_state[i].type == ps_type) {
  264. found_instance++;
  265. if (found_instance == instance)
  266. return i;
  267. }
  268. }
  269. /* return default if no match */
  270. return rdev->pm.default_power_state_index;
  271. }
  272. void rs780_pm_init_profile(struct radeon_device *rdev)
  273. {
  274. if (rdev->pm.num_power_states == 2) {
  275. /* default */
  276. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  277. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  278. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  280. /* low sh */
  281. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  282. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  283. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  285. /* mid sh */
  286. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  290. /* high sh */
  291. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  293. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  295. /* low mh */
  296. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  300. /* mid mh */
  301. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  305. /* high mh */
  306. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  310. } else if (rdev->pm.num_power_states == 3) {
  311. /* default */
  312. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  313. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  314. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  315. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  316. /* low sh */
  317. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  318. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  319. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  321. /* mid sh */
  322. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  324. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  326. /* high sh */
  327. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  329. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  331. /* low mh */
  332. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  334. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  336. /* mid mh */
  337. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  341. /* high mh */
  342. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  344. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  346. } else {
  347. /* default */
  348. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  349. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  350. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  351. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  352. /* low sh */
  353. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  354. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  355. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  357. /* mid sh */
  358. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  360. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  362. /* high sh */
  363. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  367. /* low mh */
  368. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  370. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  372. /* mid mh */
  373. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  377. /* high mh */
  378. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  380. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  382. }
  383. }
  384. void r600_pm_init_profile(struct radeon_device *rdev)
  385. {
  386. if (rdev->family == CHIP_R600) {
  387. /* XXX */
  388. /* default */
  389. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  390. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  391. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  392. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  393. /* low sh */
  394. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  395. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  396. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  397. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  398. /* mid sh */
  399. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  400. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  402. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  403. /* high sh */
  404. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  405. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  407. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  408. /* low mh */
  409. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  412. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  413. /* mid mh */
  414. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  417. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  418. /* high mh */
  419. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  422. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  423. } else {
  424. if (rdev->pm.num_power_states < 4) {
  425. /* default */
  426. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  428. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  429. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  430. /* low sh */
  431. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  432. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  433. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  434. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  435. /* mid sh */
  436. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  437. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  438. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  439. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  440. /* high sh */
  441. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  442. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  444. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  445. /* low mh */
  446. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  447. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  448. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  449. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  450. /* low mh */
  451. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  452. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  453. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  454. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  455. /* high mh */
  456. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  457. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  459. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  460. } else {
  461. /* default */
  462. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  463. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  464. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  466. /* low sh */
  467. if (rdev->flags & RADEON_IS_MOBILITY) {
  468. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  469. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  470. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  471. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  472. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  473. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  474. } else {
  475. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  476. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  478. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. }
  482. /* mid sh */
  483. if (rdev->flags & RADEON_IS_MOBILITY) {
  484. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  485. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  486. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  487. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  488. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  489. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  490. } else {
  491. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  492. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  493. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  494. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  495. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  497. }
  498. /* high sh */
  499. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  500. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  501. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  502. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  503. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  504. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  505. /* low mh */
  506. if (rdev->flags & RADEON_IS_MOBILITY) {
  507. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  508. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  509. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  510. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  511. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  512. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  513. } else {
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  515. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  517. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  518. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  519. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  520. }
  521. /* mid mh */
  522. if (rdev->flags & RADEON_IS_MOBILITY) {
  523. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  524. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  525. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  526. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  527. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  528. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  529. } else {
  530. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  531. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  532. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  533. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  534. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  535. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  536. }
  537. /* high mh */
  538. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  539. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  540. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  541. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  542. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  543. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  544. }
  545. }
  546. }
  547. void r600_pm_misc(struct radeon_device *rdev)
  548. {
  549. int req_ps_idx = rdev->pm.requested_power_state_index;
  550. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  551. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  552. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  553. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  554. if (voltage->voltage != rdev->pm.current_vddc) {
  555. radeon_atom_set_voltage(rdev, voltage->voltage);
  556. rdev->pm.current_vddc = voltage->voltage;
  557. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  558. }
  559. }
  560. }
  561. bool r600_gui_idle(struct radeon_device *rdev)
  562. {
  563. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  564. return false;
  565. else
  566. return true;
  567. }
  568. /* hpd for digital panel detect/disconnect */
  569. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  570. {
  571. bool connected = false;
  572. if (ASIC_IS_DCE3(rdev)) {
  573. switch (hpd) {
  574. case RADEON_HPD_1:
  575. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  576. connected = true;
  577. break;
  578. case RADEON_HPD_2:
  579. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  580. connected = true;
  581. break;
  582. case RADEON_HPD_3:
  583. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  584. connected = true;
  585. break;
  586. case RADEON_HPD_4:
  587. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  588. connected = true;
  589. break;
  590. /* DCE 3.2 */
  591. case RADEON_HPD_5:
  592. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  593. connected = true;
  594. break;
  595. case RADEON_HPD_6:
  596. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  597. connected = true;
  598. break;
  599. default:
  600. break;
  601. }
  602. } else {
  603. switch (hpd) {
  604. case RADEON_HPD_1:
  605. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  606. connected = true;
  607. break;
  608. case RADEON_HPD_2:
  609. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  610. connected = true;
  611. break;
  612. case RADEON_HPD_3:
  613. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  614. connected = true;
  615. break;
  616. default:
  617. break;
  618. }
  619. }
  620. return connected;
  621. }
  622. void r600_hpd_set_polarity(struct radeon_device *rdev,
  623. enum radeon_hpd_id hpd)
  624. {
  625. u32 tmp;
  626. bool connected = r600_hpd_sense(rdev, hpd);
  627. if (ASIC_IS_DCE3(rdev)) {
  628. switch (hpd) {
  629. case RADEON_HPD_1:
  630. tmp = RREG32(DC_HPD1_INT_CONTROL);
  631. if (connected)
  632. tmp &= ~DC_HPDx_INT_POLARITY;
  633. else
  634. tmp |= DC_HPDx_INT_POLARITY;
  635. WREG32(DC_HPD1_INT_CONTROL, tmp);
  636. break;
  637. case RADEON_HPD_2:
  638. tmp = RREG32(DC_HPD2_INT_CONTROL);
  639. if (connected)
  640. tmp &= ~DC_HPDx_INT_POLARITY;
  641. else
  642. tmp |= DC_HPDx_INT_POLARITY;
  643. WREG32(DC_HPD2_INT_CONTROL, tmp);
  644. break;
  645. case RADEON_HPD_3:
  646. tmp = RREG32(DC_HPD3_INT_CONTROL);
  647. if (connected)
  648. tmp &= ~DC_HPDx_INT_POLARITY;
  649. else
  650. tmp |= DC_HPDx_INT_POLARITY;
  651. WREG32(DC_HPD3_INT_CONTROL, tmp);
  652. break;
  653. case RADEON_HPD_4:
  654. tmp = RREG32(DC_HPD4_INT_CONTROL);
  655. if (connected)
  656. tmp &= ~DC_HPDx_INT_POLARITY;
  657. else
  658. tmp |= DC_HPDx_INT_POLARITY;
  659. WREG32(DC_HPD4_INT_CONTROL, tmp);
  660. break;
  661. case RADEON_HPD_5:
  662. tmp = RREG32(DC_HPD5_INT_CONTROL);
  663. if (connected)
  664. tmp &= ~DC_HPDx_INT_POLARITY;
  665. else
  666. tmp |= DC_HPDx_INT_POLARITY;
  667. WREG32(DC_HPD5_INT_CONTROL, tmp);
  668. break;
  669. /* DCE 3.2 */
  670. case RADEON_HPD_6:
  671. tmp = RREG32(DC_HPD6_INT_CONTROL);
  672. if (connected)
  673. tmp &= ~DC_HPDx_INT_POLARITY;
  674. else
  675. tmp |= DC_HPDx_INT_POLARITY;
  676. WREG32(DC_HPD6_INT_CONTROL, tmp);
  677. break;
  678. default:
  679. break;
  680. }
  681. } else {
  682. switch (hpd) {
  683. case RADEON_HPD_1:
  684. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  685. if (connected)
  686. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  687. else
  688. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  689. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  690. break;
  691. case RADEON_HPD_2:
  692. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  693. if (connected)
  694. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  695. else
  696. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  697. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  698. break;
  699. case RADEON_HPD_3:
  700. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  701. if (connected)
  702. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  703. else
  704. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  705. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  706. break;
  707. default:
  708. break;
  709. }
  710. }
  711. }
  712. void r600_hpd_init(struct radeon_device *rdev)
  713. {
  714. struct drm_device *dev = rdev->ddev;
  715. struct drm_connector *connector;
  716. if (ASIC_IS_DCE3(rdev)) {
  717. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  718. if (ASIC_IS_DCE32(rdev))
  719. tmp |= DC_HPDx_EN;
  720. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  721. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  722. switch (radeon_connector->hpd.hpd) {
  723. case RADEON_HPD_1:
  724. WREG32(DC_HPD1_CONTROL, tmp);
  725. rdev->irq.hpd[0] = true;
  726. break;
  727. case RADEON_HPD_2:
  728. WREG32(DC_HPD2_CONTROL, tmp);
  729. rdev->irq.hpd[1] = true;
  730. break;
  731. case RADEON_HPD_3:
  732. WREG32(DC_HPD3_CONTROL, tmp);
  733. rdev->irq.hpd[2] = true;
  734. break;
  735. case RADEON_HPD_4:
  736. WREG32(DC_HPD4_CONTROL, tmp);
  737. rdev->irq.hpd[3] = true;
  738. break;
  739. /* DCE 3.2 */
  740. case RADEON_HPD_5:
  741. WREG32(DC_HPD5_CONTROL, tmp);
  742. rdev->irq.hpd[4] = true;
  743. break;
  744. case RADEON_HPD_6:
  745. WREG32(DC_HPD6_CONTROL, tmp);
  746. rdev->irq.hpd[5] = true;
  747. break;
  748. default:
  749. break;
  750. }
  751. }
  752. } else {
  753. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  754. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  755. switch (radeon_connector->hpd.hpd) {
  756. case RADEON_HPD_1:
  757. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  758. rdev->irq.hpd[0] = true;
  759. break;
  760. case RADEON_HPD_2:
  761. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  762. rdev->irq.hpd[1] = true;
  763. break;
  764. case RADEON_HPD_3:
  765. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  766. rdev->irq.hpd[2] = true;
  767. break;
  768. default:
  769. break;
  770. }
  771. }
  772. }
  773. if (rdev->irq.installed)
  774. r600_irq_set(rdev);
  775. }
  776. void r600_hpd_fini(struct radeon_device *rdev)
  777. {
  778. struct drm_device *dev = rdev->ddev;
  779. struct drm_connector *connector;
  780. if (ASIC_IS_DCE3(rdev)) {
  781. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  782. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  783. switch (radeon_connector->hpd.hpd) {
  784. case RADEON_HPD_1:
  785. WREG32(DC_HPD1_CONTROL, 0);
  786. rdev->irq.hpd[0] = false;
  787. break;
  788. case RADEON_HPD_2:
  789. WREG32(DC_HPD2_CONTROL, 0);
  790. rdev->irq.hpd[1] = false;
  791. break;
  792. case RADEON_HPD_3:
  793. WREG32(DC_HPD3_CONTROL, 0);
  794. rdev->irq.hpd[2] = false;
  795. break;
  796. case RADEON_HPD_4:
  797. WREG32(DC_HPD4_CONTROL, 0);
  798. rdev->irq.hpd[3] = false;
  799. break;
  800. /* DCE 3.2 */
  801. case RADEON_HPD_5:
  802. WREG32(DC_HPD5_CONTROL, 0);
  803. rdev->irq.hpd[4] = false;
  804. break;
  805. case RADEON_HPD_6:
  806. WREG32(DC_HPD6_CONTROL, 0);
  807. rdev->irq.hpd[5] = false;
  808. break;
  809. default:
  810. break;
  811. }
  812. }
  813. } else {
  814. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  815. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  816. switch (radeon_connector->hpd.hpd) {
  817. case RADEON_HPD_1:
  818. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  819. rdev->irq.hpd[0] = false;
  820. break;
  821. case RADEON_HPD_2:
  822. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  823. rdev->irq.hpd[1] = false;
  824. break;
  825. case RADEON_HPD_3:
  826. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  827. rdev->irq.hpd[2] = false;
  828. break;
  829. default:
  830. break;
  831. }
  832. }
  833. }
  834. }
  835. /*
  836. * R600 PCIE GART
  837. */
  838. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  839. {
  840. unsigned i;
  841. u32 tmp;
  842. /* flush hdp cache so updates hit vram */
  843. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  844. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  845. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  846. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  847. for (i = 0; i < rdev->usec_timeout; i++) {
  848. /* read MC_STATUS */
  849. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  850. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  851. if (tmp == 2) {
  852. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  853. return;
  854. }
  855. if (tmp) {
  856. return;
  857. }
  858. udelay(1);
  859. }
  860. }
  861. int r600_pcie_gart_init(struct radeon_device *rdev)
  862. {
  863. int r;
  864. if (rdev->gart.table.vram.robj) {
  865. WARN(1, "R600 PCIE GART already initialized.\n");
  866. return 0;
  867. }
  868. /* Initialize common gart structure */
  869. r = radeon_gart_init(rdev);
  870. if (r)
  871. return r;
  872. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  873. return radeon_gart_table_vram_alloc(rdev);
  874. }
  875. int r600_pcie_gart_enable(struct radeon_device *rdev)
  876. {
  877. u32 tmp;
  878. int r, i;
  879. if (rdev->gart.table.vram.robj == NULL) {
  880. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  881. return -EINVAL;
  882. }
  883. r = radeon_gart_table_vram_pin(rdev);
  884. if (r)
  885. return r;
  886. radeon_gart_restore(rdev);
  887. /* Setup L2 cache */
  888. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  889. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  890. EFFECTIVE_L2_QUEUE_SIZE(7));
  891. WREG32(VM_L2_CNTL2, 0);
  892. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  893. /* Setup TLB control */
  894. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  895. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  896. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  897. ENABLE_WAIT_L2_QUERY;
  898. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  899. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  900. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  901. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  902. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  903. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  904. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  905. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  906. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  907. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  908. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  909. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  910. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  911. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  912. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  913. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  914. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  915. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  916. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  917. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  918. (u32)(rdev->dummy_page.addr >> 12));
  919. for (i = 1; i < 7; i++)
  920. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  921. r600_pcie_gart_tlb_flush(rdev);
  922. rdev->gart.ready = true;
  923. return 0;
  924. }
  925. void r600_pcie_gart_disable(struct radeon_device *rdev)
  926. {
  927. u32 tmp;
  928. int i, r;
  929. /* Disable all tables */
  930. for (i = 0; i < 7; i++)
  931. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  932. /* Disable L2 cache */
  933. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  934. EFFECTIVE_L2_QUEUE_SIZE(7));
  935. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  936. /* Setup L1 TLB control */
  937. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  938. ENABLE_WAIT_L2_QUERY;
  939. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  945. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  946. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  947. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  948. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  949. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  950. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  951. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  952. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  953. if (rdev->gart.table.vram.robj) {
  954. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  955. if (likely(r == 0)) {
  956. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  957. radeon_bo_unpin(rdev->gart.table.vram.robj);
  958. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  959. }
  960. }
  961. }
  962. void r600_pcie_gart_fini(struct radeon_device *rdev)
  963. {
  964. radeon_gart_fini(rdev);
  965. r600_pcie_gart_disable(rdev);
  966. radeon_gart_table_vram_free(rdev);
  967. }
  968. void r600_agp_enable(struct radeon_device *rdev)
  969. {
  970. u32 tmp;
  971. int i;
  972. /* Setup L2 cache */
  973. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  974. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  975. EFFECTIVE_L2_QUEUE_SIZE(7));
  976. WREG32(VM_L2_CNTL2, 0);
  977. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  978. /* Setup TLB control */
  979. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  980. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  981. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  982. ENABLE_WAIT_L2_QUERY;
  983. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  984. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  985. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  986. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  987. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  988. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  989. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  990. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  991. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  992. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  993. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  994. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  995. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  996. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  997. for (i = 0; i < 7; i++)
  998. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  999. }
  1000. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1001. {
  1002. unsigned i;
  1003. u32 tmp;
  1004. for (i = 0; i < rdev->usec_timeout; i++) {
  1005. /* read MC_STATUS */
  1006. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1007. if (!tmp)
  1008. return 0;
  1009. udelay(1);
  1010. }
  1011. return -1;
  1012. }
  1013. static void r600_mc_program(struct radeon_device *rdev)
  1014. {
  1015. struct rv515_mc_save save;
  1016. u32 tmp;
  1017. int i, j;
  1018. /* Initialize HDP */
  1019. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1020. WREG32((0x2c14 + j), 0x00000000);
  1021. WREG32((0x2c18 + j), 0x00000000);
  1022. WREG32((0x2c1c + j), 0x00000000);
  1023. WREG32((0x2c20 + j), 0x00000000);
  1024. WREG32((0x2c24 + j), 0x00000000);
  1025. }
  1026. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1027. rv515_mc_stop(rdev, &save);
  1028. if (r600_mc_wait_for_idle(rdev)) {
  1029. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1030. }
  1031. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1032. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1033. /* Update configuration */
  1034. if (rdev->flags & RADEON_IS_AGP) {
  1035. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1036. /* VRAM before AGP */
  1037. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1038. rdev->mc.vram_start >> 12);
  1039. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1040. rdev->mc.gtt_end >> 12);
  1041. } else {
  1042. /* VRAM after AGP */
  1043. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1044. rdev->mc.gtt_start >> 12);
  1045. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1046. rdev->mc.vram_end >> 12);
  1047. }
  1048. } else {
  1049. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1050. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1051. }
  1052. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1053. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1054. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1055. WREG32(MC_VM_FB_LOCATION, tmp);
  1056. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1057. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1058. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1059. if (rdev->flags & RADEON_IS_AGP) {
  1060. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1061. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1062. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1063. } else {
  1064. WREG32(MC_VM_AGP_BASE, 0);
  1065. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1066. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1067. }
  1068. if (r600_mc_wait_for_idle(rdev)) {
  1069. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1070. }
  1071. rv515_mc_resume(rdev, &save);
  1072. /* we need to own VRAM, so turn off the VGA renderer here
  1073. * to stop it overwriting our objects */
  1074. rv515_vga_render_disable(rdev);
  1075. }
  1076. /**
  1077. * r600_vram_gtt_location - try to find VRAM & GTT location
  1078. * @rdev: radeon device structure holding all necessary informations
  1079. * @mc: memory controller structure holding memory informations
  1080. *
  1081. * Function will place try to place VRAM at same place as in CPU (PCI)
  1082. * address space as some GPU seems to have issue when we reprogram at
  1083. * different address space.
  1084. *
  1085. * If there is not enough space to fit the unvisible VRAM after the
  1086. * aperture then we limit the VRAM size to the aperture.
  1087. *
  1088. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1089. * them to be in one from GPU point of view so that we can program GPU to
  1090. * catch access outside them (weird GPU policy see ??).
  1091. *
  1092. * This function will never fails, worst case are limiting VRAM or GTT.
  1093. *
  1094. * Note: GTT start, end, size should be initialized before calling this
  1095. * function on AGP platform.
  1096. */
  1097. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1098. {
  1099. u64 size_bf, size_af;
  1100. if (mc->mc_vram_size > 0xE0000000) {
  1101. /* leave room for at least 512M GTT */
  1102. dev_warn(rdev->dev, "limiting VRAM\n");
  1103. mc->real_vram_size = 0xE0000000;
  1104. mc->mc_vram_size = 0xE0000000;
  1105. }
  1106. if (rdev->flags & RADEON_IS_AGP) {
  1107. size_bf = mc->gtt_start;
  1108. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1109. if (size_bf > size_af) {
  1110. if (mc->mc_vram_size > size_bf) {
  1111. dev_warn(rdev->dev, "limiting VRAM\n");
  1112. mc->real_vram_size = size_bf;
  1113. mc->mc_vram_size = size_bf;
  1114. }
  1115. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1116. } else {
  1117. if (mc->mc_vram_size > size_af) {
  1118. dev_warn(rdev->dev, "limiting VRAM\n");
  1119. mc->real_vram_size = size_af;
  1120. mc->mc_vram_size = size_af;
  1121. }
  1122. mc->vram_start = mc->gtt_end;
  1123. }
  1124. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1125. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1126. mc->mc_vram_size >> 20, mc->vram_start,
  1127. mc->vram_end, mc->real_vram_size >> 20);
  1128. } else {
  1129. u64 base = 0;
  1130. if (rdev->flags & RADEON_IS_IGP)
  1131. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  1132. radeon_vram_location(rdev, &rdev->mc, base);
  1133. rdev->mc.gtt_base_align = 0;
  1134. radeon_gtt_location(rdev, mc);
  1135. }
  1136. }
  1137. int r600_mc_init(struct radeon_device *rdev)
  1138. {
  1139. u32 tmp;
  1140. int chansize, numchan;
  1141. /* Get VRAM informations */
  1142. rdev->mc.vram_is_ddr = true;
  1143. tmp = RREG32(RAMCFG);
  1144. if (tmp & CHANSIZE_OVERRIDE) {
  1145. chansize = 16;
  1146. } else if (tmp & CHANSIZE_MASK) {
  1147. chansize = 64;
  1148. } else {
  1149. chansize = 32;
  1150. }
  1151. tmp = RREG32(CHMAP);
  1152. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1153. case 0:
  1154. default:
  1155. numchan = 1;
  1156. break;
  1157. case 1:
  1158. numchan = 2;
  1159. break;
  1160. case 2:
  1161. numchan = 4;
  1162. break;
  1163. case 3:
  1164. numchan = 8;
  1165. break;
  1166. }
  1167. rdev->mc.vram_width = numchan * chansize;
  1168. /* Could aper size report 0 ? */
  1169. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1170. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1171. /* Setup GPU memory space */
  1172. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1173. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1174. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1175. r600_vram_gtt_location(rdev, &rdev->mc);
  1176. if (rdev->flags & RADEON_IS_IGP) {
  1177. rs690_pm_info(rdev);
  1178. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1179. }
  1180. radeon_update_bandwidth_info(rdev);
  1181. return 0;
  1182. }
  1183. /* We doesn't check that the GPU really needs a reset we simply do the
  1184. * reset, it's up to the caller to determine if the GPU needs one. We
  1185. * might add an helper function to check that.
  1186. */
  1187. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1188. {
  1189. struct rv515_mc_save save;
  1190. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1191. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1192. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1193. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1194. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1195. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1196. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1197. S_008010_GUI_ACTIVE(1);
  1198. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1199. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1200. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1201. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1202. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1203. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1204. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1205. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1206. u32 tmp;
  1207. dev_info(rdev->dev, "GPU softreset \n");
  1208. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1209. RREG32(R_008010_GRBM_STATUS));
  1210. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1211. RREG32(R_008014_GRBM_STATUS2));
  1212. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1213. RREG32(R_000E50_SRBM_STATUS));
  1214. rv515_mc_stop(rdev, &save);
  1215. if (r600_mc_wait_for_idle(rdev)) {
  1216. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1217. }
  1218. /* Disable CP parsing/prefetching */
  1219. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1220. /* Check if any of the rendering block is busy and reset it */
  1221. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1222. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1223. tmp = S_008020_SOFT_RESET_CR(1) |
  1224. S_008020_SOFT_RESET_DB(1) |
  1225. S_008020_SOFT_RESET_CB(1) |
  1226. S_008020_SOFT_RESET_PA(1) |
  1227. S_008020_SOFT_RESET_SC(1) |
  1228. S_008020_SOFT_RESET_SMX(1) |
  1229. S_008020_SOFT_RESET_SPI(1) |
  1230. S_008020_SOFT_RESET_SX(1) |
  1231. S_008020_SOFT_RESET_SH(1) |
  1232. S_008020_SOFT_RESET_TC(1) |
  1233. S_008020_SOFT_RESET_TA(1) |
  1234. S_008020_SOFT_RESET_VC(1) |
  1235. S_008020_SOFT_RESET_VGT(1);
  1236. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1237. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1238. RREG32(R_008020_GRBM_SOFT_RESET);
  1239. mdelay(15);
  1240. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1241. }
  1242. /* Reset CP (we always reset CP) */
  1243. tmp = S_008020_SOFT_RESET_CP(1);
  1244. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1245. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1246. RREG32(R_008020_GRBM_SOFT_RESET);
  1247. mdelay(15);
  1248. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1249. /* Wait a little for things to settle down */
  1250. mdelay(1);
  1251. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1252. RREG32(R_008010_GRBM_STATUS));
  1253. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1254. RREG32(R_008014_GRBM_STATUS2));
  1255. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1256. RREG32(R_000E50_SRBM_STATUS));
  1257. rv515_mc_resume(rdev, &save);
  1258. return 0;
  1259. }
  1260. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1261. {
  1262. u32 srbm_status;
  1263. u32 grbm_status;
  1264. u32 grbm_status2;
  1265. int r;
  1266. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1267. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1268. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1269. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1270. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1271. return false;
  1272. }
  1273. /* force CP activities */
  1274. r = radeon_ring_lock(rdev, 2);
  1275. if (!r) {
  1276. /* PACKET2 NOP */
  1277. radeon_ring_write(rdev, 0x80000000);
  1278. radeon_ring_write(rdev, 0x80000000);
  1279. radeon_ring_unlock_commit(rdev);
  1280. }
  1281. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1282. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1283. }
  1284. int r600_asic_reset(struct radeon_device *rdev)
  1285. {
  1286. return r600_gpu_soft_reset(rdev);
  1287. }
  1288. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1289. u32 num_backends,
  1290. u32 backend_disable_mask)
  1291. {
  1292. u32 backend_map = 0;
  1293. u32 enabled_backends_mask;
  1294. u32 enabled_backends_count;
  1295. u32 cur_pipe;
  1296. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1297. u32 cur_backend;
  1298. u32 i;
  1299. if (num_tile_pipes > R6XX_MAX_PIPES)
  1300. num_tile_pipes = R6XX_MAX_PIPES;
  1301. if (num_tile_pipes < 1)
  1302. num_tile_pipes = 1;
  1303. if (num_backends > R6XX_MAX_BACKENDS)
  1304. num_backends = R6XX_MAX_BACKENDS;
  1305. if (num_backends < 1)
  1306. num_backends = 1;
  1307. enabled_backends_mask = 0;
  1308. enabled_backends_count = 0;
  1309. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1310. if (((backend_disable_mask >> i) & 1) == 0) {
  1311. enabled_backends_mask |= (1 << i);
  1312. ++enabled_backends_count;
  1313. }
  1314. if (enabled_backends_count == num_backends)
  1315. break;
  1316. }
  1317. if (enabled_backends_count == 0) {
  1318. enabled_backends_mask = 1;
  1319. enabled_backends_count = 1;
  1320. }
  1321. if (enabled_backends_count != num_backends)
  1322. num_backends = enabled_backends_count;
  1323. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1324. switch (num_tile_pipes) {
  1325. case 1:
  1326. swizzle_pipe[0] = 0;
  1327. break;
  1328. case 2:
  1329. swizzle_pipe[0] = 0;
  1330. swizzle_pipe[1] = 1;
  1331. break;
  1332. case 3:
  1333. swizzle_pipe[0] = 0;
  1334. swizzle_pipe[1] = 1;
  1335. swizzle_pipe[2] = 2;
  1336. break;
  1337. case 4:
  1338. swizzle_pipe[0] = 0;
  1339. swizzle_pipe[1] = 1;
  1340. swizzle_pipe[2] = 2;
  1341. swizzle_pipe[3] = 3;
  1342. break;
  1343. case 5:
  1344. swizzle_pipe[0] = 0;
  1345. swizzle_pipe[1] = 1;
  1346. swizzle_pipe[2] = 2;
  1347. swizzle_pipe[3] = 3;
  1348. swizzle_pipe[4] = 4;
  1349. break;
  1350. case 6:
  1351. swizzle_pipe[0] = 0;
  1352. swizzle_pipe[1] = 2;
  1353. swizzle_pipe[2] = 4;
  1354. swizzle_pipe[3] = 5;
  1355. swizzle_pipe[4] = 1;
  1356. swizzle_pipe[5] = 3;
  1357. break;
  1358. case 7:
  1359. swizzle_pipe[0] = 0;
  1360. swizzle_pipe[1] = 2;
  1361. swizzle_pipe[2] = 4;
  1362. swizzle_pipe[3] = 6;
  1363. swizzle_pipe[4] = 1;
  1364. swizzle_pipe[5] = 3;
  1365. swizzle_pipe[6] = 5;
  1366. break;
  1367. case 8:
  1368. swizzle_pipe[0] = 0;
  1369. swizzle_pipe[1] = 2;
  1370. swizzle_pipe[2] = 4;
  1371. swizzle_pipe[3] = 6;
  1372. swizzle_pipe[4] = 1;
  1373. swizzle_pipe[5] = 3;
  1374. swizzle_pipe[6] = 5;
  1375. swizzle_pipe[7] = 7;
  1376. break;
  1377. }
  1378. cur_backend = 0;
  1379. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1380. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1381. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1382. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1383. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1384. }
  1385. return backend_map;
  1386. }
  1387. int r600_count_pipe_bits(uint32_t val)
  1388. {
  1389. int i, ret = 0;
  1390. for (i = 0; i < 32; i++) {
  1391. ret += val & 1;
  1392. val >>= 1;
  1393. }
  1394. return ret;
  1395. }
  1396. void r600_gpu_init(struct radeon_device *rdev)
  1397. {
  1398. u32 tiling_config;
  1399. u32 ramcfg;
  1400. u32 backend_map;
  1401. u32 cc_rb_backend_disable;
  1402. u32 cc_gc_shader_pipe_config;
  1403. u32 tmp;
  1404. int i, j;
  1405. u32 sq_config;
  1406. u32 sq_gpr_resource_mgmt_1 = 0;
  1407. u32 sq_gpr_resource_mgmt_2 = 0;
  1408. u32 sq_thread_resource_mgmt = 0;
  1409. u32 sq_stack_resource_mgmt_1 = 0;
  1410. u32 sq_stack_resource_mgmt_2 = 0;
  1411. /* FIXME: implement */
  1412. switch (rdev->family) {
  1413. case CHIP_R600:
  1414. rdev->config.r600.max_pipes = 4;
  1415. rdev->config.r600.max_tile_pipes = 8;
  1416. rdev->config.r600.max_simds = 4;
  1417. rdev->config.r600.max_backends = 4;
  1418. rdev->config.r600.max_gprs = 256;
  1419. rdev->config.r600.max_threads = 192;
  1420. rdev->config.r600.max_stack_entries = 256;
  1421. rdev->config.r600.max_hw_contexts = 8;
  1422. rdev->config.r600.max_gs_threads = 16;
  1423. rdev->config.r600.sx_max_export_size = 128;
  1424. rdev->config.r600.sx_max_export_pos_size = 16;
  1425. rdev->config.r600.sx_max_export_smx_size = 128;
  1426. rdev->config.r600.sq_num_cf_insts = 2;
  1427. break;
  1428. case CHIP_RV630:
  1429. case CHIP_RV635:
  1430. rdev->config.r600.max_pipes = 2;
  1431. rdev->config.r600.max_tile_pipes = 2;
  1432. rdev->config.r600.max_simds = 3;
  1433. rdev->config.r600.max_backends = 1;
  1434. rdev->config.r600.max_gprs = 128;
  1435. rdev->config.r600.max_threads = 192;
  1436. rdev->config.r600.max_stack_entries = 128;
  1437. rdev->config.r600.max_hw_contexts = 8;
  1438. rdev->config.r600.max_gs_threads = 4;
  1439. rdev->config.r600.sx_max_export_size = 128;
  1440. rdev->config.r600.sx_max_export_pos_size = 16;
  1441. rdev->config.r600.sx_max_export_smx_size = 128;
  1442. rdev->config.r600.sq_num_cf_insts = 2;
  1443. break;
  1444. case CHIP_RV610:
  1445. case CHIP_RV620:
  1446. case CHIP_RS780:
  1447. case CHIP_RS880:
  1448. rdev->config.r600.max_pipes = 1;
  1449. rdev->config.r600.max_tile_pipes = 1;
  1450. rdev->config.r600.max_simds = 2;
  1451. rdev->config.r600.max_backends = 1;
  1452. rdev->config.r600.max_gprs = 128;
  1453. rdev->config.r600.max_threads = 192;
  1454. rdev->config.r600.max_stack_entries = 128;
  1455. rdev->config.r600.max_hw_contexts = 4;
  1456. rdev->config.r600.max_gs_threads = 4;
  1457. rdev->config.r600.sx_max_export_size = 128;
  1458. rdev->config.r600.sx_max_export_pos_size = 16;
  1459. rdev->config.r600.sx_max_export_smx_size = 128;
  1460. rdev->config.r600.sq_num_cf_insts = 1;
  1461. break;
  1462. case CHIP_RV670:
  1463. rdev->config.r600.max_pipes = 4;
  1464. rdev->config.r600.max_tile_pipes = 4;
  1465. rdev->config.r600.max_simds = 4;
  1466. rdev->config.r600.max_backends = 4;
  1467. rdev->config.r600.max_gprs = 192;
  1468. rdev->config.r600.max_threads = 192;
  1469. rdev->config.r600.max_stack_entries = 256;
  1470. rdev->config.r600.max_hw_contexts = 8;
  1471. rdev->config.r600.max_gs_threads = 16;
  1472. rdev->config.r600.sx_max_export_size = 128;
  1473. rdev->config.r600.sx_max_export_pos_size = 16;
  1474. rdev->config.r600.sx_max_export_smx_size = 128;
  1475. rdev->config.r600.sq_num_cf_insts = 2;
  1476. break;
  1477. default:
  1478. break;
  1479. }
  1480. /* Initialize HDP */
  1481. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1482. WREG32((0x2c14 + j), 0x00000000);
  1483. WREG32((0x2c18 + j), 0x00000000);
  1484. WREG32((0x2c1c + j), 0x00000000);
  1485. WREG32((0x2c20 + j), 0x00000000);
  1486. WREG32((0x2c24 + j), 0x00000000);
  1487. }
  1488. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1489. /* Setup tiling */
  1490. tiling_config = 0;
  1491. ramcfg = RREG32(RAMCFG);
  1492. switch (rdev->config.r600.max_tile_pipes) {
  1493. case 1:
  1494. tiling_config |= PIPE_TILING(0);
  1495. break;
  1496. case 2:
  1497. tiling_config |= PIPE_TILING(1);
  1498. break;
  1499. case 4:
  1500. tiling_config |= PIPE_TILING(2);
  1501. break;
  1502. case 8:
  1503. tiling_config |= PIPE_TILING(3);
  1504. break;
  1505. default:
  1506. break;
  1507. }
  1508. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1509. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1510. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1511. tiling_config |= GROUP_SIZE(0);
  1512. rdev->config.r600.tiling_group_size = 256;
  1513. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1514. if (tmp > 3) {
  1515. tiling_config |= ROW_TILING(3);
  1516. tiling_config |= SAMPLE_SPLIT(3);
  1517. } else {
  1518. tiling_config |= ROW_TILING(tmp);
  1519. tiling_config |= SAMPLE_SPLIT(tmp);
  1520. }
  1521. tiling_config |= BANK_SWAPS(1);
  1522. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1523. cc_rb_backend_disable |=
  1524. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1525. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1526. cc_gc_shader_pipe_config |=
  1527. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1528. cc_gc_shader_pipe_config |=
  1529. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1530. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1531. (R6XX_MAX_BACKENDS -
  1532. r600_count_pipe_bits((cc_rb_backend_disable &
  1533. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1534. (cc_rb_backend_disable >> 16));
  1535. tiling_config |= BACKEND_MAP(backend_map);
  1536. WREG32(GB_TILING_CONFIG, tiling_config);
  1537. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1538. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1539. /* Setup pipes */
  1540. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1541. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1542. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1543. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1544. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1545. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1546. /* Setup some CP states */
  1547. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1548. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1549. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1550. SYNC_WALKER | SYNC_ALIGNER));
  1551. /* Setup various GPU states */
  1552. if (rdev->family == CHIP_RV670)
  1553. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1554. tmp = RREG32(SX_DEBUG_1);
  1555. tmp |= SMX_EVENT_RELEASE;
  1556. if ((rdev->family > CHIP_R600))
  1557. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1558. WREG32(SX_DEBUG_1, tmp);
  1559. if (((rdev->family) == CHIP_R600) ||
  1560. ((rdev->family) == CHIP_RV630) ||
  1561. ((rdev->family) == CHIP_RV610) ||
  1562. ((rdev->family) == CHIP_RV620) ||
  1563. ((rdev->family) == CHIP_RS780) ||
  1564. ((rdev->family) == CHIP_RS880)) {
  1565. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1566. } else {
  1567. WREG32(DB_DEBUG, 0);
  1568. }
  1569. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1570. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1571. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1572. WREG32(VGT_NUM_INSTANCES, 0);
  1573. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1574. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1575. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1576. if (((rdev->family) == CHIP_RV610) ||
  1577. ((rdev->family) == CHIP_RV620) ||
  1578. ((rdev->family) == CHIP_RS780) ||
  1579. ((rdev->family) == CHIP_RS880)) {
  1580. tmp = (CACHE_FIFO_SIZE(0xa) |
  1581. FETCH_FIFO_HIWATER(0xa) |
  1582. DONE_FIFO_HIWATER(0xe0) |
  1583. ALU_UPDATE_FIFO_HIWATER(0x8));
  1584. } else if (((rdev->family) == CHIP_R600) ||
  1585. ((rdev->family) == CHIP_RV630)) {
  1586. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1587. tmp |= DONE_FIFO_HIWATER(0x4);
  1588. }
  1589. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1590. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1591. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1592. */
  1593. sq_config = RREG32(SQ_CONFIG);
  1594. sq_config &= ~(PS_PRIO(3) |
  1595. VS_PRIO(3) |
  1596. GS_PRIO(3) |
  1597. ES_PRIO(3));
  1598. sq_config |= (DX9_CONSTS |
  1599. VC_ENABLE |
  1600. PS_PRIO(0) |
  1601. VS_PRIO(1) |
  1602. GS_PRIO(2) |
  1603. ES_PRIO(3));
  1604. if ((rdev->family) == CHIP_R600) {
  1605. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1606. NUM_VS_GPRS(124) |
  1607. NUM_CLAUSE_TEMP_GPRS(4));
  1608. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1609. NUM_ES_GPRS(0));
  1610. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1611. NUM_VS_THREADS(48) |
  1612. NUM_GS_THREADS(4) |
  1613. NUM_ES_THREADS(4));
  1614. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1615. NUM_VS_STACK_ENTRIES(128));
  1616. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1617. NUM_ES_STACK_ENTRIES(0));
  1618. } else if (((rdev->family) == CHIP_RV610) ||
  1619. ((rdev->family) == CHIP_RV620) ||
  1620. ((rdev->family) == CHIP_RS780) ||
  1621. ((rdev->family) == CHIP_RS880)) {
  1622. /* no vertex cache */
  1623. sq_config &= ~VC_ENABLE;
  1624. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1625. NUM_VS_GPRS(44) |
  1626. NUM_CLAUSE_TEMP_GPRS(2));
  1627. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1628. NUM_ES_GPRS(17));
  1629. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1630. NUM_VS_THREADS(78) |
  1631. NUM_GS_THREADS(4) |
  1632. NUM_ES_THREADS(31));
  1633. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1634. NUM_VS_STACK_ENTRIES(40));
  1635. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1636. NUM_ES_STACK_ENTRIES(16));
  1637. } else if (((rdev->family) == CHIP_RV630) ||
  1638. ((rdev->family) == CHIP_RV635)) {
  1639. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1640. NUM_VS_GPRS(44) |
  1641. NUM_CLAUSE_TEMP_GPRS(2));
  1642. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1643. NUM_ES_GPRS(18));
  1644. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1645. NUM_VS_THREADS(78) |
  1646. NUM_GS_THREADS(4) |
  1647. NUM_ES_THREADS(31));
  1648. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1649. NUM_VS_STACK_ENTRIES(40));
  1650. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1651. NUM_ES_STACK_ENTRIES(16));
  1652. } else if ((rdev->family) == CHIP_RV670) {
  1653. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1654. NUM_VS_GPRS(44) |
  1655. NUM_CLAUSE_TEMP_GPRS(2));
  1656. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1657. NUM_ES_GPRS(17));
  1658. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1659. NUM_VS_THREADS(78) |
  1660. NUM_GS_THREADS(4) |
  1661. NUM_ES_THREADS(31));
  1662. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1663. NUM_VS_STACK_ENTRIES(64));
  1664. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1665. NUM_ES_STACK_ENTRIES(64));
  1666. }
  1667. WREG32(SQ_CONFIG, sq_config);
  1668. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1669. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1670. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1671. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1672. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1673. if (((rdev->family) == CHIP_RV610) ||
  1674. ((rdev->family) == CHIP_RV620) ||
  1675. ((rdev->family) == CHIP_RS780) ||
  1676. ((rdev->family) == CHIP_RS880)) {
  1677. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1678. } else {
  1679. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1680. }
  1681. /* More default values. 2D/3D driver should adjust as needed */
  1682. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1683. S1_X(0x4) | S1_Y(0xc)));
  1684. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1685. S1_X(0x2) | S1_Y(0x2) |
  1686. S2_X(0xa) | S2_Y(0x6) |
  1687. S3_X(0x6) | S3_Y(0xa)));
  1688. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1689. S1_X(0x4) | S1_Y(0xc) |
  1690. S2_X(0x1) | S2_Y(0x6) |
  1691. S3_X(0xa) | S3_Y(0xe)));
  1692. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1693. S5_X(0x0) | S5_Y(0x0) |
  1694. S6_X(0xb) | S6_Y(0x4) |
  1695. S7_X(0x7) | S7_Y(0x8)));
  1696. WREG32(VGT_STRMOUT_EN, 0);
  1697. tmp = rdev->config.r600.max_pipes * 16;
  1698. switch (rdev->family) {
  1699. case CHIP_RV610:
  1700. case CHIP_RV620:
  1701. case CHIP_RS780:
  1702. case CHIP_RS880:
  1703. tmp += 32;
  1704. break;
  1705. case CHIP_RV670:
  1706. tmp += 128;
  1707. break;
  1708. default:
  1709. break;
  1710. }
  1711. if (tmp > 256) {
  1712. tmp = 256;
  1713. }
  1714. WREG32(VGT_ES_PER_GS, 128);
  1715. WREG32(VGT_GS_PER_ES, tmp);
  1716. WREG32(VGT_GS_PER_VS, 2);
  1717. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1718. /* more default values. 2D/3D driver should adjust as needed */
  1719. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1720. WREG32(VGT_STRMOUT_EN, 0);
  1721. WREG32(SX_MISC, 0);
  1722. WREG32(PA_SC_MODE_CNTL, 0);
  1723. WREG32(PA_SC_AA_CONFIG, 0);
  1724. WREG32(PA_SC_LINE_STIPPLE, 0);
  1725. WREG32(SPI_INPUT_Z, 0);
  1726. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1727. WREG32(CB_COLOR7_FRAG, 0);
  1728. /* Clear render buffer base addresses */
  1729. WREG32(CB_COLOR0_BASE, 0);
  1730. WREG32(CB_COLOR1_BASE, 0);
  1731. WREG32(CB_COLOR2_BASE, 0);
  1732. WREG32(CB_COLOR3_BASE, 0);
  1733. WREG32(CB_COLOR4_BASE, 0);
  1734. WREG32(CB_COLOR5_BASE, 0);
  1735. WREG32(CB_COLOR6_BASE, 0);
  1736. WREG32(CB_COLOR7_BASE, 0);
  1737. WREG32(CB_COLOR7_FRAG, 0);
  1738. switch (rdev->family) {
  1739. case CHIP_RV610:
  1740. case CHIP_RV620:
  1741. case CHIP_RS780:
  1742. case CHIP_RS880:
  1743. tmp = TC_L2_SIZE(8);
  1744. break;
  1745. case CHIP_RV630:
  1746. case CHIP_RV635:
  1747. tmp = TC_L2_SIZE(4);
  1748. break;
  1749. case CHIP_R600:
  1750. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1751. break;
  1752. default:
  1753. tmp = TC_L2_SIZE(0);
  1754. break;
  1755. }
  1756. WREG32(TC_CNTL, tmp);
  1757. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1758. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1759. tmp = RREG32(ARB_POP);
  1760. tmp |= ENABLE_TC128;
  1761. WREG32(ARB_POP, tmp);
  1762. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1763. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1764. NUM_CLIP_SEQ(3)));
  1765. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1766. }
  1767. /*
  1768. * Indirect registers accessor
  1769. */
  1770. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1771. {
  1772. u32 r;
  1773. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1774. (void)RREG32(PCIE_PORT_INDEX);
  1775. r = RREG32(PCIE_PORT_DATA);
  1776. return r;
  1777. }
  1778. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1779. {
  1780. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1781. (void)RREG32(PCIE_PORT_INDEX);
  1782. WREG32(PCIE_PORT_DATA, (v));
  1783. (void)RREG32(PCIE_PORT_DATA);
  1784. }
  1785. /*
  1786. * CP & Ring
  1787. */
  1788. void r600_cp_stop(struct radeon_device *rdev)
  1789. {
  1790. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1791. }
  1792. int r600_init_microcode(struct radeon_device *rdev)
  1793. {
  1794. struct platform_device *pdev;
  1795. const char *chip_name;
  1796. const char *rlc_chip_name;
  1797. size_t pfp_req_size, me_req_size, rlc_req_size;
  1798. char fw_name[30];
  1799. int err;
  1800. DRM_DEBUG("\n");
  1801. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1802. err = IS_ERR(pdev);
  1803. if (err) {
  1804. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1805. return -EINVAL;
  1806. }
  1807. switch (rdev->family) {
  1808. case CHIP_R600:
  1809. chip_name = "R600";
  1810. rlc_chip_name = "R600";
  1811. break;
  1812. case CHIP_RV610:
  1813. chip_name = "RV610";
  1814. rlc_chip_name = "R600";
  1815. break;
  1816. case CHIP_RV630:
  1817. chip_name = "RV630";
  1818. rlc_chip_name = "R600";
  1819. break;
  1820. case CHIP_RV620:
  1821. chip_name = "RV620";
  1822. rlc_chip_name = "R600";
  1823. break;
  1824. case CHIP_RV635:
  1825. chip_name = "RV635";
  1826. rlc_chip_name = "R600";
  1827. break;
  1828. case CHIP_RV670:
  1829. chip_name = "RV670";
  1830. rlc_chip_name = "R600";
  1831. break;
  1832. case CHIP_RS780:
  1833. case CHIP_RS880:
  1834. chip_name = "RS780";
  1835. rlc_chip_name = "R600";
  1836. break;
  1837. case CHIP_RV770:
  1838. chip_name = "RV770";
  1839. rlc_chip_name = "R700";
  1840. break;
  1841. case CHIP_RV730:
  1842. case CHIP_RV740:
  1843. chip_name = "RV730";
  1844. rlc_chip_name = "R700";
  1845. break;
  1846. case CHIP_RV710:
  1847. chip_name = "RV710";
  1848. rlc_chip_name = "R700";
  1849. break;
  1850. case CHIP_CEDAR:
  1851. chip_name = "CEDAR";
  1852. rlc_chip_name = "CEDAR";
  1853. break;
  1854. case CHIP_REDWOOD:
  1855. chip_name = "REDWOOD";
  1856. rlc_chip_name = "REDWOOD";
  1857. break;
  1858. case CHIP_JUNIPER:
  1859. chip_name = "JUNIPER";
  1860. rlc_chip_name = "JUNIPER";
  1861. break;
  1862. case CHIP_CYPRESS:
  1863. case CHIP_HEMLOCK:
  1864. chip_name = "CYPRESS";
  1865. rlc_chip_name = "CYPRESS";
  1866. break;
  1867. default: BUG();
  1868. }
  1869. if (rdev->family >= CHIP_CEDAR) {
  1870. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1871. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1872. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1873. } else if (rdev->family >= CHIP_RV770) {
  1874. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1875. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1876. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1877. } else {
  1878. pfp_req_size = PFP_UCODE_SIZE * 4;
  1879. me_req_size = PM4_UCODE_SIZE * 12;
  1880. rlc_req_size = RLC_UCODE_SIZE * 4;
  1881. }
  1882. DRM_INFO("Loading %s Microcode\n", chip_name);
  1883. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1884. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1885. if (err)
  1886. goto out;
  1887. if (rdev->pfp_fw->size != pfp_req_size) {
  1888. printk(KERN_ERR
  1889. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1890. rdev->pfp_fw->size, fw_name);
  1891. err = -EINVAL;
  1892. goto out;
  1893. }
  1894. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1895. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1896. if (err)
  1897. goto out;
  1898. if (rdev->me_fw->size != me_req_size) {
  1899. printk(KERN_ERR
  1900. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1901. rdev->me_fw->size, fw_name);
  1902. err = -EINVAL;
  1903. }
  1904. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1905. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1906. if (err)
  1907. goto out;
  1908. if (rdev->rlc_fw->size != rlc_req_size) {
  1909. printk(KERN_ERR
  1910. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1911. rdev->rlc_fw->size, fw_name);
  1912. err = -EINVAL;
  1913. }
  1914. out:
  1915. platform_device_unregister(pdev);
  1916. if (err) {
  1917. if (err != -EINVAL)
  1918. printk(KERN_ERR
  1919. "r600_cp: Failed to load firmware \"%s\"\n",
  1920. fw_name);
  1921. release_firmware(rdev->pfp_fw);
  1922. rdev->pfp_fw = NULL;
  1923. release_firmware(rdev->me_fw);
  1924. rdev->me_fw = NULL;
  1925. release_firmware(rdev->rlc_fw);
  1926. rdev->rlc_fw = NULL;
  1927. }
  1928. return err;
  1929. }
  1930. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1931. {
  1932. const __be32 *fw_data;
  1933. int i;
  1934. if (!rdev->me_fw || !rdev->pfp_fw)
  1935. return -EINVAL;
  1936. r600_cp_stop(rdev);
  1937. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1938. /* Reset cp */
  1939. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1940. RREG32(GRBM_SOFT_RESET);
  1941. mdelay(15);
  1942. WREG32(GRBM_SOFT_RESET, 0);
  1943. WREG32(CP_ME_RAM_WADDR, 0);
  1944. fw_data = (const __be32 *)rdev->me_fw->data;
  1945. WREG32(CP_ME_RAM_WADDR, 0);
  1946. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1947. WREG32(CP_ME_RAM_DATA,
  1948. be32_to_cpup(fw_data++));
  1949. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1950. WREG32(CP_PFP_UCODE_ADDR, 0);
  1951. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1952. WREG32(CP_PFP_UCODE_DATA,
  1953. be32_to_cpup(fw_data++));
  1954. WREG32(CP_PFP_UCODE_ADDR, 0);
  1955. WREG32(CP_ME_RAM_WADDR, 0);
  1956. WREG32(CP_ME_RAM_RADDR, 0);
  1957. return 0;
  1958. }
  1959. int r600_cp_start(struct radeon_device *rdev)
  1960. {
  1961. int r;
  1962. uint32_t cp_me;
  1963. r = radeon_ring_lock(rdev, 7);
  1964. if (r) {
  1965. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1966. return r;
  1967. }
  1968. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1969. radeon_ring_write(rdev, 0x1);
  1970. if (rdev->family >= CHIP_CEDAR) {
  1971. radeon_ring_write(rdev, 0x0);
  1972. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1973. } else if (rdev->family >= CHIP_RV770) {
  1974. radeon_ring_write(rdev, 0x0);
  1975. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1976. } else {
  1977. radeon_ring_write(rdev, 0x3);
  1978. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1979. }
  1980. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1981. radeon_ring_write(rdev, 0);
  1982. radeon_ring_write(rdev, 0);
  1983. radeon_ring_unlock_commit(rdev);
  1984. cp_me = 0xff;
  1985. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1986. return 0;
  1987. }
  1988. int r600_cp_resume(struct radeon_device *rdev)
  1989. {
  1990. u32 tmp;
  1991. u32 rb_bufsz;
  1992. int r;
  1993. /* Reset cp */
  1994. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1995. RREG32(GRBM_SOFT_RESET);
  1996. mdelay(15);
  1997. WREG32(GRBM_SOFT_RESET, 0);
  1998. /* Set ring buffer size */
  1999. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2000. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2001. #ifdef __BIG_ENDIAN
  2002. tmp |= BUF_SWAP_32BIT;
  2003. #endif
  2004. WREG32(CP_RB_CNTL, tmp);
  2005. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2006. /* Set the write pointer delay */
  2007. WREG32(CP_RB_WPTR_DELAY, 0);
  2008. /* Initialize the ring buffer's read and write pointers */
  2009. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2010. WREG32(CP_RB_RPTR_WR, 0);
  2011. WREG32(CP_RB_WPTR, 0);
  2012. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  2013. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  2014. mdelay(1);
  2015. WREG32(CP_RB_CNTL, tmp);
  2016. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2017. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2018. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2019. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2020. r600_cp_start(rdev);
  2021. rdev->cp.ready = true;
  2022. r = radeon_ring_test(rdev);
  2023. if (r) {
  2024. rdev->cp.ready = false;
  2025. return r;
  2026. }
  2027. return 0;
  2028. }
  2029. void r600_cp_commit(struct radeon_device *rdev)
  2030. {
  2031. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2032. (void)RREG32(CP_RB_WPTR);
  2033. }
  2034. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2035. {
  2036. u32 rb_bufsz;
  2037. /* Align ring size */
  2038. rb_bufsz = drm_order(ring_size / 8);
  2039. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2040. rdev->cp.ring_size = ring_size;
  2041. rdev->cp.align_mask = 16 - 1;
  2042. }
  2043. void r600_cp_fini(struct radeon_device *rdev)
  2044. {
  2045. r600_cp_stop(rdev);
  2046. radeon_ring_fini(rdev);
  2047. }
  2048. /*
  2049. * GPU scratch registers helpers function.
  2050. */
  2051. void r600_scratch_init(struct radeon_device *rdev)
  2052. {
  2053. int i;
  2054. rdev->scratch.num_reg = 7;
  2055. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2056. rdev->scratch.free[i] = true;
  2057. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  2058. }
  2059. }
  2060. int r600_ring_test(struct radeon_device *rdev)
  2061. {
  2062. uint32_t scratch;
  2063. uint32_t tmp = 0;
  2064. unsigned i;
  2065. int r;
  2066. r = radeon_scratch_get(rdev, &scratch);
  2067. if (r) {
  2068. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2069. return r;
  2070. }
  2071. WREG32(scratch, 0xCAFEDEAD);
  2072. r = radeon_ring_lock(rdev, 3);
  2073. if (r) {
  2074. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2075. radeon_scratch_free(rdev, scratch);
  2076. return r;
  2077. }
  2078. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2079. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2080. radeon_ring_write(rdev, 0xDEADBEEF);
  2081. radeon_ring_unlock_commit(rdev);
  2082. for (i = 0; i < rdev->usec_timeout; i++) {
  2083. tmp = RREG32(scratch);
  2084. if (tmp == 0xDEADBEEF)
  2085. break;
  2086. DRM_UDELAY(1);
  2087. }
  2088. if (i < rdev->usec_timeout) {
  2089. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2090. } else {
  2091. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2092. scratch, tmp);
  2093. r = -EINVAL;
  2094. }
  2095. radeon_scratch_free(rdev, scratch);
  2096. return r;
  2097. }
  2098. void r600_wb_disable(struct radeon_device *rdev)
  2099. {
  2100. int r;
  2101. WREG32(SCRATCH_UMSK, 0);
  2102. if (rdev->wb.wb_obj) {
  2103. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2104. if (unlikely(r != 0))
  2105. return;
  2106. radeon_bo_kunmap(rdev->wb.wb_obj);
  2107. radeon_bo_unpin(rdev->wb.wb_obj);
  2108. radeon_bo_unreserve(rdev->wb.wb_obj);
  2109. }
  2110. }
  2111. void r600_wb_fini(struct radeon_device *rdev)
  2112. {
  2113. r600_wb_disable(rdev);
  2114. if (rdev->wb.wb_obj) {
  2115. radeon_bo_unref(&rdev->wb.wb_obj);
  2116. rdev->wb.wb = NULL;
  2117. rdev->wb.wb_obj = NULL;
  2118. }
  2119. }
  2120. int r600_wb_enable(struct radeon_device *rdev)
  2121. {
  2122. int r;
  2123. if (rdev->wb.wb_obj == NULL) {
  2124. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  2125. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  2126. if (r) {
  2127. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  2128. return r;
  2129. }
  2130. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2131. if (unlikely(r != 0)) {
  2132. r600_wb_fini(rdev);
  2133. return r;
  2134. }
  2135. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  2136. &rdev->wb.gpu_addr);
  2137. if (r) {
  2138. radeon_bo_unreserve(rdev->wb.wb_obj);
  2139. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  2140. r600_wb_fini(rdev);
  2141. return r;
  2142. }
  2143. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  2144. radeon_bo_unreserve(rdev->wb.wb_obj);
  2145. if (r) {
  2146. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  2147. r600_wb_fini(rdev);
  2148. return r;
  2149. }
  2150. }
  2151. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  2152. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  2153. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  2154. WREG32(SCRATCH_UMSK, 0xff);
  2155. return 0;
  2156. }
  2157. void r600_fence_ring_emit(struct radeon_device *rdev,
  2158. struct radeon_fence *fence)
  2159. {
  2160. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  2161. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2162. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  2163. /* wait for 3D idle clean */
  2164. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2165. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2166. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2167. /* Emit fence sequence & fire IRQ */
  2168. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2169. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2170. radeon_ring_write(rdev, fence->seq);
  2171. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2172. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2173. radeon_ring_write(rdev, RB_INT_STAT);
  2174. }
  2175. int r600_copy_blit(struct radeon_device *rdev,
  2176. uint64_t src_offset, uint64_t dst_offset,
  2177. unsigned num_pages, struct radeon_fence *fence)
  2178. {
  2179. int r;
  2180. mutex_lock(&rdev->r600_blit.mutex);
  2181. rdev->r600_blit.vb_ib = NULL;
  2182. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2183. if (r) {
  2184. if (rdev->r600_blit.vb_ib)
  2185. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2186. mutex_unlock(&rdev->r600_blit.mutex);
  2187. return r;
  2188. }
  2189. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2190. r600_blit_done_copy(rdev, fence);
  2191. mutex_unlock(&rdev->r600_blit.mutex);
  2192. return 0;
  2193. }
  2194. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2195. uint32_t tiling_flags, uint32_t pitch,
  2196. uint32_t offset, uint32_t obj_size)
  2197. {
  2198. /* FIXME: implement */
  2199. return 0;
  2200. }
  2201. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2202. {
  2203. /* FIXME: implement */
  2204. }
  2205. bool r600_card_posted(struct radeon_device *rdev)
  2206. {
  2207. uint32_t reg;
  2208. /* first check CRTCs */
  2209. reg = RREG32(D1CRTC_CONTROL) |
  2210. RREG32(D2CRTC_CONTROL);
  2211. if (reg & CRTC_EN)
  2212. return true;
  2213. /* then check MEM_SIZE, in case the crtcs are off */
  2214. if (RREG32(CONFIG_MEMSIZE))
  2215. return true;
  2216. return false;
  2217. }
  2218. int r600_startup(struct radeon_device *rdev)
  2219. {
  2220. int r;
  2221. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2222. r = r600_init_microcode(rdev);
  2223. if (r) {
  2224. DRM_ERROR("Failed to load firmware!\n");
  2225. return r;
  2226. }
  2227. }
  2228. r600_mc_program(rdev);
  2229. if (rdev->flags & RADEON_IS_AGP) {
  2230. r600_agp_enable(rdev);
  2231. } else {
  2232. r = r600_pcie_gart_enable(rdev);
  2233. if (r)
  2234. return r;
  2235. }
  2236. r600_gpu_init(rdev);
  2237. r = r600_blit_init(rdev);
  2238. if (r) {
  2239. r600_blit_fini(rdev);
  2240. rdev->asic->copy = NULL;
  2241. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2242. }
  2243. /* pin copy shader into vram */
  2244. if (rdev->r600_blit.shader_obj) {
  2245. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2246. if (unlikely(r != 0))
  2247. return r;
  2248. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  2249. &rdev->r600_blit.shader_gpu_addr);
  2250. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2251. if (r) {
  2252. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  2253. return r;
  2254. }
  2255. }
  2256. /* Enable IRQ */
  2257. r = r600_irq_init(rdev);
  2258. if (r) {
  2259. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2260. radeon_irq_kms_fini(rdev);
  2261. return r;
  2262. }
  2263. r600_irq_set(rdev);
  2264. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2265. if (r)
  2266. return r;
  2267. r = r600_cp_load_microcode(rdev);
  2268. if (r)
  2269. return r;
  2270. r = r600_cp_resume(rdev);
  2271. if (r)
  2272. return r;
  2273. /* write back buffer are not vital so don't worry about failure */
  2274. r600_wb_enable(rdev);
  2275. return 0;
  2276. }
  2277. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2278. {
  2279. uint32_t temp;
  2280. temp = RREG32(CONFIG_CNTL);
  2281. if (state == false) {
  2282. temp &= ~(1<<0);
  2283. temp |= (1<<1);
  2284. } else {
  2285. temp &= ~(1<<1);
  2286. }
  2287. WREG32(CONFIG_CNTL, temp);
  2288. }
  2289. int r600_resume(struct radeon_device *rdev)
  2290. {
  2291. int r;
  2292. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2293. * posting will perform necessary task to bring back GPU into good
  2294. * shape.
  2295. */
  2296. /* post card */
  2297. atom_asic_init(rdev->mode_info.atom_context);
  2298. /* Initialize clocks */
  2299. r = radeon_clocks_init(rdev);
  2300. if (r) {
  2301. return r;
  2302. }
  2303. r = r600_startup(rdev);
  2304. if (r) {
  2305. DRM_ERROR("r600 startup failed on resume\n");
  2306. return r;
  2307. }
  2308. r = r600_ib_test(rdev);
  2309. if (r) {
  2310. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2311. return r;
  2312. }
  2313. r = r600_audio_init(rdev);
  2314. if (r) {
  2315. DRM_ERROR("radeon: audio resume failed\n");
  2316. return r;
  2317. }
  2318. return r;
  2319. }
  2320. int r600_suspend(struct radeon_device *rdev)
  2321. {
  2322. int r;
  2323. r600_audio_fini(rdev);
  2324. /* FIXME: we should wait for ring to be empty */
  2325. r600_cp_stop(rdev);
  2326. rdev->cp.ready = false;
  2327. r600_irq_suspend(rdev);
  2328. r600_wb_disable(rdev);
  2329. r600_pcie_gart_disable(rdev);
  2330. /* unpin shaders bo */
  2331. if (rdev->r600_blit.shader_obj) {
  2332. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2333. if (!r) {
  2334. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2335. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2336. }
  2337. }
  2338. return 0;
  2339. }
  2340. /* Plan is to move initialization in that function and use
  2341. * helper function so that radeon_device_init pretty much
  2342. * do nothing more than calling asic specific function. This
  2343. * should also allow to remove a bunch of callback function
  2344. * like vram_info.
  2345. */
  2346. int r600_init(struct radeon_device *rdev)
  2347. {
  2348. int r;
  2349. r = radeon_dummy_page_init(rdev);
  2350. if (r)
  2351. return r;
  2352. if (r600_debugfs_mc_info_init(rdev)) {
  2353. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2354. }
  2355. /* This don't do much */
  2356. r = radeon_gem_init(rdev);
  2357. if (r)
  2358. return r;
  2359. /* Read BIOS */
  2360. if (!radeon_get_bios(rdev)) {
  2361. if (ASIC_IS_AVIVO(rdev))
  2362. return -EINVAL;
  2363. }
  2364. /* Must be an ATOMBIOS */
  2365. if (!rdev->is_atom_bios) {
  2366. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2367. return -EINVAL;
  2368. }
  2369. r = radeon_atombios_init(rdev);
  2370. if (r)
  2371. return r;
  2372. /* Post card if necessary */
  2373. if (!r600_card_posted(rdev)) {
  2374. if (!rdev->bios) {
  2375. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2376. return -EINVAL;
  2377. }
  2378. DRM_INFO("GPU not posted. posting now...\n");
  2379. atom_asic_init(rdev->mode_info.atom_context);
  2380. }
  2381. /* Initialize scratch registers */
  2382. r600_scratch_init(rdev);
  2383. /* Initialize surface registers */
  2384. radeon_surface_init(rdev);
  2385. /* Initialize clocks */
  2386. radeon_get_clock_info(rdev->ddev);
  2387. r = radeon_clocks_init(rdev);
  2388. if (r)
  2389. return r;
  2390. /* Fence driver */
  2391. r = radeon_fence_driver_init(rdev);
  2392. if (r)
  2393. return r;
  2394. if (rdev->flags & RADEON_IS_AGP) {
  2395. r = radeon_agp_init(rdev);
  2396. if (r)
  2397. radeon_agp_disable(rdev);
  2398. }
  2399. r = r600_mc_init(rdev);
  2400. if (r)
  2401. return r;
  2402. /* Memory manager */
  2403. r = radeon_bo_init(rdev);
  2404. if (r)
  2405. return r;
  2406. r = radeon_irq_kms_init(rdev);
  2407. if (r)
  2408. return r;
  2409. rdev->cp.ring_obj = NULL;
  2410. r600_ring_init(rdev, 1024 * 1024);
  2411. rdev->ih.ring_obj = NULL;
  2412. r600_ih_ring_init(rdev, 64 * 1024);
  2413. r = r600_pcie_gart_init(rdev);
  2414. if (r)
  2415. return r;
  2416. rdev->accel_working = true;
  2417. r = r600_startup(rdev);
  2418. if (r) {
  2419. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2420. r600_cp_fini(rdev);
  2421. r600_wb_fini(rdev);
  2422. r600_irq_fini(rdev);
  2423. radeon_irq_kms_fini(rdev);
  2424. r600_pcie_gart_fini(rdev);
  2425. rdev->accel_working = false;
  2426. }
  2427. if (rdev->accel_working) {
  2428. r = radeon_ib_pool_init(rdev);
  2429. if (r) {
  2430. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2431. rdev->accel_working = false;
  2432. } else {
  2433. r = r600_ib_test(rdev);
  2434. if (r) {
  2435. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2436. rdev->accel_working = false;
  2437. }
  2438. }
  2439. }
  2440. r = r600_audio_init(rdev);
  2441. if (r)
  2442. return r; /* TODO error handling */
  2443. return 0;
  2444. }
  2445. void r600_fini(struct radeon_device *rdev)
  2446. {
  2447. r600_audio_fini(rdev);
  2448. r600_blit_fini(rdev);
  2449. r600_cp_fini(rdev);
  2450. r600_wb_fini(rdev);
  2451. r600_irq_fini(rdev);
  2452. radeon_irq_kms_fini(rdev);
  2453. r600_pcie_gart_fini(rdev);
  2454. radeon_agp_fini(rdev);
  2455. radeon_gem_fini(rdev);
  2456. radeon_fence_driver_fini(rdev);
  2457. radeon_clocks_fini(rdev);
  2458. radeon_bo_fini(rdev);
  2459. radeon_atombios_fini(rdev);
  2460. kfree(rdev->bios);
  2461. rdev->bios = NULL;
  2462. radeon_dummy_page_fini(rdev);
  2463. }
  2464. /*
  2465. * CS stuff
  2466. */
  2467. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2468. {
  2469. /* FIXME: implement */
  2470. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2471. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2472. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2473. radeon_ring_write(rdev, ib->length_dw);
  2474. }
  2475. int r600_ib_test(struct radeon_device *rdev)
  2476. {
  2477. struct radeon_ib *ib;
  2478. uint32_t scratch;
  2479. uint32_t tmp = 0;
  2480. unsigned i;
  2481. int r;
  2482. r = radeon_scratch_get(rdev, &scratch);
  2483. if (r) {
  2484. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2485. return r;
  2486. }
  2487. WREG32(scratch, 0xCAFEDEAD);
  2488. r = radeon_ib_get(rdev, &ib);
  2489. if (r) {
  2490. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2491. return r;
  2492. }
  2493. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2494. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2495. ib->ptr[2] = 0xDEADBEEF;
  2496. ib->ptr[3] = PACKET2(0);
  2497. ib->ptr[4] = PACKET2(0);
  2498. ib->ptr[5] = PACKET2(0);
  2499. ib->ptr[6] = PACKET2(0);
  2500. ib->ptr[7] = PACKET2(0);
  2501. ib->ptr[8] = PACKET2(0);
  2502. ib->ptr[9] = PACKET2(0);
  2503. ib->ptr[10] = PACKET2(0);
  2504. ib->ptr[11] = PACKET2(0);
  2505. ib->ptr[12] = PACKET2(0);
  2506. ib->ptr[13] = PACKET2(0);
  2507. ib->ptr[14] = PACKET2(0);
  2508. ib->ptr[15] = PACKET2(0);
  2509. ib->length_dw = 16;
  2510. r = radeon_ib_schedule(rdev, ib);
  2511. if (r) {
  2512. radeon_scratch_free(rdev, scratch);
  2513. radeon_ib_free(rdev, &ib);
  2514. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2515. return r;
  2516. }
  2517. r = radeon_fence_wait(ib->fence, false);
  2518. if (r) {
  2519. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2520. return r;
  2521. }
  2522. for (i = 0; i < rdev->usec_timeout; i++) {
  2523. tmp = RREG32(scratch);
  2524. if (tmp == 0xDEADBEEF)
  2525. break;
  2526. DRM_UDELAY(1);
  2527. }
  2528. if (i < rdev->usec_timeout) {
  2529. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2530. } else {
  2531. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2532. scratch, tmp);
  2533. r = -EINVAL;
  2534. }
  2535. radeon_scratch_free(rdev, scratch);
  2536. radeon_ib_free(rdev, &ib);
  2537. return r;
  2538. }
  2539. /*
  2540. * Interrupts
  2541. *
  2542. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2543. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2544. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2545. * and host consumes. As the host irq handler processes interrupts, it
  2546. * increments the rptr. When the rptr catches up with the wptr, all the
  2547. * current interrupts have been processed.
  2548. */
  2549. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2550. {
  2551. u32 rb_bufsz;
  2552. /* Align ring size */
  2553. rb_bufsz = drm_order(ring_size / 4);
  2554. ring_size = (1 << rb_bufsz) * 4;
  2555. rdev->ih.ring_size = ring_size;
  2556. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2557. rdev->ih.rptr = 0;
  2558. }
  2559. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2560. {
  2561. int r;
  2562. /* Allocate ring buffer */
  2563. if (rdev->ih.ring_obj == NULL) {
  2564. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2565. true,
  2566. RADEON_GEM_DOMAIN_GTT,
  2567. &rdev->ih.ring_obj);
  2568. if (r) {
  2569. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2570. return r;
  2571. }
  2572. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2573. if (unlikely(r != 0))
  2574. return r;
  2575. r = radeon_bo_pin(rdev->ih.ring_obj,
  2576. RADEON_GEM_DOMAIN_GTT,
  2577. &rdev->ih.gpu_addr);
  2578. if (r) {
  2579. radeon_bo_unreserve(rdev->ih.ring_obj);
  2580. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2581. return r;
  2582. }
  2583. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2584. (void **)&rdev->ih.ring);
  2585. radeon_bo_unreserve(rdev->ih.ring_obj);
  2586. if (r) {
  2587. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2588. return r;
  2589. }
  2590. }
  2591. return 0;
  2592. }
  2593. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2594. {
  2595. int r;
  2596. if (rdev->ih.ring_obj) {
  2597. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2598. if (likely(r == 0)) {
  2599. radeon_bo_kunmap(rdev->ih.ring_obj);
  2600. radeon_bo_unpin(rdev->ih.ring_obj);
  2601. radeon_bo_unreserve(rdev->ih.ring_obj);
  2602. }
  2603. radeon_bo_unref(&rdev->ih.ring_obj);
  2604. rdev->ih.ring = NULL;
  2605. rdev->ih.ring_obj = NULL;
  2606. }
  2607. }
  2608. void r600_rlc_stop(struct radeon_device *rdev)
  2609. {
  2610. if ((rdev->family >= CHIP_RV770) &&
  2611. (rdev->family <= CHIP_RV740)) {
  2612. /* r7xx asics need to soft reset RLC before halting */
  2613. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2614. RREG32(SRBM_SOFT_RESET);
  2615. udelay(15000);
  2616. WREG32(SRBM_SOFT_RESET, 0);
  2617. RREG32(SRBM_SOFT_RESET);
  2618. }
  2619. WREG32(RLC_CNTL, 0);
  2620. }
  2621. static void r600_rlc_start(struct radeon_device *rdev)
  2622. {
  2623. WREG32(RLC_CNTL, RLC_ENABLE);
  2624. }
  2625. static int r600_rlc_init(struct radeon_device *rdev)
  2626. {
  2627. u32 i;
  2628. const __be32 *fw_data;
  2629. if (!rdev->rlc_fw)
  2630. return -EINVAL;
  2631. r600_rlc_stop(rdev);
  2632. WREG32(RLC_HB_BASE, 0);
  2633. WREG32(RLC_HB_CNTL, 0);
  2634. WREG32(RLC_HB_RPTR, 0);
  2635. WREG32(RLC_HB_WPTR, 0);
  2636. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2637. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2638. WREG32(RLC_MC_CNTL, 0);
  2639. WREG32(RLC_UCODE_CNTL, 0);
  2640. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2641. if (rdev->family >= CHIP_CEDAR) {
  2642. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2643. WREG32(RLC_UCODE_ADDR, i);
  2644. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2645. }
  2646. } else if (rdev->family >= CHIP_RV770) {
  2647. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2648. WREG32(RLC_UCODE_ADDR, i);
  2649. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2650. }
  2651. } else {
  2652. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2653. WREG32(RLC_UCODE_ADDR, i);
  2654. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2655. }
  2656. }
  2657. WREG32(RLC_UCODE_ADDR, 0);
  2658. r600_rlc_start(rdev);
  2659. return 0;
  2660. }
  2661. static void r600_enable_interrupts(struct radeon_device *rdev)
  2662. {
  2663. u32 ih_cntl = RREG32(IH_CNTL);
  2664. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2665. ih_cntl |= ENABLE_INTR;
  2666. ih_rb_cntl |= IH_RB_ENABLE;
  2667. WREG32(IH_CNTL, ih_cntl);
  2668. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2669. rdev->ih.enabled = true;
  2670. }
  2671. void r600_disable_interrupts(struct radeon_device *rdev)
  2672. {
  2673. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2674. u32 ih_cntl = RREG32(IH_CNTL);
  2675. ih_rb_cntl &= ~IH_RB_ENABLE;
  2676. ih_cntl &= ~ENABLE_INTR;
  2677. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2678. WREG32(IH_CNTL, ih_cntl);
  2679. /* set rptr, wptr to 0 */
  2680. WREG32(IH_RB_RPTR, 0);
  2681. WREG32(IH_RB_WPTR, 0);
  2682. rdev->ih.enabled = false;
  2683. rdev->ih.wptr = 0;
  2684. rdev->ih.rptr = 0;
  2685. }
  2686. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2687. {
  2688. u32 tmp;
  2689. WREG32(CP_INT_CNTL, 0);
  2690. WREG32(GRBM_INT_CNTL, 0);
  2691. WREG32(DxMODE_INT_MASK, 0);
  2692. if (ASIC_IS_DCE3(rdev)) {
  2693. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2694. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2695. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2696. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2697. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2698. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2699. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2700. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2701. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2702. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2703. if (ASIC_IS_DCE32(rdev)) {
  2704. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2705. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2706. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2707. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2708. }
  2709. } else {
  2710. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2711. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2712. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2713. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2714. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2715. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2716. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2717. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2718. }
  2719. }
  2720. int r600_irq_init(struct radeon_device *rdev)
  2721. {
  2722. int ret = 0;
  2723. int rb_bufsz;
  2724. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2725. /* allocate ring */
  2726. ret = r600_ih_ring_alloc(rdev);
  2727. if (ret)
  2728. return ret;
  2729. /* disable irqs */
  2730. r600_disable_interrupts(rdev);
  2731. /* init rlc */
  2732. ret = r600_rlc_init(rdev);
  2733. if (ret) {
  2734. r600_ih_ring_fini(rdev);
  2735. return ret;
  2736. }
  2737. /* setup interrupt control */
  2738. /* set dummy read address to ring address */
  2739. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2740. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2741. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2742. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2743. */
  2744. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2745. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2746. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2747. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2748. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2749. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2750. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2751. IH_WPTR_OVERFLOW_CLEAR |
  2752. (rb_bufsz << 1));
  2753. /* WPTR writeback, not yet */
  2754. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2755. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2756. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2757. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2758. /* set rptr, wptr to 0 */
  2759. WREG32(IH_RB_RPTR, 0);
  2760. WREG32(IH_RB_WPTR, 0);
  2761. /* Default settings for IH_CNTL (disabled at first) */
  2762. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2763. /* RPTR_REARM only works if msi's are enabled */
  2764. if (rdev->msi_enabled)
  2765. ih_cntl |= RPTR_REARM;
  2766. #ifdef __BIG_ENDIAN
  2767. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2768. #endif
  2769. WREG32(IH_CNTL, ih_cntl);
  2770. /* force the active interrupt state to all disabled */
  2771. if (rdev->family >= CHIP_CEDAR)
  2772. evergreen_disable_interrupt_state(rdev);
  2773. else
  2774. r600_disable_interrupt_state(rdev);
  2775. /* enable irqs */
  2776. r600_enable_interrupts(rdev);
  2777. return ret;
  2778. }
  2779. void r600_irq_suspend(struct radeon_device *rdev)
  2780. {
  2781. r600_irq_disable(rdev);
  2782. r600_rlc_stop(rdev);
  2783. }
  2784. void r600_irq_fini(struct radeon_device *rdev)
  2785. {
  2786. r600_irq_suspend(rdev);
  2787. r600_ih_ring_fini(rdev);
  2788. }
  2789. int r600_irq_set(struct radeon_device *rdev)
  2790. {
  2791. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2792. u32 mode_int = 0;
  2793. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2794. u32 grbm_int_cntl = 0;
  2795. u32 hdmi1, hdmi2;
  2796. if (!rdev->irq.installed) {
  2797. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2798. return -EINVAL;
  2799. }
  2800. /* don't enable anything if the ih is disabled */
  2801. if (!rdev->ih.enabled) {
  2802. r600_disable_interrupts(rdev);
  2803. /* force the active interrupt state to all disabled */
  2804. r600_disable_interrupt_state(rdev);
  2805. return 0;
  2806. }
  2807. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2808. if (ASIC_IS_DCE3(rdev)) {
  2809. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2810. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2811. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2812. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2813. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2814. if (ASIC_IS_DCE32(rdev)) {
  2815. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2816. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2817. }
  2818. } else {
  2819. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2820. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2821. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2822. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2823. }
  2824. if (rdev->irq.sw_int) {
  2825. DRM_DEBUG("r600_irq_set: sw int\n");
  2826. cp_int_cntl |= RB_INT_ENABLE;
  2827. }
  2828. if (rdev->irq.crtc_vblank_int[0]) {
  2829. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2830. mode_int |= D1MODE_VBLANK_INT_MASK;
  2831. }
  2832. if (rdev->irq.crtc_vblank_int[1]) {
  2833. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2834. mode_int |= D2MODE_VBLANK_INT_MASK;
  2835. }
  2836. if (rdev->irq.hpd[0]) {
  2837. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2838. hpd1 |= DC_HPDx_INT_EN;
  2839. }
  2840. if (rdev->irq.hpd[1]) {
  2841. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2842. hpd2 |= DC_HPDx_INT_EN;
  2843. }
  2844. if (rdev->irq.hpd[2]) {
  2845. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2846. hpd3 |= DC_HPDx_INT_EN;
  2847. }
  2848. if (rdev->irq.hpd[3]) {
  2849. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2850. hpd4 |= DC_HPDx_INT_EN;
  2851. }
  2852. if (rdev->irq.hpd[4]) {
  2853. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2854. hpd5 |= DC_HPDx_INT_EN;
  2855. }
  2856. if (rdev->irq.hpd[5]) {
  2857. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2858. hpd6 |= DC_HPDx_INT_EN;
  2859. }
  2860. if (rdev->irq.hdmi[0]) {
  2861. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2862. hdmi1 |= R600_HDMI_INT_EN;
  2863. }
  2864. if (rdev->irq.hdmi[1]) {
  2865. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2866. hdmi2 |= R600_HDMI_INT_EN;
  2867. }
  2868. if (rdev->irq.gui_idle) {
  2869. DRM_DEBUG("gui idle\n");
  2870. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2871. }
  2872. WREG32(CP_INT_CNTL, cp_int_cntl);
  2873. WREG32(DxMODE_INT_MASK, mode_int);
  2874. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2875. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2876. if (ASIC_IS_DCE3(rdev)) {
  2877. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2878. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2879. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2880. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2881. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2882. if (ASIC_IS_DCE32(rdev)) {
  2883. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2884. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2885. }
  2886. } else {
  2887. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2888. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2889. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2890. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2891. }
  2892. return 0;
  2893. }
  2894. static inline void r600_irq_ack(struct radeon_device *rdev,
  2895. u32 *disp_int,
  2896. u32 *disp_int_cont,
  2897. u32 *disp_int_cont2)
  2898. {
  2899. u32 tmp;
  2900. if (ASIC_IS_DCE3(rdev)) {
  2901. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2902. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2903. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2904. } else {
  2905. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2906. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2907. *disp_int_cont2 = 0;
  2908. }
  2909. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2910. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2911. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2912. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2913. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2914. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2915. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2916. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2917. if (*disp_int & DC_HPD1_INTERRUPT) {
  2918. if (ASIC_IS_DCE3(rdev)) {
  2919. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2920. tmp |= DC_HPDx_INT_ACK;
  2921. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2922. } else {
  2923. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2924. tmp |= DC_HPDx_INT_ACK;
  2925. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2926. }
  2927. }
  2928. if (*disp_int & DC_HPD2_INTERRUPT) {
  2929. if (ASIC_IS_DCE3(rdev)) {
  2930. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2931. tmp |= DC_HPDx_INT_ACK;
  2932. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2933. } else {
  2934. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2935. tmp |= DC_HPDx_INT_ACK;
  2936. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2937. }
  2938. }
  2939. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2940. if (ASIC_IS_DCE3(rdev)) {
  2941. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2942. tmp |= DC_HPDx_INT_ACK;
  2943. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2944. } else {
  2945. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2946. tmp |= DC_HPDx_INT_ACK;
  2947. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2948. }
  2949. }
  2950. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2951. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2952. tmp |= DC_HPDx_INT_ACK;
  2953. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2954. }
  2955. if (ASIC_IS_DCE32(rdev)) {
  2956. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2957. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2958. tmp |= DC_HPDx_INT_ACK;
  2959. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2960. }
  2961. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2962. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2963. tmp |= DC_HPDx_INT_ACK;
  2964. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2965. }
  2966. }
  2967. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2968. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2969. }
  2970. if (ASIC_IS_DCE3(rdev)) {
  2971. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2972. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2973. }
  2974. } else {
  2975. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2976. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2977. }
  2978. }
  2979. }
  2980. void r600_irq_disable(struct radeon_device *rdev)
  2981. {
  2982. u32 disp_int, disp_int_cont, disp_int_cont2;
  2983. r600_disable_interrupts(rdev);
  2984. /* Wait and acknowledge irq */
  2985. mdelay(1);
  2986. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2987. r600_disable_interrupt_state(rdev);
  2988. }
  2989. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2990. {
  2991. u32 wptr, tmp;
  2992. /* XXX use writeback */
  2993. wptr = RREG32(IH_RB_WPTR);
  2994. if (wptr & RB_OVERFLOW) {
  2995. /* When a ring buffer overflow happen start parsing interrupt
  2996. * from the last not overwritten vector (wptr + 16). Hopefully
  2997. * this should allow us to catchup.
  2998. */
  2999. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3000. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3001. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3002. tmp = RREG32(IH_RB_CNTL);
  3003. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3004. WREG32(IH_RB_CNTL, tmp);
  3005. }
  3006. return (wptr & rdev->ih.ptr_mask);
  3007. }
  3008. /* r600 IV Ring
  3009. * Each IV ring entry is 128 bits:
  3010. * [7:0] - interrupt source id
  3011. * [31:8] - reserved
  3012. * [59:32] - interrupt source data
  3013. * [127:60] - reserved
  3014. *
  3015. * The basic interrupt vector entries
  3016. * are decoded as follows:
  3017. * src_id src_data description
  3018. * 1 0 D1 Vblank
  3019. * 1 1 D1 Vline
  3020. * 5 0 D2 Vblank
  3021. * 5 1 D2 Vline
  3022. * 19 0 FP Hot plug detection A
  3023. * 19 1 FP Hot plug detection B
  3024. * 19 2 DAC A auto-detection
  3025. * 19 3 DAC B auto-detection
  3026. * 21 4 HDMI block A
  3027. * 21 5 HDMI block B
  3028. * 176 - CP_INT RB
  3029. * 177 - CP_INT IB1
  3030. * 178 - CP_INT IB2
  3031. * 181 - EOP Interrupt
  3032. * 233 - GUI Idle
  3033. *
  3034. * Note, these are based on r600 and may need to be
  3035. * adjusted or added to on newer asics
  3036. */
  3037. int r600_irq_process(struct radeon_device *rdev)
  3038. {
  3039. u32 wptr = r600_get_ih_wptr(rdev);
  3040. u32 rptr = rdev->ih.rptr;
  3041. u32 src_id, src_data;
  3042. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  3043. unsigned long flags;
  3044. bool queue_hotplug = false;
  3045. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3046. if (!rdev->ih.enabled)
  3047. return IRQ_NONE;
  3048. spin_lock_irqsave(&rdev->ih.lock, flags);
  3049. if (rptr == wptr) {
  3050. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3051. return IRQ_NONE;
  3052. }
  3053. if (rdev->shutdown) {
  3054. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3055. return IRQ_NONE;
  3056. }
  3057. restart_ih:
  3058. /* display interrupts */
  3059. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  3060. rdev->ih.wptr = wptr;
  3061. while (rptr != wptr) {
  3062. /* wptr/rptr are in bytes! */
  3063. ring_index = rptr / 4;
  3064. src_id = rdev->ih.ring[ring_index] & 0xff;
  3065. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3066. switch (src_id) {
  3067. case 1: /* D1 vblank/vline */
  3068. switch (src_data) {
  3069. case 0: /* D1 vblank */
  3070. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  3071. drm_handle_vblank(rdev->ddev, 0);
  3072. rdev->pm.vblank_sync = true;
  3073. wake_up(&rdev->irq.vblank_queue);
  3074. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3075. DRM_DEBUG("IH: D1 vblank\n");
  3076. }
  3077. break;
  3078. case 1: /* D1 vline */
  3079. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  3080. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3081. DRM_DEBUG("IH: D1 vline\n");
  3082. }
  3083. break;
  3084. default:
  3085. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3086. break;
  3087. }
  3088. break;
  3089. case 5: /* D2 vblank/vline */
  3090. switch (src_data) {
  3091. case 0: /* D2 vblank */
  3092. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  3093. drm_handle_vblank(rdev->ddev, 1);
  3094. rdev->pm.vblank_sync = true;
  3095. wake_up(&rdev->irq.vblank_queue);
  3096. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3097. DRM_DEBUG("IH: D2 vblank\n");
  3098. }
  3099. break;
  3100. case 1: /* D1 vline */
  3101. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  3102. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3103. DRM_DEBUG("IH: D2 vline\n");
  3104. }
  3105. break;
  3106. default:
  3107. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3108. break;
  3109. }
  3110. break;
  3111. case 19: /* HPD/DAC hotplug */
  3112. switch (src_data) {
  3113. case 0:
  3114. if (disp_int & DC_HPD1_INTERRUPT) {
  3115. disp_int &= ~DC_HPD1_INTERRUPT;
  3116. queue_hotplug = true;
  3117. DRM_DEBUG("IH: HPD1\n");
  3118. }
  3119. break;
  3120. case 1:
  3121. if (disp_int & DC_HPD2_INTERRUPT) {
  3122. disp_int &= ~DC_HPD2_INTERRUPT;
  3123. queue_hotplug = true;
  3124. DRM_DEBUG("IH: HPD2\n");
  3125. }
  3126. break;
  3127. case 4:
  3128. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  3129. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3130. queue_hotplug = true;
  3131. DRM_DEBUG("IH: HPD3\n");
  3132. }
  3133. break;
  3134. case 5:
  3135. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  3136. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3137. queue_hotplug = true;
  3138. DRM_DEBUG("IH: HPD4\n");
  3139. }
  3140. break;
  3141. case 10:
  3142. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3143. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3144. queue_hotplug = true;
  3145. DRM_DEBUG("IH: HPD5\n");
  3146. }
  3147. break;
  3148. case 12:
  3149. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3150. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3151. queue_hotplug = true;
  3152. DRM_DEBUG("IH: HPD6\n");
  3153. }
  3154. break;
  3155. default:
  3156. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3157. break;
  3158. }
  3159. break;
  3160. case 21: /* HDMI */
  3161. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3162. r600_audio_schedule_polling(rdev);
  3163. break;
  3164. case 176: /* CP_INT in ring buffer */
  3165. case 177: /* CP_INT in IB1 */
  3166. case 178: /* CP_INT in IB2 */
  3167. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3168. radeon_fence_process(rdev);
  3169. break;
  3170. case 181: /* CP EOP event */
  3171. DRM_DEBUG("IH: CP EOP\n");
  3172. break;
  3173. case 233: /* GUI IDLE */
  3174. DRM_DEBUG("IH: CP EOP\n");
  3175. rdev->pm.gui_idle = true;
  3176. wake_up(&rdev->irq.idle_queue);
  3177. break;
  3178. default:
  3179. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3180. break;
  3181. }
  3182. /* wptr/rptr are in bytes! */
  3183. rptr += 16;
  3184. rptr &= rdev->ih.ptr_mask;
  3185. }
  3186. /* make sure wptr hasn't changed while processing */
  3187. wptr = r600_get_ih_wptr(rdev);
  3188. if (wptr != rdev->ih.wptr)
  3189. goto restart_ih;
  3190. if (queue_hotplug)
  3191. queue_work(rdev->wq, &rdev->hotplug_work);
  3192. rdev->ih.rptr = rptr;
  3193. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3194. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3195. return IRQ_HANDLED;
  3196. }
  3197. /*
  3198. * Debugfs info
  3199. */
  3200. #if defined(CONFIG_DEBUG_FS)
  3201. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3202. {
  3203. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3204. struct drm_device *dev = node->minor->dev;
  3205. struct radeon_device *rdev = dev->dev_private;
  3206. unsigned count, i, j;
  3207. radeon_ring_free_size(rdev);
  3208. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3209. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3210. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3211. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3212. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3213. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3214. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3215. seq_printf(m, "%u dwords in ring\n", count);
  3216. i = rdev->cp.rptr;
  3217. for (j = 0; j <= count; j++) {
  3218. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3219. i = (i + 1) & rdev->cp.ptr_mask;
  3220. }
  3221. return 0;
  3222. }
  3223. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3224. {
  3225. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3226. struct drm_device *dev = node->minor->dev;
  3227. struct radeon_device *rdev = dev->dev_private;
  3228. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3229. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3230. return 0;
  3231. }
  3232. static struct drm_info_list r600_mc_info_list[] = {
  3233. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3234. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3235. };
  3236. #endif
  3237. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3238. {
  3239. #if defined(CONFIG_DEBUG_FS)
  3240. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3241. #else
  3242. return 0;
  3243. #endif
  3244. }
  3245. /**
  3246. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3247. * rdev: radeon device structure
  3248. * bo: buffer object struct which userspace is waiting for idle
  3249. *
  3250. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3251. * through ring buffer, this leads to corruption in rendering, see
  3252. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3253. * directly perform HDP flush by writing register through MMIO.
  3254. */
  3255. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3256. {
  3257. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3258. }