r100.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. */
  64. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  65. {
  66. int i;
  67. rdev->pm.dynpm_can_upclock = true;
  68. rdev->pm.dynpm_can_downclock = true;
  69. switch (rdev->pm.dynpm_planned_action) {
  70. case DYNPM_ACTION_MINIMUM:
  71. rdev->pm.requested_power_state_index = 0;
  72. rdev->pm.dynpm_can_downclock = false;
  73. break;
  74. case DYNPM_ACTION_DOWNCLOCK:
  75. if (rdev->pm.current_power_state_index == 0) {
  76. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  77. rdev->pm.dynpm_can_downclock = false;
  78. } else {
  79. if (rdev->pm.active_crtc_count > 1) {
  80. for (i = 0; i < rdev->pm.num_power_states; i++) {
  81. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  82. continue;
  83. else if (i >= rdev->pm.current_power_state_index) {
  84. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  85. break;
  86. } else {
  87. rdev->pm.requested_power_state_index = i;
  88. break;
  89. }
  90. }
  91. } else
  92. rdev->pm.requested_power_state_index =
  93. rdev->pm.current_power_state_index - 1;
  94. }
  95. /* don't use the power state if crtcs are active and no display flag is set */
  96. if ((rdev->pm.active_crtc_count > 0) &&
  97. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  98. RADEON_PM_MODE_NO_DISPLAY)) {
  99. rdev->pm.requested_power_state_index++;
  100. }
  101. break;
  102. case DYNPM_ACTION_UPCLOCK:
  103. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  104. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  105. rdev->pm.dynpm_can_upclock = false;
  106. } else {
  107. if (rdev->pm.active_crtc_count > 1) {
  108. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  109. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  110. continue;
  111. else if (i <= rdev->pm.current_power_state_index) {
  112. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  113. break;
  114. } else {
  115. rdev->pm.requested_power_state_index = i;
  116. break;
  117. }
  118. }
  119. } else
  120. rdev->pm.requested_power_state_index =
  121. rdev->pm.current_power_state_index + 1;
  122. }
  123. break;
  124. case DYNPM_ACTION_DEFAULT:
  125. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  126. rdev->pm.dynpm_can_upclock = false;
  127. break;
  128. case DYNPM_ACTION_NONE:
  129. default:
  130. DRM_ERROR("Requested mode for not defined action\n");
  131. return;
  132. }
  133. /* only one clock mode per power state */
  134. rdev->pm.requested_clock_mode_index = 0;
  135. DRM_DEBUG("Requested: e: %d m: %d p: %d\n",
  136. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  137. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  138. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  139. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  140. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  141. pcie_lanes);
  142. }
  143. void r100_pm_init_profile(struct radeon_device *rdev)
  144. {
  145. /* default */
  146. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  147. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  148. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  149. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  150. /* low sh */
  151. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  152. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  153. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  154. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  155. /* mid sh */
  156. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  157. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  158. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  159. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  160. /* high sh */
  161. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  162. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  163. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  164. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  165. /* low mh */
  166. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  167. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  168. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  169. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  170. /* mid mh */
  171. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  172. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  173. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  174. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  175. /* high mh */
  176. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  177. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  178. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  179. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  180. }
  181. void r100_pm_misc(struct radeon_device *rdev)
  182. {
  183. int requested_index = rdev->pm.requested_power_state_index;
  184. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  185. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  186. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  187. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  188. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  189. tmp = RREG32(voltage->gpio.reg);
  190. if (voltage->active_high)
  191. tmp |= voltage->gpio.mask;
  192. else
  193. tmp &= ~(voltage->gpio.mask);
  194. WREG32(voltage->gpio.reg, tmp);
  195. if (voltage->delay)
  196. udelay(voltage->delay);
  197. } else {
  198. tmp = RREG32(voltage->gpio.reg);
  199. if (voltage->active_high)
  200. tmp &= ~voltage->gpio.mask;
  201. else
  202. tmp |= voltage->gpio.mask;
  203. WREG32(voltage->gpio.reg, tmp);
  204. if (voltage->delay)
  205. udelay(voltage->delay);
  206. }
  207. }
  208. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  209. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  210. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  211. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  212. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  213. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  214. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  215. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  216. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  217. else
  218. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  219. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  220. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  221. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  222. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  223. } else
  224. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  225. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  226. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  227. if (voltage->delay) {
  228. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  229. switch (voltage->delay) {
  230. case 33:
  231. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  232. break;
  233. case 66:
  234. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  235. break;
  236. case 99:
  237. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  238. break;
  239. case 132:
  240. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  241. break;
  242. }
  243. } else
  244. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  245. } else
  246. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  247. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  248. sclk_cntl &= ~FORCE_HDP;
  249. else
  250. sclk_cntl |= FORCE_HDP;
  251. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  252. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  253. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  254. /* set pcie lanes */
  255. if ((rdev->flags & RADEON_IS_PCIE) &&
  256. !(rdev->flags & RADEON_IS_IGP) &&
  257. rdev->asic->set_pcie_lanes &&
  258. (ps->pcie_lanes !=
  259. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  260. radeon_set_pcie_lanes(rdev,
  261. ps->pcie_lanes);
  262. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  263. }
  264. }
  265. void r100_pm_prepare(struct radeon_device *rdev)
  266. {
  267. struct drm_device *ddev = rdev->ddev;
  268. struct drm_crtc *crtc;
  269. struct radeon_crtc *radeon_crtc;
  270. u32 tmp;
  271. /* disable any active CRTCs */
  272. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  273. radeon_crtc = to_radeon_crtc(crtc);
  274. if (radeon_crtc->enabled) {
  275. if (radeon_crtc->crtc_id) {
  276. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  277. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  278. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  279. } else {
  280. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  281. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  282. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  283. }
  284. }
  285. }
  286. }
  287. void r100_pm_finish(struct radeon_device *rdev)
  288. {
  289. struct drm_device *ddev = rdev->ddev;
  290. struct drm_crtc *crtc;
  291. struct radeon_crtc *radeon_crtc;
  292. u32 tmp;
  293. /* enable any active CRTCs */
  294. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  295. radeon_crtc = to_radeon_crtc(crtc);
  296. if (radeon_crtc->enabled) {
  297. if (radeon_crtc->crtc_id) {
  298. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  299. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  300. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  301. } else {
  302. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  303. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  304. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  305. }
  306. }
  307. }
  308. }
  309. bool r100_gui_idle(struct radeon_device *rdev)
  310. {
  311. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  312. return false;
  313. else
  314. return true;
  315. }
  316. /* hpd for digital panel detect/disconnect */
  317. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  318. {
  319. bool connected = false;
  320. switch (hpd) {
  321. case RADEON_HPD_1:
  322. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  323. connected = true;
  324. break;
  325. case RADEON_HPD_2:
  326. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  327. connected = true;
  328. break;
  329. default:
  330. break;
  331. }
  332. return connected;
  333. }
  334. void r100_hpd_set_polarity(struct radeon_device *rdev,
  335. enum radeon_hpd_id hpd)
  336. {
  337. u32 tmp;
  338. bool connected = r100_hpd_sense(rdev, hpd);
  339. switch (hpd) {
  340. case RADEON_HPD_1:
  341. tmp = RREG32(RADEON_FP_GEN_CNTL);
  342. if (connected)
  343. tmp &= ~RADEON_FP_DETECT_INT_POL;
  344. else
  345. tmp |= RADEON_FP_DETECT_INT_POL;
  346. WREG32(RADEON_FP_GEN_CNTL, tmp);
  347. break;
  348. case RADEON_HPD_2:
  349. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  350. if (connected)
  351. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  352. else
  353. tmp |= RADEON_FP2_DETECT_INT_POL;
  354. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  355. break;
  356. default:
  357. break;
  358. }
  359. }
  360. void r100_hpd_init(struct radeon_device *rdev)
  361. {
  362. struct drm_device *dev = rdev->ddev;
  363. struct drm_connector *connector;
  364. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  365. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  366. switch (radeon_connector->hpd.hpd) {
  367. case RADEON_HPD_1:
  368. rdev->irq.hpd[0] = true;
  369. break;
  370. case RADEON_HPD_2:
  371. rdev->irq.hpd[1] = true;
  372. break;
  373. default:
  374. break;
  375. }
  376. }
  377. if (rdev->irq.installed)
  378. r100_irq_set(rdev);
  379. }
  380. void r100_hpd_fini(struct radeon_device *rdev)
  381. {
  382. struct drm_device *dev = rdev->ddev;
  383. struct drm_connector *connector;
  384. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  385. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  386. switch (radeon_connector->hpd.hpd) {
  387. case RADEON_HPD_1:
  388. rdev->irq.hpd[0] = false;
  389. break;
  390. case RADEON_HPD_2:
  391. rdev->irq.hpd[1] = false;
  392. break;
  393. default:
  394. break;
  395. }
  396. }
  397. }
  398. /*
  399. * PCI GART
  400. */
  401. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  402. {
  403. /* TODO: can we do somethings here ? */
  404. /* It seems hw only cache one entry so we should discard this
  405. * entry otherwise if first GPU GART read hit this entry it
  406. * could end up in wrong address. */
  407. }
  408. int r100_pci_gart_init(struct radeon_device *rdev)
  409. {
  410. int r;
  411. if (rdev->gart.table.ram.ptr) {
  412. WARN(1, "R100 PCI GART already initialized.\n");
  413. return 0;
  414. }
  415. /* Initialize common gart structure */
  416. r = radeon_gart_init(rdev);
  417. if (r)
  418. return r;
  419. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  420. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  421. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  422. return radeon_gart_table_ram_alloc(rdev);
  423. }
  424. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  425. void r100_enable_bm(struct radeon_device *rdev)
  426. {
  427. uint32_t tmp;
  428. /* Enable bus mastering */
  429. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  430. WREG32(RADEON_BUS_CNTL, tmp);
  431. }
  432. int r100_pci_gart_enable(struct radeon_device *rdev)
  433. {
  434. uint32_t tmp;
  435. radeon_gart_restore(rdev);
  436. /* discard memory request outside of configured range */
  437. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  438. WREG32(RADEON_AIC_CNTL, tmp);
  439. /* set address range for PCI address translate */
  440. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  441. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  442. /* set PCI GART page-table base address */
  443. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  444. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  445. WREG32(RADEON_AIC_CNTL, tmp);
  446. r100_pci_gart_tlb_flush(rdev);
  447. rdev->gart.ready = true;
  448. return 0;
  449. }
  450. void r100_pci_gart_disable(struct radeon_device *rdev)
  451. {
  452. uint32_t tmp;
  453. /* discard memory request outside of configured range */
  454. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  455. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  456. WREG32(RADEON_AIC_LO_ADDR, 0);
  457. WREG32(RADEON_AIC_HI_ADDR, 0);
  458. }
  459. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  460. {
  461. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  462. return -EINVAL;
  463. }
  464. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  465. return 0;
  466. }
  467. void r100_pci_gart_fini(struct radeon_device *rdev)
  468. {
  469. radeon_gart_fini(rdev);
  470. r100_pci_gart_disable(rdev);
  471. radeon_gart_table_ram_free(rdev);
  472. }
  473. int r100_irq_set(struct radeon_device *rdev)
  474. {
  475. uint32_t tmp = 0;
  476. if (!rdev->irq.installed) {
  477. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  478. WREG32(R_000040_GEN_INT_CNTL, 0);
  479. return -EINVAL;
  480. }
  481. if (rdev->irq.sw_int) {
  482. tmp |= RADEON_SW_INT_ENABLE;
  483. }
  484. if (rdev->irq.gui_idle) {
  485. tmp |= RADEON_GUI_IDLE_MASK;
  486. }
  487. if (rdev->irq.crtc_vblank_int[0]) {
  488. tmp |= RADEON_CRTC_VBLANK_MASK;
  489. }
  490. if (rdev->irq.crtc_vblank_int[1]) {
  491. tmp |= RADEON_CRTC2_VBLANK_MASK;
  492. }
  493. if (rdev->irq.hpd[0]) {
  494. tmp |= RADEON_FP_DETECT_MASK;
  495. }
  496. if (rdev->irq.hpd[1]) {
  497. tmp |= RADEON_FP2_DETECT_MASK;
  498. }
  499. WREG32(RADEON_GEN_INT_CNTL, tmp);
  500. return 0;
  501. }
  502. void r100_irq_disable(struct radeon_device *rdev)
  503. {
  504. u32 tmp;
  505. WREG32(R_000040_GEN_INT_CNTL, 0);
  506. /* Wait and acknowledge irq */
  507. mdelay(1);
  508. tmp = RREG32(R_000044_GEN_INT_STATUS);
  509. WREG32(R_000044_GEN_INT_STATUS, tmp);
  510. }
  511. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  512. {
  513. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  514. uint32_t irq_mask = RADEON_SW_INT_TEST |
  515. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  516. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  517. /* the interrupt works, but the status bit is permanently asserted */
  518. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  519. if (!rdev->irq.gui_idle_acked)
  520. irq_mask |= RADEON_GUI_IDLE_STAT;
  521. }
  522. if (irqs) {
  523. WREG32(RADEON_GEN_INT_STATUS, irqs);
  524. }
  525. return irqs & irq_mask;
  526. }
  527. int r100_irq_process(struct radeon_device *rdev)
  528. {
  529. uint32_t status, msi_rearm;
  530. bool queue_hotplug = false;
  531. /* reset gui idle ack. the status bit is broken */
  532. rdev->irq.gui_idle_acked = false;
  533. status = r100_irq_ack(rdev);
  534. if (!status) {
  535. return IRQ_NONE;
  536. }
  537. if (rdev->shutdown) {
  538. return IRQ_NONE;
  539. }
  540. while (status) {
  541. /* SW interrupt */
  542. if (status & RADEON_SW_INT_TEST) {
  543. radeon_fence_process(rdev);
  544. }
  545. /* gui idle interrupt */
  546. if (status & RADEON_GUI_IDLE_STAT) {
  547. rdev->irq.gui_idle_acked = true;
  548. rdev->pm.gui_idle = true;
  549. wake_up(&rdev->irq.idle_queue);
  550. }
  551. /* Vertical blank interrupts */
  552. if (status & RADEON_CRTC_VBLANK_STAT) {
  553. drm_handle_vblank(rdev->ddev, 0);
  554. rdev->pm.vblank_sync = true;
  555. wake_up(&rdev->irq.vblank_queue);
  556. }
  557. if (status & RADEON_CRTC2_VBLANK_STAT) {
  558. drm_handle_vblank(rdev->ddev, 1);
  559. rdev->pm.vblank_sync = true;
  560. wake_up(&rdev->irq.vblank_queue);
  561. }
  562. if (status & RADEON_FP_DETECT_STAT) {
  563. queue_hotplug = true;
  564. DRM_DEBUG("HPD1\n");
  565. }
  566. if (status & RADEON_FP2_DETECT_STAT) {
  567. queue_hotplug = true;
  568. DRM_DEBUG("HPD2\n");
  569. }
  570. status = r100_irq_ack(rdev);
  571. }
  572. /* reset gui idle ack. the status bit is broken */
  573. rdev->irq.gui_idle_acked = false;
  574. if (queue_hotplug)
  575. queue_work(rdev->wq, &rdev->hotplug_work);
  576. if (rdev->msi_enabled) {
  577. switch (rdev->family) {
  578. case CHIP_RS400:
  579. case CHIP_RS480:
  580. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  581. WREG32(RADEON_AIC_CNTL, msi_rearm);
  582. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  583. break;
  584. default:
  585. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  586. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  587. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  588. break;
  589. }
  590. }
  591. return IRQ_HANDLED;
  592. }
  593. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  594. {
  595. if (crtc == 0)
  596. return RREG32(RADEON_CRTC_CRNT_FRAME);
  597. else
  598. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  599. }
  600. /* Who ever call radeon_fence_emit should call ring_lock and ask
  601. * for enough space (today caller are ib schedule and buffer move) */
  602. void r100_fence_ring_emit(struct radeon_device *rdev,
  603. struct radeon_fence *fence)
  604. {
  605. /* We have to make sure that caches are flushed before
  606. * CPU might read something from VRAM. */
  607. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  608. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  609. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  610. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  611. /* Wait until IDLE & CLEAN */
  612. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  613. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  614. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  615. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  616. RADEON_HDP_READ_BUFFER_INVALIDATE);
  617. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  618. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  619. /* Emit fence sequence & fire IRQ */
  620. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  621. radeon_ring_write(rdev, fence->seq);
  622. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  623. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  624. }
  625. int r100_wb_init(struct radeon_device *rdev)
  626. {
  627. int r;
  628. if (rdev->wb.wb_obj == NULL) {
  629. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  630. RADEON_GEM_DOMAIN_GTT,
  631. &rdev->wb.wb_obj);
  632. if (r) {
  633. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  634. return r;
  635. }
  636. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  637. if (unlikely(r != 0))
  638. return r;
  639. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  640. &rdev->wb.gpu_addr);
  641. if (r) {
  642. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  643. radeon_bo_unreserve(rdev->wb.wb_obj);
  644. return r;
  645. }
  646. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  647. radeon_bo_unreserve(rdev->wb.wb_obj);
  648. if (r) {
  649. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  650. return r;
  651. }
  652. }
  653. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  654. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  655. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  656. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  657. return 0;
  658. }
  659. void r100_wb_disable(struct radeon_device *rdev)
  660. {
  661. WREG32(R_000770_SCRATCH_UMSK, 0);
  662. }
  663. void r100_wb_fini(struct radeon_device *rdev)
  664. {
  665. int r;
  666. r100_wb_disable(rdev);
  667. if (rdev->wb.wb_obj) {
  668. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  669. if (unlikely(r != 0)) {
  670. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  671. return;
  672. }
  673. radeon_bo_kunmap(rdev->wb.wb_obj);
  674. radeon_bo_unpin(rdev->wb.wb_obj);
  675. radeon_bo_unreserve(rdev->wb.wb_obj);
  676. radeon_bo_unref(&rdev->wb.wb_obj);
  677. rdev->wb.wb = NULL;
  678. rdev->wb.wb_obj = NULL;
  679. }
  680. }
  681. int r100_copy_blit(struct radeon_device *rdev,
  682. uint64_t src_offset,
  683. uint64_t dst_offset,
  684. unsigned num_pages,
  685. struct radeon_fence *fence)
  686. {
  687. uint32_t cur_pages;
  688. uint32_t stride_bytes = PAGE_SIZE;
  689. uint32_t pitch;
  690. uint32_t stride_pixels;
  691. unsigned ndw;
  692. int num_loops;
  693. int r = 0;
  694. /* radeon limited to 16k stride */
  695. stride_bytes &= 0x3fff;
  696. /* radeon pitch is /64 */
  697. pitch = stride_bytes / 64;
  698. stride_pixels = stride_bytes / 4;
  699. num_loops = DIV_ROUND_UP(num_pages, 8191);
  700. /* Ask for enough room for blit + flush + fence */
  701. ndw = 64 + (10 * num_loops);
  702. r = radeon_ring_lock(rdev, ndw);
  703. if (r) {
  704. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  705. return -EINVAL;
  706. }
  707. while (num_pages > 0) {
  708. cur_pages = num_pages;
  709. if (cur_pages > 8191) {
  710. cur_pages = 8191;
  711. }
  712. num_pages -= cur_pages;
  713. /* pages are in Y direction - height
  714. page width in X direction - width */
  715. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  716. radeon_ring_write(rdev,
  717. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  718. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  719. RADEON_GMC_SRC_CLIPPING |
  720. RADEON_GMC_DST_CLIPPING |
  721. RADEON_GMC_BRUSH_NONE |
  722. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  723. RADEON_GMC_SRC_DATATYPE_COLOR |
  724. RADEON_ROP3_S |
  725. RADEON_DP_SRC_SOURCE_MEMORY |
  726. RADEON_GMC_CLR_CMP_CNTL_DIS |
  727. RADEON_GMC_WR_MSK_DIS);
  728. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  729. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  730. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  731. radeon_ring_write(rdev, 0);
  732. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  733. radeon_ring_write(rdev, num_pages);
  734. radeon_ring_write(rdev, num_pages);
  735. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  736. }
  737. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  738. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  739. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  740. radeon_ring_write(rdev,
  741. RADEON_WAIT_2D_IDLECLEAN |
  742. RADEON_WAIT_HOST_IDLECLEAN |
  743. RADEON_WAIT_DMA_GUI_IDLE);
  744. if (fence) {
  745. r = radeon_fence_emit(rdev, fence);
  746. }
  747. radeon_ring_unlock_commit(rdev);
  748. return r;
  749. }
  750. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  751. {
  752. unsigned i;
  753. u32 tmp;
  754. for (i = 0; i < rdev->usec_timeout; i++) {
  755. tmp = RREG32(R_000E40_RBBM_STATUS);
  756. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  757. return 0;
  758. }
  759. udelay(1);
  760. }
  761. return -1;
  762. }
  763. void r100_ring_start(struct radeon_device *rdev)
  764. {
  765. int r;
  766. r = radeon_ring_lock(rdev, 2);
  767. if (r) {
  768. return;
  769. }
  770. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  771. radeon_ring_write(rdev,
  772. RADEON_ISYNC_ANY2D_IDLE3D |
  773. RADEON_ISYNC_ANY3D_IDLE2D |
  774. RADEON_ISYNC_WAIT_IDLEGUI |
  775. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  776. radeon_ring_unlock_commit(rdev);
  777. }
  778. /* Load the microcode for the CP */
  779. static int r100_cp_init_microcode(struct radeon_device *rdev)
  780. {
  781. struct platform_device *pdev;
  782. const char *fw_name = NULL;
  783. int err;
  784. DRM_DEBUG("\n");
  785. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  786. err = IS_ERR(pdev);
  787. if (err) {
  788. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  789. return -EINVAL;
  790. }
  791. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  792. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  793. (rdev->family == CHIP_RS200)) {
  794. DRM_INFO("Loading R100 Microcode\n");
  795. fw_name = FIRMWARE_R100;
  796. } else if ((rdev->family == CHIP_R200) ||
  797. (rdev->family == CHIP_RV250) ||
  798. (rdev->family == CHIP_RV280) ||
  799. (rdev->family == CHIP_RS300)) {
  800. DRM_INFO("Loading R200 Microcode\n");
  801. fw_name = FIRMWARE_R200;
  802. } else if ((rdev->family == CHIP_R300) ||
  803. (rdev->family == CHIP_R350) ||
  804. (rdev->family == CHIP_RV350) ||
  805. (rdev->family == CHIP_RV380) ||
  806. (rdev->family == CHIP_RS400) ||
  807. (rdev->family == CHIP_RS480)) {
  808. DRM_INFO("Loading R300 Microcode\n");
  809. fw_name = FIRMWARE_R300;
  810. } else if ((rdev->family == CHIP_R420) ||
  811. (rdev->family == CHIP_R423) ||
  812. (rdev->family == CHIP_RV410)) {
  813. DRM_INFO("Loading R400 Microcode\n");
  814. fw_name = FIRMWARE_R420;
  815. } else if ((rdev->family == CHIP_RS690) ||
  816. (rdev->family == CHIP_RS740)) {
  817. DRM_INFO("Loading RS690/RS740 Microcode\n");
  818. fw_name = FIRMWARE_RS690;
  819. } else if (rdev->family == CHIP_RS600) {
  820. DRM_INFO("Loading RS600 Microcode\n");
  821. fw_name = FIRMWARE_RS600;
  822. } else if ((rdev->family == CHIP_RV515) ||
  823. (rdev->family == CHIP_R520) ||
  824. (rdev->family == CHIP_RV530) ||
  825. (rdev->family == CHIP_R580) ||
  826. (rdev->family == CHIP_RV560) ||
  827. (rdev->family == CHIP_RV570)) {
  828. DRM_INFO("Loading R500 Microcode\n");
  829. fw_name = FIRMWARE_R520;
  830. }
  831. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  832. platform_device_unregister(pdev);
  833. if (err) {
  834. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  835. fw_name);
  836. } else if (rdev->me_fw->size % 8) {
  837. printk(KERN_ERR
  838. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  839. rdev->me_fw->size, fw_name);
  840. err = -EINVAL;
  841. release_firmware(rdev->me_fw);
  842. rdev->me_fw = NULL;
  843. }
  844. return err;
  845. }
  846. static void r100_cp_load_microcode(struct radeon_device *rdev)
  847. {
  848. const __be32 *fw_data;
  849. int i, size;
  850. if (r100_gui_wait_for_idle(rdev)) {
  851. printk(KERN_WARNING "Failed to wait GUI idle while "
  852. "programming pipes. Bad things might happen.\n");
  853. }
  854. if (rdev->me_fw) {
  855. size = rdev->me_fw->size / 4;
  856. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  857. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  858. for (i = 0; i < size; i += 2) {
  859. WREG32(RADEON_CP_ME_RAM_DATAH,
  860. be32_to_cpup(&fw_data[i]));
  861. WREG32(RADEON_CP_ME_RAM_DATAL,
  862. be32_to_cpup(&fw_data[i + 1]));
  863. }
  864. }
  865. }
  866. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  867. {
  868. unsigned rb_bufsz;
  869. unsigned rb_blksz;
  870. unsigned max_fetch;
  871. unsigned pre_write_timer;
  872. unsigned pre_write_limit;
  873. unsigned indirect2_start;
  874. unsigned indirect1_start;
  875. uint32_t tmp;
  876. int r;
  877. if (r100_debugfs_cp_init(rdev)) {
  878. DRM_ERROR("Failed to register debugfs file for CP !\n");
  879. }
  880. if (!rdev->me_fw) {
  881. r = r100_cp_init_microcode(rdev);
  882. if (r) {
  883. DRM_ERROR("Failed to load firmware!\n");
  884. return r;
  885. }
  886. }
  887. /* Align ring size */
  888. rb_bufsz = drm_order(ring_size / 8);
  889. ring_size = (1 << (rb_bufsz + 1)) * 4;
  890. r100_cp_load_microcode(rdev);
  891. r = radeon_ring_init(rdev, ring_size);
  892. if (r) {
  893. return r;
  894. }
  895. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  896. * the rptr copy in system ram */
  897. rb_blksz = 9;
  898. /* cp will read 128bytes at a time (4 dwords) */
  899. max_fetch = 1;
  900. rdev->cp.align_mask = 16 - 1;
  901. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  902. pre_write_timer = 64;
  903. /* Force CP_RB_WPTR write if written more than one time before the
  904. * delay expire
  905. */
  906. pre_write_limit = 0;
  907. /* Setup the cp cache like this (cache size is 96 dwords) :
  908. * RING 0 to 15
  909. * INDIRECT1 16 to 79
  910. * INDIRECT2 80 to 95
  911. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  912. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  913. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  914. * Idea being that most of the gpu cmd will be through indirect1 buffer
  915. * so it gets the bigger cache.
  916. */
  917. indirect2_start = 80;
  918. indirect1_start = 16;
  919. /* cp setup */
  920. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  921. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  922. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  923. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  924. RADEON_RB_NO_UPDATE);
  925. #ifdef __BIG_ENDIAN
  926. tmp |= RADEON_BUF_SWAP_32BIT;
  927. #endif
  928. WREG32(RADEON_CP_RB_CNTL, tmp);
  929. /* Set ring address */
  930. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  931. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  932. /* Force read & write ptr to 0 */
  933. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  934. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  935. WREG32(RADEON_CP_RB_WPTR, 0);
  936. WREG32(RADEON_CP_RB_CNTL, tmp);
  937. udelay(10);
  938. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  939. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  940. /* protect against crazy HW on resume */
  941. rdev->cp.wptr &= rdev->cp.ptr_mask;
  942. /* Set cp mode to bus mastering & enable cp*/
  943. WREG32(RADEON_CP_CSQ_MODE,
  944. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  945. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  946. WREG32(0x718, 0);
  947. WREG32(0x744, 0x00004D4D);
  948. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  949. radeon_ring_start(rdev);
  950. r = radeon_ring_test(rdev);
  951. if (r) {
  952. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  953. return r;
  954. }
  955. rdev->cp.ready = true;
  956. return 0;
  957. }
  958. void r100_cp_fini(struct radeon_device *rdev)
  959. {
  960. if (r100_cp_wait_for_idle(rdev)) {
  961. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  962. }
  963. /* Disable ring */
  964. r100_cp_disable(rdev);
  965. radeon_ring_fini(rdev);
  966. DRM_INFO("radeon: cp finalized\n");
  967. }
  968. void r100_cp_disable(struct radeon_device *rdev)
  969. {
  970. /* Disable ring */
  971. rdev->cp.ready = false;
  972. WREG32(RADEON_CP_CSQ_MODE, 0);
  973. WREG32(RADEON_CP_CSQ_CNTL, 0);
  974. if (r100_gui_wait_for_idle(rdev)) {
  975. printk(KERN_WARNING "Failed to wait GUI idle while "
  976. "programming pipes. Bad things might happen.\n");
  977. }
  978. }
  979. void r100_cp_commit(struct radeon_device *rdev)
  980. {
  981. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  982. (void)RREG32(RADEON_CP_RB_WPTR);
  983. }
  984. /*
  985. * CS functions
  986. */
  987. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  988. struct radeon_cs_packet *pkt,
  989. const unsigned *auth, unsigned n,
  990. radeon_packet0_check_t check)
  991. {
  992. unsigned reg;
  993. unsigned i, j, m;
  994. unsigned idx;
  995. int r;
  996. idx = pkt->idx + 1;
  997. reg = pkt->reg;
  998. /* Check that register fall into register range
  999. * determined by the number of entry (n) in the
  1000. * safe register bitmap.
  1001. */
  1002. if (pkt->one_reg_wr) {
  1003. if ((reg >> 7) > n) {
  1004. return -EINVAL;
  1005. }
  1006. } else {
  1007. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1008. return -EINVAL;
  1009. }
  1010. }
  1011. for (i = 0; i <= pkt->count; i++, idx++) {
  1012. j = (reg >> 7);
  1013. m = 1 << ((reg >> 2) & 31);
  1014. if (auth[j] & m) {
  1015. r = check(p, pkt, idx, reg);
  1016. if (r) {
  1017. return r;
  1018. }
  1019. }
  1020. if (pkt->one_reg_wr) {
  1021. if (!(auth[j] & m)) {
  1022. break;
  1023. }
  1024. } else {
  1025. reg += 4;
  1026. }
  1027. }
  1028. return 0;
  1029. }
  1030. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1031. struct radeon_cs_packet *pkt)
  1032. {
  1033. volatile uint32_t *ib;
  1034. unsigned i;
  1035. unsigned idx;
  1036. ib = p->ib->ptr;
  1037. idx = pkt->idx;
  1038. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1039. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1040. }
  1041. }
  1042. /**
  1043. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1044. * @parser: parser structure holding parsing context.
  1045. * @pkt: where to store packet informations
  1046. *
  1047. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1048. * if packet is bigger than remaining ib size. or if packets is unknown.
  1049. **/
  1050. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1051. struct radeon_cs_packet *pkt,
  1052. unsigned idx)
  1053. {
  1054. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1055. uint32_t header;
  1056. if (idx >= ib_chunk->length_dw) {
  1057. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1058. idx, ib_chunk->length_dw);
  1059. return -EINVAL;
  1060. }
  1061. header = radeon_get_ib_value(p, idx);
  1062. pkt->idx = idx;
  1063. pkt->type = CP_PACKET_GET_TYPE(header);
  1064. pkt->count = CP_PACKET_GET_COUNT(header);
  1065. switch (pkt->type) {
  1066. case PACKET_TYPE0:
  1067. pkt->reg = CP_PACKET0_GET_REG(header);
  1068. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1069. break;
  1070. case PACKET_TYPE3:
  1071. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1072. break;
  1073. case PACKET_TYPE2:
  1074. pkt->count = -1;
  1075. break;
  1076. default:
  1077. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1078. return -EINVAL;
  1079. }
  1080. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1081. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1082. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1083. return -EINVAL;
  1084. }
  1085. return 0;
  1086. }
  1087. /**
  1088. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1089. * @parser: parser structure holding parsing context.
  1090. *
  1091. * Userspace sends a special sequence for VLINE waits.
  1092. * PACKET0 - VLINE_START_END + value
  1093. * PACKET0 - WAIT_UNTIL +_value
  1094. * RELOC (P3) - crtc_id in reloc.
  1095. *
  1096. * This function parses this and relocates the VLINE START END
  1097. * and WAIT UNTIL packets to the correct crtc.
  1098. * It also detects a switched off crtc and nulls out the
  1099. * wait in that case.
  1100. */
  1101. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1102. {
  1103. struct drm_mode_object *obj;
  1104. struct drm_crtc *crtc;
  1105. struct radeon_crtc *radeon_crtc;
  1106. struct radeon_cs_packet p3reloc, waitreloc;
  1107. int crtc_id;
  1108. int r;
  1109. uint32_t header, h_idx, reg;
  1110. volatile uint32_t *ib;
  1111. ib = p->ib->ptr;
  1112. /* parse the wait until */
  1113. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1114. if (r)
  1115. return r;
  1116. /* check its a wait until and only 1 count */
  1117. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1118. waitreloc.count != 0) {
  1119. DRM_ERROR("vline wait had illegal wait until segment\n");
  1120. r = -EINVAL;
  1121. return r;
  1122. }
  1123. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1124. DRM_ERROR("vline wait had illegal wait until\n");
  1125. r = -EINVAL;
  1126. return r;
  1127. }
  1128. /* jump over the NOP */
  1129. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1130. if (r)
  1131. return r;
  1132. h_idx = p->idx - 2;
  1133. p->idx += waitreloc.count + 2;
  1134. p->idx += p3reloc.count + 2;
  1135. header = radeon_get_ib_value(p, h_idx);
  1136. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1137. reg = CP_PACKET0_GET_REG(header);
  1138. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1139. if (!obj) {
  1140. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1141. r = -EINVAL;
  1142. goto out;
  1143. }
  1144. crtc = obj_to_crtc(obj);
  1145. radeon_crtc = to_radeon_crtc(crtc);
  1146. crtc_id = radeon_crtc->crtc_id;
  1147. if (!crtc->enabled) {
  1148. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1149. ib[h_idx + 2] = PACKET2(0);
  1150. ib[h_idx + 3] = PACKET2(0);
  1151. } else if (crtc_id == 1) {
  1152. switch (reg) {
  1153. case AVIVO_D1MODE_VLINE_START_END:
  1154. header &= ~R300_CP_PACKET0_REG_MASK;
  1155. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1156. break;
  1157. case RADEON_CRTC_GUI_TRIG_VLINE:
  1158. header &= ~R300_CP_PACKET0_REG_MASK;
  1159. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1160. break;
  1161. default:
  1162. DRM_ERROR("unknown crtc reloc\n");
  1163. r = -EINVAL;
  1164. goto out;
  1165. }
  1166. ib[h_idx] = header;
  1167. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1168. }
  1169. out:
  1170. return r;
  1171. }
  1172. /**
  1173. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1174. * @parser: parser structure holding parsing context.
  1175. * @data: pointer to relocation data
  1176. * @offset_start: starting offset
  1177. * @offset_mask: offset mask (to align start offset on)
  1178. * @reloc: reloc informations
  1179. *
  1180. * Check next packet is relocation packet3, do bo validation and compute
  1181. * GPU offset using the provided start.
  1182. **/
  1183. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1184. struct radeon_cs_reloc **cs_reloc)
  1185. {
  1186. struct radeon_cs_chunk *relocs_chunk;
  1187. struct radeon_cs_packet p3reloc;
  1188. unsigned idx;
  1189. int r;
  1190. if (p->chunk_relocs_idx == -1) {
  1191. DRM_ERROR("No relocation chunk !\n");
  1192. return -EINVAL;
  1193. }
  1194. *cs_reloc = NULL;
  1195. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1196. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1197. if (r) {
  1198. return r;
  1199. }
  1200. p->idx += p3reloc.count + 2;
  1201. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1202. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1203. p3reloc.idx);
  1204. r100_cs_dump_packet(p, &p3reloc);
  1205. return -EINVAL;
  1206. }
  1207. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1208. if (idx >= relocs_chunk->length_dw) {
  1209. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1210. idx, relocs_chunk->length_dw);
  1211. r100_cs_dump_packet(p, &p3reloc);
  1212. return -EINVAL;
  1213. }
  1214. /* FIXME: we assume reloc size is 4 dwords */
  1215. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1216. return 0;
  1217. }
  1218. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1219. {
  1220. int vtx_size;
  1221. vtx_size = 2;
  1222. /* ordered according to bits in spec */
  1223. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1224. vtx_size++;
  1225. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1226. vtx_size += 3;
  1227. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1228. vtx_size++;
  1229. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1230. vtx_size++;
  1231. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1232. vtx_size += 3;
  1233. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1234. vtx_size++;
  1235. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1236. vtx_size++;
  1237. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1238. vtx_size += 2;
  1239. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1240. vtx_size += 2;
  1241. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1242. vtx_size++;
  1243. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1244. vtx_size += 2;
  1245. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1246. vtx_size++;
  1247. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1248. vtx_size += 2;
  1249. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1250. vtx_size++;
  1251. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1252. vtx_size++;
  1253. /* blend weight */
  1254. if (vtx_fmt & (0x7 << 15))
  1255. vtx_size += (vtx_fmt >> 15) & 0x7;
  1256. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1257. vtx_size += 3;
  1258. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1259. vtx_size += 2;
  1260. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1261. vtx_size++;
  1262. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1263. vtx_size++;
  1264. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1265. vtx_size++;
  1266. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1267. vtx_size++;
  1268. return vtx_size;
  1269. }
  1270. static int r100_packet0_check(struct radeon_cs_parser *p,
  1271. struct radeon_cs_packet *pkt,
  1272. unsigned idx, unsigned reg)
  1273. {
  1274. struct radeon_cs_reloc *reloc;
  1275. struct r100_cs_track *track;
  1276. volatile uint32_t *ib;
  1277. uint32_t tmp;
  1278. int r;
  1279. int i, face;
  1280. u32 tile_flags = 0;
  1281. u32 idx_value;
  1282. ib = p->ib->ptr;
  1283. track = (struct r100_cs_track *)p->track;
  1284. idx_value = radeon_get_ib_value(p, idx);
  1285. switch (reg) {
  1286. case RADEON_CRTC_GUI_TRIG_VLINE:
  1287. r = r100_cs_packet_parse_vline(p);
  1288. if (r) {
  1289. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1290. idx, reg);
  1291. r100_cs_dump_packet(p, pkt);
  1292. return r;
  1293. }
  1294. break;
  1295. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1296. * range access */
  1297. case RADEON_DST_PITCH_OFFSET:
  1298. case RADEON_SRC_PITCH_OFFSET:
  1299. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1300. if (r)
  1301. return r;
  1302. break;
  1303. case RADEON_RB3D_DEPTHOFFSET:
  1304. r = r100_cs_packet_next_reloc(p, &reloc);
  1305. if (r) {
  1306. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1307. idx, reg);
  1308. r100_cs_dump_packet(p, pkt);
  1309. return r;
  1310. }
  1311. track->zb.robj = reloc->robj;
  1312. track->zb.offset = idx_value;
  1313. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1314. break;
  1315. case RADEON_RB3D_COLOROFFSET:
  1316. r = r100_cs_packet_next_reloc(p, &reloc);
  1317. if (r) {
  1318. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1319. idx, reg);
  1320. r100_cs_dump_packet(p, pkt);
  1321. return r;
  1322. }
  1323. track->cb[0].robj = reloc->robj;
  1324. track->cb[0].offset = idx_value;
  1325. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1326. break;
  1327. case RADEON_PP_TXOFFSET_0:
  1328. case RADEON_PP_TXOFFSET_1:
  1329. case RADEON_PP_TXOFFSET_2:
  1330. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1331. r = r100_cs_packet_next_reloc(p, &reloc);
  1332. if (r) {
  1333. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1334. idx, reg);
  1335. r100_cs_dump_packet(p, pkt);
  1336. return r;
  1337. }
  1338. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1339. track->textures[i].robj = reloc->robj;
  1340. break;
  1341. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1342. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1343. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1344. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1345. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1346. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1347. r = r100_cs_packet_next_reloc(p, &reloc);
  1348. if (r) {
  1349. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1350. idx, reg);
  1351. r100_cs_dump_packet(p, pkt);
  1352. return r;
  1353. }
  1354. track->textures[0].cube_info[i].offset = idx_value;
  1355. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1356. track->textures[0].cube_info[i].robj = reloc->robj;
  1357. break;
  1358. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1359. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1360. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1361. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1362. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1363. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1364. r = r100_cs_packet_next_reloc(p, &reloc);
  1365. if (r) {
  1366. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1367. idx, reg);
  1368. r100_cs_dump_packet(p, pkt);
  1369. return r;
  1370. }
  1371. track->textures[1].cube_info[i].offset = idx_value;
  1372. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1373. track->textures[1].cube_info[i].robj = reloc->robj;
  1374. break;
  1375. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1376. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1377. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1378. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1379. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1380. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1381. r = r100_cs_packet_next_reloc(p, &reloc);
  1382. if (r) {
  1383. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1384. idx, reg);
  1385. r100_cs_dump_packet(p, pkt);
  1386. return r;
  1387. }
  1388. track->textures[2].cube_info[i].offset = idx_value;
  1389. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1390. track->textures[2].cube_info[i].robj = reloc->robj;
  1391. break;
  1392. case RADEON_RE_WIDTH_HEIGHT:
  1393. track->maxy = ((idx_value >> 16) & 0x7FF);
  1394. break;
  1395. case RADEON_RB3D_COLORPITCH:
  1396. r = r100_cs_packet_next_reloc(p, &reloc);
  1397. if (r) {
  1398. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1399. idx, reg);
  1400. r100_cs_dump_packet(p, pkt);
  1401. return r;
  1402. }
  1403. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1404. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1405. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1406. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1407. tmp = idx_value & ~(0x7 << 16);
  1408. tmp |= tile_flags;
  1409. ib[idx] = tmp;
  1410. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1411. break;
  1412. case RADEON_RB3D_DEPTHPITCH:
  1413. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1414. break;
  1415. case RADEON_RB3D_CNTL:
  1416. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1417. case 7:
  1418. case 8:
  1419. case 9:
  1420. case 11:
  1421. case 12:
  1422. track->cb[0].cpp = 1;
  1423. break;
  1424. case 3:
  1425. case 4:
  1426. case 15:
  1427. track->cb[0].cpp = 2;
  1428. break;
  1429. case 6:
  1430. track->cb[0].cpp = 4;
  1431. break;
  1432. default:
  1433. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1434. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1435. return -EINVAL;
  1436. }
  1437. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1438. break;
  1439. case RADEON_RB3D_ZSTENCILCNTL:
  1440. switch (idx_value & 0xf) {
  1441. case 0:
  1442. track->zb.cpp = 2;
  1443. break;
  1444. case 2:
  1445. case 3:
  1446. case 4:
  1447. case 5:
  1448. case 9:
  1449. case 11:
  1450. track->zb.cpp = 4;
  1451. break;
  1452. default:
  1453. break;
  1454. }
  1455. break;
  1456. case RADEON_RB3D_ZPASS_ADDR:
  1457. r = r100_cs_packet_next_reloc(p, &reloc);
  1458. if (r) {
  1459. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1460. idx, reg);
  1461. r100_cs_dump_packet(p, pkt);
  1462. return r;
  1463. }
  1464. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1465. break;
  1466. case RADEON_PP_CNTL:
  1467. {
  1468. uint32_t temp = idx_value >> 4;
  1469. for (i = 0; i < track->num_texture; i++)
  1470. track->textures[i].enabled = !!(temp & (1 << i));
  1471. }
  1472. break;
  1473. case RADEON_SE_VF_CNTL:
  1474. track->vap_vf_cntl = idx_value;
  1475. break;
  1476. case RADEON_SE_VTX_FMT:
  1477. track->vtx_size = r100_get_vtx_size(idx_value);
  1478. break;
  1479. case RADEON_PP_TEX_SIZE_0:
  1480. case RADEON_PP_TEX_SIZE_1:
  1481. case RADEON_PP_TEX_SIZE_2:
  1482. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1483. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1484. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1485. break;
  1486. case RADEON_PP_TEX_PITCH_0:
  1487. case RADEON_PP_TEX_PITCH_1:
  1488. case RADEON_PP_TEX_PITCH_2:
  1489. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1490. track->textures[i].pitch = idx_value + 32;
  1491. break;
  1492. case RADEON_PP_TXFILTER_0:
  1493. case RADEON_PP_TXFILTER_1:
  1494. case RADEON_PP_TXFILTER_2:
  1495. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1496. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1497. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1498. tmp = (idx_value >> 23) & 0x7;
  1499. if (tmp == 2 || tmp == 6)
  1500. track->textures[i].roundup_w = false;
  1501. tmp = (idx_value >> 27) & 0x7;
  1502. if (tmp == 2 || tmp == 6)
  1503. track->textures[i].roundup_h = false;
  1504. break;
  1505. case RADEON_PP_TXFORMAT_0:
  1506. case RADEON_PP_TXFORMAT_1:
  1507. case RADEON_PP_TXFORMAT_2:
  1508. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1509. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1510. track->textures[i].use_pitch = 1;
  1511. } else {
  1512. track->textures[i].use_pitch = 0;
  1513. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1514. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1515. }
  1516. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1517. track->textures[i].tex_coord_type = 2;
  1518. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1519. case RADEON_TXFORMAT_I8:
  1520. case RADEON_TXFORMAT_RGB332:
  1521. case RADEON_TXFORMAT_Y8:
  1522. track->textures[i].cpp = 1;
  1523. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1524. break;
  1525. case RADEON_TXFORMAT_AI88:
  1526. case RADEON_TXFORMAT_ARGB1555:
  1527. case RADEON_TXFORMAT_RGB565:
  1528. case RADEON_TXFORMAT_ARGB4444:
  1529. case RADEON_TXFORMAT_VYUY422:
  1530. case RADEON_TXFORMAT_YVYU422:
  1531. case RADEON_TXFORMAT_SHADOW16:
  1532. case RADEON_TXFORMAT_LDUDV655:
  1533. case RADEON_TXFORMAT_DUDV88:
  1534. track->textures[i].cpp = 2;
  1535. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1536. break;
  1537. case RADEON_TXFORMAT_ARGB8888:
  1538. case RADEON_TXFORMAT_RGBA8888:
  1539. case RADEON_TXFORMAT_SHADOW32:
  1540. case RADEON_TXFORMAT_LDUDUV8888:
  1541. track->textures[i].cpp = 4;
  1542. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1543. break;
  1544. case RADEON_TXFORMAT_DXT1:
  1545. track->textures[i].cpp = 1;
  1546. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1547. break;
  1548. case RADEON_TXFORMAT_DXT23:
  1549. case RADEON_TXFORMAT_DXT45:
  1550. track->textures[i].cpp = 1;
  1551. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1552. break;
  1553. }
  1554. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1555. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1556. break;
  1557. case RADEON_PP_CUBIC_FACES_0:
  1558. case RADEON_PP_CUBIC_FACES_1:
  1559. case RADEON_PP_CUBIC_FACES_2:
  1560. tmp = idx_value;
  1561. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1562. for (face = 0; face < 4; face++) {
  1563. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1564. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1565. }
  1566. break;
  1567. default:
  1568. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1569. reg, idx);
  1570. return -EINVAL;
  1571. }
  1572. return 0;
  1573. }
  1574. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1575. struct radeon_cs_packet *pkt,
  1576. struct radeon_bo *robj)
  1577. {
  1578. unsigned idx;
  1579. u32 value;
  1580. idx = pkt->idx + 1;
  1581. value = radeon_get_ib_value(p, idx + 2);
  1582. if ((value + 1) > radeon_bo_size(robj)) {
  1583. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1584. "(need %u have %lu) !\n",
  1585. value + 1,
  1586. radeon_bo_size(robj));
  1587. return -EINVAL;
  1588. }
  1589. return 0;
  1590. }
  1591. static int r100_packet3_check(struct radeon_cs_parser *p,
  1592. struct radeon_cs_packet *pkt)
  1593. {
  1594. struct radeon_cs_reloc *reloc;
  1595. struct r100_cs_track *track;
  1596. unsigned idx;
  1597. volatile uint32_t *ib;
  1598. int r;
  1599. ib = p->ib->ptr;
  1600. idx = pkt->idx + 1;
  1601. track = (struct r100_cs_track *)p->track;
  1602. switch (pkt->opcode) {
  1603. case PACKET3_3D_LOAD_VBPNTR:
  1604. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1605. if (r)
  1606. return r;
  1607. break;
  1608. case PACKET3_INDX_BUFFER:
  1609. r = r100_cs_packet_next_reloc(p, &reloc);
  1610. if (r) {
  1611. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1612. r100_cs_dump_packet(p, pkt);
  1613. return r;
  1614. }
  1615. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1616. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1617. if (r) {
  1618. return r;
  1619. }
  1620. break;
  1621. case 0x23:
  1622. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1623. r = r100_cs_packet_next_reloc(p, &reloc);
  1624. if (r) {
  1625. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1626. r100_cs_dump_packet(p, pkt);
  1627. return r;
  1628. }
  1629. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1630. track->num_arrays = 1;
  1631. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1632. track->arrays[0].robj = reloc->robj;
  1633. track->arrays[0].esize = track->vtx_size;
  1634. track->max_indx = radeon_get_ib_value(p, idx+1);
  1635. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1636. track->immd_dwords = pkt->count - 1;
  1637. r = r100_cs_track_check(p->rdev, track);
  1638. if (r)
  1639. return r;
  1640. break;
  1641. case PACKET3_3D_DRAW_IMMD:
  1642. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1643. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1644. return -EINVAL;
  1645. }
  1646. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1647. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1648. track->immd_dwords = pkt->count - 1;
  1649. r = r100_cs_track_check(p->rdev, track);
  1650. if (r)
  1651. return r;
  1652. break;
  1653. /* triggers drawing using in-packet vertex data */
  1654. case PACKET3_3D_DRAW_IMMD_2:
  1655. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1656. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1657. return -EINVAL;
  1658. }
  1659. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1660. track->immd_dwords = pkt->count;
  1661. r = r100_cs_track_check(p->rdev, track);
  1662. if (r)
  1663. return r;
  1664. break;
  1665. /* triggers drawing using in-packet vertex data */
  1666. case PACKET3_3D_DRAW_VBUF_2:
  1667. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1668. r = r100_cs_track_check(p->rdev, track);
  1669. if (r)
  1670. return r;
  1671. break;
  1672. /* triggers drawing of vertex buffers setup elsewhere */
  1673. case PACKET3_3D_DRAW_INDX_2:
  1674. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1675. r = r100_cs_track_check(p->rdev, track);
  1676. if (r)
  1677. return r;
  1678. break;
  1679. /* triggers drawing using indices to vertex buffer */
  1680. case PACKET3_3D_DRAW_VBUF:
  1681. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1682. r = r100_cs_track_check(p->rdev, track);
  1683. if (r)
  1684. return r;
  1685. break;
  1686. /* triggers drawing of vertex buffers setup elsewhere */
  1687. case PACKET3_3D_DRAW_INDX:
  1688. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1689. r = r100_cs_track_check(p->rdev, track);
  1690. if (r)
  1691. return r;
  1692. break;
  1693. /* triggers drawing using indices to vertex buffer */
  1694. case PACKET3_NOP:
  1695. break;
  1696. default:
  1697. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1698. return -EINVAL;
  1699. }
  1700. return 0;
  1701. }
  1702. int r100_cs_parse(struct radeon_cs_parser *p)
  1703. {
  1704. struct radeon_cs_packet pkt;
  1705. struct r100_cs_track *track;
  1706. int r;
  1707. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1708. r100_cs_track_clear(p->rdev, track);
  1709. p->track = track;
  1710. do {
  1711. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1712. if (r) {
  1713. return r;
  1714. }
  1715. p->idx += pkt.count + 2;
  1716. switch (pkt.type) {
  1717. case PACKET_TYPE0:
  1718. if (p->rdev->family >= CHIP_R200)
  1719. r = r100_cs_parse_packet0(p, &pkt,
  1720. p->rdev->config.r100.reg_safe_bm,
  1721. p->rdev->config.r100.reg_safe_bm_size,
  1722. &r200_packet0_check);
  1723. else
  1724. r = r100_cs_parse_packet0(p, &pkt,
  1725. p->rdev->config.r100.reg_safe_bm,
  1726. p->rdev->config.r100.reg_safe_bm_size,
  1727. &r100_packet0_check);
  1728. break;
  1729. case PACKET_TYPE2:
  1730. break;
  1731. case PACKET_TYPE3:
  1732. r = r100_packet3_check(p, &pkt);
  1733. break;
  1734. default:
  1735. DRM_ERROR("Unknown packet type %d !\n",
  1736. pkt.type);
  1737. return -EINVAL;
  1738. }
  1739. if (r) {
  1740. return r;
  1741. }
  1742. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1743. return 0;
  1744. }
  1745. /*
  1746. * Global GPU functions
  1747. */
  1748. void r100_errata(struct radeon_device *rdev)
  1749. {
  1750. rdev->pll_errata = 0;
  1751. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1752. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1753. }
  1754. if (rdev->family == CHIP_RV100 ||
  1755. rdev->family == CHIP_RS100 ||
  1756. rdev->family == CHIP_RS200) {
  1757. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1758. }
  1759. }
  1760. /* Wait for vertical sync on primary CRTC */
  1761. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1762. {
  1763. uint32_t crtc_gen_cntl, tmp;
  1764. int i;
  1765. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1766. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1767. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1768. return;
  1769. }
  1770. /* Clear the CRTC_VBLANK_SAVE bit */
  1771. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1772. for (i = 0; i < rdev->usec_timeout; i++) {
  1773. tmp = RREG32(RADEON_CRTC_STATUS);
  1774. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1775. return;
  1776. }
  1777. DRM_UDELAY(1);
  1778. }
  1779. }
  1780. /* Wait for vertical sync on secondary CRTC */
  1781. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1782. {
  1783. uint32_t crtc2_gen_cntl, tmp;
  1784. int i;
  1785. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1786. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1787. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1788. return;
  1789. /* Clear the CRTC_VBLANK_SAVE bit */
  1790. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1791. for (i = 0; i < rdev->usec_timeout; i++) {
  1792. tmp = RREG32(RADEON_CRTC2_STATUS);
  1793. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1794. return;
  1795. }
  1796. DRM_UDELAY(1);
  1797. }
  1798. }
  1799. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1800. {
  1801. unsigned i;
  1802. uint32_t tmp;
  1803. for (i = 0; i < rdev->usec_timeout; i++) {
  1804. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1805. if (tmp >= n) {
  1806. return 0;
  1807. }
  1808. DRM_UDELAY(1);
  1809. }
  1810. return -1;
  1811. }
  1812. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1813. {
  1814. unsigned i;
  1815. uint32_t tmp;
  1816. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1817. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1818. " Bad things might happen.\n");
  1819. }
  1820. for (i = 0; i < rdev->usec_timeout; i++) {
  1821. tmp = RREG32(RADEON_RBBM_STATUS);
  1822. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1823. return 0;
  1824. }
  1825. DRM_UDELAY(1);
  1826. }
  1827. return -1;
  1828. }
  1829. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1830. {
  1831. unsigned i;
  1832. uint32_t tmp;
  1833. for (i = 0; i < rdev->usec_timeout; i++) {
  1834. /* read MC_STATUS */
  1835. tmp = RREG32(RADEON_MC_STATUS);
  1836. if (tmp & RADEON_MC_IDLE) {
  1837. return 0;
  1838. }
  1839. DRM_UDELAY(1);
  1840. }
  1841. return -1;
  1842. }
  1843. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1844. {
  1845. lockup->last_cp_rptr = cp->rptr;
  1846. lockup->last_jiffies = jiffies;
  1847. }
  1848. /**
  1849. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1850. * @rdev: radeon device structure
  1851. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1852. * @cp: radeon_cp structure holding CP information
  1853. *
  1854. * We don't need to initialize the lockup tracking information as we will either
  1855. * have CP rptr to a different value of jiffies wrap around which will force
  1856. * initialization of the lockup tracking informations.
  1857. *
  1858. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1859. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1860. * if the elapsed time since last call is bigger than 2 second than we return
  1861. * false and update the tracking information. Due to this the caller must call
  1862. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1863. * the fencing code should be cautious about that.
  1864. *
  1865. * Caller should write to the ring to force CP to do something so we don't get
  1866. * false positive when CP is just gived nothing to do.
  1867. *
  1868. **/
  1869. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1870. {
  1871. unsigned long cjiffies, elapsed;
  1872. cjiffies = jiffies;
  1873. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1874. /* likely a wrap around */
  1875. lockup->last_cp_rptr = cp->rptr;
  1876. lockup->last_jiffies = jiffies;
  1877. return false;
  1878. }
  1879. if (cp->rptr != lockup->last_cp_rptr) {
  1880. /* CP is still working no lockup */
  1881. lockup->last_cp_rptr = cp->rptr;
  1882. lockup->last_jiffies = jiffies;
  1883. return false;
  1884. }
  1885. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1886. if (elapsed >= 3000) {
  1887. /* very likely the improbable case where current
  1888. * rptr is equal to last recorded, a while ago, rptr
  1889. * this is more likely a false positive update tracking
  1890. * information which should force us to be recall at
  1891. * latter point
  1892. */
  1893. lockup->last_cp_rptr = cp->rptr;
  1894. lockup->last_jiffies = jiffies;
  1895. return false;
  1896. }
  1897. if (elapsed >= 1000) {
  1898. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1899. return true;
  1900. }
  1901. /* give a chance to the GPU ... */
  1902. return false;
  1903. }
  1904. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1905. {
  1906. u32 rbbm_status;
  1907. int r;
  1908. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1909. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1910. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1911. return false;
  1912. }
  1913. /* force CP activities */
  1914. r = radeon_ring_lock(rdev, 2);
  1915. if (!r) {
  1916. /* PACKET2 NOP */
  1917. radeon_ring_write(rdev, 0x80000000);
  1918. radeon_ring_write(rdev, 0x80000000);
  1919. radeon_ring_unlock_commit(rdev);
  1920. }
  1921. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1922. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1923. }
  1924. void r100_bm_disable(struct radeon_device *rdev)
  1925. {
  1926. u32 tmp;
  1927. /* disable bus mastering */
  1928. tmp = RREG32(R_000030_BUS_CNTL);
  1929. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1930. mdelay(1);
  1931. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1932. mdelay(1);
  1933. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1934. tmp = RREG32(RADEON_BUS_CNTL);
  1935. mdelay(1);
  1936. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1937. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1938. mdelay(1);
  1939. }
  1940. int r100_asic_reset(struct radeon_device *rdev)
  1941. {
  1942. struct r100_mc_save save;
  1943. u32 status, tmp;
  1944. r100_mc_stop(rdev, &save);
  1945. status = RREG32(R_000E40_RBBM_STATUS);
  1946. if (!G_000E40_GUI_ACTIVE(status)) {
  1947. return 0;
  1948. }
  1949. status = RREG32(R_000E40_RBBM_STATUS);
  1950. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1951. /* stop CP */
  1952. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1953. tmp = RREG32(RADEON_CP_RB_CNTL);
  1954. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1955. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1956. WREG32(RADEON_CP_RB_WPTR, 0);
  1957. WREG32(RADEON_CP_RB_CNTL, tmp);
  1958. /* save PCI state */
  1959. pci_save_state(rdev->pdev);
  1960. /* disable bus mastering */
  1961. r100_bm_disable(rdev);
  1962. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1963. S_0000F0_SOFT_RESET_RE(1) |
  1964. S_0000F0_SOFT_RESET_PP(1) |
  1965. S_0000F0_SOFT_RESET_RB(1));
  1966. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1967. mdelay(500);
  1968. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1969. mdelay(1);
  1970. status = RREG32(R_000E40_RBBM_STATUS);
  1971. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1972. /* reset CP */
  1973. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1974. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1975. mdelay(500);
  1976. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1977. mdelay(1);
  1978. status = RREG32(R_000E40_RBBM_STATUS);
  1979. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1980. /* restore PCI & busmastering */
  1981. pci_restore_state(rdev->pdev);
  1982. r100_enable_bm(rdev);
  1983. /* Check if GPU is idle */
  1984. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  1985. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  1986. dev_err(rdev->dev, "failed to reset GPU\n");
  1987. rdev->gpu_lockup = true;
  1988. return -1;
  1989. }
  1990. r100_mc_resume(rdev, &save);
  1991. dev_info(rdev->dev, "GPU reset succeed\n");
  1992. return 0;
  1993. }
  1994. void r100_set_common_regs(struct radeon_device *rdev)
  1995. {
  1996. struct drm_device *dev = rdev->ddev;
  1997. bool force_dac2 = false;
  1998. u32 tmp;
  1999. /* set these so they don't interfere with anything */
  2000. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2001. WREG32(RADEON_SUBPIC_CNTL, 0);
  2002. WREG32(RADEON_VIPH_CONTROL, 0);
  2003. WREG32(RADEON_I2C_CNTL_1, 0);
  2004. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2005. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2006. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2007. /* always set up dac2 on rn50 and some rv100 as lots
  2008. * of servers seem to wire it up to a VGA port but
  2009. * don't report it in the bios connector
  2010. * table.
  2011. */
  2012. switch (dev->pdev->device) {
  2013. /* RN50 */
  2014. case 0x515e:
  2015. case 0x5969:
  2016. force_dac2 = true;
  2017. break;
  2018. /* RV100*/
  2019. case 0x5159:
  2020. case 0x515a:
  2021. /* DELL triple head servers */
  2022. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2023. ((dev->pdev->subsystem_device == 0x016c) ||
  2024. (dev->pdev->subsystem_device == 0x016d) ||
  2025. (dev->pdev->subsystem_device == 0x016e) ||
  2026. (dev->pdev->subsystem_device == 0x016f) ||
  2027. (dev->pdev->subsystem_device == 0x0170) ||
  2028. (dev->pdev->subsystem_device == 0x017d) ||
  2029. (dev->pdev->subsystem_device == 0x017e) ||
  2030. (dev->pdev->subsystem_device == 0x0183) ||
  2031. (dev->pdev->subsystem_device == 0x018a) ||
  2032. (dev->pdev->subsystem_device == 0x019a)))
  2033. force_dac2 = true;
  2034. break;
  2035. }
  2036. if (force_dac2) {
  2037. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2038. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2039. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2040. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2041. enable it, even it's detected.
  2042. */
  2043. /* force it to crtc0 */
  2044. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2045. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2046. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2047. /* set up the TV DAC */
  2048. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2049. RADEON_TV_DAC_STD_MASK |
  2050. RADEON_TV_DAC_RDACPD |
  2051. RADEON_TV_DAC_GDACPD |
  2052. RADEON_TV_DAC_BDACPD |
  2053. RADEON_TV_DAC_BGADJ_MASK |
  2054. RADEON_TV_DAC_DACADJ_MASK);
  2055. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2056. RADEON_TV_DAC_NHOLD |
  2057. RADEON_TV_DAC_STD_PS2 |
  2058. (0x58 << 16));
  2059. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2060. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2061. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2062. }
  2063. /* switch PM block to ACPI mode */
  2064. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2065. tmp &= ~RADEON_PM_MODE_SEL;
  2066. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2067. }
  2068. /*
  2069. * VRAM info
  2070. */
  2071. static void r100_vram_get_type(struct radeon_device *rdev)
  2072. {
  2073. uint32_t tmp;
  2074. rdev->mc.vram_is_ddr = false;
  2075. if (rdev->flags & RADEON_IS_IGP)
  2076. rdev->mc.vram_is_ddr = true;
  2077. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2078. rdev->mc.vram_is_ddr = true;
  2079. if ((rdev->family == CHIP_RV100) ||
  2080. (rdev->family == CHIP_RS100) ||
  2081. (rdev->family == CHIP_RS200)) {
  2082. tmp = RREG32(RADEON_MEM_CNTL);
  2083. if (tmp & RV100_HALF_MODE) {
  2084. rdev->mc.vram_width = 32;
  2085. } else {
  2086. rdev->mc.vram_width = 64;
  2087. }
  2088. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2089. rdev->mc.vram_width /= 4;
  2090. rdev->mc.vram_is_ddr = true;
  2091. }
  2092. } else if (rdev->family <= CHIP_RV280) {
  2093. tmp = RREG32(RADEON_MEM_CNTL);
  2094. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2095. rdev->mc.vram_width = 128;
  2096. } else {
  2097. rdev->mc.vram_width = 64;
  2098. }
  2099. } else {
  2100. /* newer IGPs */
  2101. rdev->mc.vram_width = 128;
  2102. }
  2103. }
  2104. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2105. {
  2106. u32 aper_size;
  2107. u8 byte;
  2108. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2109. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2110. * that is has the 2nd generation multifunction PCI interface
  2111. */
  2112. if (rdev->family == CHIP_RV280 ||
  2113. rdev->family >= CHIP_RV350) {
  2114. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2115. ~RADEON_HDP_APER_CNTL);
  2116. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2117. return aper_size * 2;
  2118. }
  2119. /* Older cards have all sorts of funny issues to deal with. First
  2120. * check if it's a multifunction card by reading the PCI config
  2121. * header type... Limit those to one aperture size
  2122. */
  2123. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2124. if (byte & 0x80) {
  2125. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2126. DRM_INFO("Limiting VRAM to one aperture\n");
  2127. return aper_size;
  2128. }
  2129. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2130. * have set it up. We don't write this as it's broken on some ASICs but
  2131. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2132. */
  2133. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2134. return aper_size * 2;
  2135. return aper_size;
  2136. }
  2137. void r100_vram_init_sizes(struct radeon_device *rdev)
  2138. {
  2139. u64 config_aper_size;
  2140. /* work out accessible VRAM */
  2141. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  2142. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  2143. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2144. /* FIXME we don't use the second aperture yet when we could use it */
  2145. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2146. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2147. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2148. if (rdev->flags & RADEON_IS_IGP) {
  2149. uint32_t tom;
  2150. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2151. tom = RREG32(RADEON_NB_TOM);
  2152. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2153. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2154. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2155. } else {
  2156. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2157. /* Some production boards of m6 will report 0
  2158. * if it's 8 MB
  2159. */
  2160. if (rdev->mc.real_vram_size == 0) {
  2161. rdev->mc.real_vram_size = 8192 * 1024;
  2162. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2163. }
  2164. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2165. * Novell bug 204882 + along with lots of ubuntu ones
  2166. */
  2167. if (config_aper_size > rdev->mc.real_vram_size)
  2168. rdev->mc.mc_vram_size = config_aper_size;
  2169. else
  2170. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2171. }
  2172. }
  2173. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2174. {
  2175. uint32_t temp;
  2176. temp = RREG32(RADEON_CONFIG_CNTL);
  2177. if (state == false) {
  2178. temp &= ~(1<<8);
  2179. temp |= (1<<9);
  2180. } else {
  2181. temp &= ~(1<<9);
  2182. }
  2183. WREG32(RADEON_CONFIG_CNTL, temp);
  2184. }
  2185. void r100_mc_init(struct radeon_device *rdev)
  2186. {
  2187. u64 base;
  2188. r100_vram_get_type(rdev);
  2189. r100_vram_init_sizes(rdev);
  2190. base = rdev->mc.aper_base;
  2191. if (rdev->flags & RADEON_IS_IGP)
  2192. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2193. radeon_vram_location(rdev, &rdev->mc, base);
  2194. rdev->mc.gtt_base_align = 0;
  2195. if (!(rdev->flags & RADEON_IS_AGP))
  2196. radeon_gtt_location(rdev, &rdev->mc);
  2197. radeon_update_bandwidth_info(rdev);
  2198. }
  2199. /*
  2200. * Indirect registers accessor
  2201. */
  2202. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2203. {
  2204. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  2205. return;
  2206. }
  2207. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2208. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2209. }
  2210. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2211. {
  2212. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2213. * or the chip could hang on a subsequent access
  2214. */
  2215. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2216. udelay(5000);
  2217. }
  2218. /* This function is required to workaround a hardware bug in some (all?)
  2219. * revisions of the R300. This workaround should be called after every
  2220. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2221. * may not be correct.
  2222. */
  2223. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2224. uint32_t save, tmp;
  2225. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2226. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2227. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2228. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2229. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2230. }
  2231. }
  2232. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2233. {
  2234. uint32_t data;
  2235. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2236. r100_pll_errata_after_index(rdev);
  2237. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2238. r100_pll_errata_after_data(rdev);
  2239. return data;
  2240. }
  2241. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2242. {
  2243. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2244. r100_pll_errata_after_index(rdev);
  2245. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2246. r100_pll_errata_after_data(rdev);
  2247. }
  2248. void r100_set_safe_registers(struct radeon_device *rdev)
  2249. {
  2250. if (ASIC_IS_RN50(rdev)) {
  2251. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2252. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2253. } else if (rdev->family < CHIP_R200) {
  2254. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2255. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2256. } else {
  2257. r200_set_safe_registers(rdev);
  2258. }
  2259. }
  2260. /*
  2261. * Debugfs info
  2262. */
  2263. #if defined(CONFIG_DEBUG_FS)
  2264. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2265. {
  2266. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2267. struct drm_device *dev = node->minor->dev;
  2268. struct radeon_device *rdev = dev->dev_private;
  2269. uint32_t reg, value;
  2270. unsigned i;
  2271. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2272. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2273. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2274. for (i = 0; i < 64; i++) {
  2275. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2276. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2277. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2278. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2279. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2280. }
  2281. return 0;
  2282. }
  2283. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2284. {
  2285. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2286. struct drm_device *dev = node->minor->dev;
  2287. struct radeon_device *rdev = dev->dev_private;
  2288. uint32_t rdp, wdp;
  2289. unsigned count, i, j;
  2290. radeon_ring_free_size(rdev);
  2291. rdp = RREG32(RADEON_CP_RB_RPTR);
  2292. wdp = RREG32(RADEON_CP_RB_WPTR);
  2293. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2294. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2295. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2296. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2297. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2298. seq_printf(m, "%u dwords in ring\n", count);
  2299. for (j = 0; j <= count; j++) {
  2300. i = (rdp + j) & rdev->cp.ptr_mask;
  2301. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2302. }
  2303. return 0;
  2304. }
  2305. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2306. {
  2307. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2308. struct drm_device *dev = node->minor->dev;
  2309. struct radeon_device *rdev = dev->dev_private;
  2310. uint32_t csq_stat, csq2_stat, tmp;
  2311. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2312. unsigned i;
  2313. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2314. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2315. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2316. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2317. r_rptr = (csq_stat >> 0) & 0x3ff;
  2318. r_wptr = (csq_stat >> 10) & 0x3ff;
  2319. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2320. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2321. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2322. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2323. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2324. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2325. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2326. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2327. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2328. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2329. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2330. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2331. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2332. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2333. seq_printf(m, "Ring fifo:\n");
  2334. for (i = 0; i < 256; i++) {
  2335. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2336. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2337. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2338. }
  2339. seq_printf(m, "Indirect1 fifo:\n");
  2340. for (i = 256; i <= 512; i++) {
  2341. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2342. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2343. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2344. }
  2345. seq_printf(m, "Indirect2 fifo:\n");
  2346. for (i = 640; i < ib1_wptr; i++) {
  2347. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2348. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2349. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2350. }
  2351. return 0;
  2352. }
  2353. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2354. {
  2355. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2356. struct drm_device *dev = node->minor->dev;
  2357. struct radeon_device *rdev = dev->dev_private;
  2358. uint32_t tmp;
  2359. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2360. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2361. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2362. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2363. tmp = RREG32(RADEON_BUS_CNTL);
  2364. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2365. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2366. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2367. tmp = RREG32(RADEON_AGP_BASE);
  2368. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2369. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2370. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2371. tmp = RREG32(0x01D0);
  2372. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2373. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2374. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2375. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2376. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2377. tmp = RREG32(0x01E4);
  2378. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2379. return 0;
  2380. }
  2381. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2382. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2383. };
  2384. static struct drm_info_list r100_debugfs_cp_list[] = {
  2385. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2386. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2387. };
  2388. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2389. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2390. };
  2391. #endif
  2392. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2393. {
  2394. #if defined(CONFIG_DEBUG_FS)
  2395. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2396. #else
  2397. return 0;
  2398. #endif
  2399. }
  2400. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2401. {
  2402. #if defined(CONFIG_DEBUG_FS)
  2403. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2404. #else
  2405. return 0;
  2406. #endif
  2407. }
  2408. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2409. {
  2410. #if defined(CONFIG_DEBUG_FS)
  2411. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2412. #else
  2413. return 0;
  2414. #endif
  2415. }
  2416. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2417. uint32_t tiling_flags, uint32_t pitch,
  2418. uint32_t offset, uint32_t obj_size)
  2419. {
  2420. int surf_index = reg * 16;
  2421. int flags = 0;
  2422. if (rdev->family <= CHIP_RS200) {
  2423. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2424. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2425. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2426. if (tiling_flags & RADEON_TILING_MACRO)
  2427. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2428. } else if (rdev->family <= CHIP_RV280) {
  2429. if (tiling_flags & (RADEON_TILING_MACRO))
  2430. flags |= R200_SURF_TILE_COLOR_MACRO;
  2431. if (tiling_flags & RADEON_TILING_MICRO)
  2432. flags |= R200_SURF_TILE_COLOR_MICRO;
  2433. } else {
  2434. if (tiling_flags & RADEON_TILING_MACRO)
  2435. flags |= R300_SURF_TILE_MACRO;
  2436. if (tiling_flags & RADEON_TILING_MICRO)
  2437. flags |= R300_SURF_TILE_MICRO;
  2438. }
  2439. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2440. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2441. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2442. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2443. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2444. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2445. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2446. if (ASIC_IS_RN50(rdev))
  2447. pitch /= 16;
  2448. }
  2449. /* r100/r200 divide by 16 */
  2450. if (rdev->family < CHIP_R300)
  2451. flags |= pitch / 16;
  2452. else
  2453. flags |= pitch / 8;
  2454. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2455. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2456. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2457. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2458. return 0;
  2459. }
  2460. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2461. {
  2462. int surf_index = reg * 16;
  2463. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2464. }
  2465. void r100_bandwidth_update(struct radeon_device *rdev)
  2466. {
  2467. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2468. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2469. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2470. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2471. fixed20_12 memtcas_ff[8] = {
  2472. dfixed_init(1),
  2473. dfixed_init(2),
  2474. dfixed_init(3),
  2475. dfixed_init(0),
  2476. dfixed_init_half(1),
  2477. dfixed_init_half(2),
  2478. dfixed_init(0),
  2479. };
  2480. fixed20_12 memtcas_rs480_ff[8] = {
  2481. dfixed_init(0),
  2482. dfixed_init(1),
  2483. dfixed_init(2),
  2484. dfixed_init(3),
  2485. dfixed_init(0),
  2486. dfixed_init_half(1),
  2487. dfixed_init_half(2),
  2488. dfixed_init_half(3),
  2489. };
  2490. fixed20_12 memtcas2_ff[8] = {
  2491. dfixed_init(0),
  2492. dfixed_init(1),
  2493. dfixed_init(2),
  2494. dfixed_init(3),
  2495. dfixed_init(4),
  2496. dfixed_init(5),
  2497. dfixed_init(6),
  2498. dfixed_init(7),
  2499. };
  2500. fixed20_12 memtrbs[8] = {
  2501. dfixed_init(1),
  2502. dfixed_init_half(1),
  2503. dfixed_init(2),
  2504. dfixed_init_half(2),
  2505. dfixed_init(3),
  2506. dfixed_init_half(3),
  2507. dfixed_init(4),
  2508. dfixed_init_half(4)
  2509. };
  2510. fixed20_12 memtrbs_r4xx[8] = {
  2511. dfixed_init(4),
  2512. dfixed_init(5),
  2513. dfixed_init(6),
  2514. dfixed_init(7),
  2515. dfixed_init(8),
  2516. dfixed_init(9),
  2517. dfixed_init(10),
  2518. dfixed_init(11)
  2519. };
  2520. fixed20_12 min_mem_eff;
  2521. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2522. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2523. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2524. disp_drain_rate2, read_return_rate;
  2525. fixed20_12 time_disp1_drop_priority;
  2526. int c;
  2527. int cur_size = 16; /* in octawords */
  2528. int critical_point = 0, critical_point2;
  2529. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2530. int stop_req, max_stop_req;
  2531. struct drm_display_mode *mode1 = NULL;
  2532. struct drm_display_mode *mode2 = NULL;
  2533. uint32_t pixel_bytes1 = 0;
  2534. uint32_t pixel_bytes2 = 0;
  2535. radeon_update_display_priority(rdev);
  2536. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2537. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2538. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2539. }
  2540. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2541. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2542. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2543. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2544. }
  2545. }
  2546. min_mem_eff.full = dfixed_const_8(0);
  2547. /* get modes */
  2548. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2549. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2550. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2551. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2552. /* check crtc enables */
  2553. if (mode2)
  2554. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2555. if (mode1)
  2556. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2557. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2558. }
  2559. /*
  2560. * determine is there is enough bw for current mode
  2561. */
  2562. sclk_ff = rdev->pm.sclk;
  2563. mclk_ff = rdev->pm.mclk;
  2564. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2565. temp_ff.full = dfixed_const(temp);
  2566. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2567. pix_clk.full = 0;
  2568. pix_clk2.full = 0;
  2569. peak_disp_bw.full = 0;
  2570. if (mode1) {
  2571. temp_ff.full = dfixed_const(1000);
  2572. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2573. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2574. temp_ff.full = dfixed_const(pixel_bytes1);
  2575. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2576. }
  2577. if (mode2) {
  2578. temp_ff.full = dfixed_const(1000);
  2579. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2580. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2581. temp_ff.full = dfixed_const(pixel_bytes2);
  2582. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2583. }
  2584. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2585. if (peak_disp_bw.full >= mem_bw.full) {
  2586. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2587. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2588. }
  2589. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2590. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2591. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2592. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2593. mem_trp = ((temp & 0x3)) + 1;
  2594. mem_tras = ((temp & 0x70) >> 4) + 1;
  2595. } else if (rdev->family == CHIP_R300 ||
  2596. rdev->family == CHIP_R350) { /* r300, r350 */
  2597. mem_trcd = (temp & 0x7) + 1;
  2598. mem_trp = ((temp >> 8) & 0x7) + 1;
  2599. mem_tras = ((temp >> 11) & 0xf) + 4;
  2600. } else if (rdev->family == CHIP_RV350 ||
  2601. rdev->family <= CHIP_RV380) {
  2602. /* rv3x0 */
  2603. mem_trcd = (temp & 0x7) + 3;
  2604. mem_trp = ((temp >> 8) & 0x7) + 3;
  2605. mem_tras = ((temp >> 11) & 0xf) + 6;
  2606. } else if (rdev->family == CHIP_R420 ||
  2607. rdev->family == CHIP_R423 ||
  2608. rdev->family == CHIP_RV410) {
  2609. /* r4xx */
  2610. mem_trcd = (temp & 0xf) + 3;
  2611. if (mem_trcd > 15)
  2612. mem_trcd = 15;
  2613. mem_trp = ((temp >> 8) & 0xf) + 3;
  2614. if (mem_trp > 15)
  2615. mem_trp = 15;
  2616. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2617. if (mem_tras > 31)
  2618. mem_tras = 31;
  2619. } else { /* RV200, R200 */
  2620. mem_trcd = (temp & 0x7) + 1;
  2621. mem_trp = ((temp >> 8) & 0x7) + 1;
  2622. mem_tras = ((temp >> 12) & 0xf) + 4;
  2623. }
  2624. /* convert to FF */
  2625. trcd_ff.full = dfixed_const(mem_trcd);
  2626. trp_ff.full = dfixed_const(mem_trp);
  2627. tras_ff.full = dfixed_const(mem_tras);
  2628. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2629. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2630. data = (temp & (7 << 20)) >> 20;
  2631. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2632. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2633. tcas_ff = memtcas_rs480_ff[data];
  2634. else
  2635. tcas_ff = memtcas_ff[data];
  2636. } else
  2637. tcas_ff = memtcas2_ff[data];
  2638. if (rdev->family == CHIP_RS400 ||
  2639. rdev->family == CHIP_RS480) {
  2640. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2641. data = (temp >> 23) & 0x7;
  2642. if (data < 5)
  2643. tcas_ff.full += dfixed_const(data);
  2644. }
  2645. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2646. /* on the R300, Tcas is included in Trbs.
  2647. */
  2648. temp = RREG32(RADEON_MEM_CNTL);
  2649. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2650. if (data == 1) {
  2651. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2652. temp = RREG32(R300_MC_IND_INDEX);
  2653. temp &= ~R300_MC_IND_ADDR_MASK;
  2654. temp |= R300_MC_READ_CNTL_CD_mcind;
  2655. WREG32(R300_MC_IND_INDEX, temp);
  2656. temp = RREG32(R300_MC_IND_DATA);
  2657. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2658. } else {
  2659. temp = RREG32(R300_MC_READ_CNTL_AB);
  2660. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2661. }
  2662. } else {
  2663. temp = RREG32(R300_MC_READ_CNTL_AB);
  2664. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2665. }
  2666. if (rdev->family == CHIP_RV410 ||
  2667. rdev->family == CHIP_R420 ||
  2668. rdev->family == CHIP_R423)
  2669. trbs_ff = memtrbs_r4xx[data];
  2670. else
  2671. trbs_ff = memtrbs[data];
  2672. tcas_ff.full += trbs_ff.full;
  2673. }
  2674. sclk_eff_ff.full = sclk_ff.full;
  2675. if (rdev->flags & RADEON_IS_AGP) {
  2676. fixed20_12 agpmode_ff;
  2677. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2678. temp_ff.full = dfixed_const_666(16);
  2679. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2680. }
  2681. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2682. if (ASIC_IS_R300(rdev)) {
  2683. sclk_delay_ff.full = dfixed_const(250);
  2684. } else {
  2685. if ((rdev->family == CHIP_RV100) ||
  2686. rdev->flags & RADEON_IS_IGP) {
  2687. if (rdev->mc.vram_is_ddr)
  2688. sclk_delay_ff.full = dfixed_const(41);
  2689. else
  2690. sclk_delay_ff.full = dfixed_const(33);
  2691. } else {
  2692. if (rdev->mc.vram_width == 128)
  2693. sclk_delay_ff.full = dfixed_const(57);
  2694. else
  2695. sclk_delay_ff.full = dfixed_const(41);
  2696. }
  2697. }
  2698. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2699. if (rdev->mc.vram_is_ddr) {
  2700. if (rdev->mc.vram_width == 32) {
  2701. k1.full = dfixed_const(40);
  2702. c = 3;
  2703. } else {
  2704. k1.full = dfixed_const(20);
  2705. c = 1;
  2706. }
  2707. } else {
  2708. k1.full = dfixed_const(40);
  2709. c = 3;
  2710. }
  2711. temp_ff.full = dfixed_const(2);
  2712. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2713. temp_ff.full = dfixed_const(c);
  2714. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2715. temp_ff.full = dfixed_const(4);
  2716. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2717. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2718. mc_latency_mclk.full += k1.full;
  2719. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2720. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2721. /*
  2722. HW cursor time assuming worst case of full size colour cursor.
  2723. */
  2724. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2725. temp_ff.full += trcd_ff.full;
  2726. if (temp_ff.full < tras_ff.full)
  2727. temp_ff.full = tras_ff.full;
  2728. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2729. temp_ff.full = dfixed_const(cur_size);
  2730. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2731. /*
  2732. Find the total latency for the display data.
  2733. */
  2734. disp_latency_overhead.full = dfixed_const(8);
  2735. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2736. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2737. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2738. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2739. disp_latency.full = mc_latency_mclk.full;
  2740. else
  2741. disp_latency.full = mc_latency_sclk.full;
  2742. /* setup Max GRPH_STOP_REQ default value */
  2743. if (ASIC_IS_RV100(rdev))
  2744. max_stop_req = 0x5c;
  2745. else
  2746. max_stop_req = 0x7c;
  2747. if (mode1) {
  2748. /* CRTC1
  2749. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2750. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2751. */
  2752. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2753. if (stop_req > max_stop_req)
  2754. stop_req = max_stop_req;
  2755. /*
  2756. Find the drain rate of the display buffer.
  2757. */
  2758. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2759. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2760. /*
  2761. Find the critical point of the display buffer.
  2762. */
  2763. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2764. crit_point_ff.full += dfixed_const_half(0);
  2765. critical_point = dfixed_trunc(crit_point_ff);
  2766. if (rdev->disp_priority == 2) {
  2767. critical_point = 0;
  2768. }
  2769. /*
  2770. The critical point should never be above max_stop_req-4. Setting
  2771. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2772. */
  2773. if (max_stop_req - critical_point < 4)
  2774. critical_point = 0;
  2775. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2776. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2777. critical_point = 0x10;
  2778. }
  2779. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2780. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2781. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2782. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2783. if ((rdev->family == CHIP_R350) &&
  2784. (stop_req > 0x15)) {
  2785. stop_req -= 0x10;
  2786. }
  2787. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2788. temp |= RADEON_GRPH_BUFFER_SIZE;
  2789. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2790. RADEON_GRPH_CRITICAL_AT_SOF |
  2791. RADEON_GRPH_STOP_CNTL);
  2792. /*
  2793. Write the result into the register.
  2794. */
  2795. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2796. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2797. #if 0
  2798. if ((rdev->family == CHIP_RS400) ||
  2799. (rdev->family == CHIP_RS480)) {
  2800. /* attempt to program RS400 disp regs correctly ??? */
  2801. temp = RREG32(RS400_DISP1_REG_CNTL);
  2802. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2803. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2804. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2805. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2806. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2807. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2808. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2809. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2810. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2811. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2812. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2813. }
  2814. #endif
  2815. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2816. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2817. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2818. }
  2819. if (mode2) {
  2820. u32 grph2_cntl;
  2821. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2822. if (stop_req > max_stop_req)
  2823. stop_req = max_stop_req;
  2824. /*
  2825. Find the drain rate of the display buffer.
  2826. */
  2827. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2828. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2829. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2830. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2831. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2832. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2833. if ((rdev->family == CHIP_R350) &&
  2834. (stop_req > 0x15)) {
  2835. stop_req -= 0x10;
  2836. }
  2837. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2838. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2839. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2840. RADEON_GRPH_CRITICAL_AT_SOF |
  2841. RADEON_GRPH_STOP_CNTL);
  2842. if ((rdev->family == CHIP_RS100) ||
  2843. (rdev->family == CHIP_RS200))
  2844. critical_point2 = 0;
  2845. else {
  2846. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2847. temp_ff.full = dfixed_const(temp);
  2848. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2849. if (sclk_ff.full < temp_ff.full)
  2850. temp_ff.full = sclk_ff.full;
  2851. read_return_rate.full = temp_ff.full;
  2852. if (mode1) {
  2853. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2854. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2855. } else {
  2856. time_disp1_drop_priority.full = 0;
  2857. }
  2858. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2859. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2860. crit_point_ff.full += dfixed_const_half(0);
  2861. critical_point2 = dfixed_trunc(crit_point_ff);
  2862. if (rdev->disp_priority == 2) {
  2863. critical_point2 = 0;
  2864. }
  2865. if (max_stop_req - critical_point2 < 4)
  2866. critical_point2 = 0;
  2867. }
  2868. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2869. /* some R300 cards have problem with this set to 0 */
  2870. critical_point2 = 0x10;
  2871. }
  2872. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2873. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2874. if ((rdev->family == CHIP_RS400) ||
  2875. (rdev->family == CHIP_RS480)) {
  2876. #if 0
  2877. /* attempt to program RS400 disp2 regs correctly ??? */
  2878. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2879. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2880. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2881. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2882. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2883. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2884. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2885. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2886. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2887. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2888. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2889. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2890. #endif
  2891. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2892. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2893. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2894. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2895. }
  2896. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2897. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2898. }
  2899. }
  2900. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2901. {
  2902. DRM_ERROR("pitch %d\n", t->pitch);
  2903. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2904. DRM_ERROR("width %d\n", t->width);
  2905. DRM_ERROR("width_11 %d\n", t->width_11);
  2906. DRM_ERROR("height %d\n", t->height);
  2907. DRM_ERROR("height_11 %d\n", t->height_11);
  2908. DRM_ERROR("num levels %d\n", t->num_levels);
  2909. DRM_ERROR("depth %d\n", t->txdepth);
  2910. DRM_ERROR("bpp %d\n", t->cpp);
  2911. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2912. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2913. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2914. DRM_ERROR("compress format %d\n", t->compress_format);
  2915. }
  2916. static int r100_track_compress_size(int compress_format, int w, int h)
  2917. {
  2918. int block_width, block_height, block_bytes;
  2919. int wblocks, hblocks;
  2920. int min_wblocks;
  2921. int sz;
  2922. block_width = 4;
  2923. block_height = 4;
  2924. switch (compress_format) {
  2925. case R100_TRACK_COMP_DXT1:
  2926. block_bytes = 8;
  2927. min_wblocks = 4;
  2928. break;
  2929. default:
  2930. case R100_TRACK_COMP_DXT35:
  2931. block_bytes = 16;
  2932. min_wblocks = 2;
  2933. break;
  2934. }
  2935. hblocks = (h + block_height - 1) / block_height;
  2936. wblocks = (w + block_width - 1) / block_width;
  2937. if (wblocks < min_wblocks)
  2938. wblocks = min_wblocks;
  2939. sz = wblocks * hblocks * block_bytes;
  2940. return sz;
  2941. }
  2942. static int r100_cs_track_cube(struct radeon_device *rdev,
  2943. struct r100_cs_track *track, unsigned idx)
  2944. {
  2945. unsigned face, w, h;
  2946. struct radeon_bo *cube_robj;
  2947. unsigned long size;
  2948. unsigned compress_format = track->textures[idx].compress_format;
  2949. for (face = 0; face < 5; face++) {
  2950. cube_robj = track->textures[idx].cube_info[face].robj;
  2951. w = track->textures[idx].cube_info[face].width;
  2952. h = track->textures[idx].cube_info[face].height;
  2953. if (compress_format) {
  2954. size = r100_track_compress_size(compress_format, w, h);
  2955. } else
  2956. size = w * h;
  2957. size *= track->textures[idx].cpp;
  2958. size += track->textures[idx].cube_info[face].offset;
  2959. if (size > radeon_bo_size(cube_robj)) {
  2960. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2961. size, radeon_bo_size(cube_robj));
  2962. r100_cs_track_texture_print(&track->textures[idx]);
  2963. return -1;
  2964. }
  2965. }
  2966. return 0;
  2967. }
  2968. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2969. struct r100_cs_track *track)
  2970. {
  2971. struct radeon_bo *robj;
  2972. unsigned long size;
  2973. unsigned u, i, w, h, d;
  2974. int ret;
  2975. for (u = 0; u < track->num_texture; u++) {
  2976. if (!track->textures[u].enabled)
  2977. continue;
  2978. robj = track->textures[u].robj;
  2979. if (robj == NULL) {
  2980. DRM_ERROR("No texture bound to unit %u\n", u);
  2981. return -EINVAL;
  2982. }
  2983. size = 0;
  2984. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2985. if (track->textures[u].use_pitch) {
  2986. if (rdev->family < CHIP_R300)
  2987. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2988. else
  2989. w = track->textures[u].pitch / (1 << i);
  2990. } else {
  2991. w = track->textures[u].width;
  2992. if (rdev->family >= CHIP_RV515)
  2993. w |= track->textures[u].width_11;
  2994. w = w / (1 << i);
  2995. if (track->textures[u].roundup_w)
  2996. w = roundup_pow_of_two(w);
  2997. }
  2998. h = track->textures[u].height;
  2999. if (rdev->family >= CHIP_RV515)
  3000. h |= track->textures[u].height_11;
  3001. h = h / (1 << i);
  3002. if (track->textures[u].roundup_h)
  3003. h = roundup_pow_of_two(h);
  3004. if (track->textures[u].tex_coord_type == 1) {
  3005. d = (1 << track->textures[u].txdepth) / (1 << i);
  3006. if (!d)
  3007. d = 1;
  3008. } else {
  3009. d = 1;
  3010. }
  3011. if (track->textures[u].compress_format) {
  3012. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3013. /* compressed textures are block based */
  3014. } else
  3015. size += w * h * d;
  3016. }
  3017. size *= track->textures[u].cpp;
  3018. switch (track->textures[u].tex_coord_type) {
  3019. case 0:
  3020. case 1:
  3021. break;
  3022. case 2:
  3023. if (track->separate_cube) {
  3024. ret = r100_cs_track_cube(rdev, track, u);
  3025. if (ret)
  3026. return ret;
  3027. } else
  3028. size *= 6;
  3029. break;
  3030. default:
  3031. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3032. "%u\n", track->textures[u].tex_coord_type, u);
  3033. return -EINVAL;
  3034. }
  3035. if (size > radeon_bo_size(robj)) {
  3036. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3037. "%lu\n", u, size, radeon_bo_size(robj));
  3038. r100_cs_track_texture_print(&track->textures[u]);
  3039. return -EINVAL;
  3040. }
  3041. }
  3042. return 0;
  3043. }
  3044. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3045. {
  3046. unsigned i;
  3047. unsigned long size;
  3048. unsigned prim_walk;
  3049. unsigned nverts;
  3050. for (i = 0; i < track->num_cb; i++) {
  3051. if (track->cb[i].robj == NULL) {
  3052. if (!(track->zb_cb_clear || track->color_channel_mask ||
  3053. track->blend_read_enable)) {
  3054. continue;
  3055. }
  3056. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3057. return -EINVAL;
  3058. }
  3059. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3060. size += track->cb[i].offset;
  3061. if (size > radeon_bo_size(track->cb[i].robj)) {
  3062. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3063. "(need %lu have %lu) !\n", i, size,
  3064. radeon_bo_size(track->cb[i].robj));
  3065. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3066. i, track->cb[i].pitch, track->cb[i].cpp,
  3067. track->cb[i].offset, track->maxy);
  3068. return -EINVAL;
  3069. }
  3070. }
  3071. if (track->z_enabled) {
  3072. if (track->zb.robj == NULL) {
  3073. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3074. return -EINVAL;
  3075. }
  3076. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3077. size += track->zb.offset;
  3078. if (size > radeon_bo_size(track->zb.robj)) {
  3079. DRM_ERROR("[drm] Buffer too small for z buffer "
  3080. "(need %lu have %lu) !\n", size,
  3081. radeon_bo_size(track->zb.robj));
  3082. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3083. track->zb.pitch, track->zb.cpp,
  3084. track->zb.offset, track->maxy);
  3085. return -EINVAL;
  3086. }
  3087. }
  3088. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3089. if (track->vap_vf_cntl & (1 << 14)) {
  3090. nverts = track->vap_alt_nverts;
  3091. } else {
  3092. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3093. }
  3094. switch (prim_walk) {
  3095. case 1:
  3096. for (i = 0; i < track->num_arrays; i++) {
  3097. size = track->arrays[i].esize * track->max_indx * 4;
  3098. if (track->arrays[i].robj == NULL) {
  3099. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3100. "bound\n", prim_walk, i);
  3101. return -EINVAL;
  3102. }
  3103. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3104. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3105. "need %lu dwords have %lu dwords\n",
  3106. prim_walk, i, size >> 2,
  3107. radeon_bo_size(track->arrays[i].robj)
  3108. >> 2);
  3109. DRM_ERROR("Max indices %u\n", track->max_indx);
  3110. return -EINVAL;
  3111. }
  3112. }
  3113. break;
  3114. case 2:
  3115. for (i = 0; i < track->num_arrays; i++) {
  3116. size = track->arrays[i].esize * (nverts - 1) * 4;
  3117. if (track->arrays[i].robj == NULL) {
  3118. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3119. "bound\n", prim_walk, i);
  3120. return -EINVAL;
  3121. }
  3122. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3123. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3124. "need %lu dwords have %lu dwords\n",
  3125. prim_walk, i, size >> 2,
  3126. radeon_bo_size(track->arrays[i].robj)
  3127. >> 2);
  3128. return -EINVAL;
  3129. }
  3130. }
  3131. break;
  3132. case 3:
  3133. size = track->vtx_size * nverts;
  3134. if (size != track->immd_dwords) {
  3135. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3136. track->immd_dwords, size);
  3137. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3138. nverts, track->vtx_size);
  3139. return -EINVAL;
  3140. }
  3141. break;
  3142. default:
  3143. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3144. prim_walk);
  3145. return -EINVAL;
  3146. }
  3147. return r100_cs_track_texture_check(rdev, track);
  3148. }
  3149. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3150. {
  3151. unsigned i, face;
  3152. if (rdev->family < CHIP_R300) {
  3153. track->num_cb = 1;
  3154. if (rdev->family <= CHIP_RS200)
  3155. track->num_texture = 3;
  3156. else
  3157. track->num_texture = 6;
  3158. track->maxy = 2048;
  3159. track->separate_cube = 1;
  3160. } else {
  3161. track->num_cb = 4;
  3162. track->num_texture = 16;
  3163. track->maxy = 4096;
  3164. track->separate_cube = 0;
  3165. }
  3166. for (i = 0; i < track->num_cb; i++) {
  3167. track->cb[i].robj = NULL;
  3168. track->cb[i].pitch = 8192;
  3169. track->cb[i].cpp = 16;
  3170. track->cb[i].offset = 0;
  3171. }
  3172. track->z_enabled = true;
  3173. track->zb.robj = NULL;
  3174. track->zb.pitch = 8192;
  3175. track->zb.cpp = 4;
  3176. track->zb.offset = 0;
  3177. track->vtx_size = 0x7F;
  3178. track->immd_dwords = 0xFFFFFFFFUL;
  3179. track->num_arrays = 11;
  3180. track->max_indx = 0x00FFFFFFUL;
  3181. for (i = 0; i < track->num_arrays; i++) {
  3182. track->arrays[i].robj = NULL;
  3183. track->arrays[i].esize = 0x7F;
  3184. }
  3185. for (i = 0; i < track->num_texture; i++) {
  3186. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3187. track->textures[i].pitch = 16536;
  3188. track->textures[i].width = 16536;
  3189. track->textures[i].height = 16536;
  3190. track->textures[i].width_11 = 1 << 11;
  3191. track->textures[i].height_11 = 1 << 11;
  3192. track->textures[i].num_levels = 12;
  3193. if (rdev->family <= CHIP_RS200) {
  3194. track->textures[i].tex_coord_type = 0;
  3195. track->textures[i].txdepth = 0;
  3196. } else {
  3197. track->textures[i].txdepth = 16;
  3198. track->textures[i].tex_coord_type = 1;
  3199. }
  3200. track->textures[i].cpp = 64;
  3201. track->textures[i].robj = NULL;
  3202. /* CS IB emission code makes sure texture unit are disabled */
  3203. track->textures[i].enabled = false;
  3204. track->textures[i].roundup_w = true;
  3205. track->textures[i].roundup_h = true;
  3206. if (track->separate_cube)
  3207. for (face = 0; face < 5; face++) {
  3208. track->textures[i].cube_info[face].robj = NULL;
  3209. track->textures[i].cube_info[face].width = 16536;
  3210. track->textures[i].cube_info[face].height = 16536;
  3211. track->textures[i].cube_info[face].offset = 0;
  3212. }
  3213. }
  3214. }
  3215. int r100_ring_test(struct radeon_device *rdev)
  3216. {
  3217. uint32_t scratch;
  3218. uint32_t tmp = 0;
  3219. unsigned i;
  3220. int r;
  3221. r = radeon_scratch_get(rdev, &scratch);
  3222. if (r) {
  3223. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3224. return r;
  3225. }
  3226. WREG32(scratch, 0xCAFEDEAD);
  3227. r = radeon_ring_lock(rdev, 2);
  3228. if (r) {
  3229. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3230. radeon_scratch_free(rdev, scratch);
  3231. return r;
  3232. }
  3233. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3234. radeon_ring_write(rdev, 0xDEADBEEF);
  3235. radeon_ring_unlock_commit(rdev);
  3236. for (i = 0; i < rdev->usec_timeout; i++) {
  3237. tmp = RREG32(scratch);
  3238. if (tmp == 0xDEADBEEF) {
  3239. break;
  3240. }
  3241. DRM_UDELAY(1);
  3242. }
  3243. if (i < rdev->usec_timeout) {
  3244. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3245. } else {
  3246. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  3247. scratch, tmp);
  3248. r = -EINVAL;
  3249. }
  3250. radeon_scratch_free(rdev, scratch);
  3251. return r;
  3252. }
  3253. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3254. {
  3255. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3256. radeon_ring_write(rdev, ib->gpu_addr);
  3257. radeon_ring_write(rdev, ib->length_dw);
  3258. }
  3259. int r100_ib_test(struct radeon_device *rdev)
  3260. {
  3261. struct radeon_ib *ib;
  3262. uint32_t scratch;
  3263. uint32_t tmp = 0;
  3264. unsigned i;
  3265. int r;
  3266. r = radeon_scratch_get(rdev, &scratch);
  3267. if (r) {
  3268. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3269. return r;
  3270. }
  3271. WREG32(scratch, 0xCAFEDEAD);
  3272. r = radeon_ib_get(rdev, &ib);
  3273. if (r) {
  3274. return r;
  3275. }
  3276. ib->ptr[0] = PACKET0(scratch, 0);
  3277. ib->ptr[1] = 0xDEADBEEF;
  3278. ib->ptr[2] = PACKET2(0);
  3279. ib->ptr[3] = PACKET2(0);
  3280. ib->ptr[4] = PACKET2(0);
  3281. ib->ptr[5] = PACKET2(0);
  3282. ib->ptr[6] = PACKET2(0);
  3283. ib->ptr[7] = PACKET2(0);
  3284. ib->length_dw = 8;
  3285. r = radeon_ib_schedule(rdev, ib);
  3286. if (r) {
  3287. radeon_scratch_free(rdev, scratch);
  3288. radeon_ib_free(rdev, &ib);
  3289. return r;
  3290. }
  3291. r = radeon_fence_wait(ib->fence, false);
  3292. if (r) {
  3293. return r;
  3294. }
  3295. for (i = 0; i < rdev->usec_timeout; i++) {
  3296. tmp = RREG32(scratch);
  3297. if (tmp == 0xDEADBEEF) {
  3298. break;
  3299. }
  3300. DRM_UDELAY(1);
  3301. }
  3302. if (i < rdev->usec_timeout) {
  3303. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3304. } else {
  3305. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  3306. scratch, tmp);
  3307. r = -EINVAL;
  3308. }
  3309. radeon_scratch_free(rdev, scratch);
  3310. radeon_ib_free(rdev, &ib);
  3311. return r;
  3312. }
  3313. void r100_ib_fini(struct radeon_device *rdev)
  3314. {
  3315. radeon_ib_pool_fini(rdev);
  3316. }
  3317. int r100_ib_init(struct radeon_device *rdev)
  3318. {
  3319. int r;
  3320. r = radeon_ib_pool_init(rdev);
  3321. if (r) {
  3322. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3323. r100_ib_fini(rdev);
  3324. return r;
  3325. }
  3326. r = r100_ib_test(rdev);
  3327. if (r) {
  3328. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3329. r100_ib_fini(rdev);
  3330. return r;
  3331. }
  3332. return 0;
  3333. }
  3334. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3335. {
  3336. /* Shutdown CP we shouldn't need to do that but better be safe than
  3337. * sorry
  3338. */
  3339. rdev->cp.ready = false;
  3340. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3341. /* Save few CRTC registers */
  3342. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3343. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3344. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3345. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3346. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3347. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3348. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3349. }
  3350. /* Disable VGA aperture access */
  3351. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3352. /* Disable cursor, overlay, crtc */
  3353. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3354. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3355. S_000054_CRTC_DISPLAY_DIS(1));
  3356. WREG32(R_000050_CRTC_GEN_CNTL,
  3357. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3358. S_000050_CRTC_DISP_REQ_EN_B(1));
  3359. WREG32(R_000420_OV0_SCALE_CNTL,
  3360. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3361. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3362. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3363. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3364. S_000360_CUR2_LOCK(1));
  3365. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3366. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3367. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3368. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3369. WREG32(R_000360_CUR2_OFFSET,
  3370. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3371. }
  3372. }
  3373. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3374. {
  3375. /* Update base address for crtc */
  3376. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3377. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3378. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3379. }
  3380. /* Restore CRTC registers */
  3381. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3382. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3383. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3384. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3385. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3386. }
  3387. }
  3388. void r100_vga_render_disable(struct radeon_device *rdev)
  3389. {
  3390. u32 tmp;
  3391. tmp = RREG8(R_0003C2_GENMO_WT);
  3392. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3393. }
  3394. static void r100_debugfs(struct radeon_device *rdev)
  3395. {
  3396. int r;
  3397. r = r100_debugfs_mc_info_init(rdev);
  3398. if (r)
  3399. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3400. }
  3401. static void r100_mc_program(struct radeon_device *rdev)
  3402. {
  3403. struct r100_mc_save save;
  3404. /* Stops all mc clients */
  3405. r100_mc_stop(rdev, &save);
  3406. if (rdev->flags & RADEON_IS_AGP) {
  3407. WREG32(R_00014C_MC_AGP_LOCATION,
  3408. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3409. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3410. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3411. if (rdev->family > CHIP_RV200)
  3412. WREG32(R_00015C_AGP_BASE_2,
  3413. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3414. } else {
  3415. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3416. WREG32(R_000170_AGP_BASE, 0);
  3417. if (rdev->family > CHIP_RV200)
  3418. WREG32(R_00015C_AGP_BASE_2, 0);
  3419. }
  3420. /* Wait for mc idle */
  3421. if (r100_mc_wait_for_idle(rdev))
  3422. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3423. /* Program MC, should be a 32bits limited address space */
  3424. WREG32(R_000148_MC_FB_LOCATION,
  3425. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3426. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3427. r100_mc_resume(rdev, &save);
  3428. }
  3429. void r100_clock_startup(struct radeon_device *rdev)
  3430. {
  3431. u32 tmp;
  3432. if (radeon_dynclks != -1 && radeon_dynclks)
  3433. radeon_legacy_set_clock_gating(rdev, 1);
  3434. /* We need to force on some of the block */
  3435. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3436. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3437. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3438. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3439. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3440. }
  3441. static int r100_startup(struct radeon_device *rdev)
  3442. {
  3443. int r;
  3444. /* set common regs */
  3445. r100_set_common_regs(rdev);
  3446. /* program mc */
  3447. r100_mc_program(rdev);
  3448. /* Resume clock */
  3449. r100_clock_startup(rdev);
  3450. /* Initialize GPU configuration (# pipes, ...) */
  3451. // r100_gpu_init(rdev);
  3452. /* Initialize GART (initialize after TTM so we can allocate
  3453. * memory through TTM but finalize after TTM) */
  3454. r100_enable_bm(rdev);
  3455. if (rdev->flags & RADEON_IS_PCI) {
  3456. r = r100_pci_gart_enable(rdev);
  3457. if (r)
  3458. return r;
  3459. }
  3460. /* Enable IRQ */
  3461. r100_irq_set(rdev);
  3462. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3463. /* 1M ring buffer */
  3464. r = r100_cp_init(rdev, 1024 * 1024);
  3465. if (r) {
  3466. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3467. return r;
  3468. }
  3469. r = r100_wb_init(rdev);
  3470. if (r)
  3471. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3472. r = r100_ib_init(rdev);
  3473. if (r) {
  3474. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3475. return r;
  3476. }
  3477. return 0;
  3478. }
  3479. int r100_resume(struct radeon_device *rdev)
  3480. {
  3481. /* Make sur GART are not working */
  3482. if (rdev->flags & RADEON_IS_PCI)
  3483. r100_pci_gart_disable(rdev);
  3484. /* Resume clock before doing reset */
  3485. r100_clock_startup(rdev);
  3486. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3487. if (radeon_asic_reset(rdev)) {
  3488. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3489. RREG32(R_000E40_RBBM_STATUS),
  3490. RREG32(R_0007C0_CP_STAT));
  3491. }
  3492. /* post */
  3493. radeon_combios_asic_init(rdev->ddev);
  3494. /* Resume clock after posting */
  3495. r100_clock_startup(rdev);
  3496. /* Initialize surface registers */
  3497. radeon_surface_init(rdev);
  3498. return r100_startup(rdev);
  3499. }
  3500. int r100_suspend(struct radeon_device *rdev)
  3501. {
  3502. r100_cp_disable(rdev);
  3503. r100_wb_disable(rdev);
  3504. r100_irq_disable(rdev);
  3505. if (rdev->flags & RADEON_IS_PCI)
  3506. r100_pci_gart_disable(rdev);
  3507. return 0;
  3508. }
  3509. void r100_fini(struct radeon_device *rdev)
  3510. {
  3511. r100_cp_fini(rdev);
  3512. r100_wb_fini(rdev);
  3513. r100_ib_fini(rdev);
  3514. radeon_gem_fini(rdev);
  3515. if (rdev->flags & RADEON_IS_PCI)
  3516. r100_pci_gart_fini(rdev);
  3517. radeon_agp_fini(rdev);
  3518. radeon_irq_kms_fini(rdev);
  3519. radeon_fence_driver_fini(rdev);
  3520. radeon_bo_fini(rdev);
  3521. radeon_atombios_fini(rdev);
  3522. kfree(rdev->bios);
  3523. rdev->bios = NULL;
  3524. }
  3525. int r100_init(struct radeon_device *rdev)
  3526. {
  3527. int r;
  3528. /* Register debugfs file specific to this group of asics */
  3529. r100_debugfs(rdev);
  3530. /* Disable VGA */
  3531. r100_vga_render_disable(rdev);
  3532. /* Initialize scratch registers */
  3533. radeon_scratch_init(rdev);
  3534. /* Initialize surface registers */
  3535. radeon_surface_init(rdev);
  3536. /* TODO: disable VGA need to use VGA request */
  3537. /* BIOS*/
  3538. if (!radeon_get_bios(rdev)) {
  3539. if (ASIC_IS_AVIVO(rdev))
  3540. return -EINVAL;
  3541. }
  3542. if (rdev->is_atom_bios) {
  3543. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3544. return -EINVAL;
  3545. } else {
  3546. r = radeon_combios_init(rdev);
  3547. if (r)
  3548. return r;
  3549. }
  3550. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3551. if (radeon_asic_reset(rdev)) {
  3552. dev_warn(rdev->dev,
  3553. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3554. RREG32(R_000E40_RBBM_STATUS),
  3555. RREG32(R_0007C0_CP_STAT));
  3556. }
  3557. /* check if cards are posted or not */
  3558. if (radeon_boot_test_post_card(rdev) == false)
  3559. return -EINVAL;
  3560. /* Set asic errata */
  3561. r100_errata(rdev);
  3562. /* Initialize clocks */
  3563. radeon_get_clock_info(rdev->ddev);
  3564. /* initialize AGP */
  3565. if (rdev->flags & RADEON_IS_AGP) {
  3566. r = radeon_agp_init(rdev);
  3567. if (r) {
  3568. radeon_agp_disable(rdev);
  3569. }
  3570. }
  3571. /* initialize VRAM */
  3572. r100_mc_init(rdev);
  3573. /* Fence driver */
  3574. r = radeon_fence_driver_init(rdev);
  3575. if (r)
  3576. return r;
  3577. r = radeon_irq_kms_init(rdev);
  3578. if (r)
  3579. return r;
  3580. /* Memory manager */
  3581. r = radeon_bo_init(rdev);
  3582. if (r)
  3583. return r;
  3584. if (rdev->flags & RADEON_IS_PCI) {
  3585. r = r100_pci_gart_init(rdev);
  3586. if (r)
  3587. return r;
  3588. }
  3589. r100_set_safe_registers(rdev);
  3590. rdev->accel_working = true;
  3591. r = r100_startup(rdev);
  3592. if (r) {
  3593. /* Somethings want wront with the accel init stop accel */
  3594. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3595. r100_cp_fini(rdev);
  3596. r100_wb_fini(rdev);
  3597. r100_ib_fini(rdev);
  3598. radeon_irq_kms_fini(rdev);
  3599. if (rdev->flags & RADEON_IS_PCI)
  3600. r100_pci_gart_fini(rdev);
  3601. rdev->accel_working = false;
  3602. }
  3603. return 0;
  3604. }