evergreen.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #define EVERGREEN_PFP_UCODE_SIZE 1120
  36. #define EVERGREEN_PM4_UCODE_SIZE 1376
  37. static void evergreen_gpu_init(struct radeon_device *rdev);
  38. void evergreen_fini(struct radeon_device *rdev);
  39. void evergreen_pm_misc(struct radeon_device *rdev)
  40. {
  41. int req_ps_idx = rdev->pm.requested_power_state_index;
  42. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  43. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  44. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  45. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  46. if (voltage->voltage != rdev->pm.current_vddc) {
  47. radeon_atom_set_voltage(rdev, voltage->voltage);
  48. rdev->pm.current_vddc = voltage->voltage;
  49. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  50. }
  51. }
  52. }
  53. void evergreen_pm_prepare(struct radeon_device *rdev)
  54. {
  55. struct drm_device *ddev = rdev->ddev;
  56. struct drm_crtc *crtc;
  57. struct radeon_crtc *radeon_crtc;
  58. u32 tmp;
  59. /* disable any active CRTCs */
  60. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  61. radeon_crtc = to_radeon_crtc(crtc);
  62. if (radeon_crtc->enabled) {
  63. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  64. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  65. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  66. }
  67. }
  68. }
  69. void evergreen_pm_finish(struct radeon_device *rdev)
  70. {
  71. struct drm_device *ddev = rdev->ddev;
  72. struct drm_crtc *crtc;
  73. struct radeon_crtc *radeon_crtc;
  74. u32 tmp;
  75. /* enable any active CRTCs */
  76. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  77. radeon_crtc = to_radeon_crtc(crtc);
  78. if (radeon_crtc->enabled) {
  79. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  80. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  81. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  82. }
  83. }
  84. }
  85. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  86. {
  87. bool connected = false;
  88. switch (hpd) {
  89. case RADEON_HPD_1:
  90. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  91. connected = true;
  92. break;
  93. case RADEON_HPD_2:
  94. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  95. connected = true;
  96. break;
  97. case RADEON_HPD_3:
  98. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  99. connected = true;
  100. break;
  101. case RADEON_HPD_4:
  102. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  103. connected = true;
  104. break;
  105. case RADEON_HPD_5:
  106. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  107. connected = true;
  108. break;
  109. case RADEON_HPD_6:
  110. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  111. connected = true;
  112. break;
  113. default:
  114. break;
  115. }
  116. return connected;
  117. }
  118. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  119. enum radeon_hpd_id hpd)
  120. {
  121. u32 tmp;
  122. bool connected = evergreen_hpd_sense(rdev, hpd);
  123. switch (hpd) {
  124. case RADEON_HPD_1:
  125. tmp = RREG32(DC_HPD1_INT_CONTROL);
  126. if (connected)
  127. tmp &= ~DC_HPDx_INT_POLARITY;
  128. else
  129. tmp |= DC_HPDx_INT_POLARITY;
  130. WREG32(DC_HPD1_INT_CONTROL, tmp);
  131. break;
  132. case RADEON_HPD_2:
  133. tmp = RREG32(DC_HPD2_INT_CONTROL);
  134. if (connected)
  135. tmp &= ~DC_HPDx_INT_POLARITY;
  136. else
  137. tmp |= DC_HPDx_INT_POLARITY;
  138. WREG32(DC_HPD2_INT_CONTROL, tmp);
  139. break;
  140. case RADEON_HPD_3:
  141. tmp = RREG32(DC_HPD3_INT_CONTROL);
  142. if (connected)
  143. tmp &= ~DC_HPDx_INT_POLARITY;
  144. else
  145. tmp |= DC_HPDx_INT_POLARITY;
  146. WREG32(DC_HPD3_INT_CONTROL, tmp);
  147. break;
  148. case RADEON_HPD_4:
  149. tmp = RREG32(DC_HPD4_INT_CONTROL);
  150. if (connected)
  151. tmp &= ~DC_HPDx_INT_POLARITY;
  152. else
  153. tmp |= DC_HPDx_INT_POLARITY;
  154. WREG32(DC_HPD4_INT_CONTROL, tmp);
  155. break;
  156. case RADEON_HPD_5:
  157. tmp = RREG32(DC_HPD5_INT_CONTROL);
  158. if (connected)
  159. tmp &= ~DC_HPDx_INT_POLARITY;
  160. else
  161. tmp |= DC_HPDx_INT_POLARITY;
  162. WREG32(DC_HPD5_INT_CONTROL, tmp);
  163. break;
  164. case RADEON_HPD_6:
  165. tmp = RREG32(DC_HPD6_INT_CONTROL);
  166. if (connected)
  167. tmp &= ~DC_HPDx_INT_POLARITY;
  168. else
  169. tmp |= DC_HPDx_INT_POLARITY;
  170. WREG32(DC_HPD6_INT_CONTROL, tmp);
  171. break;
  172. default:
  173. break;
  174. }
  175. }
  176. void evergreen_hpd_init(struct radeon_device *rdev)
  177. {
  178. struct drm_device *dev = rdev->ddev;
  179. struct drm_connector *connector;
  180. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  181. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  182. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  183. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  184. switch (radeon_connector->hpd.hpd) {
  185. case RADEON_HPD_1:
  186. WREG32(DC_HPD1_CONTROL, tmp);
  187. rdev->irq.hpd[0] = true;
  188. break;
  189. case RADEON_HPD_2:
  190. WREG32(DC_HPD2_CONTROL, tmp);
  191. rdev->irq.hpd[1] = true;
  192. break;
  193. case RADEON_HPD_3:
  194. WREG32(DC_HPD3_CONTROL, tmp);
  195. rdev->irq.hpd[2] = true;
  196. break;
  197. case RADEON_HPD_4:
  198. WREG32(DC_HPD4_CONTROL, tmp);
  199. rdev->irq.hpd[3] = true;
  200. break;
  201. case RADEON_HPD_5:
  202. WREG32(DC_HPD5_CONTROL, tmp);
  203. rdev->irq.hpd[4] = true;
  204. break;
  205. case RADEON_HPD_6:
  206. WREG32(DC_HPD6_CONTROL, tmp);
  207. rdev->irq.hpd[5] = true;
  208. break;
  209. default:
  210. break;
  211. }
  212. }
  213. if (rdev->irq.installed)
  214. evergreen_irq_set(rdev);
  215. }
  216. void evergreen_hpd_fini(struct radeon_device *rdev)
  217. {
  218. struct drm_device *dev = rdev->ddev;
  219. struct drm_connector *connector;
  220. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  221. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  222. switch (radeon_connector->hpd.hpd) {
  223. case RADEON_HPD_1:
  224. WREG32(DC_HPD1_CONTROL, 0);
  225. rdev->irq.hpd[0] = false;
  226. break;
  227. case RADEON_HPD_2:
  228. WREG32(DC_HPD2_CONTROL, 0);
  229. rdev->irq.hpd[1] = false;
  230. break;
  231. case RADEON_HPD_3:
  232. WREG32(DC_HPD3_CONTROL, 0);
  233. rdev->irq.hpd[2] = false;
  234. break;
  235. case RADEON_HPD_4:
  236. WREG32(DC_HPD4_CONTROL, 0);
  237. rdev->irq.hpd[3] = false;
  238. break;
  239. case RADEON_HPD_5:
  240. WREG32(DC_HPD5_CONTROL, 0);
  241. rdev->irq.hpd[4] = false;
  242. break;
  243. case RADEON_HPD_6:
  244. WREG32(DC_HPD6_CONTROL, 0);
  245. rdev->irq.hpd[5] = false;
  246. break;
  247. default:
  248. break;
  249. }
  250. }
  251. }
  252. void evergreen_bandwidth_update(struct radeon_device *rdev)
  253. {
  254. /* XXX */
  255. }
  256. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  257. {
  258. unsigned i;
  259. u32 tmp;
  260. for (i = 0; i < rdev->usec_timeout; i++) {
  261. /* read MC_STATUS */
  262. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  263. if (!tmp)
  264. return 0;
  265. udelay(1);
  266. }
  267. return -1;
  268. }
  269. /*
  270. * GART
  271. */
  272. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  273. {
  274. unsigned i;
  275. u32 tmp;
  276. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  277. for (i = 0; i < rdev->usec_timeout; i++) {
  278. /* read MC_STATUS */
  279. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  280. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  281. if (tmp == 2) {
  282. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  283. return;
  284. }
  285. if (tmp) {
  286. return;
  287. }
  288. udelay(1);
  289. }
  290. }
  291. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  292. {
  293. u32 tmp;
  294. int r;
  295. if (rdev->gart.table.vram.robj == NULL) {
  296. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  297. return -EINVAL;
  298. }
  299. r = radeon_gart_table_vram_pin(rdev);
  300. if (r)
  301. return r;
  302. radeon_gart_restore(rdev);
  303. /* Setup L2 cache */
  304. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  305. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  306. EFFECTIVE_L2_QUEUE_SIZE(7));
  307. WREG32(VM_L2_CNTL2, 0);
  308. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  309. /* Setup TLB control */
  310. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  311. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  312. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  313. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  314. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  315. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  316. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  317. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  318. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  319. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  320. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  321. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  322. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  323. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  324. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  325. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  326. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  327. (u32)(rdev->dummy_page.addr >> 12));
  328. WREG32(VM_CONTEXT1_CNTL, 0);
  329. evergreen_pcie_gart_tlb_flush(rdev);
  330. rdev->gart.ready = true;
  331. return 0;
  332. }
  333. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  334. {
  335. u32 tmp;
  336. int r;
  337. /* Disable all tables */
  338. WREG32(VM_CONTEXT0_CNTL, 0);
  339. WREG32(VM_CONTEXT1_CNTL, 0);
  340. /* Setup L2 cache */
  341. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  342. EFFECTIVE_L2_QUEUE_SIZE(7));
  343. WREG32(VM_L2_CNTL2, 0);
  344. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  345. /* Setup TLB control */
  346. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  347. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  348. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  349. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  350. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  351. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  352. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  353. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  354. if (rdev->gart.table.vram.robj) {
  355. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  356. if (likely(r == 0)) {
  357. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  358. radeon_bo_unpin(rdev->gart.table.vram.robj);
  359. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  360. }
  361. }
  362. }
  363. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  364. {
  365. evergreen_pcie_gart_disable(rdev);
  366. radeon_gart_table_vram_free(rdev);
  367. radeon_gart_fini(rdev);
  368. }
  369. void evergreen_agp_enable(struct radeon_device *rdev)
  370. {
  371. u32 tmp;
  372. /* Setup L2 cache */
  373. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  374. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  375. EFFECTIVE_L2_QUEUE_SIZE(7));
  376. WREG32(VM_L2_CNTL2, 0);
  377. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  378. /* Setup TLB control */
  379. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  380. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  381. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  382. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  383. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  384. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  385. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  386. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  387. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  388. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  389. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  390. WREG32(VM_CONTEXT0_CNTL, 0);
  391. WREG32(VM_CONTEXT1_CNTL, 0);
  392. }
  393. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  394. {
  395. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  396. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  397. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  398. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  399. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  400. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  401. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  402. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  403. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  404. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  405. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  406. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  407. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  408. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  409. /* Stop all video */
  410. WREG32(VGA_RENDER_CONTROL, 0);
  411. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  412. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  413. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  414. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  415. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  416. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  417. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  418. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  419. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  420. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  421. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  422. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  423. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  424. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  425. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  426. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  427. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  428. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  429. WREG32(D1VGA_CONTROL, 0);
  430. WREG32(D2VGA_CONTROL, 0);
  431. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  432. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  433. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  434. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  435. }
  436. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  437. {
  438. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  439. upper_32_bits(rdev->mc.vram_start));
  440. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  441. upper_32_bits(rdev->mc.vram_start));
  442. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  443. (u32)rdev->mc.vram_start);
  444. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  445. (u32)rdev->mc.vram_start);
  446. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  447. upper_32_bits(rdev->mc.vram_start));
  448. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  449. upper_32_bits(rdev->mc.vram_start));
  450. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  451. (u32)rdev->mc.vram_start);
  452. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  453. (u32)rdev->mc.vram_start);
  454. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  455. upper_32_bits(rdev->mc.vram_start));
  456. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  457. upper_32_bits(rdev->mc.vram_start));
  458. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  459. (u32)rdev->mc.vram_start);
  460. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  461. (u32)rdev->mc.vram_start);
  462. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  463. upper_32_bits(rdev->mc.vram_start));
  464. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  465. upper_32_bits(rdev->mc.vram_start));
  466. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  467. (u32)rdev->mc.vram_start);
  468. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  469. (u32)rdev->mc.vram_start);
  470. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  471. upper_32_bits(rdev->mc.vram_start));
  472. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  473. upper_32_bits(rdev->mc.vram_start));
  474. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  475. (u32)rdev->mc.vram_start);
  476. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  477. (u32)rdev->mc.vram_start);
  478. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  479. upper_32_bits(rdev->mc.vram_start));
  480. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  481. upper_32_bits(rdev->mc.vram_start));
  482. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  483. (u32)rdev->mc.vram_start);
  484. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  485. (u32)rdev->mc.vram_start);
  486. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  487. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  488. /* Unlock host access */
  489. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  490. mdelay(1);
  491. /* Restore video state */
  492. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  493. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  494. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  495. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  496. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  497. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  498. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  499. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  500. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  501. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  502. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  503. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  504. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  505. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  506. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  507. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  508. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  509. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  510. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  511. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  512. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  513. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  514. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  515. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  516. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  517. }
  518. static void evergreen_mc_program(struct radeon_device *rdev)
  519. {
  520. struct evergreen_mc_save save;
  521. u32 tmp;
  522. int i, j;
  523. /* Initialize HDP */
  524. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  525. WREG32((0x2c14 + j), 0x00000000);
  526. WREG32((0x2c18 + j), 0x00000000);
  527. WREG32((0x2c1c + j), 0x00000000);
  528. WREG32((0x2c20 + j), 0x00000000);
  529. WREG32((0x2c24 + j), 0x00000000);
  530. }
  531. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  532. evergreen_mc_stop(rdev, &save);
  533. if (evergreen_mc_wait_for_idle(rdev)) {
  534. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  535. }
  536. /* Lockout access through VGA aperture*/
  537. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  538. /* Update configuration */
  539. if (rdev->flags & RADEON_IS_AGP) {
  540. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  541. /* VRAM before AGP */
  542. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  543. rdev->mc.vram_start >> 12);
  544. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  545. rdev->mc.gtt_end >> 12);
  546. } else {
  547. /* VRAM after AGP */
  548. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  549. rdev->mc.gtt_start >> 12);
  550. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  551. rdev->mc.vram_end >> 12);
  552. }
  553. } else {
  554. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  555. rdev->mc.vram_start >> 12);
  556. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  557. rdev->mc.vram_end >> 12);
  558. }
  559. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  560. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  561. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  562. WREG32(MC_VM_FB_LOCATION, tmp);
  563. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  564. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  565. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  566. if (rdev->flags & RADEON_IS_AGP) {
  567. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  568. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  569. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  570. } else {
  571. WREG32(MC_VM_AGP_BASE, 0);
  572. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  573. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  574. }
  575. if (evergreen_mc_wait_for_idle(rdev)) {
  576. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  577. }
  578. evergreen_mc_resume(rdev, &save);
  579. /* we need to own VRAM, so turn off the VGA renderer here
  580. * to stop it overwriting our objects */
  581. rv515_vga_render_disable(rdev);
  582. }
  583. /*
  584. * CP.
  585. */
  586. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  587. {
  588. const __be32 *fw_data;
  589. int i;
  590. if (!rdev->me_fw || !rdev->pfp_fw)
  591. return -EINVAL;
  592. r700_cp_stop(rdev);
  593. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  594. fw_data = (const __be32 *)rdev->pfp_fw->data;
  595. WREG32(CP_PFP_UCODE_ADDR, 0);
  596. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  597. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  598. WREG32(CP_PFP_UCODE_ADDR, 0);
  599. fw_data = (const __be32 *)rdev->me_fw->data;
  600. WREG32(CP_ME_RAM_WADDR, 0);
  601. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  602. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  603. WREG32(CP_PFP_UCODE_ADDR, 0);
  604. WREG32(CP_ME_RAM_WADDR, 0);
  605. WREG32(CP_ME_RAM_RADDR, 0);
  606. return 0;
  607. }
  608. int evergreen_cp_resume(struct radeon_device *rdev)
  609. {
  610. u32 tmp;
  611. u32 rb_bufsz;
  612. int r;
  613. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  614. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  615. SOFT_RESET_PA |
  616. SOFT_RESET_SH |
  617. SOFT_RESET_VGT |
  618. SOFT_RESET_SX));
  619. RREG32(GRBM_SOFT_RESET);
  620. mdelay(15);
  621. WREG32(GRBM_SOFT_RESET, 0);
  622. RREG32(GRBM_SOFT_RESET);
  623. /* Set ring buffer size */
  624. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  625. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  626. #ifdef __BIG_ENDIAN
  627. tmp |= BUF_SWAP_32BIT;
  628. #endif
  629. WREG32(CP_RB_CNTL, tmp);
  630. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  631. /* Set the write pointer delay */
  632. WREG32(CP_RB_WPTR_DELAY, 0);
  633. /* Initialize the ring buffer's read and write pointers */
  634. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  635. WREG32(CP_RB_RPTR_WR, 0);
  636. WREG32(CP_RB_WPTR, 0);
  637. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  638. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  639. mdelay(1);
  640. WREG32(CP_RB_CNTL, tmp);
  641. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  642. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  643. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  644. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  645. r600_cp_start(rdev);
  646. rdev->cp.ready = true;
  647. r = radeon_ring_test(rdev);
  648. if (r) {
  649. rdev->cp.ready = false;
  650. return r;
  651. }
  652. return 0;
  653. }
  654. /*
  655. * Core functions
  656. */
  657. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  658. u32 num_tile_pipes,
  659. u32 num_backends,
  660. u32 backend_disable_mask)
  661. {
  662. u32 backend_map = 0;
  663. u32 enabled_backends_mask = 0;
  664. u32 enabled_backends_count = 0;
  665. u32 cur_pipe;
  666. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  667. u32 cur_backend = 0;
  668. u32 i;
  669. bool force_no_swizzle;
  670. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  671. num_tile_pipes = EVERGREEN_MAX_PIPES;
  672. if (num_tile_pipes < 1)
  673. num_tile_pipes = 1;
  674. if (num_backends > EVERGREEN_MAX_BACKENDS)
  675. num_backends = EVERGREEN_MAX_BACKENDS;
  676. if (num_backends < 1)
  677. num_backends = 1;
  678. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  679. if (((backend_disable_mask >> i) & 1) == 0) {
  680. enabled_backends_mask |= (1 << i);
  681. ++enabled_backends_count;
  682. }
  683. if (enabled_backends_count == num_backends)
  684. break;
  685. }
  686. if (enabled_backends_count == 0) {
  687. enabled_backends_mask = 1;
  688. enabled_backends_count = 1;
  689. }
  690. if (enabled_backends_count != num_backends)
  691. num_backends = enabled_backends_count;
  692. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  693. switch (rdev->family) {
  694. case CHIP_CEDAR:
  695. case CHIP_REDWOOD:
  696. force_no_swizzle = false;
  697. break;
  698. case CHIP_CYPRESS:
  699. case CHIP_HEMLOCK:
  700. case CHIP_JUNIPER:
  701. default:
  702. force_no_swizzle = true;
  703. break;
  704. }
  705. if (force_no_swizzle) {
  706. bool last_backend_enabled = false;
  707. force_no_swizzle = false;
  708. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  709. if (((enabled_backends_mask >> i) & 1) == 1) {
  710. if (last_backend_enabled)
  711. force_no_swizzle = true;
  712. last_backend_enabled = true;
  713. } else
  714. last_backend_enabled = false;
  715. }
  716. }
  717. switch (num_tile_pipes) {
  718. case 1:
  719. case 3:
  720. case 5:
  721. case 7:
  722. DRM_ERROR("odd number of pipes!\n");
  723. break;
  724. case 2:
  725. swizzle_pipe[0] = 0;
  726. swizzle_pipe[1] = 1;
  727. break;
  728. case 4:
  729. if (force_no_swizzle) {
  730. swizzle_pipe[0] = 0;
  731. swizzle_pipe[1] = 1;
  732. swizzle_pipe[2] = 2;
  733. swizzle_pipe[3] = 3;
  734. } else {
  735. swizzle_pipe[0] = 0;
  736. swizzle_pipe[1] = 2;
  737. swizzle_pipe[2] = 1;
  738. swizzle_pipe[3] = 3;
  739. }
  740. break;
  741. case 6:
  742. if (force_no_swizzle) {
  743. swizzle_pipe[0] = 0;
  744. swizzle_pipe[1] = 1;
  745. swizzle_pipe[2] = 2;
  746. swizzle_pipe[3] = 3;
  747. swizzle_pipe[4] = 4;
  748. swizzle_pipe[5] = 5;
  749. } else {
  750. swizzle_pipe[0] = 0;
  751. swizzle_pipe[1] = 2;
  752. swizzle_pipe[2] = 4;
  753. swizzle_pipe[3] = 1;
  754. swizzle_pipe[4] = 3;
  755. swizzle_pipe[5] = 5;
  756. }
  757. break;
  758. case 8:
  759. if (force_no_swizzle) {
  760. swizzle_pipe[0] = 0;
  761. swizzle_pipe[1] = 1;
  762. swizzle_pipe[2] = 2;
  763. swizzle_pipe[3] = 3;
  764. swizzle_pipe[4] = 4;
  765. swizzle_pipe[5] = 5;
  766. swizzle_pipe[6] = 6;
  767. swizzle_pipe[7] = 7;
  768. } else {
  769. swizzle_pipe[0] = 0;
  770. swizzle_pipe[1] = 2;
  771. swizzle_pipe[2] = 4;
  772. swizzle_pipe[3] = 6;
  773. swizzle_pipe[4] = 1;
  774. swizzle_pipe[5] = 3;
  775. swizzle_pipe[6] = 5;
  776. swizzle_pipe[7] = 7;
  777. }
  778. break;
  779. }
  780. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  781. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  782. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  783. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  784. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  785. }
  786. return backend_map;
  787. }
  788. static void evergreen_gpu_init(struct radeon_device *rdev)
  789. {
  790. u32 cc_rb_backend_disable = 0;
  791. u32 cc_gc_shader_pipe_config;
  792. u32 gb_addr_config = 0;
  793. u32 mc_shared_chmap, mc_arb_ramcfg;
  794. u32 gb_backend_map;
  795. u32 grbm_gfx_index;
  796. u32 sx_debug_1;
  797. u32 smx_dc_ctl0;
  798. u32 sq_config;
  799. u32 sq_lds_resource_mgmt;
  800. u32 sq_gpr_resource_mgmt_1;
  801. u32 sq_gpr_resource_mgmt_2;
  802. u32 sq_gpr_resource_mgmt_3;
  803. u32 sq_thread_resource_mgmt;
  804. u32 sq_thread_resource_mgmt_2;
  805. u32 sq_stack_resource_mgmt_1;
  806. u32 sq_stack_resource_mgmt_2;
  807. u32 sq_stack_resource_mgmt_3;
  808. u32 vgt_cache_invalidation;
  809. u32 hdp_host_path_cntl;
  810. int i, j, num_shader_engines, ps_thread_count;
  811. switch (rdev->family) {
  812. case CHIP_CYPRESS:
  813. case CHIP_HEMLOCK:
  814. rdev->config.evergreen.num_ses = 2;
  815. rdev->config.evergreen.max_pipes = 4;
  816. rdev->config.evergreen.max_tile_pipes = 8;
  817. rdev->config.evergreen.max_simds = 10;
  818. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  819. rdev->config.evergreen.max_gprs = 256;
  820. rdev->config.evergreen.max_threads = 248;
  821. rdev->config.evergreen.max_gs_threads = 32;
  822. rdev->config.evergreen.max_stack_entries = 512;
  823. rdev->config.evergreen.sx_num_of_sets = 4;
  824. rdev->config.evergreen.sx_max_export_size = 256;
  825. rdev->config.evergreen.sx_max_export_pos_size = 64;
  826. rdev->config.evergreen.sx_max_export_smx_size = 192;
  827. rdev->config.evergreen.max_hw_contexts = 8;
  828. rdev->config.evergreen.sq_num_cf_insts = 2;
  829. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  830. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  831. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  832. break;
  833. case CHIP_JUNIPER:
  834. rdev->config.evergreen.num_ses = 1;
  835. rdev->config.evergreen.max_pipes = 4;
  836. rdev->config.evergreen.max_tile_pipes = 4;
  837. rdev->config.evergreen.max_simds = 10;
  838. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  839. rdev->config.evergreen.max_gprs = 256;
  840. rdev->config.evergreen.max_threads = 248;
  841. rdev->config.evergreen.max_gs_threads = 32;
  842. rdev->config.evergreen.max_stack_entries = 512;
  843. rdev->config.evergreen.sx_num_of_sets = 4;
  844. rdev->config.evergreen.sx_max_export_size = 256;
  845. rdev->config.evergreen.sx_max_export_pos_size = 64;
  846. rdev->config.evergreen.sx_max_export_smx_size = 192;
  847. rdev->config.evergreen.max_hw_contexts = 8;
  848. rdev->config.evergreen.sq_num_cf_insts = 2;
  849. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  850. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  851. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  852. break;
  853. case CHIP_REDWOOD:
  854. rdev->config.evergreen.num_ses = 1;
  855. rdev->config.evergreen.max_pipes = 4;
  856. rdev->config.evergreen.max_tile_pipes = 4;
  857. rdev->config.evergreen.max_simds = 5;
  858. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  859. rdev->config.evergreen.max_gprs = 256;
  860. rdev->config.evergreen.max_threads = 248;
  861. rdev->config.evergreen.max_gs_threads = 32;
  862. rdev->config.evergreen.max_stack_entries = 256;
  863. rdev->config.evergreen.sx_num_of_sets = 4;
  864. rdev->config.evergreen.sx_max_export_size = 256;
  865. rdev->config.evergreen.sx_max_export_pos_size = 64;
  866. rdev->config.evergreen.sx_max_export_smx_size = 192;
  867. rdev->config.evergreen.max_hw_contexts = 8;
  868. rdev->config.evergreen.sq_num_cf_insts = 2;
  869. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  870. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  871. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  872. break;
  873. case CHIP_CEDAR:
  874. default:
  875. rdev->config.evergreen.num_ses = 1;
  876. rdev->config.evergreen.max_pipes = 2;
  877. rdev->config.evergreen.max_tile_pipes = 2;
  878. rdev->config.evergreen.max_simds = 2;
  879. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  880. rdev->config.evergreen.max_gprs = 256;
  881. rdev->config.evergreen.max_threads = 192;
  882. rdev->config.evergreen.max_gs_threads = 16;
  883. rdev->config.evergreen.max_stack_entries = 256;
  884. rdev->config.evergreen.sx_num_of_sets = 4;
  885. rdev->config.evergreen.sx_max_export_size = 128;
  886. rdev->config.evergreen.sx_max_export_pos_size = 32;
  887. rdev->config.evergreen.sx_max_export_smx_size = 96;
  888. rdev->config.evergreen.max_hw_contexts = 4;
  889. rdev->config.evergreen.sq_num_cf_insts = 1;
  890. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  891. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  892. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  893. break;
  894. }
  895. /* Initialize HDP */
  896. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  897. WREG32((0x2c14 + j), 0x00000000);
  898. WREG32((0x2c18 + j), 0x00000000);
  899. WREG32((0x2c1c + j), 0x00000000);
  900. WREG32((0x2c20 + j), 0x00000000);
  901. WREG32((0x2c24 + j), 0x00000000);
  902. }
  903. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  904. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  905. cc_gc_shader_pipe_config |=
  906. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  907. & EVERGREEN_MAX_PIPES_MASK);
  908. cc_gc_shader_pipe_config |=
  909. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  910. & EVERGREEN_MAX_SIMDS_MASK);
  911. cc_rb_backend_disable =
  912. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  913. & EVERGREEN_MAX_BACKENDS_MASK);
  914. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  915. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  916. switch (rdev->config.evergreen.max_tile_pipes) {
  917. case 1:
  918. default:
  919. gb_addr_config |= NUM_PIPES(0);
  920. break;
  921. case 2:
  922. gb_addr_config |= NUM_PIPES(1);
  923. break;
  924. case 4:
  925. gb_addr_config |= NUM_PIPES(2);
  926. break;
  927. case 8:
  928. gb_addr_config |= NUM_PIPES(3);
  929. break;
  930. }
  931. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  932. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  933. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  934. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  935. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  936. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  937. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  938. gb_addr_config |= ROW_SIZE(2);
  939. else
  940. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  941. if (rdev->ddev->pdev->device == 0x689e) {
  942. u32 efuse_straps_4;
  943. u32 efuse_straps_3;
  944. u8 efuse_box_bit_131_124;
  945. WREG32(RCU_IND_INDEX, 0x204);
  946. efuse_straps_4 = RREG32(RCU_IND_DATA);
  947. WREG32(RCU_IND_INDEX, 0x203);
  948. efuse_straps_3 = RREG32(RCU_IND_DATA);
  949. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  950. switch(efuse_box_bit_131_124) {
  951. case 0x00:
  952. gb_backend_map = 0x76543210;
  953. break;
  954. case 0x55:
  955. gb_backend_map = 0x77553311;
  956. break;
  957. case 0x56:
  958. gb_backend_map = 0x77553300;
  959. break;
  960. case 0x59:
  961. gb_backend_map = 0x77552211;
  962. break;
  963. case 0x66:
  964. gb_backend_map = 0x77443300;
  965. break;
  966. case 0x99:
  967. gb_backend_map = 0x66552211;
  968. break;
  969. case 0x5a:
  970. gb_backend_map = 0x77552200;
  971. break;
  972. case 0xaa:
  973. gb_backend_map = 0x66442200;
  974. break;
  975. case 0x95:
  976. gb_backend_map = 0x66553311;
  977. break;
  978. default:
  979. DRM_ERROR("bad backend map, using default\n");
  980. gb_backend_map =
  981. evergreen_get_tile_pipe_to_backend_map(rdev,
  982. rdev->config.evergreen.max_tile_pipes,
  983. rdev->config.evergreen.max_backends,
  984. ((EVERGREEN_MAX_BACKENDS_MASK <<
  985. rdev->config.evergreen.max_backends) &
  986. EVERGREEN_MAX_BACKENDS_MASK));
  987. break;
  988. }
  989. } else if (rdev->ddev->pdev->device == 0x68b9) {
  990. u32 efuse_straps_3;
  991. u8 efuse_box_bit_127_124;
  992. WREG32(RCU_IND_INDEX, 0x203);
  993. efuse_straps_3 = RREG32(RCU_IND_DATA);
  994. efuse_box_bit_127_124 = (u8)(efuse_straps_3 & 0xF0000000) >> 28;
  995. switch(efuse_box_bit_127_124) {
  996. case 0x0:
  997. gb_backend_map = 0x00003210;
  998. break;
  999. case 0x5:
  1000. case 0x6:
  1001. case 0x9:
  1002. case 0xa:
  1003. gb_backend_map = 0x00003311;
  1004. break;
  1005. default:
  1006. DRM_ERROR("bad backend map, using default\n");
  1007. gb_backend_map =
  1008. evergreen_get_tile_pipe_to_backend_map(rdev,
  1009. rdev->config.evergreen.max_tile_pipes,
  1010. rdev->config.evergreen.max_backends,
  1011. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1012. rdev->config.evergreen.max_backends) &
  1013. EVERGREEN_MAX_BACKENDS_MASK));
  1014. break;
  1015. }
  1016. } else
  1017. gb_backend_map =
  1018. evergreen_get_tile_pipe_to_backend_map(rdev,
  1019. rdev->config.evergreen.max_tile_pipes,
  1020. rdev->config.evergreen.max_backends,
  1021. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1022. rdev->config.evergreen.max_backends) &
  1023. EVERGREEN_MAX_BACKENDS_MASK));
  1024. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1025. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1026. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1027. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1028. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1029. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1030. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1031. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1032. u32 sp = cc_gc_shader_pipe_config;
  1033. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1034. if (i == num_shader_engines) {
  1035. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1036. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1037. }
  1038. WREG32(GRBM_GFX_INDEX, gfx);
  1039. WREG32(RLC_GFX_INDEX, gfx);
  1040. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1041. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1042. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1043. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1044. }
  1045. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1046. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1047. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1048. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1049. WREG32(CGTS_TCC_DISABLE, 0);
  1050. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1051. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1052. /* set HW defaults for 3D engine */
  1053. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1054. ROQ_IB2_START(0x2b)));
  1055. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1056. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1057. SYNC_GRADIENT |
  1058. SYNC_WALKER |
  1059. SYNC_ALIGNER));
  1060. sx_debug_1 = RREG32(SX_DEBUG_1);
  1061. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1062. WREG32(SX_DEBUG_1, sx_debug_1);
  1063. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1064. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1065. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1066. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1067. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1068. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1069. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1070. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1071. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1072. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1073. WREG32(VGT_NUM_INSTANCES, 1);
  1074. WREG32(SPI_CONFIG_CNTL, 0);
  1075. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1076. WREG32(CP_PERFMON_CNTL, 0);
  1077. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1078. FETCH_FIFO_HIWATER(0x4) |
  1079. DONE_FIFO_HIWATER(0xe0) |
  1080. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1081. sq_config = RREG32(SQ_CONFIG);
  1082. sq_config &= ~(PS_PRIO(3) |
  1083. VS_PRIO(3) |
  1084. GS_PRIO(3) |
  1085. ES_PRIO(3));
  1086. sq_config |= (VC_ENABLE |
  1087. EXPORT_SRC_C |
  1088. PS_PRIO(0) |
  1089. VS_PRIO(1) |
  1090. GS_PRIO(2) |
  1091. ES_PRIO(3));
  1092. if (rdev->family == CHIP_CEDAR)
  1093. /* no vertex cache */
  1094. sq_config &= ~VC_ENABLE;
  1095. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1096. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1097. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1098. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1099. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1100. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1101. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1102. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1103. if (rdev->family == CHIP_CEDAR)
  1104. ps_thread_count = 96;
  1105. else
  1106. ps_thread_count = 128;
  1107. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1108. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1109. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1110. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1111. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1112. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1113. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1114. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1115. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1116. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1117. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1118. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1119. WREG32(SQ_CONFIG, sq_config);
  1120. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1121. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1122. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1123. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1124. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1125. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1126. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1127. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1128. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1129. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1130. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1131. FORCE_EOV_MAX_REZ_CNT(255)));
  1132. if (rdev->family == CHIP_CEDAR)
  1133. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1134. else
  1135. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1136. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1137. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1138. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1139. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1140. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1141. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1142. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1143. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1144. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1145. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1146. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1147. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1148. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1149. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1150. /* clear render buffer base addresses */
  1151. WREG32(CB_COLOR0_BASE, 0);
  1152. WREG32(CB_COLOR1_BASE, 0);
  1153. WREG32(CB_COLOR2_BASE, 0);
  1154. WREG32(CB_COLOR3_BASE, 0);
  1155. WREG32(CB_COLOR4_BASE, 0);
  1156. WREG32(CB_COLOR5_BASE, 0);
  1157. WREG32(CB_COLOR6_BASE, 0);
  1158. WREG32(CB_COLOR7_BASE, 0);
  1159. WREG32(CB_COLOR8_BASE, 0);
  1160. WREG32(CB_COLOR9_BASE, 0);
  1161. WREG32(CB_COLOR10_BASE, 0);
  1162. WREG32(CB_COLOR11_BASE, 0);
  1163. /* set the shader const cache sizes to 0 */
  1164. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1165. WREG32(i, 0);
  1166. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1167. WREG32(i, 0);
  1168. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1169. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1170. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1171. udelay(50);
  1172. }
  1173. int evergreen_mc_init(struct radeon_device *rdev)
  1174. {
  1175. u32 tmp;
  1176. int chansize, numchan;
  1177. /* Get VRAM informations */
  1178. rdev->mc.vram_is_ddr = true;
  1179. tmp = RREG32(MC_ARB_RAMCFG);
  1180. if (tmp & CHANSIZE_OVERRIDE) {
  1181. chansize = 16;
  1182. } else if (tmp & CHANSIZE_MASK) {
  1183. chansize = 64;
  1184. } else {
  1185. chansize = 32;
  1186. }
  1187. tmp = RREG32(MC_SHARED_CHMAP);
  1188. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1189. case 0:
  1190. default:
  1191. numchan = 1;
  1192. break;
  1193. case 1:
  1194. numchan = 2;
  1195. break;
  1196. case 2:
  1197. numchan = 4;
  1198. break;
  1199. case 3:
  1200. numchan = 8;
  1201. break;
  1202. }
  1203. rdev->mc.vram_width = numchan * chansize;
  1204. /* Could aper size report 0 ? */
  1205. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1206. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1207. /* Setup GPU memory space */
  1208. /* size in MB on evergreen */
  1209. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1210. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1211. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1212. r600_vram_gtt_location(rdev, &rdev->mc);
  1213. radeon_update_bandwidth_info(rdev);
  1214. return 0;
  1215. }
  1216. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1217. {
  1218. /* FIXME: implement for evergreen */
  1219. return false;
  1220. }
  1221. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1222. {
  1223. struct evergreen_mc_save save;
  1224. u32 srbm_reset = 0;
  1225. u32 grbm_reset = 0;
  1226. dev_info(rdev->dev, "GPU softreset \n");
  1227. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1228. RREG32(GRBM_STATUS));
  1229. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1230. RREG32(GRBM_STATUS_SE0));
  1231. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1232. RREG32(GRBM_STATUS_SE1));
  1233. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1234. RREG32(SRBM_STATUS));
  1235. evergreen_mc_stop(rdev, &save);
  1236. if (evergreen_mc_wait_for_idle(rdev)) {
  1237. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1238. }
  1239. /* Disable CP parsing/prefetching */
  1240. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1241. /* reset all the gfx blocks */
  1242. grbm_reset = (SOFT_RESET_CP |
  1243. SOFT_RESET_CB |
  1244. SOFT_RESET_DB |
  1245. SOFT_RESET_PA |
  1246. SOFT_RESET_SC |
  1247. SOFT_RESET_SPI |
  1248. SOFT_RESET_SH |
  1249. SOFT_RESET_SX |
  1250. SOFT_RESET_TC |
  1251. SOFT_RESET_TA |
  1252. SOFT_RESET_VC |
  1253. SOFT_RESET_VGT);
  1254. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1255. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1256. (void)RREG32(GRBM_SOFT_RESET);
  1257. udelay(50);
  1258. WREG32(GRBM_SOFT_RESET, 0);
  1259. (void)RREG32(GRBM_SOFT_RESET);
  1260. /* reset all the system blocks */
  1261. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1262. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1263. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1264. (void)RREG32(SRBM_SOFT_RESET);
  1265. udelay(50);
  1266. WREG32(SRBM_SOFT_RESET, 0);
  1267. (void)RREG32(SRBM_SOFT_RESET);
  1268. /* Wait a little for things to settle down */
  1269. udelay(50);
  1270. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1271. RREG32(GRBM_STATUS));
  1272. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1273. RREG32(GRBM_STATUS_SE0));
  1274. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1275. RREG32(GRBM_STATUS_SE1));
  1276. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1277. RREG32(SRBM_STATUS));
  1278. /* After reset we need to reinit the asic as GPU often endup in an
  1279. * incoherent state.
  1280. */
  1281. atom_asic_init(rdev->mode_info.atom_context);
  1282. evergreen_mc_resume(rdev, &save);
  1283. return 0;
  1284. }
  1285. int evergreen_asic_reset(struct radeon_device *rdev)
  1286. {
  1287. return evergreen_gpu_soft_reset(rdev);
  1288. }
  1289. /* Interrupts */
  1290. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1291. {
  1292. switch (crtc) {
  1293. case 0:
  1294. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1295. case 1:
  1296. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1297. case 2:
  1298. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1299. case 3:
  1300. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1301. case 4:
  1302. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1303. case 5:
  1304. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1305. default:
  1306. return 0;
  1307. }
  1308. }
  1309. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1310. {
  1311. u32 tmp;
  1312. WREG32(CP_INT_CNTL, 0);
  1313. WREG32(GRBM_INT_CNTL, 0);
  1314. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1315. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1316. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1317. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1318. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1319. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1320. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1321. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1322. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1323. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1324. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1325. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1326. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1327. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1328. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1329. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1330. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1331. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1332. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1333. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1334. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1335. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1336. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1337. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1338. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1339. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1340. }
  1341. int evergreen_irq_set(struct radeon_device *rdev)
  1342. {
  1343. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1344. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1345. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1346. u32 grbm_int_cntl = 0;
  1347. if (!rdev->irq.installed) {
  1348. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  1349. return -EINVAL;
  1350. }
  1351. /* don't enable anything if the ih is disabled */
  1352. if (!rdev->ih.enabled) {
  1353. r600_disable_interrupts(rdev);
  1354. /* force the active interrupt state to all disabled */
  1355. evergreen_disable_interrupt_state(rdev);
  1356. return 0;
  1357. }
  1358. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1359. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1360. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1361. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1362. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1363. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1364. if (rdev->irq.sw_int) {
  1365. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1366. cp_int_cntl |= RB_INT_ENABLE;
  1367. }
  1368. if (rdev->irq.crtc_vblank_int[0]) {
  1369. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1370. crtc1 |= VBLANK_INT_MASK;
  1371. }
  1372. if (rdev->irq.crtc_vblank_int[1]) {
  1373. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1374. crtc2 |= VBLANK_INT_MASK;
  1375. }
  1376. if (rdev->irq.crtc_vblank_int[2]) {
  1377. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1378. crtc3 |= VBLANK_INT_MASK;
  1379. }
  1380. if (rdev->irq.crtc_vblank_int[3]) {
  1381. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1382. crtc4 |= VBLANK_INT_MASK;
  1383. }
  1384. if (rdev->irq.crtc_vblank_int[4]) {
  1385. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1386. crtc5 |= VBLANK_INT_MASK;
  1387. }
  1388. if (rdev->irq.crtc_vblank_int[5]) {
  1389. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1390. crtc6 |= VBLANK_INT_MASK;
  1391. }
  1392. if (rdev->irq.hpd[0]) {
  1393. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1394. hpd1 |= DC_HPDx_INT_EN;
  1395. }
  1396. if (rdev->irq.hpd[1]) {
  1397. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1398. hpd2 |= DC_HPDx_INT_EN;
  1399. }
  1400. if (rdev->irq.hpd[2]) {
  1401. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1402. hpd3 |= DC_HPDx_INT_EN;
  1403. }
  1404. if (rdev->irq.hpd[3]) {
  1405. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1406. hpd4 |= DC_HPDx_INT_EN;
  1407. }
  1408. if (rdev->irq.hpd[4]) {
  1409. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1410. hpd5 |= DC_HPDx_INT_EN;
  1411. }
  1412. if (rdev->irq.hpd[5]) {
  1413. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1414. hpd6 |= DC_HPDx_INT_EN;
  1415. }
  1416. if (rdev->irq.gui_idle) {
  1417. DRM_DEBUG("gui idle\n");
  1418. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  1419. }
  1420. WREG32(CP_INT_CNTL, cp_int_cntl);
  1421. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  1422. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1423. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1424. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1425. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1426. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1427. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1428. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1429. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1430. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1431. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1432. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1433. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1434. return 0;
  1435. }
  1436. static inline void evergreen_irq_ack(struct radeon_device *rdev,
  1437. u32 *disp_int,
  1438. u32 *disp_int_cont,
  1439. u32 *disp_int_cont2,
  1440. u32 *disp_int_cont3,
  1441. u32 *disp_int_cont4,
  1442. u32 *disp_int_cont5)
  1443. {
  1444. u32 tmp;
  1445. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1446. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1447. *disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1448. *disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1449. *disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1450. *disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1451. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  1452. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  1453. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  1454. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  1455. if (*disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  1456. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  1457. if (*disp_int_cont & LB_D2_VLINE_INTERRUPT)
  1458. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  1459. if (*disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  1460. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  1461. if (*disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  1462. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  1463. if (*disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  1464. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  1465. if (*disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  1466. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  1467. if (*disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  1468. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  1469. if (*disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  1470. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  1471. if (*disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  1472. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  1473. if (*disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  1474. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  1475. if (*disp_int & DC_HPD1_INTERRUPT) {
  1476. tmp = RREG32(DC_HPD1_INT_CONTROL);
  1477. tmp |= DC_HPDx_INT_ACK;
  1478. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1479. }
  1480. if (*disp_int_cont & DC_HPD2_INTERRUPT) {
  1481. tmp = RREG32(DC_HPD2_INT_CONTROL);
  1482. tmp |= DC_HPDx_INT_ACK;
  1483. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1484. }
  1485. if (*disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1486. tmp = RREG32(DC_HPD3_INT_CONTROL);
  1487. tmp |= DC_HPDx_INT_ACK;
  1488. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1489. }
  1490. if (*disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1491. tmp = RREG32(DC_HPD4_INT_CONTROL);
  1492. tmp |= DC_HPDx_INT_ACK;
  1493. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1494. }
  1495. if (*disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1496. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1497. tmp |= DC_HPDx_INT_ACK;
  1498. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1499. }
  1500. if (*disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1501. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1502. tmp |= DC_HPDx_INT_ACK;
  1503. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1504. }
  1505. }
  1506. void evergreen_irq_disable(struct radeon_device *rdev)
  1507. {
  1508. u32 disp_int, disp_int_cont, disp_int_cont2;
  1509. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1510. r600_disable_interrupts(rdev);
  1511. /* Wait and acknowledge irq */
  1512. mdelay(1);
  1513. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1514. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1515. evergreen_disable_interrupt_state(rdev);
  1516. }
  1517. static void evergreen_irq_suspend(struct radeon_device *rdev)
  1518. {
  1519. evergreen_irq_disable(rdev);
  1520. r600_rlc_stop(rdev);
  1521. }
  1522. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  1523. {
  1524. u32 wptr, tmp;
  1525. /* XXX use writeback */
  1526. wptr = RREG32(IH_RB_WPTR);
  1527. if (wptr & RB_OVERFLOW) {
  1528. /* When a ring buffer overflow happen start parsing interrupt
  1529. * from the last not overwritten vector (wptr + 16). Hopefully
  1530. * this should allow us to catchup.
  1531. */
  1532. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  1533. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  1534. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  1535. tmp = RREG32(IH_RB_CNTL);
  1536. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  1537. WREG32(IH_RB_CNTL, tmp);
  1538. }
  1539. return (wptr & rdev->ih.ptr_mask);
  1540. }
  1541. int evergreen_irq_process(struct radeon_device *rdev)
  1542. {
  1543. u32 wptr = evergreen_get_ih_wptr(rdev);
  1544. u32 rptr = rdev->ih.rptr;
  1545. u32 src_id, src_data;
  1546. u32 ring_index;
  1547. u32 disp_int, disp_int_cont, disp_int_cont2;
  1548. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1549. unsigned long flags;
  1550. bool queue_hotplug = false;
  1551. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  1552. if (!rdev->ih.enabled)
  1553. return IRQ_NONE;
  1554. spin_lock_irqsave(&rdev->ih.lock, flags);
  1555. if (rptr == wptr) {
  1556. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1557. return IRQ_NONE;
  1558. }
  1559. if (rdev->shutdown) {
  1560. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1561. return IRQ_NONE;
  1562. }
  1563. restart_ih:
  1564. /* display interrupts */
  1565. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1566. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1567. rdev->ih.wptr = wptr;
  1568. while (rptr != wptr) {
  1569. /* wptr/rptr are in bytes! */
  1570. ring_index = rptr / 4;
  1571. src_id = rdev->ih.ring[ring_index] & 0xff;
  1572. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  1573. switch (src_id) {
  1574. case 1: /* D1 vblank/vline */
  1575. switch (src_data) {
  1576. case 0: /* D1 vblank */
  1577. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  1578. drm_handle_vblank(rdev->ddev, 0);
  1579. wake_up(&rdev->irq.vblank_queue);
  1580. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  1581. DRM_DEBUG("IH: D1 vblank\n");
  1582. }
  1583. break;
  1584. case 1: /* D1 vline */
  1585. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  1586. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  1587. DRM_DEBUG("IH: D1 vline\n");
  1588. }
  1589. break;
  1590. default:
  1591. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1592. break;
  1593. }
  1594. break;
  1595. case 2: /* D2 vblank/vline */
  1596. switch (src_data) {
  1597. case 0: /* D2 vblank */
  1598. if (disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  1599. drm_handle_vblank(rdev->ddev, 1);
  1600. wake_up(&rdev->irq.vblank_queue);
  1601. disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  1602. DRM_DEBUG("IH: D2 vblank\n");
  1603. }
  1604. break;
  1605. case 1: /* D2 vline */
  1606. if (disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  1607. disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  1608. DRM_DEBUG("IH: D2 vline\n");
  1609. }
  1610. break;
  1611. default:
  1612. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1613. break;
  1614. }
  1615. break;
  1616. case 3: /* D3 vblank/vline */
  1617. switch (src_data) {
  1618. case 0: /* D3 vblank */
  1619. if (disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  1620. drm_handle_vblank(rdev->ddev, 2);
  1621. wake_up(&rdev->irq.vblank_queue);
  1622. disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  1623. DRM_DEBUG("IH: D3 vblank\n");
  1624. }
  1625. break;
  1626. case 1: /* D3 vline */
  1627. if (disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  1628. disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  1629. DRM_DEBUG("IH: D3 vline\n");
  1630. }
  1631. break;
  1632. default:
  1633. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1634. break;
  1635. }
  1636. break;
  1637. case 4: /* D4 vblank/vline */
  1638. switch (src_data) {
  1639. case 0: /* D4 vblank */
  1640. if (disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  1641. drm_handle_vblank(rdev->ddev, 3);
  1642. wake_up(&rdev->irq.vblank_queue);
  1643. disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  1644. DRM_DEBUG("IH: D4 vblank\n");
  1645. }
  1646. break;
  1647. case 1: /* D4 vline */
  1648. if (disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  1649. disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  1650. DRM_DEBUG("IH: D4 vline\n");
  1651. }
  1652. break;
  1653. default:
  1654. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1655. break;
  1656. }
  1657. break;
  1658. case 5: /* D5 vblank/vline */
  1659. switch (src_data) {
  1660. case 0: /* D5 vblank */
  1661. if (disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  1662. drm_handle_vblank(rdev->ddev, 4);
  1663. wake_up(&rdev->irq.vblank_queue);
  1664. disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  1665. DRM_DEBUG("IH: D5 vblank\n");
  1666. }
  1667. break;
  1668. case 1: /* D5 vline */
  1669. if (disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  1670. disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  1671. DRM_DEBUG("IH: D5 vline\n");
  1672. }
  1673. break;
  1674. default:
  1675. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1676. break;
  1677. }
  1678. break;
  1679. case 6: /* D6 vblank/vline */
  1680. switch (src_data) {
  1681. case 0: /* D6 vblank */
  1682. if (disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  1683. drm_handle_vblank(rdev->ddev, 5);
  1684. wake_up(&rdev->irq.vblank_queue);
  1685. disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  1686. DRM_DEBUG("IH: D6 vblank\n");
  1687. }
  1688. break;
  1689. case 1: /* D6 vline */
  1690. if (disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  1691. disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  1692. DRM_DEBUG("IH: D6 vline\n");
  1693. }
  1694. break;
  1695. default:
  1696. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1697. break;
  1698. }
  1699. break;
  1700. case 42: /* HPD hotplug */
  1701. switch (src_data) {
  1702. case 0:
  1703. if (disp_int & DC_HPD1_INTERRUPT) {
  1704. disp_int &= ~DC_HPD1_INTERRUPT;
  1705. queue_hotplug = true;
  1706. DRM_DEBUG("IH: HPD1\n");
  1707. }
  1708. break;
  1709. case 1:
  1710. if (disp_int_cont & DC_HPD2_INTERRUPT) {
  1711. disp_int_cont &= ~DC_HPD2_INTERRUPT;
  1712. queue_hotplug = true;
  1713. DRM_DEBUG("IH: HPD2\n");
  1714. }
  1715. break;
  1716. case 2:
  1717. if (disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1718. disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  1719. queue_hotplug = true;
  1720. DRM_DEBUG("IH: HPD3\n");
  1721. }
  1722. break;
  1723. case 3:
  1724. if (disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1725. disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  1726. queue_hotplug = true;
  1727. DRM_DEBUG("IH: HPD4\n");
  1728. }
  1729. break;
  1730. case 4:
  1731. if (disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1732. disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  1733. queue_hotplug = true;
  1734. DRM_DEBUG("IH: HPD5\n");
  1735. }
  1736. break;
  1737. case 5:
  1738. if (disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1739. disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  1740. queue_hotplug = true;
  1741. DRM_DEBUG("IH: HPD6\n");
  1742. }
  1743. break;
  1744. default:
  1745. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1746. break;
  1747. }
  1748. break;
  1749. case 176: /* CP_INT in ring buffer */
  1750. case 177: /* CP_INT in IB1 */
  1751. case 178: /* CP_INT in IB2 */
  1752. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  1753. radeon_fence_process(rdev);
  1754. break;
  1755. case 181: /* CP EOP event */
  1756. DRM_DEBUG("IH: CP EOP\n");
  1757. break;
  1758. case 233: /* GUI IDLE */
  1759. DRM_DEBUG("IH: CP EOP\n");
  1760. rdev->pm.gui_idle = true;
  1761. wake_up(&rdev->irq.idle_queue);
  1762. break;
  1763. default:
  1764. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1765. break;
  1766. }
  1767. /* wptr/rptr are in bytes! */
  1768. rptr += 16;
  1769. rptr &= rdev->ih.ptr_mask;
  1770. }
  1771. /* make sure wptr hasn't changed while processing */
  1772. wptr = evergreen_get_ih_wptr(rdev);
  1773. if (wptr != rdev->ih.wptr)
  1774. goto restart_ih;
  1775. if (queue_hotplug)
  1776. queue_work(rdev->wq, &rdev->hotplug_work);
  1777. rdev->ih.rptr = rptr;
  1778. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  1779. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1780. return IRQ_HANDLED;
  1781. }
  1782. static int evergreen_startup(struct radeon_device *rdev)
  1783. {
  1784. int r;
  1785. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1786. r = r600_init_microcode(rdev);
  1787. if (r) {
  1788. DRM_ERROR("Failed to load firmware!\n");
  1789. return r;
  1790. }
  1791. }
  1792. evergreen_mc_program(rdev);
  1793. if (rdev->flags & RADEON_IS_AGP) {
  1794. evergreen_agp_enable(rdev);
  1795. } else {
  1796. r = evergreen_pcie_gart_enable(rdev);
  1797. if (r)
  1798. return r;
  1799. }
  1800. evergreen_gpu_init(rdev);
  1801. #if 0
  1802. if (!rdev->r600_blit.shader_obj) {
  1803. r = r600_blit_init(rdev);
  1804. if (r) {
  1805. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1806. return r;
  1807. }
  1808. }
  1809. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1810. if (unlikely(r != 0))
  1811. return r;
  1812. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1813. &rdev->r600_blit.shader_gpu_addr);
  1814. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1815. if (r) {
  1816. DRM_ERROR("failed to pin blit object %d\n", r);
  1817. return r;
  1818. }
  1819. #endif
  1820. /* Enable IRQ */
  1821. r = r600_irq_init(rdev);
  1822. if (r) {
  1823. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1824. radeon_irq_kms_fini(rdev);
  1825. return r;
  1826. }
  1827. evergreen_irq_set(rdev);
  1828. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1829. if (r)
  1830. return r;
  1831. r = evergreen_cp_load_microcode(rdev);
  1832. if (r)
  1833. return r;
  1834. r = evergreen_cp_resume(rdev);
  1835. if (r)
  1836. return r;
  1837. /* write back buffer are not vital so don't worry about failure */
  1838. r600_wb_enable(rdev);
  1839. return 0;
  1840. }
  1841. int evergreen_resume(struct radeon_device *rdev)
  1842. {
  1843. int r;
  1844. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1845. * posting will perform necessary task to bring back GPU into good
  1846. * shape.
  1847. */
  1848. /* post card */
  1849. atom_asic_init(rdev->mode_info.atom_context);
  1850. /* Initialize clocks */
  1851. r = radeon_clocks_init(rdev);
  1852. if (r) {
  1853. return r;
  1854. }
  1855. r = evergreen_startup(rdev);
  1856. if (r) {
  1857. DRM_ERROR("r600 startup failed on resume\n");
  1858. return r;
  1859. }
  1860. r = r600_ib_test(rdev);
  1861. if (r) {
  1862. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1863. return r;
  1864. }
  1865. return r;
  1866. }
  1867. int evergreen_suspend(struct radeon_device *rdev)
  1868. {
  1869. #if 0
  1870. int r;
  1871. #endif
  1872. /* FIXME: we should wait for ring to be empty */
  1873. r700_cp_stop(rdev);
  1874. rdev->cp.ready = false;
  1875. evergreen_irq_suspend(rdev);
  1876. r600_wb_disable(rdev);
  1877. evergreen_pcie_gart_disable(rdev);
  1878. #if 0
  1879. /* unpin shaders bo */
  1880. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1881. if (likely(r == 0)) {
  1882. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1883. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1884. }
  1885. #endif
  1886. return 0;
  1887. }
  1888. static bool evergreen_card_posted(struct radeon_device *rdev)
  1889. {
  1890. u32 reg;
  1891. /* first check CRTCs */
  1892. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  1893. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  1894. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  1895. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  1896. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  1897. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1898. if (reg & EVERGREEN_CRTC_MASTER_EN)
  1899. return true;
  1900. /* then check MEM_SIZE, in case the crtcs are off */
  1901. if (RREG32(CONFIG_MEMSIZE))
  1902. return true;
  1903. return false;
  1904. }
  1905. /* Plan is to move initialization in that function and use
  1906. * helper function so that radeon_device_init pretty much
  1907. * do nothing more than calling asic specific function. This
  1908. * should also allow to remove a bunch of callback function
  1909. * like vram_info.
  1910. */
  1911. int evergreen_init(struct radeon_device *rdev)
  1912. {
  1913. int r;
  1914. r = radeon_dummy_page_init(rdev);
  1915. if (r)
  1916. return r;
  1917. /* This don't do much */
  1918. r = radeon_gem_init(rdev);
  1919. if (r)
  1920. return r;
  1921. /* Read BIOS */
  1922. if (!radeon_get_bios(rdev)) {
  1923. if (ASIC_IS_AVIVO(rdev))
  1924. return -EINVAL;
  1925. }
  1926. /* Must be an ATOMBIOS */
  1927. if (!rdev->is_atom_bios) {
  1928. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1929. return -EINVAL;
  1930. }
  1931. r = radeon_atombios_init(rdev);
  1932. if (r)
  1933. return r;
  1934. /* Post card if necessary */
  1935. if (!evergreen_card_posted(rdev)) {
  1936. if (!rdev->bios) {
  1937. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1938. return -EINVAL;
  1939. }
  1940. DRM_INFO("GPU not posted. posting now...\n");
  1941. atom_asic_init(rdev->mode_info.atom_context);
  1942. }
  1943. /* Initialize scratch registers */
  1944. r600_scratch_init(rdev);
  1945. /* Initialize surface registers */
  1946. radeon_surface_init(rdev);
  1947. /* Initialize clocks */
  1948. radeon_get_clock_info(rdev->ddev);
  1949. r = radeon_clocks_init(rdev);
  1950. if (r)
  1951. return r;
  1952. /* Fence driver */
  1953. r = radeon_fence_driver_init(rdev);
  1954. if (r)
  1955. return r;
  1956. /* initialize AGP */
  1957. if (rdev->flags & RADEON_IS_AGP) {
  1958. r = radeon_agp_init(rdev);
  1959. if (r)
  1960. radeon_agp_disable(rdev);
  1961. }
  1962. /* initialize memory controller */
  1963. r = evergreen_mc_init(rdev);
  1964. if (r)
  1965. return r;
  1966. /* Memory manager */
  1967. r = radeon_bo_init(rdev);
  1968. if (r)
  1969. return r;
  1970. r = radeon_irq_kms_init(rdev);
  1971. if (r)
  1972. return r;
  1973. rdev->cp.ring_obj = NULL;
  1974. r600_ring_init(rdev, 1024 * 1024);
  1975. rdev->ih.ring_obj = NULL;
  1976. r600_ih_ring_init(rdev, 64 * 1024);
  1977. r = r600_pcie_gart_init(rdev);
  1978. if (r)
  1979. return r;
  1980. rdev->accel_working = true;
  1981. r = evergreen_startup(rdev);
  1982. if (r) {
  1983. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1984. r700_cp_fini(rdev);
  1985. r600_wb_fini(rdev);
  1986. r600_irq_fini(rdev);
  1987. radeon_irq_kms_fini(rdev);
  1988. evergreen_pcie_gart_fini(rdev);
  1989. rdev->accel_working = false;
  1990. }
  1991. if (rdev->accel_working) {
  1992. r = radeon_ib_pool_init(rdev);
  1993. if (r) {
  1994. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1995. rdev->accel_working = false;
  1996. }
  1997. r = r600_ib_test(rdev);
  1998. if (r) {
  1999. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2000. rdev->accel_working = false;
  2001. }
  2002. }
  2003. return 0;
  2004. }
  2005. void evergreen_fini(struct radeon_device *rdev)
  2006. {
  2007. /*r600_blit_fini(rdev);*/
  2008. r700_cp_fini(rdev);
  2009. r600_wb_fini(rdev);
  2010. r600_irq_fini(rdev);
  2011. radeon_irq_kms_fini(rdev);
  2012. evergreen_pcie_gart_fini(rdev);
  2013. radeon_gem_fini(rdev);
  2014. radeon_fence_driver_fini(rdev);
  2015. radeon_clocks_fini(rdev);
  2016. radeon_agp_fini(rdev);
  2017. radeon_bo_fini(rdev);
  2018. radeon_atombios_fini(rdev);
  2019. kfree(rdev->bios);
  2020. rdev->bios = NULL;
  2021. radeon_dummy_page_fini(rdev);
  2022. }