atombios.h 291 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137
  1. /*
  2. * Copyright 2006-2007 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. /****************************************************************************/
  23. /*Portion I: Definitions shared between VBIOS and Driver */
  24. /****************************************************************************/
  25. #ifndef _ATOMBIOS_H
  26. #define _ATOMBIOS_H
  27. #define ATOM_VERSION_MAJOR 0x00020000
  28. #define ATOM_VERSION_MINOR 0x00000002
  29. #define ATOM_HEADER_VERSION (ATOM_VERSION_MAJOR | ATOM_VERSION_MINOR)
  30. /* Endianness should be specified before inclusion,
  31. * default to little endian
  32. */
  33. #ifndef ATOM_BIG_ENDIAN
  34. #error Endian not specified
  35. #endif
  36. #ifdef _H2INC
  37. #ifndef ULONG
  38. typedef unsigned long ULONG;
  39. #endif
  40. #ifndef UCHAR
  41. typedef unsigned char UCHAR;
  42. #endif
  43. #ifndef USHORT
  44. typedef unsigned short USHORT;
  45. #endif
  46. #endif
  47. #define ATOM_DAC_A 0
  48. #define ATOM_DAC_B 1
  49. #define ATOM_EXT_DAC 2
  50. #define ATOM_CRTC1 0
  51. #define ATOM_CRTC2 1
  52. #define ATOM_CRTC3 2
  53. #define ATOM_CRTC4 3
  54. #define ATOM_CRTC5 4
  55. #define ATOM_CRTC6 5
  56. #define ATOM_CRTC_INVALID 0xFF
  57. #define ATOM_DIGA 0
  58. #define ATOM_DIGB 1
  59. #define ATOM_PPLL1 0
  60. #define ATOM_PPLL2 1
  61. #define ATOM_DCPLL 2
  62. #define ATOM_PPLL_INVALID 0xFF
  63. #define ATOM_SCALER1 0
  64. #define ATOM_SCALER2 1
  65. #define ATOM_SCALER_DISABLE 0
  66. #define ATOM_SCALER_CENTER 1
  67. #define ATOM_SCALER_EXPANSION 2
  68. #define ATOM_SCALER_MULTI_EX 3
  69. #define ATOM_DISABLE 0
  70. #define ATOM_ENABLE 1
  71. #define ATOM_LCD_BLOFF (ATOM_DISABLE+2)
  72. #define ATOM_LCD_BLON (ATOM_ENABLE+2)
  73. #define ATOM_LCD_BL_BRIGHTNESS_CONTROL (ATOM_ENABLE+3)
  74. #define ATOM_LCD_SELFTEST_START (ATOM_DISABLE+5)
  75. #define ATOM_LCD_SELFTEST_STOP (ATOM_ENABLE+5)
  76. #define ATOM_ENCODER_INIT (ATOM_DISABLE+7)
  77. #define ATOM_GET_STATUS (ATOM_DISABLE+8)
  78. #define ATOM_BLANKING 1
  79. #define ATOM_BLANKING_OFF 0
  80. #define ATOM_CURSOR1 0
  81. #define ATOM_CURSOR2 1
  82. #define ATOM_ICON1 0
  83. #define ATOM_ICON2 1
  84. #define ATOM_CRT1 0
  85. #define ATOM_CRT2 1
  86. #define ATOM_TV_NTSC 1
  87. #define ATOM_TV_NTSCJ 2
  88. #define ATOM_TV_PAL 3
  89. #define ATOM_TV_PALM 4
  90. #define ATOM_TV_PALCN 5
  91. #define ATOM_TV_PALN 6
  92. #define ATOM_TV_PAL60 7
  93. #define ATOM_TV_SECAM 8
  94. #define ATOM_TV_CV 16
  95. #define ATOM_DAC1_PS2 1
  96. #define ATOM_DAC1_CV 2
  97. #define ATOM_DAC1_NTSC 3
  98. #define ATOM_DAC1_PAL 4
  99. #define ATOM_DAC2_PS2 ATOM_DAC1_PS2
  100. #define ATOM_DAC2_CV ATOM_DAC1_CV
  101. #define ATOM_DAC2_NTSC ATOM_DAC1_NTSC
  102. #define ATOM_DAC2_PAL ATOM_DAC1_PAL
  103. #define ATOM_PM_ON 0
  104. #define ATOM_PM_STANDBY 1
  105. #define ATOM_PM_SUSPEND 2
  106. #define ATOM_PM_OFF 3
  107. /* Bit0:{=0:single, =1:dual},
  108. Bit1 {=0:666RGB, =1:888RGB},
  109. Bit2:3:{Grey level}
  110. Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}*/
  111. #define ATOM_PANEL_MISC_DUAL 0x00000001
  112. #define ATOM_PANEL_MISC_888RGB 0x00000002
  113. #define ATOM_PANEL_MISC_GREY_LEVEL 0x0000000C
  114. #define ATOM_PANEL_MISC_FPDI 0x00000010
  115. #define ATOM_PANEL_MISC_GREY_LEVEL_SHIFT 2
  116. #define ATOM_PANEL_MISC_SPATIAL 0x00000020
  117. #define ATOM_PANEL_MISC_TEMPORAL 0x00000040
  118. #define ATOM_PANEL_MISC_API_ENABLED 0x00000080
  119. #define MEMTYPE_DDR1 "DDR1"
  120. #define MEMTYPE_DDR2 "DDR2"
  121. #define MEMTYPE_DDR3 "DDR3"
  122. #define MEMTYPE_DDR4 "DDR4"
  123. #define ASIC_BUS_TYPE_PCI "PCI"
  124. #define ASIC_BUS_TYPE_AGP "AGP"
  125. #define ASIC_BUS_TYPE_PCIE "PCI_EXPRESS"
  126. /* Maximum size of that FireGL flag string */
  127. #define ATOM_FIREGL_FLAG_STRING "FGL" //Flag used to enable FireGL Support
  128. #define ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING 3 //sizeof( ATOM_FIREGL_FLAG_STRING )
  129. #define ATOM_FAKE_DESKTOP_STRING "DSK" //Flag used to enable mobile ASIC on Desktop
  130. #define ATOM_MAX_SIZE_OF_FAKE_DESKTOP_STRING ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING
  131. #define ATOM_M54T_FLAG_STRING "M54T" //Flag used to enable M54T Support
  132. #define ATOM_MAX_SIZE_OF_M54T_FLAG_STRING 4 //sizeof( ATOM_M54T_FLAG_STRING )
  133. #define HW_ASSISTED_I2C_STATUS_FAILURE 2
  134. #define HW_ASSISTED_I2C_STATUS_SUCCESS 1
  135. #pragma pack(1) /* BIOS data must use byte aligment */
  136. /* Define offset to location of ROM header. */
  137. #define OFFSET_TO_POINTER_TO_ATOM_ROM_HEADER 0x00000048L
  138. #define OFFSET_TO_ATOM_ROM_IMAGE_SIZE 0x00000002L
  139. #define OFFSET_TO_ATOMBIOS_ASIC_BUS_MEM_TYPE 0x94
  140. #define MAXSIZE_OF_ATOMBIOS_ASIC_BUS_MEM_TYPE 20 /* including the terminator 0x0! */
  141. #define OFFSET_TO_GET_ATOMBIOS_STRINGS_NUMBER 0x002f
  142. #define OFFSET_TO_GET_ATOMBIOS_STRINGS_START 0x006e
  143. /* Common header for all ROM Data tables.
  144. Every table pointed _ATOM_MASTER_DATA_TABLE has this common header.
  145. And the pointer actually points to this header. */
  146. typedef struct _ATOM_COMMON_TABLE_HEADER
  147. {
  148. USHORT usStructureSize;
  149. UCHAR ucTableFormatRevision; /*Change it when the Parser is not backward compatible */
  150. UCHAR ucTableContentRevision; /*Change it only when the table needs to change but the firmware */
  151. /*Image can't be updated, while Driver needs to carry the new table! */
  152. }ATOM_COMMON_TABLE_HEADER;
  153. typedef struct _ATOM_ROM_HEADER
  154. {
  155. ATOM_COMMON_TABLE_HEADER sHeader;
  156. UCHAR uaFirmWareSignature[4]; /*Signature to distinguish between Atombios and non-atombios,
  157. atombios should init it as "ATOM", don't change the position */
  158. USHORT usBiosRuntimeSegmentAddress;
  159. USHORT usProtectedModeInfoOffset;
  160. USHORT usConfigFilenameOffset;
  161. USHORT usCRC_BlockOffset;
  162. USHORT usBIOS_BootupMessageOffset;
  163. USHORT usInt10Offset;
  164. USHORT usPciBusDevInitCode;
  165. USHORT usIoBaseAddress;
  166. USHORT usSubsystemVendorID;
  167. USHORT usSubsystemID;
  168. USHORT usPCI_InfoOffset;
  169. USHORT usMasterCommandTableOffset; /*Offset for SW to get all command table offsets, Don't change the position */
  170. USHORT usMasterDataTableOffset; /*Offset for SW to get all data table offsets, Don't change the position */
  171. UCHAR ucExtendedFunctionCode;
  172. UCHAR ucReserved;
  173. }ATOM_ROM_HEADER;
  174. /*==============================Command Table Portion==================================== */
  175. #ifdef UEFI_BUILD
  176. #define UTEMP USHORT
  177. #define USHORT void*
  178. #endif
  179. typedef struct _ATOM_MASTER_LIST_OF_COMMAND_TABLES{
  180. USHORT ASIC_Init; //Function Table, used by various SW components,latest version 1.1
  181. USHORT GetDisplaySurfaceSize; //Atomic Table, Used by Bios when enabling HW ICON
  182. USHORT ASIC_RegistersInit; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  183. USHORT VRAM_BlockVenderDetection; //Atomic Table, used only by Bios
  184. USHORT DIGxEncoderControl; //Only used by Bios
  185. USHORT MemoryControllerInit; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  186. USHORT EnableCRTCMemReq; //Function Table,directly used by various SW components,latest version 2.1
  187. USHORT MemoryParamAdjust; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock if needed
  188. USHORT DVOEncoderControl; //Function Table,directly used by various SW components,latest version 1.2
  189. USHORT GPIOPinControl; //Atomic Table, only used by Bios
  190. USHORT SetEngineClock; //Function Table,directly used by various SW components,latest version 1.1
  191. USHORT SetMemoryClock; //Function Table,directly used by various SW components,latest version 1.1
  192. USHORT SetPixelClock; //Function Table,directly used by various SW components,latest version 1.2
  193. USHORT DynamicClockGating; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  194. USHORT ResetMemoryDLL; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  195. USHORT ResetMemoryDevice; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  196. USHORT MemoryPLLInit;
  197. USHORT AdjustDisplayPll; //only used by Bios
  198. USHORT AdjustMemoryController; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  199. USHORT EnableASIC_StaticPwrMgt; //Atomic Table, only used by Bios
  200. USHORT ASIC_StaticPwrMgtStatusChange; //Obsolete , only used by Bios
  201. USHORT DAC_LoadDetection; //Atomic Table, directly used by various SW components,latest version 1.2
  202. USHORT LVTMAEncoderControl; //Atomic Table,directly used by various SW components,latest version 1.3
  203. USHORT LCD1OutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  204. USHORT DAC1EncoderControl; //Atomic Table, directly used by various SW components,latest version 1.1
  205. USHORT DAC2EncoderControl; //Atomic Table, directly used by various SW components,latest version 1.1
  206. USHORT DVOOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  207. USHORT CV1OutputControl; //Atomic Table, Atomic Table, Obsolete from Ry6xx, use DAC2 Output instead
  208. USHORT GetConditionalGoldenSetting; //only used by Bios
  209. USHORT TVEncoderControl; //Function Table,directly used by various SW components,latest version 1.1
  210. USHORT TMDSAEncoderControl; //Atomic Table, directly used by various SW components,latest version 1.3
  211. USHORT LVDSEncoderControl; //Atomic Table, directly used by various SW components,latest version 1.3
  212. USHORT TV1OutputControl; //Atomic Table, Obsolete from Ry6xx, use DAC2 Output instead
  213. USHORT EnableScaler; //Atomic Table, used only by Bios
  214. USHORT BlankCRTC; //Atomic Table, directly used by various SW components,latest version 1.1
  215. USHORT EnableCRTC; //Atomic Table, directly used by various SW components,latest version 1.1
  216. USHORT GetPixelClock; //Atomic Table, directly used by various SW components,latest version 1.1
  217. USHORT EnableVGA_Render; //Function Table,directly used by various SW components,latest version 1.1
  218. USHORT GetSCLKOverMCLKRatio; //Atomic Table, only used by Bios
  219. USHORT SetCRTC_Timing; //Atomic Table, directly used by various SW components,latest version 1.1
  220. USHORT SetCRTC_OverScan; //Atomic Table, used by various SW components,latest version 1.1
  221. USHORT SetCRTC_Replication; //Atomic Table, used only by Bios
  222. USHORT SelectCRTC_Source; //Atomic Table, directly used by various SW components,latest version 1.1
  223. USHORT EnableGraphSurfaces; //Atomic Table, used only by Bios
  224. USHORT UpdateCRTC_DoubleBufferRegisters;
  225. USHORT LUT_AutoFill; //Atomic Table, only used by Bios
  226. USHORT EnableHW_IconCursor; //Atomic Table, only used by Bios
  227. USHORT GetMemoryClock; //Atomic Table, directly used by various SW components,latest version 1.1
  228. USHORT GetEngineClock; //Atomic Table, directly used by various SW components,latest version 1.1
  229. USHORT SetCRTC_UsingDTDTiming; //Atomic Table, directly used by various SW components,latest version 1.1
  230. USHORT ExternalEncoderControl; //Atomic Table, directly used by various SW components,latest version 2.1
  231. USHORT LVTMAOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  232. USHORT VRAM_BlockDetectionByStrap; //Atomic Table, used only by Bios
  233. USHORT MemoryCleanUp; //Atomic Table, only used by Bios
  234. USHORT ProcessI2cChannelTransaction; //Function Table,only used by Bios
  235. USHORT WriteOneByteToHWAssistedI2C; //Function Table,indirectly used by various SW components
  236. USHORT ReadHWAssistedI2CStatus; //Atomic Table, indirectly used by various SW components
  237. USHORT SpeedFanControl; //Function Table,indirectly used by various SW components,called from ASIC_Init
  238. USHORT PowerConnectorDetection; //Atomic Table, directly used by various SW components,latest version 1.1
  239. USHORT MC_Synchronization; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  240. USHORT ComputeMemoryEnginePLL; //Atomic Table, indirectly used by various SW components,called from SetMemory/EngineClock
  241. USHORT MemoryRefreshConversion; //Atomic Table, indirectly used by various SW components,called from SetMemory or SetEngineClock
  242. USHORT VRAM_GetCurrentInfoBlock; //Atomic Table, used only by Bios
  243. USHORT DynamicMemorySettings; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  244. USHORT MemoryTraining; //Atomic Table, used only by Bios
  245. USHORT EnableSpreadSpectrumOnPPLL; //Atomic Table, directly used by various SW components,latest version 1.2
  246. USHORT TMDSAOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  247. USHORT SetVoltage; //Function Table,directly and/or indirectly used by various SW components,latest version 1.1
  248. USHORT DAC1OutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  249. USHORT DAC2OutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  250. USHORT SetupHWAssistedI2CStatus; //Function Table,only used by Bios, obsolete soon.Switch to use "ReadEDIDFromHWAssistedI2C"
  251. USHORT ClockSource; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  252. USHORT MemoryDeviceInit; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  253. USHORT EnableYUV; //Atomic Table, indirectly used by various SW components,called from EnableVGARender
  254. USHORT DIG1EncoderControl; //Atomic Table,directly used by various SW components,latest version 1.1
  255. USHORT DIG2EncoderControl; //Atomic Table,directly used by various SW components,latest version 1.1
  256. USHORT DIG1TransmitterControl; //Atomic Table,directly used by various SW components,latest version 1.1
  257. USHORT DIG2TransmitterControl; //Atomic Table,directly used by various SW components,latest version 1.1
  258. USHORT ProcessAuxChannelTransaction; //Function Table,only used by Bios
  259. USHORT DPEncoderService; //Function Table,only used by Bios
  260. }ATOM_MASTER_LIST_OF_COMMAND_TABLES;
  261. // For backward compatible
  262. #define ReadEDIDFromHWAssistedI2C ProcessI2cChannelTransaction
  263. #define UNIPHYTransmitterControl DIG1TransmitterControl
  264. #define LVTMATransmitterControl DIG2TransmitterControl
  265. #define SetCRTC_DPM_State GetConditionalGoldenSetting
  266. #define SetUniphyInstance ASIC_StaticPwrMgtStatusChange
  267. #define HPDInterruptService ReadHWAssistedI2CStatus
  268. #define EnableVGA_Access GetSCLKOverMCLKRatio
  269. typedef struct _ATOM_MASTER_COMMAND_TABLE
  270. {
  271. ATOM_COMMON_TABLE_HEADER sHeader;
  272. ATOM_MASTER_LIST_OF_COMMAND_TABLES ListOfCommandTables;
  273. }ATOM_MASTER_COMMAND_TABLE;
  274. /****************************************************************************/
  275. // Structures used in every command table
  276. /****************************************************************************/
  277. typedef struct _ATOM_TABLE_ATTRIBUTE
  278. {
  279. #if ATOM_BIG_ENDIAN
  280. USHORT UpdatedByUtility:1; //[15]=Table updated by utility flag
  281. USHORT PS_SizeInBytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  282. USHORT WS_SizeInBytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  283. #else
  284. USHORT WS_SizeInBytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  285. USHORT PS_SizeInBytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  286. USHORT UpdatedByUtility:1; //[15]=Table updated by utility flag
  287. #endif
  288. }ATOM_TABLE_ATTRIBUTE;
  289. typedef union _ATOM_TABLE_ATTRIBUTE_ACCESS
  290. {
  291. ATOM_TABLE_ATTRIBUTE sbfAccess;
  292. USHORT susAccess;
  293. }ATOM_TABLE_ATTRIBUTE_ACCESS;
  294. /****************************************************************************/
  295. // Common header for all command tables.
  296. // Every table pointed by _ATOM_MASTER_COMMAND_TABLE has this common header.
  297. // And the pointer actually points to this header.
  298. /****************************************************************************/
  299. typedef struct _ATOM_COMMON_ROM_COMMAND_TABLE_HEADER
  300. {
  301. ATOM_COMMON_TABLE_HEADER CommonHeader;
  302. ATOM_TABLE_ATTRIBUTE TableAttribute;
  303. }ATOM_COMMON_ROM_COMMAND_TABLE_HEADER;
  304. /****************************************************************************/
  305. // Structures used by ComputeMemoryEnginePLLTable
  306. /****************************************************************************/
  307. #define COMPUTE_MEMORY_PLL_PARAM 1
  308. #define COMPUTE_ENGINE_PLL_PARAM 2
  309. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS
  310. {
  311. ULONG ulClock; //When returen, it's the re-calculated clock based on given Fb_div Post_Div and ref_div
  312. UCHAR ucAction; //0:reserved //1:Memory //2:Engine
  313. UCHAR ucReserved; //may expand to return larger Fbdiv later
  314. UCHAR ucFbDiv; //return value
  315. UCHAR ucPostDiv; //return value
  316. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS;
  317. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2
  318. {
  319. ULONG ulClock; //When return, [23:0] return real clock
  320. UCHAR ucAction; //0:reserved;COMPUTE_MEMORY_PLL_PARAM:Memory;COMPUTE_ENGINE_PLL_PARAM:Engine. it return ref_div to be written to register
  321. USHORT usFbDiv; //return Feedback value to be written to register
  322. UCHAR ucPostDiv; //return post div to be written to register
  323. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2;
  324. #define COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS
  325. #define SET_CLOCK_FREQ_MASK 0x00FFFFFF //Clock change tables only take bit [23:0] as the requested clock value
  326. #define USE_NON_BUS_CLOCK_MASK 0x01000000 //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa)
  327. #define USE_MEMORY_SELF_REFRESH_MASK 0x02000000 //Only applicable to memory clock change, when set, using memory self refresh during clock transition
  328. #define SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE 0x04000000 //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change
  329. #define FIRST_TIME_CHANGE_CLOCK 0x08000000 //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup
  330. #define SKIP_SW_PROGRAM_PLL 0x10000000 //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL
  331. #define USE_SS_ENABLED_PIXEL_CLOCK USE_NON_BUS_CLOCK_MASK
  332. #define b3USE_NON_BUS_CLOCK_MASK 0x01 //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa)
  333. #define b3USE_MEMORY_SELF_REFRESH 0x02 //Only applicable to memory clock change, when set, using memory self refresh during clock transition
  334. #define b3SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE 0x04 //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change
  335. #define b3FIRST_TIME_CHANGE_CLOCK 0x08 //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup
  336. #define b3SKIP_SW_PROGRAM_PLL 0x10 //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL
  337. typedef struct _ATOM_COMPUTE_CLOCK_FREQ
  338. {
  339. #if ATOM_BIG_ENDIAN
  340. ULONG ulComputeClockFlag:8; // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM
  341. ULONG ulClockFreq:24; // in unit of 10kHz
  342. #else
  343. ULONG ulClockFreq:24; // in unit of 10kHz
  344. ULONG ulComputeClockFlag:8; // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM
  345. #endif
  346. }ATOM_COMPUTE_CLOCK_FREQ;
  347. typedef struct _ATOM_S_MPLL_FB_DIVIDER
  348. {
  349. USHORT usFbDivFrac;
  350. USHORT usFbDiv;
  351. }ATOM_S_MPLL_FB_DIVIDER;
  352. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3
  353. {
  354. union
  355. {
  356. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  357. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter
  358. };
  359. UCHAR ucRefDiv; //Output Parameter
  360. UCHAR ucPostDiv; //Output Parameter
  361. UCHAR ucCntlFlag; //Output Parameter
  362. UCHAR ucReserved;
  363. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3;
  364. // ucCntlFlag
  365. #define ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN 1
  366. #define ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE 2
  367. #define ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE 4
  368. #define ATOM_PLL_CNTL_FLAG_SPLL_ISPARE_9 8
  369. // V4 are only used for APU which PLL outside GPU
  370. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4
  371. {
  372. #if ATOM_BIG_ENDIAN
  373. ULONG ucPostDiv; //return parameter: post divider which is used to program to register directly
  374. ULONG ulClock:24; //Input= target clock, output = actual clock
  375. #else
  376. ULONG ulClock:24; //Input= target clock, output = actual clock
  377. ULONG ucPostDiv; //return parameter: post divider which is used to program to register directly
  378. #endif
  379. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4;
  380. typedef struct _DYNAMICE_MEMORY_SETTINGS_PARAMETER
  381. {
  382. ATOM_COMPUTE_CLOCK_FREQ ulClock;
  383. ULONG ulReserved[2];
  384. }DYNAMICE_MEMORY_SETTINGS_PARAMETER;
  385. typedef struct _DYNAMICE_ENGINE_SETTINGS_PARAMETER
  386. {
  387. ATOM_COMPUTE_CLOCK_FREQ ulClock;
  388. ULONG ulMemoryClock;
  389. ULONG ulReserved;
  390. }DYNAMICE_ENGINE_SETTINGS_PARAMETER;
  391. /****************************************************************************/
  392. // Structures used by SetEngineClockTable
  393. /****************************************************************************/
  394. typedef struct _SET_ENGINE_CLOCK_PARAMETERS
  395. {
  396. ULONG ulTargetEngineClock; //In 10Khz unit
  397. }SET_ENGINE_CLOCK_PARAMETERS;
  398. typedef struct _SET_ENGINE_CLOCK_PS_ALLOCATION
  399. {
  400. ULONG ulTargetEngineClock; //In 10Khz unit
  401. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved;
  402. }SET_ENGINE_CLOCK_PS_ALLOCATION;
  403. /****************************************************************************/
  404. // Structures used by SetMemoryClockTable
  405. /****************************************************************************/
  406. typedef struct _SET_MEMORY_CLOCK_PARAMETERS
  407. {
  408. ULONG ulTargetMemoryClock; //In 10Khz unit
  409. }SET_MEMORY_CLOCK_PARAMETERS;
  410. typedef struct _SET_MEMORY_CLOCK_PS_ALLOCATION
  411. {
  412. ULONG ulTargetMemoryClock; //In 10Khz unit
  413. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved;
  414. }SET_MEMORY_CLOCK_PS_ALLOCATION;
  415. /****************************************************************************/
  416. // Structures used by ASIC_Init.ctb
  417. /****************************************************************************/
  418. typedef struct _ASIC_INIT_PARAMETERS
  419. {
  420. ULONG ulDefaultEngineClock; //In 10Khz unit
  421. ULONG ulDefaultMemoryClock; //In 10Khz unit
  422. }ASIC_INIT_PARAMETERS;
  423. typedef struct _ASIC_INIT_PS_ALLOCATION
  424. {
  425. ASIC_INIT_PARAMETERS sASICInitClocks;
  426. SET_ENGINE_CLOCK_PS_ALLOCATION sReserved; //Caller doesn't need to init this structure
  427. }ASIC_INIT_PS_ALLOCATION;
  428. /****************************************************************************/
  429. // Structure used by DynamicClockGatingTable.ctb
  430. /****************************************************************************/
  431. typedef struct _DYNAMIC_CLOCK_GATING_PARAMETERS
  432. {
  433. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  434. UCHAR ucPadding[3];
  435. }DYNAMIC_CLOCK_GATING_PARAMETERS;
  436. #define DYNAMIC_CLOCK_GATING_PS_ALLOCATION DYNAMIC_CLOCK_GATING_PARAMETERS
  437. /****************************************************************************/
  438. // Structure used by EnableASIC_StaticPwrMgtTable.ctb
  439. /****************************************************************************/
  440. typedef struct _ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS
  441. {
  442. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  443. UCHAR ucPadding[3];
  444. }ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS;
  445. #define ENABLE_ASIC_STATIC_PWR_MGT_PS_ALLOCATION ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS
  446. /****************************************************************************/
  447. // Structures used by DAC_LoadDetectionTable.ctb
  448. /****************************************************************************/
  449. typedef struct _DAC_LOAD_DETECTION_PARAMETERS
  450. {
  451. USHORT usDeviceID; //{ATOM_DEVICE_CRTx_SUPPORT,ATOM_DEVICE_TVx_SUPPORT,ATOM_DEVICE_CVx_SUPPORT}
  452. UCHAR ucDacType; //{ATOM_DAC_A,ATOM_DAC_B, ATOM_EXT_DAC}
  453. UCHAR ucMisc; //Valid only when table revision =1.3 and above
  454. }DAC_LOAD_DETECTION_PARAMETERS;
  455. // DAC_LOAD_DETECTION_PARAMETERS.ucMisc
  456. #define DAC_LOAD_MISC_YPrPb 0x01
  457. typedef struct _DAC_LOAD_DETECTION_PS_ALLOCATION
  458. {
  459. DAC_LOAD_DETECTION_PARAMETERS sDacload;
  460. ULONG Reserved[2];// Don't set this one, allocation for EXT DAC
  461. }DAC_LOAD_DETECTION_PS_ALLOCATION;
  462. /****************************************************************************/
  463. // Structures used by DAC1EncoderControlTable.ctb and DAC2EncoderControlTable.ctb
  464. /****************************************************************************/
  465. typedef struct _DAC_ENCODER_CONTROL_PARAMETERS
  466. {
  467. USHORT usPixelClock; // in 10KHz; for bios convenient
  468. UCHAR ucDacStandard; // See definition of ATOM_DACx_xxx, For DEC3.0, bit 7 used as internal flag to indicate DAC2 (==1) or DAC1 (==0)
  469. UCHAR ucAction; // 0: turn off encoder
  470. // 1: setup and turn on encoder
  471. // 7: ATOM_ENCODER_INIT Initialize DAC
  472. }DAC_ENCODER_CONTROL_PARAMETERS;
  473. #define DAC_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PARAMETERS
  474. /****************************************************************************/
  475. // Structures used by DIG1EncoderControlTable
  476. // DIG2EncoderControlTable
  477. // ExternalEncoderControlTable
  478. /****************************************************************************/
  479. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS
  480. {
  481. USHORT usPixelClock; // in 10KHz; for bios convenient
  482. UCHAR ucConfig;
  483. // [2] Link Select:
  484. // =0: PHY linkA if bfLane<3
  485. // =1: PHY linkB if bfLanes<3
  486. // =0: PHY linkA+B if bfLanes=3
  487. // [3] Transmitter Sel
  488. // =0: UNIPHY or PCIEPHY
  489. // =1: LVTMA
  490. UCHAR ucAction; // =0: turn off encoder
  491. // =1: turn on encoder
  492. UCHAR ucEncoderMode;
  493. // =0: DP encoder
  494. // =1: LVDS encoder
  495. // =2: DVI encoder
  496. // =3: HDMI encoder
  497. // =4: SDVO encoder
  498. UCHAR ucLaneNum; // how many lanes to enable
  499. UCHAR ucReserved[2];
  500. }DIG_ENCODER_CONTROL_PARAMETERS;
  501. #define DIG_ENCODER_CONTROL_PS_ALLOCATION DIG_ENCODER_CONTROL_PARAMETERS
  502. #define EXTERNAL_ENCODER_CONTROL_PARAMETER DIG_ENCODER_CONTROL_PARAMETERS
  503. //ucConfig
  504. #define ATOM_ENCODER_CONFIG_DPLINKRATE_MASK 0x01
  505. #define ATOM_ENCODER_CONFIG_DPLINKRATE_1_62GHZ 0x00
  506. #define ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ 0x01
  507. #define ATOM_ENCODER_CONFIG_LINK_SEL_MASK 0x04
  508. #define ATOM_ENCODER_CONFIG_LINKA 0x00
  509. #define ATOM_ENCODER_CONFIG_LINKB 0x04
  510. #define ATOM_ENCODER_CONFIG_LINKA_B ATOM_TRANSMITTER_CONFIG_LINKA
  511. #define ATOM_ENCODER_CONFIG_LINKB_A ATOM_ENCODER_CONFIG_LINKB
  512. #define ATOM_ENCODER_CONFIG_TRANSMITTER_SEL_MASK 0x08
  513. #define ATOM_ENCODER_CONFIG_UNIPHY 0x00
  514. #define ATOM_ENCODER_CONFIG_LVTMA 0x08
  515. #define ATOM_ENCODER_CONFIG_TRANSMITTER1 0x00
  516. #define ATOM_ENCODER_CONFIG_TRANSMITTER2 0x08
  517. #define ATOM_ENCODER_CONFIG_DIGB 0x80 // VBIOS Internal use, outside SW should set this bit=0
  518. // ucAction
  519. // ATOM_ENABLE: Enable Encoder
  520. // ATOM_DISABLE: Disable Encoder
  521. //ucEncoderMode
  522. #define ATOM_ENCODER_MODE_DP 0
  523. #define ATOM_ENCODER_MODE_LVDS 1
  524. #define ATOM_ENCODER_MODE_DVI 2
  525. #define ATOM_ENCODER_MODE_HDMI 3
  526. #define ATOM_ENCODER_MODE_SDVO 4
  527. #define ATOM_ENCODER_MODE_DP_AUDIO 5
  528. #define ATOM_ENCODER_MODE_TV 13
  529. #define ATOM_ENCODER_MODE_CV 14
  530. #define ATOM_ENCODER_MODE_CRT 15
  531. typedef struct _ATOM_DIG_ENCODER_CONFIG_V2
  532. {
  533. #if ATOM_BIG_ENDIAN
  534. UCHAR ucReserved1:2;
  535. UCHAR ucTransmitterSel:2; // =0: UniphyAB, =1: UniphyCD =2: UniphyEF
  536. UCHAR ucLinkSel:1; // =0: linkA/C/E =1: linkB/D/F
  537. UCHAR ucReserved:1;
  538. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  539. #else
  540. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  541. UCHAR ucReserved:1;
  542. UCHAR ucLinkSel:1; // =0: linkA/C/E =1: linkB/D/F
  543. UCHAR ucTransmitterSel:2; // =0: UniphyAB, =1: UniphyCD =2: UniphyEF
  544. UCHAR ucReserved1:2;
  545. #endif
  546. }ATOM_DIG_ENCODER_CONFIG_V2;
  547. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V2
  548. {
  549. USHORT usPixelClock; // in 10KHz; for bios convenient
  550. ATOM_DIG_ENCODER_CONFIG_V2 acConfig;
  551. UCHAR ucAction;
  552. UCHAR ucEncoderMode;
  553. // =0: DP encoder
  554. // =1: LVDS encoder
  555. // =2: DVI encoder
  556. // =3: HDMI encoder
  557. // =4: SDVO encoder
  558. UCHAR ucLaneNum; // how many lanes to enable
  559. UCHAR ucStatus; // = DP_LINK_TRAINING_COMPLETE or DP_LINK_TRAINING_INCOMPLETE, only used by VBIOS with command ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS
  560. UCHAR ucReserved;
  561. }DIG_ENCODER_CONTROL_PARAMETERS_V2;
  562. //ucConfig
  563. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_MASK 0x01
  564. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_1_62GHZ 0x00
  565. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_2_70GHZ 0x01
  566. #define ATOM_ENCODER_CONFIG_V2_LINK_SEL_MASK 0x04
  567. #define ATOM_ENCODER_CONFIG_V2_LINKA 0x00
  568. #define ATOM_ENCODER_CONFIG_V2_LINKB 0x04
  569. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER_SEL_MASK 0x18
  570. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER1 0x00
  571. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER2 0x08
  572. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER3 0x10
  573. // ucAction:
  574. // ATOM_DISABLE
  575. // ATOM_ENABLE
  576. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_START 0x08
  577. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1 0x09
  578. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2 0x0a
  579. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE 0x0b
  580. #define ATOM_ENCODER_CMD_DP_VIDEO_OFF 0x0c
  581. #define ATOM_ENCODER_CMD_DP_VIDEO_ON 0x0d
  582. #define ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS 0x0e
  583. #define ATOM_ENCODER_CMD_SETUP 0x0f
  584. // ucStatus
  585. #define ATOM_ENCODER_STATUS_LINK_TRAINING_COMPLETE 0x10
  586. #define ATOM_ENCODER_STATUS_LINK_TRAINING_INCOMPLETE 0x00
  587. // Following function ENABLE sub-function will be used by driver when TMDS/HDMI/LVDS is used, disable function will be used by driver
  588. typedef struct _ATOM_DIG_ENCODER_CONFIG_V3
  589. {
  590. #if ATOM_BIG_ENDIAN
  591. UCHAR ucReserved1:1;
  592. UCHAR ucDigSel:3; // =0: DIGA/B/C/D/E/F
  593. UCHAR ucReserved:3;
  594. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  595. #else
  596. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  597. UCHAR ucReserved:3;
  598. UCHAR ucDigSel:3; // =0: DIGA/B/C/D/E/F
  599. UCHAR ucReserved1:1;
  600. #endif
  601. }ATOM_DIG_ENCODER_CONFIG_V3;
  602. #define ATOM_ENCODER_CONFIG_V3_ENCODER_SEL 0x70
  603. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V3
  604. {
  605. USHORT usPixelClock; // in 10KHz; for bios convenient
  606. ATOM_DIG_ENCODER_CONFIG_V3 acConfig;
  607. UCHAR ucAction;
  608. UCHAR ucEncoderMode;
  609. // =0: DP encoder
  610. // =1: LVDS encoder
  611. // =2: DVI encoder
  612. // =3: HDMI encoder
  613. // =4: SDVO encoder
  614. // =5: DP audio
  615. UCHAR ucLaneNum; // how many lanes to enable
  616. UCHAR ucBitPerColor; // only valid for DP mode when ucAction = ATOM_ENCODER_CMD_SETUP
  617. UCHAR ucReserved;
  618. }DIG_ENCODER_CONTROL_PARAMETERS_V3;
  619. // define ucBitPerColor:
  620. #define PANEL_BPC_UNDEFINE 0x00
  621. #define PANEL_6BIT_PER_COLOR 0x01
  622. #define PANEL_8BIT_PER_COLOR 0x02
  623. #define PANEL_10BIT_PER_COLOR 0x03
  624. #define PANEL_12BIT_PER_COLOR 0x04
  625. #define PANEL_16BIT_PER_COLOR 0x05
  626. /****************************************************************************/
  627. // Structures used by UNIPHYTransmitterControlTable
  628. // LVTMATransmitterControlTable
  629. // DVOOutputControlTable
  630. /****************************************************************************/
  631. typedef struct _ATOM_DP_VS_MODE
  632. {
  633. UCHAR ucLaneSel;
  634. UCHAR ucLaneSet;
  635. }ATOM_DP_VS_MODE;
  636. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS
  637. {
  638. union
  639. {
  640. USHORT usPixelClock; // in 10KHz; for bios convenient
  641. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  642. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  643. };
  644. UCHAR ucConfig;
  645. // [0]=0: 4 lane Link,
  646. // =1: 8 lane Link ( Dual Links TMDS )
  647. // [1]=0: InCoherent mode
  648. // =1: Coherent Mode
  649. // [2] Link Select:
  650. // =0: PHY linkA if bfLane<3
  651. // =1: PHY linkB if bfLanes<3
  652. // =0: PHY linkA+B if bfLanes=3
  653. // [5:4]PCIE lane Sel
  654. // =0: lane 0~3 or 0~7
  655. // =1: lane 4~7
  656. // =2: lane 8~11 or 8~15
  657. // =3: lane 12~15
  658. UCHAR ucAction; // =0: turn off encoder
  659. // =1: turn on encoder
  660. UCHAR ucReserved[4];
  661. }DIG_TRANSMITTER_CONTROL_PARAMETERS;
  662. #define DIG_TRANSMITTER_CONTROL_PS_ALLOCATION DIG_TRANSMITTER_CONTROL_PARAMETERS
  663. //ucInitInfo
  664. #define ATOM_TRAMITTER_INITINFO_CONNECTOR_MASK 0x00ff
  665. //ucConfig
  666. #define ATOM_TRANSMITTER_CONFIG_8LANE_LINK 0x01
  667. #define ATOM_TRANSMITTER_CONFIG_COHERENT 0x02
  668. #define ATOM_TRANSMITTER_CONFIG_LINK_SEL_MASK 0x04
  669. #define ATOM_TRANSMITTER_CONFIG_LINKA 0x00
  670. #define ATOM_TRANSMITTER_CONFIG_LINKB 0x04
  671. #define ATOM_TRANSMITTER_CONFIG_LINKA_B 0x00
  672. #define ATOM_TRANSMITTER_CONFIG_LINKB_A 0x04
  673. #define ATOM_TRANSMITTER_CONFIG_ENCODER_SEL_MASK 0x08 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  674. #define ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER 0x00 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  675. #define ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER 0x08 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  676. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_MASK 0x30
  677. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL 0x00
  678. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_PCIE 0x20
  679. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_XTALIN 0x30
  680. #define ATOM_TRANSMITTER_CONFIG_LANE_SEL_MASK 0xc0
  681. #define ATOM_TRANSMITTER_CONFIG_LANE_0_3 0x00
  682. #define ATOM_TRANSMITTER_CONFIG_LANE_0_7 0x00
  683. #define ATOM_TRANSMITTER_CONFIG_LANE_4_7 0x40
  684. #define ATOM_TRANSMITTER_CONFIG_LANE_8_11 0x80
  685. #define ATOM_TRANSMITTER_CONFIG_LANE_8_15 0x80
  686. #define ATOM_TRANSMITTER_CONFIG_LANE_12_15 0xc0
  687. //ucAction
  688. #define ATOM_TRANSMITTER_ACTION_DISABLE 0
  689. #define ATOM_TRANSMITTER_ACTION_ENABLE 1
  690. #define ATOM_TRANSMITTER_ACTION_LCD_BLOFF 2
  691. #define ATOM_TRANSMITTER_ACTION_LCD_BLON 3
  692. #define ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL 4
  693. #define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_START 5
  694. #define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_STOP 6
  695. #define ATOM_TRANSMITTER_ACTION_INIT 7
  696. #define ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT 8
  697. #define ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT 9
  698. #define ATOM_TRANSMITTER_ACTION_SETUP 10
  699. #define ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH 11
  700. #define ATOM_TRANSMITTER_ACTION_POWER_ON 12
  701. #define ATOM_TRANSMITTER_ACTION_POWER_OFF 13
  702. // Following are used for DigTransmitterControlTable ver1.2
  703. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V2
  704. {
  705. #if ATOM_BIG_ENDIAN
  706. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  707. // =1 Dig Transmitter 2 ( Uniphy CD )
  708. // =2 Dig Transmitter 3 ( Uniphy EF )
  709. UCHAR ucReserved:1;
  710. UCHAR fDPConnector:1; //bit4=0: DP connector =1: None DP connector
  711. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 )
  712. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  713. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  714. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  715. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  716. #else
  717. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  718. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  719. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  720. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  721. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 )
  722. UCHAR fDPConnector:1; //bit4=0: DP connector =1: None DP connector
  723. UCHAR ucReserved:1;
  724. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  725. // =1 Dig Transmitter 2 ( Uniphy CD )
  726. // =2 Dig Transmitter 3 ( Uniphy EF )
  727. #endif
  728. }ATOM_DIG_TRANSMITTER_CONFIG_V2;
  729. //ucConfig
  730. //Bit0
  731. #define ATOM_TRANSMITTER_CONFIG_V2_DUAL_LINK_CONNECTOR 0x01
  732. //Bit1
  733. #define ATOM_TRANSMITTER_CONFIG_V2_COHERENT 0x02
  734. //Bit2
  735. #define ATOM_TRANSMITTER_CONFIG_V2_LINK_SEL_MASK 0x04
  736. #define ATOM_TRANSMITTER_CONFIG_V2_LINKA 0x00
  737. #define ATOM_TRANSMITTER_CONFIG_V2_LINKB 0x04
  738. // Bit3
  739. #define ATOM_TRANSMITTER_CONFIG_V2_ENCODER_SEL_MASK 0x08
  740. #define ATOM_TRANSMITTER_CONFIG_V2_DIG1_ENCODER 0x00 // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP
  741. #define ATOM_TRANSMITTER_CONFIG_V2_DIG2_ENCODER 0x08 // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP
  742. // Bit4
  743. #define ATOM_TRASMITTER_CONFIG_V2_DP_CONNECTOR 0x10
  744. // Bit7:6
  745. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER_SEL_MASK 0xC0
  746. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER1 0x00 //AB
  747. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER2 0x40 //CD
  748. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER3 0x80 //EF
  749. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V2
  750. {
  751. union
  752. {
  753. USHORT usPixelClock; // in 10KHz; for bios convenient
  754. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  755. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  756. };
  757. ATOM_DIG_TRANSMITTER_CONFIG_V2 acConfig;
  758. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  759. UCHAR ucReserved[4];
  760. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V2;
  761. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V3
  762. {
  763. #if ATOM_BIG_ENDIAN
  764. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  765. // =1 Dig Transmitter 2 ( Uniphy CD )
  766. // =2 Dig Transmitter 3 ( Uniphy EF )
  767. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2
  768. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  769. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  770. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  771. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  772. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  773. #else
  774. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  775. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  776. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  777. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  778. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  779. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2
  780. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  781. // =1 Dig Transmitter 2 ( Uniphy CD )
  782. // =2 Dig Transmitter 3 ( Uniphy EF )
  783. #endif
  784. }ATOM_DIG_TRANSMITTER_CONFIG_V3;
  785. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V3
  786. {
  787. union
  788. {
  789. USHORT usPixelClock; // in 10KHz; for bios convenient
  790. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  791. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  792. };
  793. ATOM_DIG_TRANSMITTER_CONFIG_V3 acConfig;
  794. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  795. UCHAR ucLaneNum;
  796. UCHAR ucReserved[3];
  797. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V3;
  798. //ucConfig
  799. //Bit0
  800. #define ATOM_TRANSMITTER_CONFIG_V3_DUAL_LINK_CONNECTOR 0x01
  801. //Bit1
  802. #define ATOM_TRANSMITTER_CONFIG_V3_COHERENT 0x02
  803. //Bit2
  804. #define ATOM_TRANSMITTER_CONFIG_V3_LINK_SEL_MASK 0x04
  805. #define ATOM_TRANSMITTER_CONFIG_V3_LINKA 0x00
  806. #define ATOM_TRANSMITTER_CONFIG_V3_LINKB 0x04
  807. // Bit3
  808. #define ATOM_TRANSMITTER_CONFIG_V3_ENCODER_SEL_MASK 0x08
  809. #define ATOM_TRANSMITTER_CONFIG_V3_DIG1_ENCODER 0x00
  810. #define ATOM_TRANSMITTER_CONFIG_V3_DIG2_ENCODER 0x08
  811. // Bit5:4
  812. #define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SEL_MASK 0x30
  813. #define ATOM_TRASMITTER_CONFIG_V3_P1PLL 0x00
  814. #define ATOM_TRASMITTER_CONFIG_V3_P2PLL 0x10
  815. #define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SRC_EXT 0x20
  816. // Bit7:6
  817. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER_SEL_MASK 0xC0
  818. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER1 0x00 //AB
  819. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER2 0x40 //CD
  820. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER3 0x80 //EF
  821. /****************************************************************************/
  822. // Structures used by DAC1OuputControlTable
  823. // DAC2OuputControlTable
  824. // LVTMAOutputControlTable (Before DEC30)
  825. // TMDSAOutputControlTable (Before DEC30)
  826. /****************************************************************************/
  827. typedef struct _DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  828. {
  829. UCHAR ucAction; // Possible input:ATOM_ENABLE||ATOMDISABLE
  830. // When the display is LCD, in addition to above:
  831. // ATOM_LCD_BLOFF|| ATOM_LCD_BLON ||ATOM_LCD_BL_BRIGHTNESS_CONTROL||ATOM_LCD_SELFTEST_START||
  832. // ATOM_LCD_SELFTEST_STOP
  833. UCHAR aucPadding[3]; // padding to DWORD aligned
  834. }DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS;
  835. #define DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  836. #define CRT1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  837. #define CRT1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  838. #define CRT2_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  839. #define CRT2_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  840. #define CV1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  841. #define CV1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  842. #define TV1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  843. #define TV1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  844. #define DFP1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  845. #define DFP1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  846. #define DFP2_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  847. #define DFP2_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  848. #define LCD1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  849. #define LCD1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  850. #define DVO_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  851. #define DVO_OUTPUT_CONTROL_PS_ALLOCATION DIG_TRANSMITTER_CONTROL_PS_ALLOCATION
  852. #define DVO_OUTPUT_CONTROL_PARAMETERS_V3 DIG_TRANSMITTER_CONTROL_PARAMETERS
  853. /****************************************************************************/
  854. // Structures used by BlankCRTCTable
  855. /****************************************************************************/
  856. typedef struct _BLANK_CRTC_PARAMETERS
  857. {
  858. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  859. UCHAR ucBlanking; // ATOM_BLANKING or ATOM_BLANKINGOFF
  860. USHORT usBlackColorRCr;
  861. USHORT usBlackColorGY;
  862. USHORT usBlackColorBCb;
  863. }BLANK_CRTC_PARAMETERS;
  864. #define BLANK_CRTC_PS_ALLOCATION BLANK_CRTC_PARAMETERS
  865. /****************************************************************************/
  866. // Structures used by EnableCRTCTable
  867. // EnableCRTCMemReqTable
  868. // UpdateCRTC_DoubleBufferRegistersTable
  869. /****************************************************************************/
  870. typedef struct _ENABLE_CRTC_PARAMETERS
  871. {
  872. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  873. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  874. UCHAR ucPadding[2];
  875. }ENABLE_CRTC_PARAMETERS;
  876. #define ENABLE_CRTC_PS_ALLOCATION ENABLE_CRTC_PARAMETERS
  877. /****************************************************************************/
  878. // Structures used by SetCRTC_OverScanTable
  879. /****************************************************************************/
  880. typedef struct _SET_CRTC_OVERSCAN_PARAMETERS
  881. {
  882. USHORT usOverscanRight; // right
  883. USHORT usOverscanLeft; // left
  884. USHORT usOverscanBottom; // bottom
  885. USHORT usOverscanTop; // top
  886. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  887. UCHAR ucPadding[3];
  888. }SET_CRTC_OVERSCAN_PARAMETERS;
  889. #define SET_CRTC_OVERSCAN_PS_ALLOCATION SET_CRTC_OVERSCAN_PARAMETERS
  890. /****************************************************************************/
  891. // Structures used by SetCRTC_ReplicationTable
  892. /****************************************************************************/
  893. typedef struct _SET_CRTC_REPLICATION_PARAMETERS
  894. {
  895. UCHAR ucH_Replication; // horizontal replication
  896. UCHAR ucV_Replication; // vertical replication
  897. UCHAR usCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  898. UCHAR ucPadding;
  899. }SET_CRTC_REPLICATION_PARAMETERS;
  900. #define SET_CRTC_REPLICATION_PS_ALLOCATION SET_CRTC_REPLICATION_PARAMETERS
  901. /****************************************************************************/
  902. // Structures used by SelectCRTC_SourceTable
  903. /****************************************************************************/
  904. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS
  905. {
  906. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  907. UCHAR ucDevice; // ATOM_DEVICE_CRT1|ATOM_DEVICE_CRT2|....
  908. UCHAR ucPadding[2];
  909. }SELECT_CRTC_SOURCE_PARAMETERS;
  910. #define SELECT_CRTC_SOURCE_PS_ALLOCATION SELECT_CRTC_SOURCE_PARAMETERS
  911. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS_V2
  912. {
  913. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  914. UCHAR ucEncoderID; // DAC1/DAC2/TVOUT/DIG1/DIG2/DVO
  915. UCHAR ucEncodeMode; // Encoding mode, only valid when using DIG1/DIG2/DVO
  916. UCHAR ucPadding;
  917. }SELECT_CRTC_SOURCE_PARAMETERS_V2;
  918. //ucEncoderID
  919. //#define ASIC_INT_DAC1_ENCODER_ID 0x00
  920. //#define ASIC_INT_TV_ENCODER_ID 0x02
  921. //#define ASIC_INT_DIG1_ENCODER_ID 0x03
  922. //#define ASIC_INT_DAC2_ENCODER_ID 0x04
  923. //#define ASIC_EXT_TV_ENCODER_ID 0x06
  924. //#define ASIC_INT_DVO_ENCODER_ID 0x07
  925. //#define ASIC_INT_DIG2_ENCODER_ID 0x09
  926. //#define ASIC_EXT_DIG_ENCODER_ID 0x05
  927. //ucEncodeMode
  928. //#define ATOM_ENCODER_MODE_DP 0
  929. //#define ATOM_ENCODER_MODE_LVDS 1
  930. //#define ATOM_ENCODER_MODE_DVI 2
  931. //#define ATOM_ENCODER_MODE_HDMI 3
  932. //#define ATOM_ENCODER_MODE_SDVO 4
  933. //#define ATOM_ENCODER_MODE_TV 13
  934. //#define ATOM_ENCODER_MODE_CV 14
  935. //#define ATOM_ENCODER_MODE_CRT 15
  936. /****************************************************************************/
  937. // Structures used by SetPixelClockTable
  938. // GetPixelClockTable
  939. /****************************************************************************/
  940. //Major revision=1., Minor revision=1
  941. typedef struct _PIXEL_CLOCK_PARAMETERS
  942. {
  943. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  944. // 0 means disable PPLL
  945. USHORT usRefDiv; // Reference divider
  946. USHORT usFbDiv; // feedback divider
  947. UCHAR ucPostDiv; // post divider
  948. UCHAR ucFracFbDiv; // fractional feedback divider
  949. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  950. UCHAR ucRefDivSrc; // ATOM_PJITTER or ATO_NONPJITTER
  951. UCHAR ucCRTC; // Which CRTC uses this Ppll
  952. UCHAR ucPadding;
  953. }PIXEL_CLOCK_PARAMETERS;
  954. //Major revision=1., Minor revision=2, add ucMiscIfno
  955. //ucMiscInfo:
  956. #define MISC_FORCE_REPROG_PIXEL_CLOCK 0x1
  957. #define MISC_DEVICE_INDEX_MASK 0xF0
  958. #define MISC_DEVICE_INDEX_SHIFT 4
  959. typedef struct _PIXEL_CLOCK_PARAMETERS_V2
  960. {
  961. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  962. // 0 means disable PPLL
  963. USHORT usRefDiv; // Reference divider
  964. USHORT usFbDiv; // feedback divider
  965. UCHAR ucPostDiv; // post divider
  966. UCHAR ucFracFbDiv; // fractional feedback divider
  967. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  968. UCHAR ucRefDivSrc; // ATOM_PJITTER or ATO_NONPJITTER
  969. UCHAR ucCRTC; // Which CRTC uses this Ppll
  970. UCHAR ucMiscInfo; // Different bits for different purpose, bit [7:4] as device index, bit[0]=Force prog
  971. }PIXEL_CLOCK_PARAMETERS_V2;
  972. //Major revision=1., Minor revision=3, structure/definition change
  973. //ucEncoderMode:
  974. //ATOM_ENCODER_MODE_DP
  975. //ATOM_ENOCDER_MODE_LVDS
  976. //ATOM_ENOCDER_MODE_DVI
  977. //ATOM_ENOCDER_MODE_HDMI
  978. //ATOM_ENOCDER_MODE_SDVO
  979. //ATOM_ENCODER_MODE_TV 13
  980. //ATOM_ENCODER_MODE_CV 14
  981. //ATOM_ENCODER_MODE_CRT 15
  982. //ucDVOConfig
  983. //#define DVO_ENCODER_CONFIG_RATE_SEL 0x01
  984. //#define DVO_ENCODER_CONFIG_DDR_SPEED 0x00
  985. //#define DVO_ENCODER_CONFIG_SDR_SPEED 0x01
  986. //#define DVO_ENCODER_CONFIG_OUTPUT_SEL 0x0c
  987. //#define DVO_ENCODER_CONFIG_LOW12BIT 0x00
  988. //#define DVO_ENCODER_CONFIG_UPPER12BIT 0x04
  989. //#define DVO_ENCODER_CONFIG_24BIT 0x08
  990. //ucMiscInfo: also changed, see below
  991. #define PIXEL_CLOCK_MISC_FORCE_PROG_PPLL 0x01
  992. #define PIXEL_CLOCK_MISC_VGA_MODE 0x02
  993. #define PIXEL_CLOCK_MISC_CRTC_SEL_MASK 0x04
  994. #define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1 0x00
  995. #define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2 0x04
  996. #define PIXEL_CLOCK_MISC_USE_ENGINE_FOR_DISPCLK 0x08
  997. #define PIXEL_CLOCK_MISC_REF_DIV_SRC 0x10
  998. // V1.4 for RoadRunner
  999. #define PIXEL_CLOCK_V4_MISC_SS_ENABLE 0x10
  1000. #define PIXEL_CLOCK_V4_MISC_COHERENT_MODE 0x20
  1001. typedef struct _PIXEL_CLOCK_PARAMETERS_V3
  1002. {
  1003. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1004. // 0 means disable PPLL. For VGA PPLL,make sure this value is not 0.
  1005. USHORT usRefDiv; // Reference divider
  1006. USHORT usFbDiv; // feedback divider
  1007. UCHAR ucPostDiv; // post divider
  1008. UCHAR ucFracFbDiv; // fractional feedback divider
  1009. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1010. UCHAR ucTransmitterId; // graphic encoder id defined in objectId.h
  1011. union
  1012. {
  1013. UCHAR ucEncoderMode; // encoder type defined as ATOM_ENCODER_MODE_DP/DVI/HDMI/
  1014. UCHAR ucDVOConfig; // when use DVO, need to know SDR/DDR, 12bit or 24bit
  1015. };
  1016. UCHAR ucMiscInfo; // bit[0]=Force program, bit[1]= set pclk for VGA, b[2]= CRTC sel
  1017. // bit[3]=0:use PPLL for dispclk source, =1: use engine clock for dispclock source
  1018. // bit[4]=0:use XTALIN as the source of reference divider,=1 use the pre-defined clock as the source of reference divider
  1019. }PIXEL_CLOCK_PARAMETERS_V3;
  1020. #define PIXEL_CLOCK_PARAMETERS_LAST PIXEL_CLOCK_PARAMETERS_V2
  1021. #define GET_PIXEL_CLOCK_PS_ALLOCATION PIXEL_CLOCK_PARAMETERS_LAST
  1022. typedef struct _PIXEL_CLOCK_PARAMETERS_V5
  1023. {
  1024. UCHAR ucCRTC; // ATOM_CRTC1~6, indicate the CRTC controller to
  1025. // drive the pixel clock. not used for DCPLL case.
  1026. union{
  1027. UCHAR ucReserved;
  1028. UCHAR ucFracFbDiv; // [gphan] temporary to prevent build problem. remove it after driver code is changed.
  1029. };
  1030. USHORT usPixelClock; // target the pixel clock to drive the CRTC timing
  1031. // 0 means disable PPLL/DCPLL.
  1032. USHORT usFbDiv; // feedback divider integer part.
  1033. UCHAR ucPostDiv; // post divider.
  1034. UCHAR ucRefDiv; // Reference divider
  1035. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2/ATOM_DCPLL
  1036. UCHAR ucTransmitterID; // ASIC encoder id defined in objectId.h,
  1037. // indicate which graphic encoder will be used.
  1038. UCHAR ucEncoderMode; // Encoder mode:
  1039. UCHAR ucMiscInfo; // bit[0]= Force program PPLL
  1040. // bit[1]= when VGA timing is used.
  1041. // bit[3:2]= HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:32bpp
  1042. // bit[4]= RefClock source for PPLL.
  1043. // =0: XTLAIN( default mode )
  1044. // =1: other external clock source, which is pre-defined
  1045. // by VBIOS depend on the feature required.
  1046. // bit[7:5]: reserved.
  1047. ULONG ulFbDivDecFrac; // 20 bit feedback divider decimal fraction part, range from 1~999999 ( 0.000001 to 0.999999 )
  1048. }PIXEL_CLOCK_PARAMETERS_V5;
  1049. #define PIXEL_CLOCK_V5_MISC_FORCE_PROG_PPLL 0x01
  1050. #define PIXEL_CLOCK_V5_MISC_VGA_MODE 0x02
  1051. #define PIXEL_CLOCK_V5_MISC_HDMI_BPP_MASK 0x0c
  1052. #define PIXEL_CLOCK_V5_MISC_HDMI_24BPP 0x00
  1053. #define PIXEL_CLOCK_V5_MISC_HDMI_30BPP 0x04
  1054. #define PIXEL_CLOCK_V5_MISC_HDMI_32BPP 0x08
  1055. #define PIXEL_CLOCK_V5_MISC_REF_DIV_SRC 0x10
  1056. typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2
  1057. {
  1058. PIXEL_CLOCK_PARAMETERS_V3 sDispClkInput;
  1059. }GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2;
  1060. typedef struct _GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2
  1061. {
  1062. UCHAR ucStatus;
  1063. UCHAR ucRefDivSrc; // =1: reference clock source from XTALIN, =0: source from PCIE ref clock
  1064. UCHAR ucReserved[2];
  1065. }GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2;
  1066. typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3
  1067. {
  1068. PIXEL_CLOCK_PARAMETERS_V5 sDispClkInput;
  1069. }GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3;
  1070. /****************************************************************************/
  1071. // Structures used by AdjustDisplayPllTable
  1072. /****************************************************************************/
  1073. typedef struct _ADJUST_DISPLAY_PLL_PARAMETERS
  1074. {
  1075. USHORT usPixelClock;
  1076. UCHAR ucTransmitterID;
  1077. UCHAR ucEncodeMode;
  1078. union
  1079. {
  1080. UCHAR ucDVOConfig; //if DVO, need passing link rate and output 12bitlow or 24bit
  1081. UCHAR ucConfig; //if none DVO, not defined yet
  1082. };
  1083. UCHAR ucReserved[3];
  1084. }ADJUST_DISPLAY_PLL_PARAMETERS;
  1085. #define ADJUST_DISPLAY_CONFIG_SS_ENABLE 0x10
  1086. #define ADJUST_DISPLAY_PLL_PS_ALLOCATION ADJUST_DISPLAY_PLL_PARAMETERS
  1087. typedef struct _ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3
  1088. {
  1089. USHORT usPixelClock; // target pixel clock
  1090. UCHAR ucTransmitterID; // transmitter id defined in objectid.h
  1091. UCHAR ucEncodeMode; // encoder mode: CRT, LVDS, DP, TMDS or HDMI
  1092. UCHAR ucDispPllConfig; // display pll configure parameter defined as following DISPPLL_CONFIG_XXXX
  1093. UCHAR ucReserved[3];
  1094. }ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3;
  1095. // usDispPllConfig v1.2 for RoadRunner
  1096. #define DISPPLL_CONFIG_DVO_RATE_SEL 0x0001 // need only when ucTransmitterID = DVO
  1097. #define DISPPLL_CONFIG_DVO_DDR_SPEED 0x0000 // need only when ucTransmitterID = DVO
  1098. #define DISPPLL_CONFIG_DVO_SDR_SPEED 0x0001 // need only when ucTransmitterID = DVO
  1099. #define DISPPLL_CONFIG_DVO_OUTPUT_SEL 0x000c // need only when ucTransmitterID = DVO
  1100. #define DISPPLL_CONFIG_DVO_LOW12BIT 0x0000 // need only when ucTransmitterID = DVO
  1101. #define DISPPLL_CONFIG_DVO_UPPER12BIT 0x0004 // need only when ucTransmitterID = DVO
  1102. #define DISPPLL_CONFIG_DVO_24BIT 0x0008 // need only when ucTransmitterID = DVO
  1103. #define DISPPLL_CONFIG_SS_ENABLE 0x0010 // Only used when ucEncoderMode = DP or LVDS
  1104. #define DISPPLL_CONFIG_COHERENT_MODE 0x0020 // Only used when ucEncoderMode = TMDS or HDMI
  1105. #define DISPPLL_CONFIG_DUAL_LINK 0x0040 // Only used when ucEncoderMode = TMDS or LVDS
  1106. typedef struct _ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3
  1107. {
  1108. ULONG ulDispPllFreq; // return display PPLL freq which is used to generate the pixclock, and related idclk, symclk etc
  1109. UCHAR ucRefDiv; // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider and post_div ( if it is not given )
  1110. UCHAR ucPostDiv; // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider
  1111. UCHAR ucReserved[2];
  1112. }ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3;
  1113. typedef struct _ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3
  1114. {
  1115. union
  1116. {
  1117. ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3 sInput;
  1118. ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3 sOutput;
  1119. };
  1120. } ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3;
  1121. /****************************************************************************/
  1122. // Structures used by EnableYUVTable
  1123. /****************************************************************************/
  1124. typedef struct _ENABLE_YUV_PARAMETERS
  1125. {
  1126. UCHAR ucEnable; // ATOM_ENABLE:Enable YUV or ATOM_DISABLE:Disable YUV (RGB)
  1127. UCHAR ucCRTC; // Which CRTC needs this YUV or RGB format
  1128. UCHAR ucPadding[2];
  1129. }ENABLE_YUV_PARAMETERS;
  1130. #define ENABLE_YUV_PS_ALLOCATION ENABLE_YUV_PARAMETERS
  1131. /****************************************************************************/
  1132. // Structures used by GetMemoryClockTable
  1133. /****************************************************************************/
  1134. typedef struct _GET_MEMORY_CLOCK_PARAMETERS
  1135. {
  1136. ULONG ulReturnMemoryClock; // current memory speed in 10KHz unit
  1137. } GET_MEMORY_CLOCK_PARAMETERS;
  1138. #define GET_MEMORY_CLOCK_PS_ALLOCATION GET_MEMORY_CLOCK_PARAMETERS
  1139. /****************************************************************************/
  1140. // Structures used by GetEngineClockTable
  1141. /****************************************************************************/
  1142. typedef struct _GET_ENGINE_CLOCK_PARAMETERS
  1143. {
  1144. ULONG ulReturnEngineClock; // current engine speed in 10KHz unit
  1145. } GET_ENGINE_CLOCK_PARAMETERS;
  1146. #define GET_ENGINE_CLOCK_PS_ALLOCATION GET_ENGINE_CLOCK_PARAMETERS
  1147. /****************************************************************************/
  1148. // Following Structures and constant may be obsolete
  1149. /****************************************************************************/
  1150. //Maxium 8 bytes,the data read in will be placed in the parameter space.
  1151. //Read operaion successeful when the paramter space is non-zero, otherwise read operation failed
  1152. typedef struct _READ_EDID_FROM_HW_I2C_DATA_PARAMETERS
  1153. {
  1154. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1155. USHORT usVRAMAddress; //Adress in Frame Buffer where to pace raw EDID
  1156. USHORT usStatus; //When use output: lower byte EDID checksum, high byte hardware status
  1157. //WHen use input: lower byte as 'byte to read':currently limited to 128byte or 1byte
  1158. UCHAR ucSlaveAddr; //Read from which slave
  1159. UCHAR ucLineNumber; //Read from which HW assisted line
  1160. }READ_EDID_FROM_HW_I2C_DATA_PARAMETERS;
  1161. #define READ_EDID_FROM_HW_I2C_DATA_PS_ALLOCATION READ_EDID_FROM_HW_I2C_DATA_PARAMETERS
  1162. #define ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSDATABYTE 0
  1163. #define ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSTWODATABYTES 1
  1164. #define ATOM_WRITE_I2C_FORMAT_PSCOUNTER_PSOFFSET_IDDATABLOCK 2
  1165. #define ATOM_WRITE_I2C_FORMAT_PSCOUNTER_IDOFFSET_PLUS_IDDATABLOCK 3
  1166. #define ATOM_WRITE_I2C_FORMAT_IDCOUNTER_IDOFFSET_IDDATABLOCK 4
  1167. typedef struct _WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1168. {
  1169. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1170. USHORT usByteOffset; //Write to which byte
  1171. //Upper portion of usByteOffset is Format of data
  1172. //1bytePS+offsetPS
  1173. //2bytesPS+offsetPS
  1174. //blockID+offsetPS
  1175. //blockID+offsetID
  1176. //blockID+counterID+offsetID
  1177. UCHAR ucData; //PS data1
  1178. UCHAR ucStatus; //Status byte 1=success, 2=failure, Also is used as PS data2
  1179. UCHAR ucSlaveAddr; //Write to which slave
  1180. UCHAR ucLineNumber; //Write from which HW assisted line
  1181. }WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS;
  1182. #define WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1183. typedef struct _SET_UP_HW_I2C_DATA_PARAMETERS
  1184. {
  1185. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1186. UCHAR ucSlaveAddr; //Write to which slave
  1187. UCHAR ucLineNumber; //Write from which HW assisted line
  1188. }SET_UP_HW_I2C_DATA_PARAMETERS;
  1189. /**************************************************************************/
  1190. #define SPEED_FAN_CONTROL_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1191. /****************************************************************************/
  1192. // Structures used by PowerConnectorDetectionTable
  1193. /****************************************************************************/
  1194. typedef struct _POWER_CONNECTOR_DETECTION_PARAMETERS
  1195. {
  1196. UCHAR ucPowerConnectorStatus; //Used for return value 0: detected, 1:not detected
  1197. UCHAR ucPwrBehaviorId;
  1198. USHORT usPwrBudget; //how much power currently boot to in unit of watt
  1199. }POWER_CONNECTOR_DETECTION_PARAMETERS;
  1200. typedef struct POWER_CONNECTOR_DETECTION_PS_ALLOCATION
  1201. {
  1202. UCHAR ucPowerConnectorStatus; //Used for return value 0: detected, 1:not detected
  1203. UCHAR ucReserved;
  1204. USHORT usPwrBudget; //how much power currently boot to in unit of watt
  1205. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  1206. }POWER_CONNECTOR_DETECTION_PS_ALLOCATION;
  1207. /****************************LVDS SS Command Table Definitions**********************/
  1208. /****************************************************************************/
  1209. // Structures used by EnableSpreadSpectrumOnPPLLTable
  1210. /****************************************************************************/
  1211. typedef struct _ENABLE_LVDS_SS_PARAMETERS
  1212. {
  1213. USHORT usSpreadSpectrumPercentage;
  1214. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1215. UCHAR ucSpreadSpectrumStepSize_Delay; //bits3:2 SS_STEP_SIZE; bit 6:4 SS_DELAY
  1216. UCHAR ucEnable; //ATOM_ENABLE or ATOM_DISABLE
  1217. UCHAR ucPadding[3];
  1218. }ENABLE_LVDS_SS_PARAMETERS;
  1219. //ucTableFormatRevision=1,ucTableContentRevision=2
  1220. typedef struct _ENABLE_LVDS_SS_PARAMETERS_V2
  1221. {
  1222. USHORT usSpreadSpectrumPercentage;
  1223. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1224. UCHAR ucSpreadSpectrumStep; //
  1225. UCHAR ucEnable; //ATOM_ENABLE or ATOM_DISABLE
  1226. UCHAR ucSpreadSpectrumDelay;
  1227. UCHAR ucSpreadSpectrumRange;
  1228. UCHAR ucPadding;
  1229. }ENABLE_LVDS_SS_PARAMETERS_V2;
  1230. //This new structure is based on ENABLE_LVDS_SS_PARAMETERS but expands to SS on PPLL, so other devices can use SS.
  1231. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL
  1232. {
  1233. USHORT usSpreadSpectrumPercentage;
  1234. UCHAR ucSpreadSpectrumType; // Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1235. UCHAR ucSpreadSpectrumStep; //
  1236. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1237. UCHAR ucSpreadSpectrumDelay;
  1238. UCHAR ucSpreadSpectrumRange;
  1239. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2
  1240. }ENABLE_SPREAD_SPECTRUM_ON_PPLL;
  1241. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2
  1242. {
  1243. USHORT usSpreadSpectrumPercentage;
  1244. UCHAR ucSpreadSpectrumType; // Bit[0]: 0-Down Spread,1-Center Spread.
  1245. // Bit[1]: 1-Ext. 0-Int.
  1246. // Bit[3:2]: =0 P1PLL =1 P2PLL =2 DCPLL
  1247. // Bits[7:4] reserved
  1248. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1249. USHORT usSpreadSpectrumAmount; // Includes SS_AMOUNT_FBDIV[7:0] and SS_AMOUNT_NFRAC_SLIP[11:8]
  1250. USHORT usSpreadSpectrumStep; // SS_STEP_SIZE_DSFRAC
  1251. }ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2;
  1252. #define ATOM_PPLL_SS_TYPE_V2_DOWN_SPREAD 0x00
  1253. #define ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD 0x01
  1254. #define ATOM_PPLL_SS_TYPE_V2_EXT_SPREAD 0x02
  1255. #define ATOM_PPLL_SS_TYPE_V2_PPLL_SEL_MASK 0x0c
  1256. #define ATOM_PPLL_SS_TYPE_V2_P1PLL 0x00
  1257. #define ATOM_PPLL_SS_TYPE_V2_P2PLL 0x04
  1258. #define ATOM_PPLL_SS_TYPE_V2_DCPLL 0x08
  1259. #define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK 0x00FF
  1260. #define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_SHIFT 0
  1261. #define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK 0x0F00
  1262. #define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT 8
  1263. #define ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION ENABLE_SPREAD_SPECTRUM_ON_PPLL
  1264. /**************************************************************************/
  1265. typedef struct _SET_PIXEL_CLOCK_PS_ALLOCATION
  1266. {
  1267. PIXEL_CLOCK_PARAMETERS sPCLKInput;
  1268. ENABLE_SPREAD_SPECTRUM_ON_PPLL sReserved;//Caller doesn't need to init this portion
  1269. }SET_PIXEL_CLOCK_PS_ALLOCATION;
  1270. #define ENABLE_VGA_RENDER_PS_ALLOCATION SET_PIXEL_CLOCK_PS_ALLOCATION
  1271. /****************************************************************************/
  1272. // Structures used by ###
  1273. /****************************************************************************/
  1274. typedef struct _MEMORY_TRAINING_PARAMETERS
  1275. {
  1276. ULONG ulTargetMemoryClock; //In 10Khz unit
  1277. }MEMORY_TRAINING_PARAMETERS;
  1278. #define MEMORY_TRAINING_PS_ALLOCATION MEMORY_TRAINING_PARAMETERS
  1279. /****************************LVDS and other encoder command table definitions **********************/
  1280. /****************************************************************************/
  1281. // Structures used by LVDSEncoderControlTable (Before DCE30)
  1282. // LVTMAEncoderControlTable (Before DCE30)
  1283. // TMDSAEncoderControlTable (Before DCE30)
  1284. /****************************************************************************/
  1285. typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS
  1286. {
  1287. USHORT usPixelClock; // in 10KHz; for bios convenient
  1288. UCHAR ucMisc; // bit0=0: Enable single link
  1289. // =1: Enable dual link
  1290. // Bit1=0: 666RGB
  1291. // =1: 888RGB
  1292. UCHAR ucAction; // 0: turn off encoder
  1293. // 1: setup and turn on encoder
  1294. }LVDS_ENCODER_CONTROL_PARAMETERS;
  1295. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION LVDS_ENCODER_CONTROL_PARAMETERS
  1296. #define TMDS1_ENCODER_CONTROL_PARAMETERS LVDS_ENCODER_CONTROL_PARAMETERS
  1297. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION TMDS1_ENCODER_CONTROL_PARAMETERS
  1298. #define TMDS2_ENCODER_CONTROL_PARAMETERS TMDS1_ENCODER_CONTROL_PARAMETERS
  1299. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION TMDS2_ENCODER_CONTROL_PARAMETERS
  1300. //ucTableFormatRevision=1,ucTableContentRevision=2
  1301. typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1302. {
  1303. USHORT usPixelClock; // in 10KHz; for bios convenient
  1304. UCHAR ucMisc; // see PANEL_ENCODER_MISC_xx defintions below
  1305. UCHAR ucAction; // 0: turn off encoder
  1306. // 1: setup and turn on encoder
  1307. UCHAR ucTruncate; // bit0=0: Disable truncate
  1308. // =1: Enable truncate
  1309. // bit4=0: 666RGB
  1310. // =1: 888RGB
  1311. UCHAR ucSpatial; // bit0=0: Disable spatial dithering
  1312. // =1: Enable spatial dithering
  1313. // bit4=0: 666RGB
  1314. // =1: 888RGB
  1315. UCHAR ucTemporal; // bit0=0: Disable temporal dithering
  1316. // =1: Enable temporal dithering
  1317. // bit4=0: 666RGB
  1318. // =1: 888RGB
  1319. // bit5=0: Gray level 2
  1320. // =1: Gray level 4
  1321. UCHAR ucFRC; // bit4=0: 25FRC_SEL pattern E
  1322. // =1: 25FRC_SEL pattern F
  1323. // bit6:5=0: 50FRC_SEL pattern A
  1324. // =1: 50FRC_SEL pattern B
  1325. // =2: 50FRC_SEL pattern C
  1326. // =3: 50FRC_SEL pattern D
  1327. // bit7=0: 75FRC_SEL pattern E
  1328. // =1: 75FRC_SEL pattern F
  1329. }LVDS_ENCODER_CONTROL_PARAMETERS_V2;
  1330. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1331. #define TMDS1_ENCODER_CONTROL_PARAMETERS_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1332. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS1_ENCODER_CONTROL_PARAMETERS_V2
  1333. #define TMDS2_ENCODER_CONTROL_PARAMETERS_V2 TMDS1_ENCODER_CONTROL_PARAMETERS_V2
  1334. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS2_ENCODER_CONTROL_PARAMETERS_V2
  1335. #define LVDS_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1336. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1337. #define TMDS1_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1338. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS1_ENCODER_CONTROL_PARAMETERS_V3
  1339. #define TMDS2_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1340. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS2_ENCODER_CONTROL_PARAMETERS_V3
  1341. /****************************************************************************/
  1342. // Structures used by ###
  1343. /****************************************************************************/
  1344. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS
  1345. {
  1346. UCHAR ucEnable; // Enable or Disable External TMDS encoder
  1347. UCHAR ucMisc; // Bit0=0:Enable Single link;=1:Enable Dual link;Bit1 {=0:666RGB, =1:888RGB}
  1348. UCHAR ucPadding[2];
  1349. }ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS;
  1350. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION
  1351. {
  1352. ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS sXTmdsEncoder;
  1353. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  1354. }ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION;
  1355. #define ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1356. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2
  1357. {
  1358. ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2 sXTmdsEncoder;
  1359. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  1360. }ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2;
  1361. typedef struct _EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION
  1362. {
  1363. DIG_ENCODER_CONTROL_PARAMETERS sDigEncoder;
  1364. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  1365. }EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION;
  1366. /****************************************************************************/
  1367. // Structures used by DVOEncoderControlTable
  1368. /****************************************************************************/
  1369. //ucTableFormatRevision=1,ucTableContentRevision=3
  1370. //ucDVOConfig:
  1371. #define DVO_ENCODER_CONFIG_RATE_SEL 0x01
  1372. #define DVO_ENCODER_CONFIG_DDR_SPEED 0x00
  1373. #define DVO_ENCODER_CONFIG_SDR_SPEED 0x01
  1374. #define DVO_ENCODER_CONFIG_OUTPUT_SEL 0x0c
  1375. #define DVO_ENCODER_CONFIG_LOW12BIT 0x00
  1376. #define DVO_ENCODER_CONFIG_UPPER12BIT 0x04
  1377. #define DVO_ENCODER_CONFIG_24BIT 0x08
  1378. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS_V3
  1379. {
  1380. USHORT usPixelClock;
  1381. UCHAR ucDVOConfig;
  1382. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  1383. UCHAR ucReseved[4];
  1384. }DVO_ENCODER_CONTROL_PARAMETERS_V3;
  1385. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 DVO_ENCODER_CONTROL_PARAMETERS_V3
  1386. //ucTableFormatRevision=1
  1387. //ucTableContentRevision=3 structure is not changed but usMisc add bit 1 as another input for
  1388. // bit1=0: non-coherent mode
  1389. // =1: coherent mode
  1390. //==========================================================================================
  1391. //Only change is here next time when changing encoder parameter definitions again!
  1392. #define LVDS_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1393. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_LAST LVDS_ENCODER_CONTROL_PARAMETERS_LAST
  1394. #define TMDS1_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1395. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS1_ENCODER_CONTROL_PARAMETERS_LAST
  1396. #define TMDS2_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1397. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS2_ENCODER_CONTROL_PARAMETERS_LAST
  1398. #define DVO_ENCODER_CONTROL_PARAMETERS_LAST DVO_ENCODER_CONTROL_PARAMETERS
  1399. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_LAST DVO_ENCODER_CONTROL_PS_ALLOCATION
  1400. //==========================================================================================
  1401. #define PANEL_ENCODER_MISC_DUAL 0x01
  1402. #define PANEL_ENCODER_MISC_COHERENT 0x02
  1403. #define PANEL_ENCODER_MISC_TMDS_LINKB 0x04
  1404. #define PANEL_ENCODER_MISC_HDMI_TYPE 0x08
  1405. #define PANEL_ENCODER_ACTION_DISABLE ATOM_DISABLE
  1406. #define PANEL_ENCODER_ACTION_ENABLE ATOM_ENABLE
  1407. #define PANEL_ENCODER_ACTION_COHERENTSEQ (ATOM_ENABLE+1)
  1408. #define PANEL_ENCODER_TRUNCATE_EN 0x01
  1409. #define PANEL_ENCODER_TRUNCATE_DEPTH 0x10
  1410. #define PANEL_ENCODER_SPATIAL_DITHER_EN 0x01
  1411. #define PANEL_ENCODER_SPATIAL_DITHER_DEPTH 0x10
  1412. #define PANEL_ENCODER_TEMPORAL_DITHER_EN 0x01
  1413. #define PANEL_ENCODER_TEMPORAL_DITHER_DEPTH 0x10
  1414. #define PANEL_ENCODER_TEMPORAL_LEVEL_4 0x20
  1415. #define PANEL_ENCODER_25FRC_MASK 0x10
  1416. #define PANEL_ENCODER_25FRC_E 0x00
  1417. #define PANEL_ENCODER_25FRC_F 0x10
  1418. #define PANEL_ENCODER_50FRC_MASK 0x60
  1419. #define PANEL_ENCODER_50FRC_A 0x00
  1420. #define PANEL_ENCODER_50FRC_B 0x20
  1421. #define PANEL_ENCODER_50FRC_C 0x40
  1422. #define PANEL_ENCODER_50FRC_D 0x60
  1423. #define PANEL_ENCODER_75FRC_MASK 0x80
  1424. #define PANEL_ENCODER_75FRC_E 0x00
  1425. #define PANEL_ENCODER_75FRC_F 0x80
  1426. /****************************************************************************/
  1427. // Structures used by SetVoltageTable
  1428. /****************************************************************************/
  1429. #define SET_VOLTAGE_TYPE_ASIC_VDDC 1
  1430. #define SET_VOLTAGE_TYPE_ASIC_MVDDC 2
  1431. #define SET_VOLTAGE_TYPE_ASIC_MVDDQ 3
  1432. #define SET_VOLTAGE_TYPE_ASIC_VDDCI 4
  1433. #define SET_VOLTAGE_INIT_MODE 5
  1434. #define SET_VOLTAGE_GET_MAX_VOLTAGE 6 //Gets the Max. voltage for the soldered Asic
  1435. #define SET_ASIC_VOLTAGE_MODE_ALL_SOURCE 0x1
  1436. #define SET_ASIC_VOLTAGE_MODE_SOURCE_A 0x2
  1437. #define SET_ASIC_VOLTAGE_MODE_SOURCE_B 0x4
  1438. #define SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE 0x0
  1439. #define SET_ASIC_VOLTAGE_MODE_GET_GPIOVAL 0x1
  1440. #define SET_ASIC_VOLTAGE_MODE_GET_GPIOMASK 0x2
  1441. typedef struct _SET_VOLTAGE_PARAMETERS
  1442. {
  1443. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ
  1444. UCHAR ucVoltageMode; // To set all, to set source A or source B or ...
  1445. UCHAR ucVoltageIndex; // An index to tell which voltage level
  1446. UCHAR ucReserved;
  1447. }SET_VOLTAGE_PARAMETERS;
  1448. typedef struct _SET_VOLTAGE_PARAMETERS_V2
  1449. {
  1450. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ
  1451. UCHAR ucVoltageMode; // Not used, maybe use for state machine for differen power mode
  1452. USHORT usVoltageLevel; // real voltage level
  1453. }SET_VOLTAGE_PARAMETERS_V2;
  1454. typedef struct _SET_VOLTAGE_PS_ALLOCATION
  1455. {
  1456. SET_VOLTAGE_PARAMETERS sASICSetVoltage;
  1457. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  1458. }SET_VOLTAGE_PS_ALLOCATION;
  1459. /****************************************************************************/
  1460. // Structures used by TVEncoderControlTable
  1461. /****************************************************************************/
  1462. typedef struct _TV_ENCODER_CONTROL_PARAMETERS
  1463. {
  1464. USHORT usPixelClock; // in 10KHz; for bios convenient
  1465. UCHAR ucTvStandard; // See definition "ATOM_TV_NTSC ..."
  1466. UCHAR ucAction; // 0: turn off encoder
  1467. // 1: setup and turn on encoder
  1468. }TV_ENCODER_CONTROL_PARAMETERS;
  1469. typedef struct _TV_ENCODER_CONTROL_PS_ALLOCATION
  1470. {
  1471. TV_ENCODER_CONTROL_PARAMETERS sTVEncoder;
  1472. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; // Don't set this one
  1473. }TV_ENCODER_CONTROL_PS_ALLOCATION;
  1474. //==============================Data Table Portion====================================
  1475. /****************************************************************************/
  1476. // Structure used in Data.mtb
  1477. /****************************************************************************/
  1478. typedef struct _ATOM_MASTER_LIST_OF_DATA_TABLES
  1479. {
  1480. USHORT UtilityPipeLine; // Offest for the utility to get parser info,Don't change this position!
  1481. USHORT MultimediaCapabilityInfo; // Only used by MM Lib,latest version 1.1, not configuable from Bios, need to include the table to build Bios
  1482. USHORT MultimediaConfigInfo; // Only used by MM Lib,latest version 2.1, not configuable from Bios, need to include the table to build Bios
  1483. USHORT StandardVESA_Timing; // Only used by Bios
  1484. USHORT FirmwareInfo; // Shared by various SW components,latest version 1.4
  1485. USHORT DAC_Info; // Will be obsolete from R600
  1486. USHORT LVDS_Info; // Shared by various SW components,latest version 1.1
  1487. USHORT TMDS_Info; // Will be obsolete from R600
  1488. USHORT AnalogTV_Info; // Shared by various SW components,latest version 1.1
  1489. USHORT SupportedDevicesInfo; // Will be obsolete from R600
  1490. USHORT GPIO_I2C_Info; // Shared by various SW components,latest version 1.2 will be used from R600
  1491. USHORT VRAM_UsageByFirmware; // Shared by various SW components,latest version 1.3 will be used from R600
  1492. USHORT GPIO_Pin_LUT; // Shared by various SW components,latest version 1.1
  1493. USHORT VESA_ToInternalModeLUT; // Only used by Bios
  1494. USHORT ComponentVideoInfo; // Shared by various SW components,latest version 2.1 will be used from R600
  1495. USHORT PowerPlayInfo; // Shared by various SW components,latest version 2.1,new design from R600
  1496. USHORT CompassionateData; // Will be obsolete from R600
  1497. USHORT SaveRestoreInfo; // Only used by Bios
  1498. USHORT PPLL_SS_Info; // Shared by various SW components,latest version 1.2, used to call SS_Info, change to new name because of int ASIC SS info
  1499. USHORT OemInfo; // Defined and used by external SW, should be obsolete soon
  1500. USHORT XTMDS_Info; // Will be obsolete from R600
  1501. USHORT MclkSS_Info; // Shared by various SW components,latest version 1.1, only enabled when ext SS chip is used
  1502. USHORT Object_Header; // Shared by various SW components,latest version 1.1
  1503. USHORT IndirectIOAccess; // Only used by Bios,this table position can't change at all!!
  1504. USHORT MC_InitParameter; // Only used by command table
  1505. USHORT ASIC_VDDC_Info; // Will be obsolete from R600
  1506. USHORT ASIC_InternalSS_Info; // New tabel name from R600, used to be called "ASIC_MVDDC_Info"
  1507. USHORT TV_VideoMode; // Only used by command table
  1508. USHORT VRAM_Info; // Only used by command table, latest version 1.3
  1509. USHORT MemoryTrainingInfo; // Used for VBIOS and Diag utility for memory training purpose since R600. the new table rev start from 2.1
  1510. USHORT IntegratedSystemInfo; // Shared by various SW components
  1511. USHORT ASIC_ProfilingInfo; // New table name from R600, used to be called "ASIC_VDDCI_Info" for pre-R600
  1512. USHORT VoltageObjectInfo; // Shared by various SW components, latest version 1.1
  1513. USHORT PowerSourceInfo; // Shared by various SW components, latest versoin 1.1
  1514. }ATOM_MASTER_LIST_OF_DATA_TABLES;
  1515. typedef struct _ATOM_MASTER_DATA_TABLE
  1516. {
  1517. ATOM_COMMON_TABLE_HEADER sHeader;
  1518. ATOM_MASTER_LIST_OF_DATA_TABLES ListOfDataTables;
  1519. }ATOM_MASTER_DATA_TABLE;
  1520. /****************************************************************************/
  1521. // Structure used in MultimediaCapabilityInfoTable
  1522. /****************************************************************************/
  1523. typedef struct _ATOM_MULTIMEDIA_CAPABILITY_INFO
  1524. {
  1525. ATOM_COMMON_TABLE_HEADER sHeader;
  1526. ULONG ulSignature; // HW info table signature string "$ATI"
  1527. UCHAR ucI2C_Type; // I2C type (normal GP_IO, ImpactTV GP_IO, Dedicated I2C pin, etc)
  1528. UCHAR ucTV_OutInfo; // Type of TV out supported (3:0) and video out crystal frequency (6:4) and TV data port (7)
  1529. UCHAR ucVideoPortInfo; // Provides the video port capabilities
  1530. UCHAR ucHostPortInfo; // Provides host port configuration information
  1531. }ATOM_MULTIMEDIA_CAPABILITY_INFO;
  1532. /****************************************************************************/
  1533. // Structure used in MultimediaConfigInfoTable
  1534. /****************************************************************************/
  1535. typedef struct _ATOM_MULTIMEDIA_CONFIG_INFO
  1536. {
  1537. ATOM_COMMON_TABLE_HEADER sHeader;
  1538. ULONG ulSignature; // MM info table signature sting "$MMT"
  1539. UCHAR ucTunerInfo; // Type of tuner installed on the adapter (4:0) and video input for tuner (7:5)
  1540. UCHAR ucAudioChipInfo; // List the audio chip type (3:0) product type (4) and OEM revision (7:5)
  1541. UCHAR ucProductID; // Defines as OEM ID or ATI board ID dependent on product type setting
  1542. UCHAR ucMiscInfo1; // Tuner voltage (1:0) HW teletext support (3:2) FM audio decoder (5:4) reserved (6) audio scrambling (7)
  1543. UCHAR ucMiscInfo2; // I2S input config (0) I2S output config (1) I2S Audio Chip (4:2) SPDIF Output Config (5) reserved (7:6)
  1544. UCHAR ucMiscInfo3; // Video Decoder Type (3:0) Video In Standard/Crystal (7:4)
  1545. UCHAR ucMiscInfo4; // Video Decoder Host Config (2:0) reserved (7:3)
  1546. UCHAR ucVideoInput0Info;// Video Input 0 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  1547. UCHAR ucVideoInput1Info;// Video Input 1 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  1548. UCHAR ucVideoInput2Info;// Video Input 2 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  1549. UCHAR ucVideoInput3Info;// Video Input 3 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  1550. UCHAR ucVideoInput4Info;// Video Input 4 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  1551. }ATOM_MULTIMEDIA_CONFIG_INFO;
  1552. /****************************************************************************/
  1553. // Structures used in FirmwareInfoTable
  1554. /****************************************************************************/
  1555. // usBIOSCapability Defintion:
  1556. // Bit 0 = 0: Bios image is not Posted, =1:Bios image is Posted;
  1557. // Bit 1 = 0: Dual CRTC is not supported, =1: Dual CRTC is supported;
  1558. // Bit 2 = 0: Extended Desktop is not supported, =1: Extended Desktop is supported;
  1559. // Others: Reserved
  1560. #define ATOM_BIOS_INFO_ATOM_FIRMWARE_POSTED 0x0001
  1561. #define ATOM_BIOS_INFO_DUAL_CRTC_SUPPORT 0x0002
  1562. #define ATOM_BIOS_INFO_EXTENDED_DESKTOP_SUPPORT 0x0004
  1563. #define ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT 0x0008 // (valid from v1.1 ~v1.4):=1: memclk SS enable, =0 memclk SS disable.
  1564. #define ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT 0x0010 // (valid from v1.1 ~v1.4):=1: engclk SS enable, =0 engclk SS disable.
  1565. #define ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU 0x0020
  1566. #define ATOM_BIOS_INFO_WMI_SUPPORT 0x0040
  1567. #define ATOM_BIOS_INFO_PPMODE_ASSIGNGED_BY_SYSTEM 0x0080
  1568. #define ATOM_BIOS_INFO_HYPERMEMORY_SUPPORT 0x0100
  1569. #define ATOM_BIOS_INFO_HYPERMEMORY_SIZE_MASK 0x1E00
  1570. #define ATOM_BIOS_INFO_VPOST_WITHOUT_FIRST_MODE_SET 0x2000
  1571. #define ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE 0x4000
  1572. #define ATOM_BIOS_INFO_MEMORY_CLOCK_EXT_SS_SUPPORT 0x0008 // (valid from v2.1 ): =1: memclk ss enable with external ss chip
  1573. #define ATOM_BIOS_INFO_ENGINE_CLOCK_EXT_SS_SUPPORT 0x0010 // (valid from v2.1 ): =1: engclk ss enable with external ss chip
  1574. #ifndef _H2INC
  1575. //Please don't add or expand this bitfield structure below, this one will retire soon.!
  1576. typedef struct _ATOM_FIRMWARE_CAPABILITY
  1577. {
  1578. #if ATOM_BIG_ENDIAN
  1579. USHORT Reserved:3;
  1580. USHORT HyperMemory_Size:4;
  1581. USHORT HyperMemory_Support:1;
  1582. USHORT PPMode_Assigned:1;
  1583. USHORT WMI_SUPPORT:1;
  1584. USHORT GPUControlsBL:1;
  1585. USHORT EngineClockSS_Support:1;
  1586. USHORT MemoryClockSS_Support:1;
  1587. USHORT ExtendedDesktopSupport:1;
  1588. USHORT DualCRTC_Support:1;
  1589. USHORT FirmwarePosted:1;
  1590. #else
  1591. USHORT FirmwarePosted:1;
  1592. USHORT DualCRTC_Support:1;
  1593. USHORT ExtendedDesktopSupport:1;
  1594. USHORT MemoryClockSS_Support:1;
  1595. USHORT EngineClockSS_Support:1;
  1596. USHORT GPUControlsBL:1;
  1597. USHORT WMI_SUPPORT:1;
  1598. USHORT PPMode_Assigned:1;
  1599. USHORT HyperMemory_Support:1;
  1600. USHORT HyperMemory_Size:4;
  1601. USHORT Reserved:3;
  1602. #endif
  1603. }ATOM_FIRMWARE_CAPABILITY;
  1604. typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS
  1605. {
  1606. ATOM_FIRMWARE_CAPABILITY sbfAccess;
  1607. USHORT susAccess;
  1608. }ATOM_FIRMWARE_CAPABILITY_ACCESS;
  1609. #else
  1610. typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS
  1611. {
  1612. USHORT susAccess;
  1613. }ATOM_FIRMWARE_CAPABILITY_ACCESS;
  1614. #endif
  1615. typedef struct _ATOM_FIRMWARE_INFO
  1616. {
  1617. ATOM_COMMON_TABLE_HEADER sHeader;
  1618. ULONG ulFirmwareRevision;
  1619. ULONG ulDefaultEngineClock; //In 10Khz unit
  1620. ULONG ulDefaultMemoryClock; //In 10Khz unit
  1621. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  1622. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  1623. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  1624. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  1625. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  1626. ULONG ulASICMaxEngineClock; //In 10Khz unit
  1627. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  1628. UCHAR ucASICMaxTemperature;
  1629. UCHAR ucPadding[3]; //Don't use them
  1630. ULONG aulReservedForBIOS[3]; //Don't use them
  1631. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  1632. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  1633. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  1634. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  1635. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  1636. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  1637. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  1638. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  1639. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  1640. USHORT usMinPixelClockPLL_Output; //In 10Khz unit, the definitions above can't change!!!
  1641. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  1642. USHORT usReferenceClock; //In 10Khz unit
  1643. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  1644. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  1645. UCHAR ucDesign_ID; //Indicate what is the board design
  1646. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  1647. }ATOM_FIRMWARE_INFO;
  1648. typedef struct _ATOM_FIRMWARE_INFO_V1_2
  1649. {
  1650. ATOM_COMMON_TABLE_HEADER sHeader;
  1651. ULONG ulFirmwareRevision;
  1652. ULONG ulDefaultEngineClock; //In 10Khz unit
  1653. ULONG ulDefaultMemoryClock; //In 10Khz unit
  1654. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  1655. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  1656. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  1657. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  1658. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  1659. ULONG ulASICMaxEngineClock; //In 10Khz unit
  1660. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  1661. UCHAR ucASICMaxTemperature;
  1662. UCHAR ucMinAllowedBL_Level;
  1663. UCHAR ucPadding[2]; //Don't use them
  1664. ULONG aulReservedForBIOS[2]; //Don't use them
  1665. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  1666. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  1667. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  1668. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  1669. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  1670. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  1671. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  1672. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  1673. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  1674. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  1675. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  1676. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  1677. USHORT usReferenceClock; //In 10Khz unit
  1678. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  1679. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  1680. UCHAR ucDesign_ID; //Indicate what is the board design
  1681. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  1682. }ATOM_FIRMWARE_INFO_V1_2;
  1683. typedef struct _ATOM_FIRMWARE_INFO_V1_3
  1684. {
  1685. ATOM_COMMON_TABLE_HEADER sHeader;
  1686. ULONG ulFirmwareRevision;
  1687. ULONG ulDefaultEngineClock; //In 10Khz unit
  1688. ULONG ulDefaultMemoryClock; //In 10Khz unit
  1689. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  1690. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  1691. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  1692. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  1693. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  1694. ULONG ulASICMaxEngineClock; //In 10Khz unit
  1695. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  1696. UCHAR ucASICMaxTemperature;
  1697. UCHAR ucMinAllowedBL_Level;
  1698. UCHAR ucPadding[2]; //Don't use them
  1699. ULONG aulReservedForBIOS; //Don't use them
  1700. ULONG ul3DAccelerationEngineClock;//In 10Khz unit
  1701. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  1702. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  1703. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  1704. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  1705. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  1706. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  1707. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  1708. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  1709. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  1710. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  1711. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  1712. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  1713. USHORT usReferenceClock; //In 10Khz unit
  1714. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  1715. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  1716. UCHAR ucDesign_ID; //Indicate what is the board design
  1717. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  1718. }ATOM_FIRMWARE_INFO_V1_3;
  1719. typedef struct _ATOM_FIRMWARE_INFO_V1_4
  1720. {
  1721. ATOM_COMMON_TABLE_HEADER sHeader;
  1722. ULONG ulFirmwareRevision;
  1723. ULONG ulDefaultEngineClock; //In 10Khz unit
  1724. ULONG ulDefaultMemoryClock; //In 10Khz unit
  1725. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  1726. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  1727. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  1728. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  1729. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  1730. ULONG ulASICMaxEngineClock; //In 10Khz unit
  1731. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  1732. UCHAR ucASICMaxTemperature;
  1733. UCHAR ucMinAllowedBL_Level;
  1734. USHORT usBootUpVDDCVoltage; //In MV unit
  1735. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  1736. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  1737. ULONG ul3DAccelerationEngineClock;//In 10Khz unit
  1738. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  1739. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  1740. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  1741. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  1742. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  1743. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  1744. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  1745. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  1746. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  1747. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  1748. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  1749. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  1750. USHORT usReferenceClock; //In 10Khz unit
  1751. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  1752. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  1753. UCHAR ucDesign_ID; //Indicate what is the board design
  1754. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  1755. }ATOM_FIRMWARE_INFO_V1_4;
  1756. //the structure below to be used from Cypress
  1757. typedef struct _ATOM_FIRMWARE_INFO_V2_1
  1758. {
  1759. ATOM_COMMON_TABLE_HEADER sHeader;
  1760. ULONG ulFirmwareRevision;
  1761. ULONG ulDefaultEngineClock; //In 10Khz unit
  1762. ULONG ulDefaultMemoryClock; //In 10Khz unit
  1763. ULONG ulReserved1;
  1764. ULONG ulReserved2;
  1765. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  1766. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  1767. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  1768. ULONG ulBinaryAlteredInfo; //Was ulASICMaxEngineClock
  1769. ULONG ulDefaultDispEngineClkFreq; //In 10Khz unit
  1770. UCHAR ucReserved1; //Was ucASICMaxTemperature;
  1771. UCHAR ucMinAllowedBL_Level;
  1772. USHORT usBootUpVDDCVoltage; //In MV unit
  1773. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  1774. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  1775. ULONG ulReserved4; //Was ulAsicMaximumVoltage
  1776. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  1777. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  1778. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  1779. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  1780. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  1781. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  1782. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  1783. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  1784. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  1785. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  1786. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  1787. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  1788. USHORT usCoreReferenceClock; //In 10Khz unit
  1789. USHORT usMemoryReferenceClock; //In 10Khz unit
  1790. USHORT usUniphyDPModeExtClkFreq; //In 10Khz unit, if it is 0, In DP Mode Uniphy Input clock from internal PPLL, otherwise Input clock from external Spread clock
  1791. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  1792. UCHAR ucReserved4[3];
  1793. }ATOM_FIRMWARE_INFO_V2_1;
  1794. #define ATOM_FIRMWARE_INFO_LAST ATOM_FIRMWARE_INFO_V2_1
  1795. /****************************************************************************/
  1796. // Structures used in IntegratedSystemInfoTable
  1797. /****************************************************************************/
  1798. #define IGP_CAP_FLAG_DYNAMIC_CLOCK_EN 0x2
  1799. #define IGP_CAP_FLAG_AC_CARD 0x4
  1800. #define IGP_CAP_FLAG_SDVO_CARD 0x8
  1801. #define IGP_CAP_FLAG_POSTDIV_BY_2_MODE 0x10
  1802. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO
  1803. {
  1804. ATOM_COMMON_TABLE_HEADER sHeader;
  1805. ULONG ulBootUpEngineClock; //in 10kHz unit
  1806. ULONG ulBootUpMemoryClock; //in 10kHz unit
  1807. ULONG ulMaxSystemMemoryClock; //in 10kHz unit
  1808. ULONG ulMinSystemMemoryClock; //in 10kHz unit
  1809. UCHAR ucNumberOfCyclesInPeriodHi;
  1810. UCHAR ucLCDTimingSel; //=0:not valid.!=0 sel this timing descriptor from LCD EDID.
  1811. USHORT usReserved1;
  1812. USHORT usInterNBVoltageLow; //An intermidiate PMW value to set the voltage
  1813. USHORT usInterNBVoltageHigh; //Another intermidiate PMW value to set the voltage
  1814. ULONG ulReserved[2];
  1815. USHORT usFSBClock; //In MHz unit
  1816. USHORT usCapabilityFlag; //Bit0=1 indicates the fake HDMI support,Bit1=0/1 for Dynamic clocking dis/enable
  1817. //Bit[3:2]== 0:No PCIE card, 1:AC card, 2:SDVO card
  1818. //Bit[4]==1: P/2 mode, ==0: P/1 mode
  1819. USHORT usPCIENBCfgReg7; //bit[7:0]=MUX_Sel, bit[9:8]=MUX_SEL_LEVEL2, bit[10]=Lane_Reversal
  1820. USHORT usK8MemoryClock; //in MHz unit
  1821. USHORT usK8SyncStartDelay; //in 0.01 us unit
  1822. USHORT usK8DataReturnTime; //in 0.01 us unit
  1823. UCHAR ucMaxNBVoltage;
  1824. UCHAR ucMinNBVoltage;
  1825. UCHAR ucMemoryType; //[7:4]=1:DDR1;=2:DDR2;=3:DDR3.[3:0] is reserved
  1826. UCHAR ucNumberOfCyclesInPeriod; //CG.FVTHROT_PWM_CTRL_REG0.NumberOfCyclesInPeriod
  1827. UCHAR ucStartingPWM_HighTime; //CG.FVTHROT_PWM_CTRL_REG0.StartingPWM_HighTime
  1828. UCHAR ucHTLinkWidth; //16 bit vs. 8 bit
  1829. UCHAR ucMaxNBVoltageHigh;
  1830. UCHAR ucMinNBVoltageHigh;
  1831. }ATOM_INTEGRATED_SYSTEM_INFO;
  1832. /* Explanation on entries in ATOM_INTEGRATED_SYSTEM_INFO
  1833. ulBootUpMemoryClock: For Intel IGP,it's the UMA system memory clock
  1834. For AMD IGP,it's 0 if no SidePort memory installed or it's the boot-up SidePort memory clock
  1835. ulMaxSystemMemoryClock: For Intel IGP,it's the Max freq from memory SPD if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0
  1836. For AMD IGP,for now this can be 0
  1837. ulMinSystemMemoryClock: For Intel IGP,it's 133MHz if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0
  1838. For AMD IGP,for now this can be 0
  1839. usFSBClock: For Intel IGP,it's FSB Freq
  1840. For AMD IGP,it's HT Link Speed
  1841. usK8MemoryClock: For AMD IGP only. For RevF CPU, set it to 200
  1842. usK8SyncStartDelay: For AMD IGP only. Memory access latency in K8, required for watermark calculation
  1843. usK8DataReturnTime: For AMD IGP only. Memory access latency in K8, required for watermark calculation
  1844. VC:Voltage Control
  1845. ucMaxNBVoltage: Voltage regulator dependent PWM value. Low 8 bits of the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all.
  1846. ucMinNBVoltage: Voltage regulator dependent PWM value. Low 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all.
  1847. ucNumberOfCyclesInPeriod: Indicate how many cycles when PWM duty is 100%. low 8 bits of the value.
  1848. ucNumberOfCyclesInPeriodHi: Indicate how many cycles when PWM duty is 100%. high 8 bits of the value.If the PWM has an inverter,set bit [7]==1,otherwise set it 0
  1849. ucMaxNBVoltageHigh: Voltage regulator dependent PWM value. High 8 bits of the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all.
  1850. ucMinNBVoltageHigh: Voltage regulator dependent PWM value. High 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all.
  1851. usInterNBVoltageLow: Voltage regulator dependent PWM value. The value makes the the voltage >=Min NB voltage but <=InterNBVoltageHigh. Set this to 0x0000 if VC without PWM or no VC at all.
  1852. usInterNBVoltageHigh: Voltage regulator dependent PWM value. The value makes the the voltage >=InterNBVoltageLow but <=Max NB voltage.Set this to 0x0000 if VC without PWM or no VC at all.
  1853. */
  1854. /*
  1855. The following IGP table is introduced from RS780, which is supposed to be put by SBIOS in FB before IGP VBIOS starts VPOST;
  1856. Then VBIOS will copy the whole structure to its image so all GPU SW components can access this data structure to get whatever they need.
  1857. The enough reservation should allow us to never change table revisions. Whenever needed, a GPU SW component can use reserved portion for new data entries.
  1858. SW components can access the IGP system infor structure in the same way as before
  1859. */
  1860. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V2
  1861. {
  1862. ATOM_COMMON_TABLE_HEADER sHeader;
  1863. ULONG ulBootUpEngineClock; //in 10kHz unit
  1864. ULONG ulReserved1[2]; //must be 0x0 for the reserved
  1865. ULONG ulBootUpUMAClock; //in 10kHz unit
  1866. ULONG ulBootUpSidePortClock; //in 10kHz unit
  1867. ULONG ulMinSidePortClock; //in 10kHz unit
  1868. ULONG ulReserved2[6]; //must be 0x0 for the reserved
  1869. ULONG ulSystemConfig; //see explanation below
  1870. ULONG ulBootUpReqDisplayVector;
  1871. ULONG ulOtherDisplayMisc;
  1872. ULONG ulDDISlot1Config;
  1873. ULONG ulDDISlot2Config;
  1874. UCHAR ucMemoryType; //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved
  1875. UCHAR ucUMAChannelNumber;
  1876. UCHAR ucDockingPinBit;
  1877. UCHAR ucDockingPinPolarity;
  1878. ULONG ulDockingPinCFGInfo;
  1879. ULONG ulCPUCapInfo;
  1880. USHORT usNumberOfCyclesInPeriod;
  1881. USHORT usMaxNBVoltage;
  1882. USHORT usMinNBVoltage;
  1883. USHORT usBootUpNBVoltage;
  1884. ULONG ulHTLinkFreq; //in 10Khz
  1885. USHORT usMinHTLinkWidth;
  1886. USHORT usMaxHTLinkWidth;
  1887. USHORT usUMASyncStartDelay;
  1888. USHORT usUMADataReturnTime;
  1889. USHORT usLinkStatusZeroTime;
  1890. USHORT usDACEfuse; //for storing badgap value (for RS880 only)
  1891. ULONG ulHighVoltageHTLinkFreq; // in 10Khz
  1892. ULONG ulLowVoltageHTLinkFreq; // in 10Khz
  1893. USHORT usMaxUpStreamHTLinkWidth;
  1894. USHORT usMaxDownStreamHTLinkWidth;
  1895. USHORT usMinUpStreamHTLinkWidth;
  1896. USHORT usMinDownStreamHTLinkWidth;
  1897. USHORT usFirmwareVersion; //0 means FW is not supported. Otherwise it's the FW version loaded by SBIOS and driver should enable FW.
  1898. USHORT usFullT0Time; // Input to calculate minimum HT link change time required by NB P-State. Unit is 0.01us.
  1899. ULONG ulReserved3[96]; //must be 0x0
  1900. }ATOM_INTEGRATED_SYSTEM_INFO_V2;
  1901. /*
  1902. ulBootUpEngineClock: Boot-up Engine Clock in 10Khz;
  1903. ulBootUpUMAClock: Boot-up UMA Clock in 10Khz; it must be 0x0 when UMA is not present
  1904. ulBootUpSidePortClock: Boot-up SidePort Clock in 10Khz; it must be 0x0 when SidePort Memory is not present,this could be equal to or less than maximum supported Sideport memory clock
  1905. ulSystemConfig:
  1906. Bit[0]=1: PowerExpress mode =0 Non-PowerExpress mode;
  1907. Bit[1]=1: system boots up at AMD overdrived state or user customized mode. In this case, driver will just stick to this boot-up mode. No other PowerPlay state
  1908. =0: system boots up at driver control state. Power state depends on PowerPlay table.
  1909. Bit[2]=1: PWM method is used on NB voltage control. =0: GPIO method is used.
  1910. Bit[3]=1: Only one power state(Performance) will be supported.
  1911. =0: Multiple power states supported from PowerPlay table.
  1912. Bit[4]=1: CLMC is supported and enabled on current system.
  1913. =0: CLMC is not supported or enabled on current system. SBIOS need to support HT link/freq change through ATIF interface.
  1914. Bit[5]=1: Enable CDLW for all driver control power states. Max HT width is from SBIOS, while Min HT width is determined by display requirement.
  1915. =0: CDLW is disabled. If CLMC is enabled case, Min HT width will be set equal to Max HT width. If CLMC disabled case, Max HT width will be applied.
  1916. Bit[6]=1: High Voltage requested for all power states. In this case, voltage will be forced at 1.1v and powerplay table voltage drop/throttling request will be ignored.
  1917. =0: Voltage settings is determined by powerplay table.
  1918. Bit[7]=1: Enable CLMC as hybrid Mode. CDLD and CILR will be disabled in this case and we're using legacy C1E. This is workaround for CPU(Griffin) performance issue.
  1919. =0: Enable CLMC as regular mode, CDLD and CILR will be enabled.
  1920. Bit[8]=1: CDLF is supported and enabled on current system.
  1921. =0: CDLF is not supported or enabled on current system.
  1922. Bit[9]=1: DLL Shut Down feature is enabled on current system.
  1923. =0: DLL Shut Down feature is not enabled or supported on current system.
  1924. ulBootUpReqDisplayVector: This dword is a bit vector indicates what display devices are requested during boot-up. Refer to ATOM_DEVICE_xxx_SUPPORT for the bit vector definitions.
  1925. ulOtherDisplayMisc: [15:8]- Bootup LCD Expansion selection; 0-center, 1-full panel size expansion;
  1926. [7:0] - BootupTV standard selection; This is a bit vector to indicate what TV standards are supported by the system. Refer to ucTVSupportedStd definition;
  1927. ulDDISlot1Config: Describes the PCIE lane configuration on this DDI PCIE slot (ADD2 card) or connector (Mobile design).
  1928. [3:0] - Bit vector to indicate PCIE lane config of the DDI slot/connector on chassis (bit 0=1 lane 3:0; bit 1=1 lane 7:4; bit 2=1 lane 11:8; bit 3=1 lane 15:12)
  1929. [7:4] - Bit vector to indicate PCIE lane config of the same DDI slot/connector on docking station (bit 4=1 lane 3:0; bit 5=1 lane 7:4; bit 6=1 lane 11:8; bit 7=1 lane 15:12)
  1930. When a DDI connector is not "paired" (meaming two connections mutualexclusive on chassis or docking, only one of them can be connected at one time.
  1931. in both chassis and docking, SBIOS has to duplicate the same PCIE lane info from chassis to docking or vice versa. For example:
  1932. one DDI connector is only populated in docking with PCIE lane 8-11, but there is no paired connection on chassis, SBIOS has to copy bit 6 to bit 2.
  1933. [15:8] - Lane configuration attribute;
  1934. [23:16]- Connector type, possible value:
  1935. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D
  1936. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D
  1937. CONNECTOR_OBJECT_ID_HDMI_TYPE_A
  1938. CONNECTOR_OBJECT_ID_DISPLAYPORT
  1939. CONNECTOR_OBJECT_ID_eDP
  1940. [31:24]- Reserved
  1941. ulDDISlot2Config: Same as Slot1.
  1942. ucMemoryType: SidePort memory type, set it to 0x0 when Sideport memory is not installed. Driver needs this info to change sideport memory clock. Not for display in CCC.
  1943. For IGP, Hypermemory is the only memory type showed in CCC.
  1944. ucUMAChannelNumber: how many channels for the UMA;
  1945. ulDockingPinCFGInfo: [15:0]-Bus/Device/Function # to CFG to read this Docking Pin; [31:16]-reg offset in CFG to read this pin
  1946. ucDockingPinBit: which bit in this register to read the pin status;
  1947. ucDockingPinPolarity:Polarity of the pin when docked;
  1948. ulCPUCapInfo: [7:0]=1:Griffin;[7:0]=2:Greyhound;[7:0]=3:K8, other bits reserved for now and must be 0x0
  1949. usNumberOfCyclesInPeriod:Indicate how many cycles when PWM duty is 100%.
  1950. usMaxNBVoltage:Max. voltage control value in either PWM or GPIO mode.
  1951. usMinNBVoltage:Min. voltage control value in either PWM or GPIO mode.
  1952. GPIO mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=0
  1953. PWM mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=1
  1954. GPU SW don't control mode: usMaxNBVoltage & usMinNBVoltage=0 and no care about ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE
  1955. usBootUpNBVoltage:Boot-up voltage regulator dependent PWM value.
  1956. ulHTLinkFreq: Bootup HT link Frequency in 10Khz.
  1957. usMinHTLinkWidth: Bootup minimum HT link width. If CDLW disabled, this is equal to usMaxHTLinkWidth.
  1958. If CDLW enabled, both upstream and downstream width should be the same during bootup.
  1959. usMaxHTLinkWidth: Bootup maximum HT link width. If CDLW disabled, this is equal to usMinHTLinkWidth.
  1960. If CDLW enabled, both upstream and downstream width should be the same during bootup.
  1961. usUMASyncStartDelay: Memory access latency, required for watermark calculation
  1962. usUMADataReturnTime: Memory access latency, required for watermark calculation
  1963. usLinkStatusZeroTime:Memory access latency required for watermark calculation, set this to 0x0 for K8 CPU, set a proper value in 0.01 the unit of us
  1964. for Griffin or Greyhound. SBIOS needs to convert to actual time by:
  1965. if T0Ttime [5:4]=00b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.1us (0.0 to 1.5us)
  1966. if T0Ttime [5:4]=01b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.5us (0.0 to 7.5us)
  1967. if T0Ttime [5:4]=10b, then usLinkStatusZeroTime=T0Ttime [3:0]*2.0us (0.0 to 30us)
  1968. if T0Ttime [5:4]=11b, and T0Ttime [3:0]=0x0 to 0xa, then usLinkStatusZeroTime=T0Ttime [3:0]*20us (0.0 to 200us)
  1969. ulHighVoltageHTLinkFreq: HT link frequency for power state with low voltage. If boot up runs in HT1, this must be 0.
  1970. This must be less than or equal to ulHTLinkFreq(bootup frequency).
  1971. ulLowVoltageHTLinkFreq: HT link frequency for power state with low voltage or voltage scaling 1.0v~1.1v. If boot up runs in HT1, this must be 0.
  1972. This must be less than or equal to ulHighVoltageHTLinkFreq.
  1973. usMaxUpStreamHTLinkWidth: Asymmetric link width support in the future, to replace usMaxHTLinkWidth. Not used for now.
  1974. usMaxDownStreamHTLinkWidth: same as above.
  1975. usMinUpStreamHTLinkWidth: Asymmetric link width support in the future, to replace usMinHTLinkWidth. Not used for now.
  1976. usMinDownStreamHTLinkWidth: same as above.
  1977. */
  1978. #define SYSTEM_CONFIG_POWEREXPRESS_ENABLE 0x00000001
  1979. #define SYSTEM_CONFIG_RUN_AT_OVERDRIVE_ENGINE 0x00000002
  1980. #define SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE 0x00000004
  1981. #define SYSTEM_CONFIG_PERFORMANCE_POWERSTATE_ONLY 0x00000008
  1982. #define SYSTEM_CONFIG_CLMC_ENABLED 0x00000010
  1983. #define SYSTEM_CONFIG_CDLW_ENABLED 0x00000020
  1984. #define SYSTEM_CONFIG_HIGH_VOLTAGE_REQUESTED 0x00000040
  1985. #define SYSTEM_CONFIG_CLMC_HYBRID_MODE_ENABLED 0x00000080
  1986. #define SYSTEM_CONFIG_CDLF_ENABLED 0x00000100
  1987. #define SYSTEM_CONFIG_DLL_SHUTDOWN_ENABLED 0x00000200
  1988. #define IGP_DDI_SLOT_LANE_CONFIG_MASK 0x000000FF
  1989. #define b0IGP_DDI_SLOT_LANE_MAP_MASK 0x0F
  1990. #define b0IGP_DDI_SLOT_DOCKING_LANE_MAP_MASK 0xF0
  1991. #define b0IGP_DDI_SLOT_CONFIG_LANE_0_3 0x01
  1992. #define b0IGP_DDI_SLOT_CONFIG_LANE_4_7 0x02
  1993. #define b0IGP_DDI_SLOT_CONFIG_LANE_8_11 0x04
  1994. #define b0IGP_DDI_SLOT_CONFIG_LANE_12_15 0x08
  1995. #define IGP_DDI_SLOT_ATTRIBUTE_MASK 0x0000FF00
  1996. #define IGP_DDI_SLOT_CONFIG_REVERSED 0x00000100
  1997. #define b1IGP_DDI_SLOT_CONFIG_REVERSED 0x01
  1998. #define IGP_DDI_SLOT_CONNECTOR_TYPE_MASK 0x00FF0000
  1999. // IntegratedSystemInfoTable new Rev is V5 after V2, because of the real rev of V2 is v1.4. This rev is used for RR
  2000. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V5
  2001. {
  2002. ATOM_COMMON_TABLE_HEADER sHeader;
  2003. ULONG ulBootUpEngineClock; //in 10kHz unit
  2004. ULONG ulDentistVCOFreq; //Dentist VCO clock in 10kHz unit, the source of GPU SCLK, LCLK, UCLK and VCLK.
  2005. ULONG ulLClockFreq; //GPU Lclk freq in 10kHz unit, have relationship with NCLK in NorthBridge
  2006. ULONG ulBootUpUMAClock; //in 10kHz unit
  2007. ULONG ulReserved1[8]; //must be 0x0 for the reserved
  2008. ULONG ulBootUpReqDisplayVector;
  2009. ULONG ulOtherDisplayMisc;
  2010. ULONG ulReserved2[4]; //must be 0x0 for the reserved
  2011. ULONG ulSystemConfig; //TBD
  2012. ULONG ulCPUCapInfo; //TBD
  2013. USHORT usMaxNBVoltage; //high NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse;
  2014. USHORT usMinNBVoltage; //low NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse;
  2015. USHORT usBootUpNBVoltage; //boot up NB voltage
  2016. UCHAR ucHtcTmpLmt; //bit [22:16] of D24F3x64 Hardware Thermal Control (HTC) Register, may not be needed, TBD
  2017. UCHAR ucTjOffset; //bit [28:22] of D24F3xE4 Thermtrip Status Register,may not be needed, TBD
  2018. ULONG ulReserved3[4]; //must be 0x0 for the reserved
  2019. ULONG ulDDISlot1Config; //see above ulDDISlot1Config definition
  2020. ULONG ulDDISlot2Config;
  2021. ULONG ulDDISlot3Config;
  2022. ULONG ulDDISlot4Config;
  2023. ULONG ulReserved4[4]; //must be 0x0 for the reserved
  2024. UCHAR ucMemoryType; //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved
  2025. UCHAR ucUMAChannelNumber;
  2026. USHORT usReserved;
  2027. ULONG ulReserved5[4]; //must be 0x0 for the reserved
  2028. ULONG ulCSR_M3_ARB_CNTL_DEFAULT[10];//arrays with values for CSR M3 arbiter for default
  2029. ULONG ulCSR_M3_ARB_CNTL_UVD[10]; //arrays with values for CSR M3 arbiter for UVD playback
  2030. ULONG ulCSR_M3_ARB_CNTL_FS3D[10];//arrays with values for CSR M3 arbiter for Full Screen 3D applications
  2031. ULONG ulReserved6[61]; //must be 0x0
  2032. }ATOM_INTEGRATED_SYSTEM_INFO_V5;
  2033. #define ATOM_CRT_INT_ENCODER1_INDEX 0x00000000
  2034. #define ATOM_LCD_INT_ENCODER1_INDEX 0x00000001
  2035. #define ATOM_TV_INT_ENCODER1_INDEX 0x00000002
  2036. #define ATOM_DFP_INT_ENCODER1_INDEX 0x00000003
  2037. #define ATOM_CRT_INT_ENCODER2_INDEX 0x00000004
  2038. #define ATOM_LCD_EXT_ENCODER1_INDEX 0x00000005
  2039. #define ATOM_TV_EXT_ENCODER1_INDEX 0x00000006
  2040. #define ATOM_DFP_EXT_ENCODER1_INDEX 0x00000007
  2041. #define ATOM_CV_INT_ENCODER1_INDEX 0x00000008
  2042. #define ATOM_DFP_INT_ENCODER2_INDEX 0x00000009
  2043. #define ATOM_CRT_EXT_ENCODER1_INDEX 0x0000000A
  2044. #define ATOM_CV_EXT_ENCODER1_INDEX 0x0000000B
  2045. #define ATOM_DFP_INT_ENCODER3_INDEX 0x0000000C
  2046. #define ATOM_DFP_INT_ENCODER4_INDEX 0x0000000D
  2047. // define ASIC internal encoder id ( bit vector ), used for CRTC_SourceSelTable
  2048. #define ASIC_INT_DAC1_ENCODER_ID 0x00
  2049. #define ASIC_INT_TV_ENCODER_ID 0x02
  2050. #define ASIC_INT_DIG1_ENCODER_ID 0x03
  2051. #define ASIC_INT_DAC2_ENCODER_ID 0x04
  2052. #define ASIC_EXT_TV_ENCODER_ID 0x06
  2053. #define ASIC_INT_DVO_ENCODER_ID 0x07
  2054. #define ASIC_INT_DIG2_ENCODER_ID 0x09
  2055. #define ASIC_EXT_DIG_ENCODER_ID 0x05
  2056. #define ASIC_EXT_DIG2_ENCODER_ID 0x08
  2057. #define ASIC_INT_DIG3_ENCODER_ID 0x0a
  2058. #define ASIC_INT_DIG4_ENCODER_ID 0x0b
  2059. #define ASIC_INT_DIG5_ENCODER_ID 0x0c
  2060. #define ASIC_INT_DIG6_ENCODER_ID 0x0d
  2061. //define Encoder attribute
  2062. #define ATOM_ANALOG_ENCODER 0
  2063. #define ATOM_DIGITAL_ENCODER 1
  2064. #define ATOM_DP_ENCODER 2
  2065. #define ATOM_ENCODER_ENUM_MASK 0x70
  2066. #define ATOM_ENCODER_ENUM_ID1 0x00
  2067. #define ATOM_ENCODER_ENUM_ID2 0x10
  2068. #define ATOM_ENCODER_ENUM_ID3 0x20
  2069. #define ATOM_ENCODER_ENUM_ID4 0x30
  2070. #define ATOM_ENCODER_ENUM_ID5 0x40
  2071. #define ATOM_ENCODER_ENUM_ID6 0x50
  2072. #define ATOM_DEVICE_CRT1_INDEX 0x00000000
  2073. #define ATOM_DEVICE_LCD1_INDEX 0x00000001
  2074. #define ATOM_DEVICE_TV1_INDEX 0x00000002
  2075. #define ATOM_DEVICE_DFP1_INDEX 0x00000003
  2076. #define ATOM_DEVICE_CRT2_INDEX 0x00000004
  2077. #define ATOM_DEVICE_LCD2_INDEX 0x00000005
  2078. #define ATOM_DEVICE_DFP6_INDEX 0x00000006
  2079. #define ATOM_DEVICE_DFP2_INDEX 0x00000007
  2080. #define ATOM_DEVICE_CV_INDEX 0x00000008
  2081. #define ATOM_DEVICE_DFP3_INDEX 0x00000009
  2082. #define ATOM_DEVICE_DFP4_INDEX 0x0000000A
  2083. #define ATOM_DEVICE_DFP5_INDEX 0x0000000B
  2084. #define ATOM_DEVICE_RESERVEDC_INDEX 0x0000000C
  2085. #define ATOM_DEVICE_RESERVEDD_INDEX 0x0000000D
  2086. #define ATOM_DEVICE_RESERVEDE_INDEX 0x0000000E
  2087. #define ATOM_DEVICE_RESERVEDF_INDEX 0x0000000F
  2088. #define ATOM_MAX_SUPPORTED_DEVICE_INFO (ATOM_DEVICE_DFP3_INDEX+1)
  2089. #define ATOM_MAX_SUPPORTED_DEVICE_INFO_2 ATOM_MAX_SUPPORTED_DEVICE_INFO
  2090. #define ATOM_MAX_SUPPORTED_DEVICE_INFO_3 (ATOM_DEVICE_DFP5_INDEX + 1 )
  2091. #define ATOM_MAX_SUPPORTED_DEVICE (ATOM_DEVICE_RESERVEDF_INDEX+1)
  2092. #define ATOM_DEVICE_CRT1_SUPPORT (0x1L << ATOM_DEVICE_CRT1_INDEX )
  2093. #define ATOM_DEVICE_LCD1_SUPPORT (0x1L << ATOM_DEVICE_LCD1_INDEX )
  2094. #define ATOM_DEVICE_TV1_SUPPORT (0x1L << ATOM_DEVICE_TV1_INDEX )
  2095. #define ATOM_DEVICE_DFP1_SUPPORT (0x1L << ATOM_DEVICE_DFP1_INDEX )
  2096. #define ATOM_DEVICE_CRT2_SUPPORT (0x1L << ATOM_DEVICE_CRT2_INDEX )
  2097. #define ATOM_DEVICE_LCD2_SUPPORT (0x1L << ATOM_DEVICE_LCD2_INDEX )
  2098. #define ATOM_DEVICE_DFP6_SUPPORT (0x1L << ATOM_DEVICE_DFP6_INDEX )
  2099. #define ATOM_DEVICE_DFP2_SUPPORT (0x1L << ATOM_DEVICE_DFP2_INDEX )
  2100. #define ATOM_DEVICE_CV_SUPPORT (0x1L << ATOM_DEVICE_CV_INDEX )
  2101. #define ATOM_DEVICE_DFP3_SUPPORT (0x1L << ATOM_DEVICE_DFP3_INDEX )
  2102. #define ATOM_DEVICE_DFP4_SUPPORT (0x1L << ATOM_DEVICE_DFP4_INDEX )
  2103. #define ATOM_DEVICE_DFP5_SUPPORT (0x1L << ATOM_DEVICE_DFP5_INDEX )
  2104. #define ATOM_DEVICE_CRT_SUPPORT (ATOM_DEVICE_CRT1_SUPPORT | ATOM_DEVICE_CRT2_SUPPORT)
  2105. #define ATOM_DEVICE_DFP_SUPPORT (ATOM_DEVICE_DFP1_SUPPORT | ATOM_DEVICE_DFP2_SUPPORT | ATOM_DEVICE_DFP3_SUPPORT | ATOM_DEVICE_DFP4_SUPPORT | ATOM_DEVICE_DFP5_SUPPORT | ATOM_DEVICE_DFP6_SUPPORT)
  2106. #define ATOM_DEVICE_TV_SUPPORT (ATOM_DEVICE_TV1_SUPPORT)
  2107. #define ATOM_DEVICE_LCD_SUPPORT (ATOM_DEVICE_LCD1_SUPPORT | ATOM_DEVICE_LCD2_SUPPORT)
  2108. #define ATOM_DEVICE_CONNECTOR_TYPE_MASK 0x000000F0
  2109. #define ATOM_DEVICE_CONNECTOR_TYPE_SHIFT 0x00000004
  2110. #define ATOM_DEVICE_CONNECTOR_VGA 0x00000001
  2111. #define ATOM_DEVICE_CONNECTOR_DVI_I 0x00000002
  2112. #define ATOM_DEVICE_CONNECTOR_DVI_D 0x00000003
  2113. #define ATOM_DEVICE_CONNECTOR_DVI_A 0x00000004
  2114. #define ATOM_DEVICE_CONNECTOR_SVIDEO 0x00000005
  2115. #define ATOM_DEVICE_CONNECTOR_COMPOSITE 0x00000006
  2116. #define ATOM_DEVICE_CONNECTOR_LVDS 0x00000007
  2117. #define ATOM_DEVICE_CONNECTOR_DIGI_LINK 0x00000008
  2118. #define ATOM_DEVICE_CONNECTOR_SCART 0x00000009
  2119. #define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_A 0x0000000A
  2120. #define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_B 0x0000000B
  2121. #define ATOM_DEVICE_CONNECTOR_CASE_1 0x0000000E
  2122. #define ATOM_DEVICE_CONNECTOR_DISPLAYPORT 0x0000000F
  2123. #define ATOM_DEVICE_DAC_INFO_MASK 0x0000000F
  2124. #define ATOM_DEVICE_DAC_INFO_SHIFT 0x00000000
  2125. #define ATOM_DEVICE_DAC_INFO_NODAC 0x00000000
  2126. #define ATOM_DEVICE_DAC_INFO_DACA 0x00000001
  2127. #define ATOM_DEVICE_DAC_INFO_DACB 0x00000002
  2128. #define ATOM_DEVICE_DAC_INFO_EXDAC 0x00000003
  2129. #define ATOM_DEVICE_I2C_ID_NOI2C 0x00000000
  2130. #define ATOM_DEVICE_I2C_LINEMUX_MASK 0x0000000F
  2131. #define ATOM_DEVICE_I2C_LINEMUX_SHIFT 0x00000000
  2132. #define ATOM_DEVICE_I2C_ID_MASK 0x00000070
  2133. #define ATOM_DEVICE_I2C_ID_SHIFT 0x00000004
  2134. #define ATOM_DEVICE_I2C_ID_IS_FOR_NON_MM_USE 0x00000001
  2135. #define ATOM_DEVICE_I2C_ID_IS_FOR_MM_USE 0x00000002
  2136. #define ATOM_DEVICE_I2C_ID_IS_FOR_SDVO_USE 0x00000003 //For IGP RS600
  2137. #define ATOM_DEVICE_I2C_ID_IS_FOR_DAC_SCL 0x00000004 //For IGP RS690
  2138. #define ATOM_DEVICE_I2C_HARDWARE_CAP_MASK 0x00000080
  2139. #define ATOM_DEVICE_I2C_HARDWARE_CAP_SHIFT 0x00000007
  2140. #define ATOM_DEVICE_USES_SOFTWARE_ASSISTED_I2C 0x00000000
  2141. #define ATOM_DEVICE_USES_HARDWARE_ASSISTED_I2C 0x00000001
  2142. // usDeviceSupport:
  2143. // Bits0 = 0 - no CRT1 support= 1- CRT1 is supported
  2144. // Bit 1 = 0 - no LCD1 support= 1- LCD1 is supported
  2145. // Bit 2 = 0 - no TV1 support= 1- TV1 is supported
  2146. // Bit 3 = 0 - no DFP1 support= 1- DFP1 is supported
  2147. // Bit 4 = 0 - no CRT2 support= 1- CRT2 is supported
  2148. // Bit 5 = 0 - no LCD2 support= 1- LCD2 is supported
  2149. // Bit 6 = 0 - no DFP6 support= 1- DFP6 is supported
  2150. // Bit 7 = 0 - no DFP2 support= 1- DFP2 is supported
  2151. // Bit 8 = 0 - no CV support= 1- CV is supported
  2152. // Bit 9 = 0 - no DFP3 support= 1- DFP3 is supported
  2153. // Bit 10 = 0 - no DFP4 support= 1- DFP4 is supported
  2154. // Bit 11 = 0 - no DFP5 support= 1- DFP5 is supported
  2155. //
  2156. //
  2157. /****************************************************************************/
  2158. /* Structure used in MclkSS_InfoTable */
  2159. /****************************************************************************/
  2160. // ucI2C_ConfigID
  2161. // [7:0] - I2C LINE Associate ID
  2162. // = 0 - no I2C
  2163. // [7] - HW_Cap = 1, [6:0]=HW assisted I2C ID(HW line selection)
  2164. // = 0, [6:0]=SW assisted I2C ID
  2165. // [6-4] - HW_ENGINE_ID = 1, HW engine for NON multimedia use
  2166. // = 2, HW engine for Multimedia use
  2167. // = 3-7 Reserved for future I2C engines
  2168. // [3-0] - I2C_LINE_MUX = A Mux number when it's HW assisted I2C or GPIO ID when it's SW I2C
  2169. typedef struct _ATOM_I2C_ID_CONFIG
  2170. {
  2171. #if ATOM_BIG_ENDIAN
  2172. UCHAR bfHW_Capable:1;
  2173. UCHAR bfHW_EngineID:3;
  2174. UCHAR bfI2C_LineMux:4;
  2175. #else
  2176. UCHAR bfI2C_LineMux:4;
  2177. UCHAR bfHW_EngineID:3;
  2178. UCHAR bfHW_Capable:1;
  2179. #endif
  2180. }ATOM_I2C_ID_CONFIG;
  2181. typedef union _ATOM_I2C_ID_CONFIG_ACCESS
  2182. {
  2183. ATOM_I2C_ID_CONFIG sbfAccess;
  2184. UCHAR ucAccess;
  2185. }ATOM_I2C_ID_CONFIG_ACCESS;
  2186. /****************************************************************************/
  2187. // Structure used in GPIO_I2C_InfoTable
  2188. /****************************************************************************/
  2189. typedef struct _ATOM_GPIO_I2C_ASSIGMENT
  2190. {
  2191. USHORT usClkMaskRegisterIndex;
  2192. USHORT usClkEnRegisterIndex;
  2193. USHORT usClkY_RegisterIndex;
  2194. USHORT usClkA_RegisterIndex;
  2195. USHORT usDataMaskRegisterIndex;
  2196. USHORT usDataEnRegisterIndex;
  2197. USHORT usDataY_RegisterIndex;
  2198. USHORT usDataA_RegisterIndex;
  2199. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  2200. UCHAR ucClkMaskShift;
  2201. UCHAR ucClkEnShift;
  2202. UCHAR ucClkY_Shift;
  2203. UCHAR ucClkA_Shift;
  2204. UCHAR ucDataMaskShift;
  2205. UCHAR ucDataEnShift;
  2206. UCHAR ucDataY_Shift;
  2207. UCHAR ucDataA_Shift;
  2208. UCHAR ucReserved1;
  2209. UCHAR ucReserved2;
  2210. }ATOM_GPIO_I2C_ASSIGMENT;
  2211. typedef struct _ATOM_GPIO_I2C_INFO
  2212. {
  2213. ATOM_COMMON_TABLE_HEADER sHeader;
  2214. ATOM_GPIO_I2C_ASSIGMENT asGPIO_Info[ATOM_MAX_SUPPORTED_DEVICE];
  2215. }ATOM_GPIO_I2C_INFO;
  2216. /****************************************************************************/
  2217. // Common Structure used in other structures
  2218. /****************************************************************************/
  2219. #ifndef _H2INC
  2220. //Please don't add or expand this bitfield structure below, this one will retire soon.!
  2221. typedef struct _ATOM_MODE_MISC_INFO
  2222. {
  2223. #if ATOM_BIG_ENDIAN
  2224. USHORT Reserved:6;
  2225. USHORT RGB888:1;
  2226. USHORT DoubleClock:1;
  2227. USHORT Interlace:1;
  2228. USHORT CompositeSync:1;
  2229. USHORT V_ReplicationBy2:1;
  2230. USHORT H_ReplicationBy2:1;
  2231. USHORT VerticalCutOff:1;
  2232. USHORT VSyncPolarity:1; //0=Active High, 1=Active Low
  2233. USHORT HSyncPolarity:1; //0=Active High, 1=Active Low
  2234. USHORT HorizontalCutOff:1;
  2235. #else
  2236. USHORT HorizontalCutOff:1;
  2237. USHORT HSyncPolarity:1; //0=Active High, 1=Active Low
  2238. USHORT VSyncPolarity:1; //0=Active High, 1=Active Low
  2239. USHORT VerticalCutOff:1;
  2240. USHORT H_ReplicationBy2:1;
  2241. USHORT V_ReplicationBy2:1;
  2242. USHORT CompositeSync:1;
  2243. USHORT Interlace:1;
  2244. USHORT DoubleClock:1;
  2245. USHORT RGB888:1;
  2246. USHORT Reserved:6;
  2247. #endif
  2248. }ATOM_MODE_MISC_INFO;
  2249. typedef union _ATOM_MODE_MISC_INFO_ACCESS
  2250. {
  2251. ATOM_MODE_MISC_INFO sbfAccess;
  2252. USHORT usAccess;
  2253. }ATOM_MODE_MISC_INFO_ACCESS;
  2254. #else
  2255. typedef union _ATOM_MODE_MISC_INFO_ACCESS
  2256. {
  2257. USHORT usAccess;
  2258. }ATOM_MODE_MISC_INFO_ACCESS;
  2259. #endif
  2260. // usModeMiscInfo-
  2261. #define ATOM_H_CUTOFF 0x01
  2262. #define ATOM_HSYNC_POLARITY 0x02 //0=Active High, 1=Active Low
  2263. #define ATOM_VSYNC_POLARITY 0x04 //0=Active High, 1=Active Low
  2264. #define ATOM_V_CUTOFF 0x08
  2265. #define ATOM_H_REPLICATIONBY2 0x10
  2266. #define ATOM_V_REPLICATIONBY2 0x20
  2267. #define ATOM_COMPOSITESYNC 0x40
  2268. #define ATOM_INTERLACE 0x80
  2269. #define ATOM_DOUBLE_CLOCK_MODE 0x100
  2270. #define ATOM_RGB888_MODE 0x200
  2271. //usRefreshRate-
  2272. #define ATOM_REFRESH_43 43
  2273. #define ATOM_REFRESH_47 47
  2274. #define ATOM_REFRESH_56 56
  2275. #define ATOM_REFRESH_60 60
  2276. #define ATOM_REFRESH_65 65
  2277. #define ATOM_REFRESH_70 70
  2278. #define ATOM_REFRESH_72 72
  2279. #define ATOM_REFRESH_75 75
  2280. #define ATOM_REFRESH_85 85
  2281. // ATOM_MODE_TIMING data are exactly the same as VESA timing data.
  2282. // Translation from EDID to ATOM_MODE_TIMING, use the following formula.
  2283. //
  2284. // VESA_HTOTAL = VESA_ACTIVE + 2* VESA_BORDER + VESA_BLANK
  2285. // = EDID_HA + EDID_HBL
  2286. // VESA_HDISP = VESA_ACTIVE = EDID_HA
  2287. // VESA_HSYNC_START = VESA_ACTIVE + VESA_BORDER + VESA_FRONT_PORCH
  2288. // = EDID_HA + EDID_HSO
  2289. // VESA_HSYNC_WIDTH = VESA_HSYNC_TIME = EDID_HSPW
  2290. // VESA_BORDER = EDID_BORDER
  2291. /****************************************************************************/
  2292. // Structure used in SetCRTC_UsingDTDTimingTable
  2293. /****************************************************************************/
  2294. typedef struct _SET_CRTC_USING_DTD_TIMING_PARAMETERS
  2295. {
  2296. USHORT usH_Size;
  2297. USHORT usH_Blanking_Time;
  2298. USHORT usV_Size;
  2299. USHORT usV_Blanking_Time;
  2300. USHORT usH_SyncOffset;
  2301. USHORT usH_SyncWidth;
  2302. USHORT usV_SyncOffset;
  2303. USHORT usV_SyncWidth;
  2304. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  2305. UCHAR ucH_Border; // From DFP EDID
  2306. UCHAR ucV_Border;
  2307. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  2308. UCHAR ucPadding[3];
  2309. }SET_CRTC_USING_DTD_TIMING_PARAMETERS;
  2310. /****************************************************************************/
  2311. // Structure used in SetCRTC_TimingTable
  2312. /****************************************************************************/
  2313. typedef struct _SET_CRTC_TIMING_PARAMETERS
  2314. {
  2315. USHORT usH_Total; // horizontal total
  2316. USHORT usH_Disp; // horizontal display
  2317. USHORT usH_SyncStart; // horozontal Sync start
  2318. USHORT usH_SyncWidth; // horizontal Sync width
  2319. USHORT usV_Total; // vertical total
  2320. USHORT usV_Disp; // vertical display
  2321. USHORT usV_SyncStart; // vertical Sync start
  2322. USHORT usV_SyncWidth; // vertical Sync width
  2323. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  2324. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  2325. UCHAR ucOverscanRight; // right
  2326. UCHAR ucOverscanLeft; // left
  2327. UCHAR ucOverscanBottom; // bottom
  2328. UCHAR ucOverscanTop; // top
  2329. UCHAR ucReserved;
  2330. }SET_CRTC_TIMING_PARAMETERS;
  2331. #define SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION SET_CRTC_TIMING_PARAMETERS
  2332. /****************************************************************************/
  2333. // Structure used in StandardVESA_TimingTable
  2334. // AnalogTV_InfoTable
  2335. // ComponentVideoInfoTable
  2336. /****************************************************************************/
  2337. typedef struct _ATOM_MODE_TIMING
  2338. {
  2339. USHORT usCRTC_H_Total;
  2340. USHORT usCRTC_H_Disp;
  2341. USHORT usCRTC_H_SyncStart;
  2342. USHORT usCRTC_H_SyncWidth;
  2343. USHORT usCRTC_V_Total;
  2344. USHORT usCRTC_V_Disp;
  2345. USHORT usCRTC_V_SyncStart;
  2346. USHORT usCRTC_V_SyncWidth;
  2347. USHORT usPixelClock; //in 10Khz unit
  2348. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  2349. USHORT usCRTC_OverscanRight;
  2350. USHORT usCRTC_OverscanLeft;
  2351. USHORT usCRTC_OverscanBottom;
  2352. USHORT usCRTC_OverscanTop;
  2353. USHORT usReserve;
  2354. UCHAR ucInternalModeNumber;
  2355. UCHAR ucRefreshRate;
  2356. }ATOM_MODE_TIMING;
  2357. typedef struct _ATOM_DTD_FORMAT
  2358. {
  2359. USHORT usPixClk;
  2360. USHORT usHActive;
  2361. USHORT usHBlanking_Time;
  2362. USHORT usVActive;
  2363. USHORT usVBlanking_Time;
  2364. USHORT usHSyncOffset;
  2365. USHORT usHSyncWidth;
  2366. USHORT usVSyncOffset;
  2367. USHORT usVSyncWidth;
  2368. USHORT usImageHSize;
  2369. USHORT usImageVSize;
  2370. UCHAR ucHBorder;
  2371. UCHAR ucVBorder;
  2372. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  2373. UCHAR ucInternalModeNumber;
  2374. UCHAR ucRefreshRate;
  2375. }ATOM_DTD_FORMAT;
  2376. /****************************************************************************/
  2377. // Structure used in LVDS_InfoTable
  2378. // * Need a document to describe this table
  2379. /****************************************************************************/
  2380. #define SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  2381. #define SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  2382. #define SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  2383. #define SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  2384. //ucTableFormatRevision=1
  2385. //ucTableContentRevision=1
  2386. typedef struct _ATOM_LVDS_INFO
  2387. {
  2388. ATOM_COMMON_TABLE_HEADER sHeader;
  2389. ATOM_DTD_FORMAT sLCDTiming;
  2390. USHORT usModePatchTableOffset;
  2391. USHORT usSupportedRefreshRate; //Refer to panel info table in ATOMBIOS extension Spec.
  2392. USHORT usOffDelayInMs;
  2393. UCHAR ucPowerSequenceDigOntoDEin10Ms;
  2394. UCHAR ucPowerSequenceDEtoBLOnin10Ms;
  2395. UCHAR ucLVDS_Misc; // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level}
  2396. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  2397. // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled}
  2398. // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled}
  2399. UCHAR ucPanelDefaultRefreshRate;
  2400. UCHAR ucPanelIdentification;
  2401. UCHAR ucSS_Id;
  2402. }ATOM_LVDS_INFO;
  2403. //ucTableFormatRevision=1
  2404. //ucTableContentRevision=2
  2405. typedef struct _ATOM_LVDS_INFO_V12
  2406. {
  2407. ATOM_COMMON_TABLE_HEADER sHeader;
  2408. ATOM_DTD_FORMAT sLCDTiming;
  2409. USHORT usExtInfoTableOffset;
  2410. USHORT usSupportedRefreshRate; //Refer to panel info table in ATOMBIOS extension Spec.
  2411. USHORT usOffDelayInMs;
  2412. UCHAR ucPowerSequenceDigOntoDEin10Ms;
  2413. UCHAR ucPowerSequenceDEtoBLOnin10Ms;
  2414. UCHAR ucLVDS_Misc; // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level}
  2415. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  2416. // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled}
  2417. // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled}
  2418. UCHAR ucPanelDefaultRefreshRate;
  2419. UCHAR ucPanelIdentification;
  2420. UCHAR ucSS_Id;
  2421. USHORT usLCDVenderID;
  2422. USHORT usLCDProductID;
  2423. UCHAR ucLCDPanel_SpecialHandlingCap;
  2424. UCHAR ucPanelInfoSize; // start from ATOM_DTD_FORMAT to end of panel info, include ExtInfoTable
  2425. UCHAR ucReserved[2];
  2426. }ATOM_LVDS_INFO_V12;
  2427. //Definitions for ucLCDPanel_SpecialHandlingCap:
  2428. //Once DAL sees this CAP is set, it will read EDID from LCD on its own instead of using sLCDTiming in ATOM_LVDS_INFO_V12.
  2429. //Other entries in ATOM_LVDS_INFO_V12 are still valid/useful to DAL
  2430. #define LCDPANEL_CAP_READ_EDID 0x1
  2431. //If a design supports DRR (dynamic refresh rate) on internal panels (LVDS or EDP), this cap is set in ucLCDPanel_SpecialHandlingCap together
  2432. //with multiple supported refresh rates@usSupportedRefreshRate. This cap should not be set when only slow refresh rate is supported (static
  2433. //refresh rate switch by SW. This is only valid from ATOM_LVDS_INFO_V12
  2434. #define LCDPANEL_CAP_DRR_SUPPORTED 0x2
  2435. //Use this cap bit for a quick reference whether an embadded panel (LCD1 ) is LVDS or eDP.
  2436. #define LCDPANEL_CAP_eDP 0x4
  2437. //Color Bit Depth definition in EDID V1.4 @BYTE 14h
  2438. //Bit 6 5 4
  2439. // 0 0 0 - Color bit depth is undefined
  2440. // 0 0 1 - 6 Bits per Primary Color
  2441. // 0 1 0 - 8 Bits per Primary Color
  2442. // 0 1 1 - 10 Bits per Primary Color
  2443. // 1 0 0 - 12 Bits per Primary Color
  2444. // 1 0 1 - 14 Bits per Primary Color
  2445. // 1 1 0 - 16 Bits per Primary Color
  2446. // 1 1 1 - Reserved
  2447. #define PANEL_COLOR_BIT_DEPTH_MASK 0x70
  2448. // Bit7:{=0:Random Dithering disabled;1 Random Dithering enabled}
  2449. #define PANEL_RANDOM_DITHER 0x80
  2450. #define PANEL_RANDOM_DITHER_MASK 0x80
  2451. #define ATOM_LVDS_INFO_LAST ATOM_LVDS_INFO_V12
  2452. typedef struct _ATOM_PATCH_RECORD_MODE
  2453. {
  2454. UCHAR ucRecordType;
  2455. USHORT usHDisp;
  2456. USHORT usVDisp;
  2457. }ATOM_PATCH_RECORD_MODE;
  2458. typedef struct _ATOM_LCD_RTS_RECORD
  2459. {
  2460. UCHAR ucRecordType;
  2461. UCHAR ucRTSValue;
  2462. }ATOM_LCD_RTS_RECORD;
  2463. //!! If the record below exits, it shoud always be the first record for easy use in command table!!!
  2464. // The record below is only used when LVDS_Info is present. From ATOM_LVDS_INFO_V12, use ucLCDPanel_SpecialHandlingCap instead.
  2465. typedef struct _ATOM_LCD_MODE_CONTROL_CAP
  2466. {
  2467. UCHAR ucRecordType;
  2468. USHORT usLCDCap;
  2469. }ATOM_LCD_MODE_CONTROL_CAP;
  2470. #define LCD_MODE_CAP_BL_OFF 1
  2471. #define LCD_MODE_CAP_CRTC_OFF 2
  2472. #define LCD_MODE_CAP_PANEL_OFF 4
  2473. typedef struct _ATOM_FAKE_EDID_PATCH_RECORD
  2474. {
  2475. UCHAR ucRecordType;
  2476. UCHAR ucFakeEDIDLength;
  2477. UCHAR ucFakeEDIDString[1]; // This actually has ucFakeEdidLength elements.
  2478. } ATOM_FAKE_EDID_PATCH_RECORD;
  2479. typedef struct _ATOM_PANEL_RESOLUTION_PATCH_RECORD
  2480. {
  2481. UCHAR ucRecordType;
  2482. USHORT usHSize;
  2483. USHORT usVSize;
  2484. }ATOM_PANEL_RESOLUTION_PATCH_RECORD;
  2485. #define LCD_MODE_PATCH_RECORD_MODE_TYPE 1
  2486. #define LCD_RTS_RECORD_TYPE 2
  2487. #define LCD_CAP_RECORD_TYPE 3
  2488. #define LCD_FAKE_EDID_PATCH_RECORD_TYPE 4
  2489. #define LCD_PANEL_RESOLUTION_RECORD_TYPE 5
  2490. #define ATOM_RECORD_END_TYPE 0xFF
  2491. /****************************Spread Spectrum Info Table Definitions **********************/
  2492. //ucTableFormatRevision=1
  2493. //ucTableContentRevision=2
  2494. typedef struct _ATOM_SPREAD_SPECTRUM_ASSIGNMENT
  2495. {
  2496. USHORT usSpreadSpectrumPercentage;
  2497. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Bit2=1: PCIE REFCLK SS =0 iternal PPLL SS Others:TBD
  2498. UCHAR ucSS_Step;
  2499. UCHAR ucSS_Delay;
  2500. UCHAR ucSS_Id;
  2501. UCHAR ucRecommendedRef_Div;
  2502. UCHAR ucSS_Range; //it was reserved for V11
  2503. }ATOM_SPREAD_SPECTRUM_ASSIGNMENT;
  2504. #define ATOM_MAX_SS_ENTRY 16
  2505. #define ATOM_DP_SS_ID1 0x0f1 // SS ID for internal DP stream at 2.7Ghz. if ATOM_DP_SS_ID2 does not exist in SS_InfoTable, it is used for internal DP stream at 1.62Ghz as well.
  2506. #define ATOM_DP_SS_ID2 0x0f2 // SS ID for internal DP stream at 1.62Ghz, if it exists in SS_InfoTable.
  2507. #define ATOM_LVLINK_2700MHz_SS_ID 0x0f3 // SS ID for LV link translator chip at 2.7Ghz
  2508. #define ATOM_LVLINK_1620MHz_SS_ID 0x0f4 // SS ID for LV link translator chip at 1.62Ghz
  2509. #define ATOM_SS_DOWN_SPREAD_MODE_MASK 0x00000000
  2510. #define ATOM_SS_DOWN_SPREAD_MODE 0x00000000
  2511. #define ATOM_SS_CENTRE_SPREAD_MODE_MASK 0x00000001
  2512. #define ATOM_SS_CENTRE_SPREAD_MODE 0x00000001
  2513. #define ATOM_INTERNAL_SS_MASK 0x00000000
  2514. #define ATOM_EXTERNAL_SS_MASK 0x00000002
  2515. #define EXEC_SS_STEP_SIZE_SHIFT 2
  2516. #define EXEC_SS_DELAY_SHIFT 4
  2517. #define ACTIVEDATA_TO_BLON_DELAY_SHIFT 4
  2518. typedef struct _ATOM_SPREAD_SPECTRUM_INFO
  2519. {
  2520. ATOM_COMMON_TABLE_HEADER sHeader;
  2521. ATOM_SPREAD_SPECTRUM_ASSIGNMENT asSS_Info[ATOM_MAX_SS_ENTRY];
  2522. }ATOM_SPREAD_SPECTRUM_INFO;
  2523. /****************************************************************************/
  2524. // Structure used in AnalogTV_InfoTable (Top level)
  2525. /****************************************************************************/
  2526. //ucTVBootUpDefaultStd definiton:
  2527. //ATOM_TV_NTSC 1
  2528. //ATOM_TV_NTSCJ 2
  2529. //ATOM_TV_PAL 3
  2530. //ATOM_TV_PALM 4
  2531. //ATOM_TV_PALCN 5
  2532. //ATOM_TV_PALN 6
  2533. //ATOM_TV_PAL60 7
  2534. //ATOM_TV_SECAM 8
  2535. //ucTVSupportedStd definition:
  2536. #define NTSC_SUPPORT 0x1
  2537. #define NTSCJ_SUPPORT 0x2
  2538. #define PAL_SUPPORT 0x4
  2539. #define PALM_SUPPORT 0x8
  2540. #define PALCN_SUPPORT 0x10
  2541. #define PALN_SUPPORT 0x20
  2542. #define PAL60_SUPPORT 0x40
  2543. #define SECAM_SUPPORT 0x80
  2544. #define MAX_SUPPORTED_TV_TIMING 2
  2545. typedef struct _ATOM_ANALOG_TV_INFO
  2546. {
  2547. ATOM_COMMON_TABLE_HEADER sHeader;
  2548. UCHAR ucTV_SupportedStandard;
  2549. UCHAR ucTV_BootUpDefaultStandard;
  2550. UCHAR ucExt_TV_ASIC_ID;
  2551. UCHAR ucExt_TV_ASIC_SlaveAddr;
  2552. /*ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_TV_TIMING];*/
  2553. ATOM_MODE_TIMING aModeTimings[MAX_SUPPORTED_TV_TIMING];
  2554. }ATOM_ANALOG_TV_INFO;
  2555. #define MAX_SUPPORTED_TV_TIMING_V1_2 3
  2556. typedef struct _ATOM_ANALOG_TV_INFO_V1_2
  2557. {
  2558. ATOM_COMMON_TABLE_HEADER sHeader;
  2559. UCHAR ucTV_SupportedStandard;
  2560. UCHAR ucTV_BootUpDefaultStandard;
  2561. UCHAR ucExt_TV_ASIC_ID;
  2562. UCHAR ucExt_TV_ASIC_SlaveAddr;
  2563. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_TV_TIMING_V1_2];
  2564. }ATOM_ANALOG_TV_INFO_V1_2;
  2565. typedef struct _ATOM_DPCD_INFO
  2566. {
  2567. UCHAR ucRevisionNumber; //10h : Revision 1.0; 11h : Revision 1.1
  2568. UCHAR ucMaxLinkRate; //06h : 1.62Gbps per lane; 0Ah = 2.7Gbps per lane
  2569. UCHAR ucMaxLane; //Bits 4:0 = MAX_LANE_COUNT (1/2/4). Bit 7 = ENHANCED_FRAME_CAP
  2570. UCHAR ucMaxDownSpread; //Bit0 = 0: No Down spread; Bit0 = 1: 0.5% (Subject to change according to DP spec)
  2571. }ATOM_DPCD_INFO;
  2572. #define ATOM_DPCD_MAX_LANE_MASK 0x1F
  2573. /**************************************************************************/
  2574. // VRAM usage and their defintions
  2575. // One chunk of VRAM used by Bios are for HWICON surfaces,EDID data.
  2576. // Current Mode timing and Dail Timing and/or STD timing data EACH device. They can be broken down as below.
  2577. // All the addresses below are the offsets from the frame buffer start.They all MUST be Dword aligned!
  2578. // To driver: The physical address of this memory portion=mmFB_START(4K aligned)+ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR
  2579. // To Bios: ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR->MM_INDEX
  2580. #ifndef VESA_MEMORY_IN_64K_BLOCK
  2581. #define VESA_MEMORY_IN_64K_BLOCK 0x100 //256*64K=16Mb (Max. VESA memory is 16Mb!)
  2582. #endif
  2583. #define ATOM_EDID_RAW_DATASIZE 256 //In Bytes
  2584. #define ATOM_HWICON_SURFACE_SIZE 4096 //In Bytes
  2585. #define ATOM_HWICON_INFOTABLE_SIZE 32
  2586. #define MAX_DTD_MODE_IN_VRAM 6
  2587. #define ATOM_DTD_MODE_SUPPORT_TBL_SIZE (MAX_DTD_MODE_IN_VRAM*28) //28= (SIZEOF ATOM_DTD_FORMAT)
  2588. #define ATOM_STD_MODE_SUPPORT_TBL_SIZE 32*8 //32 is a predefined number,8= (SIZEOF ATOM_STD_FORMAT)
  2589. #define DFP_ENCODER_TYPE_OFFSET 0x80
  2590. #define DP_ENCODER_LANE_NUM_OFFSET 0x84
  2591. #define DP_ENCODER_LINK_RATE_OFFSET 0x88
  2592. #define ATOM_HWICON1_SURFACE_ADDR 0
  2593. #define ATOM_HWICON2_SURFACE_ADDR (ATOM_HWICON1_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE)
  2594. #define ATOM_HWICON_INFOTABLE_ADDR (ATOM_HWICON2_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE)
  2595. #define ATOM_CRT1_EDID_ADDR (ATOM_HWICON_INFOTABLE_ADDR + ATOM_HWICON_INFOTABLE_SIZE)
  2596. #define ATOM_CRT1_DTD_MODE_TBL_ADDR (ATOM_CRT1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  2597. #define ATOM_CRT1_STD_MODE_TBL_ADDR (ATOM_CRT1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2598. #define ATOM_LCD1_EDID_ADDR (ATOM_CRT1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  2599. #define ATOM_LCD1_DTD_MODE_TBL_ADDR (ATOM_LCD1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  2600. #define ATOM_LCD1_STD_MODE_TBL_ADDR (ATOM_LCD1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2601. #define ATOM_TV1_DTD_MODE_TBL_ADDR (ATOM_LCD1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  2602. #define ATOM_DFP1_EDID_ADDR (ATOM_TV1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2603. #define ATOM_DFP1_DTD_MODE_TBL_ADDR (ATOM_DFP1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  2604. #define ATOM_DFP1_STD_MODE_TBL_ADDR (ATOM_DFP1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2605. #define ATOM_CRT2_EDID_ADDR (ATOM_DFP1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  2606. #define ATOM_CRT2_DTD_MODE_TBL_ADDR (ATOM_CRT2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  2607. #define ATOM_CRT2_STD_MODE_TBL_ADDR (ATOM_CRT2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2608. #define ATOM_LCD2_EDID_ADDR (ATOM_CRT2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  2609. #define ATOM_LCD2_DTD_MODE_TBL_ADDR (ATOM_LCD2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  2610. #define ATOM_LCD2_STD_MODE_TBL_ADDR (ATOM_LCD2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2611. #define ATOM_DFP6_EDID_ADDR (ATOM_LCD2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  2612. #define ATOM_DFP6_DTD_MODE_TBL_ADDR (ATOM_DFP6_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  2613. #define ATOM_DFP6_STD_MODE_TBL_ADDR (ATOM_DFP6_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2614. #define ATOM_DFP2_EDID_ADDR (ATOM_DFP6_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  2615. #define ATOM_DFP2_DTD_MODE_TBL_ADDR (ATOM_DFP2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  2616. #define ATOM_DFP2_STD_MODE_TBL_ADDR (ATOM_DFP2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2617. #define ATOM_CV_EDID_ADDR (ATOM_DFP2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  2618. #define ATOM_CV_DTD_MODE_TBL_ADDR (ATOM_CV_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  2619. #define ATOM_CV_STD_MODE_TBL_ADDR (ATOM_CV_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2620. #define ATOM_DFP3_EDID_ADDR (ATOM_CV_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  2621. #define ATOM_DFP3_DTD_MODE_TBL_ADDR (ATOM_DFP3_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  2622. #define ATOM_DFP3_STD_MODE_TBL_ADDR (ATOM_DFP3_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2623. #define ATOM_DFP4_EDID_ADDR (ATOM_DFP3_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  2624. #define ATOM_DFP4_DTD_MODE_TBL_ADDR (ATOM_DFP4_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  2625. #define ATOM_DFP4_STD_MODE_TBL_ADDR (ATOM_DFP4_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2626. #define ATOM_DFP5_EDID_ADDR (ATOM_DFP4_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  2627. #define ATOM_DFP5_DTD_MODE_TBL_ADDR (ATOM_DFP5_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  2628. #define ATOM_DFP5_STD_MODE_TBL_ADDR (ATOM_DFP5_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  2629. #define ATOM_DP_TRAINING_TBL_ADDR (ATOM_DFP5_STD_MODE_TBL_ADDR+ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  2630. #define ATOM_STACK_STORAGE_START (ATOM_DP_TRAINING_TBL_ADDR+256)
  2631. #define ATOM_STACK_STORAGE_END ATOM_STACK_STORAGE_START+512
  2632. //The size below is in Kb!
  2633. #define ATOM_VRAM_RESERVE_SIZE ((((ATOM_STACK_STORAGE_END - ATOM_HWICON1_SURFACE_ADDR)>>10)+4)&0xFFFC)
  2634. #define ATOM_VRAM_OPERATION_FLAGS_MASK 0xC0000000L
  2635. #define ATOM_VRAM_OPERATION_FLAGS_SHIFT 30
  2636. #define ATOM_VRAM_BLOCK_NEEDS_NO_RESERVATION 0x1
  2637. #define ATOM_VRAM_BLOCK_NEEDS_RESERVATION 0x0
  2638. /***********************************************************************************/
  2639. // Structure used in VRAM_UsageByFirmwareTable
  2640. // Note1: This table is filled by SetBiosReservationStartInFB in CoreCommSubs.asm
  2641. // at running time.
  2642. // note2: From RV770, the memory is more than 32bit addressable, so we will change
  2643. // ucTableFormatRevision=1,ucTableContentRevision=4, the strcuture remains
  2644. // exactly same as 1.1 and 1.2 (1.3 is never in use), but ulStartAddrUsedByFirmware
  2645. // (in offset to start of memory address) is KB aligned instead of byte aligend.
  2646. /***********************************************************************************/
  2647. // Note3:
  2648. /* If we change usReserved to "usFBUsedbyDrvInKB", then to VBIOS this usFBUsedbyDrvInKB is a predefined, unchanged constant across VGA or non VGA adapter,
  2649. for CAIL, The size of FB access area is known, only thing missing is the Offset of FB Access area, so we can have:
  2650. If (ulStartAddrUsedByFirmware!=0)
  2651. FBAccessAreaOffset= ulStartAddrUsedByFirmware - usFBUsedbyDrvInKB;
  2652. Reserved area has been claimed by VBIOS including this FB access area; CAIL doesn't need to reserve any extra area for this purpose
  2653. else //Non VGA case
  2654. if (FB_Size<=2Gb)
  2655. FBAccessAreaOffset= FB_Size - usFBUsedbyDrvInKB;
  2656. else
  2657. FBAccessAreaOffset= Aper_Size - usFBUsedbyDrvInKB
  2658. CAIL needs to claim an reserved area defined by FBAccessAreaOffset and usFBUsedbyDrvInKB in non VGA case.*/
  2659. #define ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO 1
  2660. typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO
  2661. {
  2662. ULONG ulStartAddrUsedByFirmware;
  2663. USHORT usFirmwareUseInKb;
  2664. USHORT usReserved;
  2665. }ATOM_FIRMWARE_VRAM_RESERVE_INFO;
  2666. typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE
  2667. {
  2668. ATOM_COMMON_TABLE_HEADER sHeader;
  2669. ATOM_FIRMWARE_VRAM_RESERVE_INFO asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO];
  2670. }ATOM_VRAM_USAGE_BY_FIRMWARE;
  2671. // change verion to 1.5, when allow driver to allocate the vram area for command table access.
  2672. typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5
  2673. {
  2674. ULONG ulStartAddrUsedByFirmware;
  2675. USHORT usFirmwareUseInKb;
  2676. USHORT usFBUsedByDrvInKb;
  2677. }ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5;
  2678. typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5
  2679. {
  2680. ATOM_COMMON_TABLE_HEADER sHeader;
  2681. ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5 asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO];
  2682. }ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5;
  2683. /****************************************************************************/
  2684. // Structure used in GPIO_Pin_LUTTable
  2685. /****************************************************************************/
  2686. typedef struct _ATOM_GPIO_PIN_ASSIGNMENT
  2687. {
  2688. USHORT usGpioPin_AIndex;
  2689. UCHAR ucGpioPinBitShift;
  2690. UCHAR ucGPIO_ID;
  2691. }ATOM_GPIO_PIN_ASSIGNMENT;
  2692. typedef struct _ATOM_GPIO_PIN_LUT
  2693. {
  2694. ATOM_COMMON_TABLE_HEADER sHeader;
  2695. ATOM_GPIO_PIN_ASSIGNMENT asGPIO_Pin[1];
  2696. }ATOM_GPIO_PIN_LUT;
  2697. /****************************************************************************/
  2698. // Structure used in ComponentVideoInfoTable
  2699. /****************************************************************************/
  2700. #define GPIO_PIN_ACTIVE_HIGH 0x1
  2701. #define MAX_SUPPORTED_CV_STANDARDS 5
  2702. // definitions for ATOM_D_INFO.ucSettings
  2703. #define ATOM_GPIO_SETTINGS_BITSHIFT_MASK 0x1F // [4:0]
  2704. #define ATOM_GPIO_SETTINGS_RESERVED_MASK 0x60 // [6:5] = must be zeroed out
  2705. #define ATOM_GPIO_SETTINGS_ACTIVE_MASK 0x80 // [7]
  2706. typedef struct _ATOM_GPIO_INFO
  2707. {
  2708. USHORT usAOffset;
  2709. UCHAR ucSettings;
  2710. UCHAR ucReserved;
  2711. }ATOM_GPIO_INFO;
  2712. // definitions for ATOM_COMPONENT_VIDEO_INFO.ucMiscInfo (bit vector)
  2713. #define ATOM_CV_RESTRICT_FORMAT_SELECTION 0x2
  2714. // definitions for ATOM_COMPONENT_VIDEO_INFO.uc480i/uc480p/uc720p/uc1080i
  2715. #define ATOM_GPIO_DEFAULT_MODE_EN 0x80 //[7];
  2716. #define ATOM_GPIO_SETTING_PERMODE_MASK 0x7F //[6:0]
  2717. // definitions for ATOM_COMPONENT_VIDEO_INFO.ucLetterBoxMode
  2718. //Line 3 out put 5V.
  2719. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_A 0x01 //represent gpio 3 state for 16:9
  2720. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_B 0x02 //represent gpio 4 state for 16:9
  2721. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_SHIFT 0x0
  2722. //Line 3 out put 2.2V
  2723. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_A 0x04 //represent gpio 3 state for 4:3 Letter box
  2724. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_B 0x08 //represent gpio 4 state for 4:3 Letter box
  2725. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_SHIFT 0x2
  2726. //Line 3 out put 0V
  2727. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_A 0x10 //represent gpio 3 state for 4:3
  2728. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_B 0x20 //represent gpio 4 state for 4:3
  2729. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_SHIFT 0x4
  2730. #define ATOM_CV_LINE3_ASPECTRATIO_MASK 0x3F // bit [5:0]
  2731. #define ATOM_CV_LINE3_ASPECTRATIO_EXIST 0x80 //bit 7
  2732. //GPIO bit index in gpio setting per mode value, also represend the block no. in gpio blocks.
  2733. #define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_A 3 //bit 3 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode.
  2734. #define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_B 4 //bit 4 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode.
  2735. typedef struct _ATOM_COMPONENT_VIDEO_INFO
  2736. {
  2737. ATOM_COMMON_TABLE_HEADER sHeader;
  2738. USHORT usMask_PinRegisterIndex;
  2739. USHORT usEN_PinRegisterIndex;
  2740. USHORT usY_PinRegisterIndex;
  2741. USHORT usA_PinRegisterIndex;
  2742. UCHAR ucBitShift;
  2743. UCHAR ucPinActiveState; //ucPinActiveState: Bit0=1 active high, =0 active low
  2744. ATOM_DTD_FORMAT sReserved; // must be zeroed out
  2745. UCHAR ucMiscInfo;
  2746. UCHAR uc480i;
  2747. UCHAR uc480p;
  2748. UCHAR uc720p;
  2749. UCHAR uc1080i;
  2750. UCHAR ucLetterBoxMode;
  2751. UCHAR ucReserved[3];
  2752. UCHAR ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector
  2753. ATOM_GPIO_INFO aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS];
  2754. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_CV_STANDARDS];
  2755. }ATOM_COMPONENT_VIDEO_INFO;
  2756. //ucTableFormatRevision=2
  2757. //ucTableContentRevision=1
  2758. typedef struct _ATOM_COMPONENT_VIDEO_INFO_V21
  2759. {
  2760. ATOM_COMMON_TABLE_HEADER sHeader;
  2761. UCHAR ucMiscInfo;
  2762. UCHAR uc480i;
  2763. UCHAR uc480p;
  2764. UCHAR uc720p;
  2765. UCHAR uc1080i;
  2766. UCHAR ucReserved;
  2767. UCHAR ucLetterBoxMode;
  2768. UCHAR ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector
  2769. ATOM_GPIO_INFO aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS];
  2770. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_CV_STANDARDS];
  2771. }ATOM_COMPONENT_VIDEO_INFO_V21;
  2772. #define ATOM_COMPONENT_VIDEO_INFO_LAST ATOM_COMPONENT_VIDEO_INFO_V21
  2773. /****************************************************************************/
  2774. // Structure used in object_InfoTable
  2775. /****************************************************************************/
  2776. typedef struct _ATOM_OBJECT_HEADER
  2777. {
  2778. ATOM_COMMON_TABLE_HEADER sHeader;
  2779. USHORT usDeviceSupport;
  2780. USHORT usConnectorObjectTableOffset;
  2781. USHORT usRouterObjectTableOffset;
  2782. USHORT usEncoderObjectTableOffset;
  2783. USHORT usProtectionObjectTableOffset; //only available when Protection block is independent.
  2784. USHORT usDisplayPathTableOffset;
  2785. }ATOM_OBJECT_HEADER;
  2786. typedef struct _ATOM_OBJECT_HEADER_V3
  2787. {
  2788. ATOM_COMMON_TABLE_HEADER sHeader;
  2789. USHORT usDeviceSupport;
  2790. USHORT usConnectorObjectTableOffset;
  2791. USHORT usRouterObjectTableOffset;
  2792. USHORT usEncoderObjectTableOffset;
  2793. USHORT usProtectionObjectTableOffset; //only available when Protection block is independent.
  2794. USHORT usDisplayPathTableOffset;
  2795. USHORT usMiscObjectTableOffset;
  2796. }ATOM_OBJECT_HEADER_V3;
  2797. typedef struct _ATOM_DISPLAY_OBJECT_PATH
  2798. {
  2799. USHORT usDeviceTag; //supported device
  2800. USHORT usSize; //the size of ATOM_DISPLAY_OBJECT_PATH
  2801. USHORT usConnObjectId; //Connector Object ID
  2802. USHORT usGPUObjectId; //GPU ID
  2803. USHORT usGraphicObjIds[1]; //1st Encoder Obj source from GPU to last Graphic Obj destinate to connector.
  2804. }ATOM_DISPLAY_OBJECT_PATH;
  2805. typedef struct _ATOM_DISPLAY_OBJECT_PATH_TABLE
  2806. {
  2807. UCHAR ucNumOfDispPath;
  2808. UCHAR ucVersion;
  2809. UCHAR ucPadding[2];
  2810. ATOM_DISPLAY_OBJECT_PATH asDispPath[1];
  2811. }ATOM_DISPLAY_OBJECT_PATH_TABLE;
  2812. typedef struct _ATOM_OBJECT //each object has this structure
  2813. {
  2814. USHORT usObjectID;
  2815. USHORT usSrcDstTableOffset;
  2816. USHORT usRecordOffset; //this pointing to a bunch of records defined below
  2817. USHORT usReserved;
  2818. }ATOM_OBJECT;
  2819. typedef struct _ATOM_OBJECT_TABLE //Above 4 object table offset pointing to a bunch of objects all have this structure
  2820. {
  2821. UCHAR ucNumberOfObjects;
  2822. UCHAR ucPadding[3];
  2823. ATOM_OBJECT asObjects[1];
  2824. }ATOM_OBJECT_TABLE;
  2825. typedef struct _ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT //usSrcDstTableOffset pointing to this structure
  2826. {
  2827. UCHAR ucNumberOfSrc;
  2828. USHORT usSrcObjectID[1];
  2829. UCHAR ucNumberOfDst;
  2830. USHORT usDstObjectID[1];
  2831. }ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT;
  2832. //Two definitions below are for OPM on MXM module designs
  2833. #define EXT_HPDPIN_LUTINDEX_0 0
  2834. #define EXT_HPDPIN_LUTINDEX_1 1
  2835. #define EXT_HPDPIN_LUTINDEX_2 2
  2836. #define EXT_HPDPIN_LUTINDEX_3 3
  2837. #define EXT_HPDPIN_LUTINDEX_4 4
  2838. #define EXT_HPDPIN_LUTINDEX_5 5
  2839. #define EXT_HPDPIN_LUTINDEX_6 6
  2840. #define EXT_HPDPIN_LUTINDEX_7 7
  2841. #define MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES (EXT_HPDPIN_LUTINDEX_7+1)
  2842. #define EXT_AUXDDC_LUTINDEX_0 0
  2843. #define EXT_AUXDDC_LUTINDEX_1 1
  2844. #define EXT_AUXDDC_LUTINDEX_2 2
  2845. #define EXT_AUXDDC_LUTINDEX_3 3
  2846. #define EXT_AUXDDC_LUTINDEX_4 4
  2847. #define EXT_AUXDDC_LUTINDEX_5 5
  2848. #define EXT_AUXDDC_LUTINDEX_6 6
  2849. #define EXT_AUXDDC_LUTINDEX_7 7
  2850. #define MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES (EXT_AUXDDC_LUTINDEX_7+1)
  2851. typedef struct _EXT_DISPLAY_PATH
  2852. {
  2853. USHORT usDeviceTag; //A bit vector to show what devices are supported
  2854. USHORT usDeviceACPIEnum; //16bit device ACPI id.
  2855. USHORT usDeviceConnector; //A physical connector for displays to plug in, using object connector definitions
  2856. UCHAR ucExtAUXDDCLutIndex; //An index into external AUX/DDC channel LUT
  2857. UCHAR ucExtHPDPINLutIndex; //An index into external HPD pin LUT
  2858. USHORT usExtEncoderObjId; //external encoder object id
  2859. USHORT usReserved[3];
  2860. }EXT_DISPLAY_PATH;
  2861. #define NUMBER_OF_UCHAR_FOR_GUID 16
  2862. #define MAX_NUMBER_OF_EXT_DISPLAY_PATH 7
  2863. typedef struct _ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO
  2864. {
  2865. ATOM_COMMON_TABLE_HEADER sHeader;
  2866. UCHAR ucGuid [NUMBER_OF_UCHAR_FOR_GUID]; // a GUID is a 16 byte long string
  2867. EXT_DISPLAY_PATH sPath[MAX_NUMBER_OF_EXT_DISPLAY_PATH]; // total of fixed 7 entries.
  2868. UCHAR ucChecksum; // a simple Checksum of the sum of whole structure equal to 0x0.
  2869. UCHAR Reserved [7]; // for potential expansion
  2870. }ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO;
  2871. //Related definitions, all records are differnt but they have a commond header
  2872. typedef struct _ATOM_COMMON_RECORD_HEADER
  2873. {
  2874. UCHAR ucRecordType; //An emun to indicate the record type
  2875. UCHAR ucRecordSize; //The size of the whole record in byte
  2876. }ATOM_COMMON_RECORD_HEADER;
  2877. #define ATOM_I2C_RECORD_TYPE 1
  2878. #define ATOM_HPD_INT_RECORD_TYPE 2
  2879. #define ATOM_OUTPUT_PROTECTION_RECORD_TYPE 3
  2880. #define ATOM_CONNECTOR_DEVICE_TAG_RECORD_TYPE 4
  2881. #define ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD_TYPE 5 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  2882. #define ATOM_ENCODER_FPGA_CONTROL_RECORD_TYPE 6 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  2883. #define ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD_TYPE 7
  2884. #define ATOM_JTAG_RECORD_TYPE 8 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  2885. #define ATOM_OBJECT_GPIO_CNTL_RECORD_TYPE 9
  2886. #define ATOM_ENCODER_DVO_CF_RECORD_TYPE 10
  2887. #define ATOM_CONNECTOR_CF_RECORD_TYPE 11
  2888. #define ATOM_CONNECTOR_HARDCODE_DTD_RECORD_TYPE 12
  2889. #define ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE 13
  2890. #define ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE 14
  2891. #define ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE 15
  2892. #define ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE 16 //This is for the case when connectors are not known to object table
  2893. #define ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE 17 //This is for the case when connectors are not known to object table
  2894. #define ATOM_OBJECT_LINK_RECORD_TYPE 18 //Once this record is present under one object, it indicats the oobject is linked to another obj described by the record
  2895. #define ATOM_CONNECTOR_REMOTE_CAP_RECORD_TYPE 19
  2896. //Must be updated when new record type is added,equal to that record definition!
  2897. #define ATOM_MAX_OBJECT_RECORD_NUMBER ATOM_CONNECTOR_REMOTE_CAP_RECORD_TYPE
  2898. typedef struct _ATOM_I2C_RECORD
  2899. {
  2900. ATOM_COMMON_RECORD_HEADER sheader;
  2901. ATOM_I2C_ID_CONFIG sucI2cId;
  2902. UCHAR ucI2CAddr; //The slave address, it's 0 when the record is attached to connector for DDC
  2903. }ATOM_I2C_RECORD;
  2904. typedef struct _ATOM_HPD_INT_RECORD
  2905. {
  2906. ATOM_COMMON_RECORD_HEADER sheader;
  2907. UCHAR ucHPDIntGPIOID; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  2908. UCHAR ucPlugged_PinState;
  2909. }ATOM_HPD_INT_RECORD;
  2910. typedef struct _ATOM_OUTPUT_PROTECTION_RECORD
  2911. {
  2912. ATOM_COMMON_RECORD_HEADER sheader;
  2913. UCHAR ucProtectionFlag;
  2914. UCHAR ucReserved;
  2915. }ATOM_OUTPUT_PROTECTION_RECORD;
  2916. typedef struct _ATOM_CONNECTOR_DEVICE_TAG
  2917. {
  2918. ULONG ulACPIDeviceEnum; //Reserved for now
  2919. USHORT usDeviceID; //This Id is same as "ATOM_DEVICE_XXX_SUPPORT"
  2920. USHORT usPadding;
  2921. }ATOM_CONNECTOR_DEVICE_TAG;
  2922. typedef struct _ATOM_CONNECTOR_DEVICE_TAG_RECORD
  2923. {
  2924. ATOM_COMMON_RECORD_HEADER sheader;
  2925. UCHAR ucNumberOfDevice;
  2926. UCHAR ucReserved;
  2927. ATOM_CONNECTOR_DEVICE_TAG asDeviceTag[1]; //This Id is same as "ATOM_DEVICE_XXX_SUPPORT", 1 is only for allocation
  2928. }ATOM_CONNECTOR_DEVICE_TAG_RECORD;
  2929. typedef struct _ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD
  2930. {
  2931. ATOM_COMMON_RECORD_HEADER sheader;
  2932. UCHAR ucConfigGPIOID;
  2933. UCHAR ucConfigGPIOState; //Set to 1 when it's active high to enable external flow in
  2934. UCHAR ucFlowinGPIPID;
  2935. UCHAR ucExtInGPIPID;
  2936. }ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD;
  2937. typedef struct _ATOM_ENCODER_FPGA_CONTROL_RECORD
  2938. {
  2939. ATOM_COMMON_RECORD_HEADER sheader;
  2940. UCHAR ucCTL1GPIO_ID;
  2941. UCHAR ucCTL1GPIOState; //Set to 1 when it's active high
  2942. UCHAR ucCTL2GPIO_ID;
  2943. UCHAR ucCTL2GPIOState; //Set to 1 when it's active high
  2944. UCHAR ucCTL3GPIO_ID;
  2945. UCHAR ucCTL3GPIOState; //Set to 1 when it's active high
  2946. UCHAR ucCTLFPGA_IN_ID;
  2947. UCHAR ucPadding[3];
  2948. }ATOM_ENCODER_FPGA_CONTROL_RECORD;
  2949. typedef struct _ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD
  2950. {
  2951. ATOM_COMMON_RECORD_HEADER sheader;
  2952. UCHAR ucGPIOID; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  2953. UCHAR ucTVActiveState; //Indicating when the pin==0 or 1 when TV is connected
  2954. }ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD;
  2955. typedef struct _ATOM_JTAG_RECORD
  2956. {
  2957. ATOM_COMMON_RECORD_HEADER sheader;
  2958. UCHAR ucTMSGPIO_ID;
  2959. UCHAR ucTMSGPIOState; //Set to 1 when it's active high
  2960. UCHAR ucTCKGPIO_ID;
  2961. UCHAR ucTCKGPIOState; //Set to 1 when it's active high
  2962. UCHAR ucTDOGPIO_ID;
  2963. UCHAR ucTDOGPIOState; //Set to 1 when it's active high
  2964. UCHAR ucTDIGPIO_ID;
  2965. UCHAR ucTDIGPIOState; //Set to 1 when it's active high
  2966. UCHAR ucPadding[2];
  2967. }ATOM_JTAG_RECORD;
  2968. //The following generic object gpio pin control record type will replace JTAG_RECORD/FPGA_CONTROL_RECORD/DVI_EXT_INPUT_RECORD above gradually
  2969. typedef struct _ATOM_GPIO_PIN_CONTROL_PAIR
  2970. {
  2971. UCHAR ucGPIOID; // GPIO_ID, find the corresponding ID in GPIO_LUT table
  2972. UCHAR ucGPIO_PinState; // Pin state showing how to set-up the pin
  2973. }ATOM_GPIO_PIN_CONTROL_PAIR;
  2974. typedef struct _ATOM_OBJECT_GPIO_CNTL_RECORD
  2975. {
  2976. ATOM_COMMON_RECORD_HEADER sheader;
  2977. UCHAR ucFlags; // Future expnadibility
  2978. UCHAR ucNumberOfPins; // Number of GPIO pins used to control the object
  2979. ATOM_GPIO_PIN_CONTROL_PAIR asGpio[1]; // the real gpio pin pair determined by number of pins ucNumberOfPins
  2980. }ATOM_OBJECT_GPIO_CNTL_RECORD;
  2981. //Definitions for GPIO pin state
  2982. #define GPIO_PIN_TYPE_INPUT 0x00
  2983. #define GPIO_PIN_TYPE_OUTPUT 0x10
  2984. #define GPIO_PIN_TYPE_HW_CONTROL 0x20
  2985. //For GPIO_PIN_TYPE_OUTPUT the following is defined
  2986. #define GPIO_PIN_OUTPUT_STATE_MASK 0x01
  2987. #define GPIO_PIN_OUTPUT_STATE_SHIFT 0
  2988. #define GPIO_PIN_STATE_ACTIVE_LOW 0x0
  2989. #define GPIO_PIN_STATE_ACTIVE_HIGH 0x1
  2990. // Indexes to GPIO array in GLSync record
  2991. #define ATOM_GPIO_INDEX_GLSYNC_REFCLK 0
  2992. #define ATOM_GPIO_INDEX_GLSYNC_HSYNC 1
  2993. #define ATOM_GPIO_INDEX_GLSYNC_VSYNC 2
  2994. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_REQ 3
  2995. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_GNT 4
  2996. #define ATOM_GPIO_INDEX_GLSYNC_INTERRUPT 5
  2997. #define ATOM_GPIO_INDEX_GLSYNC_V_RESET 6
  2998. #define ATOM_GPIO_INDEX_GLSYNC_MAX 7
  2999. typedef struct _ATOM_ENCODER_DVO_CF_RECORD
  3000. {
  3001. ATOM_COMMON_RECORD_HEADER sheader;
  3002. ULONG ulStrengthControl; // DVOA strength control for CF
  3003. UCHAR ucPadding[2];
  3004. }ATOM_ENCODER_DVO_CF_RECORD;
  3005. // value for ATOM_CONNECTOR_CF_RECORD.ucConnectedDvoBundle
  3006. #define ATOM_CONNECTOR_CF_RECORD_CONNECTED_UPPER12BITBUNDLEA 1
  3007. #define ATOM_CONNECTOR_CF_RECORD_CONNECTED_LOWER12BITBUNDLEB 2
  3008. typedef struct _ATOM_CONNECTOR_CF_RECORD
  3009. {
  3010. ATOM_COMMON_RECORD_HEADER sheader;
  3011. USHORT usMaxPixClk;
  3012. UCHAR ucFlowCntlGpioId;
  3013. UCHAR ucSwapCntlGpioId;
  3014. UCHAR ucConnectedDvoBundle;
  3015. UCHAR ucPadding;
  3016. }ATOM_CONNECTOR_CF_RECORD;
  3017. typedef struct _ATOM_CONNECTOR_HARDCODE_DTD_RECORD
  3018. {
  3019. ATOM_COMMON_RECORD_HEADER sheader;
  3020. ATOM_DTD_FORMAT asTiming;
  3021. }ATOM_CONNECTOR_HARDCODE_DTD_RECORD;
  3022. typedef struct _ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD
  3023. {
  3024. ATOM_COMMON_RECORD_HEADER sheader; //ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE
  3025. UCHAR ucSubConnectorType; //CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D|X_ID_DUAL_LINK_DVI_D|HDMI_TYPE_A
  3026. UCHAR ucReserved;
  3027. }ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD;
  3028. typedef struct _ATOM_ROUTER_DDC_PATH_SELECT_RECORD
  3029. {
  3030. ATOM_COMMON_RECORD_HEADER sheader;
  3031. UCHAR ucMuxType; //decide the number of ucMuxState, =0, no pin state, =1: single state with complement, >1: multiple state
  3032. UCHAR ucMuxControlPin;
  3033. UCHAR ucMuxState[2]; //for alligment purpose
  3034. }ATOM_ROUTER_DDC_PATH_SELECT_RECORD;
  3035. typedef struct _ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD
  3036. {
  3037. ATOM_COMMON_RECORD_HEADER sheader;
  3038. UCHAR ucMuxType;
  3039. UCHAR ucMuxControlPin;
  3040. UCHAR ucMuxState[2]; //for alligment purpose
  3041. }ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD;
  3042. // define ucMuxType
  3043. #define ATOM_ROUTER_MUX_PIN_STATE_MASK 0x0f
  3044. #define ATOM_ROUTER_MUX_PIN_SINGLE_STATE_COMPLEMENT 0x01
  3045. typedef struct _ATOM_CONNECTOR_HPDPIN_LUT_RECORD //record for ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE
  3046. {
  3047. ATOM_COMMON_RECORD_HEADER sheader;
  3048. UCHAR ucHPDPINMap[MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES]; //An fixed size array which maps external pins to internal GPIO_PIN_INFO table
  3049. }ATOM_CONNECTOR_HPDPIN_LUT_RECORD;
  3050. typedef struct _ATOM_CONNECTOR_AUXDDC_LUT_RECORD //record for ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE
  3051. {
  3052. ATOM_COMMON_RECORD_HEADER sheader;
  3053. ATOM_I2C_ID_CONFIG ucAUXDDCMap[MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES]; //An fixed size array which maps external pins to internal DDC ID
  3054. }ATOM_CONNECTOR_AUXDDC_LUT_RECORD;
  3055. typedef struct _ATOM_OBJECT_LINK_RECORD
  3056. {
  3057. ATOM_COMMON_RECORD_HEADER sheader;
  3058. USHORT usObjectID; //could be connector, encorder or other object in object.h
  3059. }ATOM_OBJECT_LINK_RECORD;
  3060. typedef struct _ATOM_CONNECTOR_REMOTE_CAP_RECORD
  3061. {
  3062. ATOM_COMMON_RECORD_HEADER sheader;
  3063. USHORT usReserved;
  3064. }ATOM_CONNECTOR_REMOTE_CAP_RECORD;
  3065. /****************************************************************************/
  3066. // ASIC voltage data table
  3067. /****************************************************************************/
  3068. typedef struct _ATOM_VOLTAGE_INFO_HEADER
  3069. {
  3070. USHORT usVDDCBaseLevel; //In number of 50mv unit
  3071. USHORT usReserved; //For possible extension table offset
  3072. UCHAR ucNumOfVoltageEntries;
  3073. UCHAR ucBytesPerVoltageEntry;
  3074. UCHAR ucVoltageStep; //Indicating in how many mv increament is one step, 0.5mv unit
  3075. UCHAR ucDefaultVoltageEntry;
  3076. UCHAR ucVoltageControlI2cLine;
  3077. UCHAR ucVoltageControlAddress;
  3078. UCHAR ucVoltageControlOffset;
  3079. }ATOM_VOLTAGE_INFO_HEADER;
  3080. typedef struct _ATOM_VOLTAGE_INFO
  3081. {
  3082. ATOM_COMMON_TABLE_HEADER sHeader;
  3083. ATOM_VOLTAGE_INFO_HEADER viHeader;
  3084. UCHAR ucVoltageEntries[64]; //64 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries*ucBytesPerVoltageEntry
  3085. }ATOM_VOLTAGE_INFO;
  3086. typedef struct _ATOM_VOLTAGE_FORMULA
  3087. {
  3088. USHORT usVoltageBaseLevel; // In number of 1mv unit
  3089. USHORT usVoltageStep; // Indicating in how many mv increament is one step, 1mv unit
  3090. UCHAR ucNumOfVoltageEntries; // Number of Voltage Entry, which indicate max Voltage
  3091. UCHAR ucFlag; // bit0=0 :step is 1mv =1 0.5mv
  3092. UCHAR ucBaseVID; // if there is no lookup table, VID= BaseVID + ( Vol - BaseLevle ) /VoltageStep
  3093. UCHAR ucReserved;
  3094. UCHAR ucVIDAdjustEntries[32]; // 32 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries
  3095. }ATOM_VOLTAGE_FORMULA;
  3096. typedef struct _VOLTAGE_LUT_ENTRY
  3097. {
  3098. USHORT usVoltageCode; // The Voltage ID, either GPIO or I2C code
  3099. USHORT usVoltageValue; // The corresponding Voltage Value, in mV
  3100. }VOLTAGE_LUT_ENTRY;
  3101. typedef struct _ATOM_VOLTAGE_FORMULA_V2
  3102. {
  3103. UCHAR ucNumOfVoltageEntries; // Number of Voltage Entry, which indicate max Voltage
  3104. UCHAR ucReserved[3];
  3105. VOLTAGE_LUT_ENTRY asVIDAdjustEntries[32];// 32 is for allocation, the actual number of entries is in ucNumOfVoltageEntries
  3106. }ATOM_VOLTAGE_FORMULA_V2;
  3107. typedef struct _ATOM_VOLTAGE_CONTROL
  3108. {
  3109. UCHAR ucVoltageControlId; //Indicate it is controlled by I2C or GPIO or HW state machine
  3110. UCHAR ucVoltageControlI2cLine;
  3111. UCHAR ucVoltageControlAddress;
  3112. UCHAR ucVoltageControlOffset;
  3113. USHORT usGpioPin_AIndex; //GPIO_PAD register index
  3114. UCHAR ucGpioPinBitShift[9]; //at most 8 pin support 255 VIDs, termintate with 0xff
  3115. UCHAR ucReserved;
  3116. }ATOM_VOLTAGE_CONTROL;
  3117. // Define ucVoltageControlId
  3118. #define VOLTAGE_CONTROLLED_BY_HW 0x00
  3119. #define VOLTAGE_CONTROLLED_BY_I2C_MASK 0x7F
  3120. #define VOLTAGE_CONTROLLED_BY_GPIO 0x80
  3121. #define VOLTAGE_CONTROL_ID_LM64 0x01 //I2C control, used for R5xx Core Voltage
  3122. #define VOLTAGE_CONTROL_ID_DAC 0x02 //I2C control, used for R5xx/R6xx MVDDC,MVDDQ or VDDCI
  3123. #define VOLTAGE_CONTROL_ID_VT116xM 0x03 //I2C control, used for R6xx Core Voltage
  3124. #define VOLTAGE_CONTROL_ID_DS4402 0x04
  3125. typedef struct _ATOM_VOLTAGE_OBJECT
  3126. {
  3127. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  3128. UCHAR ucSize; //Size of Object
  3129. ATOM_VOLTAGE_CONTROL asControl; //describ how to control
  3130. ATOM_VOLTAGE_FORMULA asFormula; //Indicate How to convert real Voltage to VID
  3131. }ATOM_VOLTAGE_OBJECT;
  3132. typedef struct _ATOM_VOLTAGE_OBJECT_V2
  3133. {
  3134. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  3135. UCHAR ucSize; //Size of Object
  3136. ATOM_VOLTAGE_CONTROL asControl; //describ how to control
  3137. ATOM_VOLTAGE_FORMULA_V2 asFormula; //Indicate How to convert real Voltage to VID
  3138. }ATOM_VOLTAGE_OBJECT_V2;
  3139. typedef struct _ATOM_VOLTAGE_OBJECT_INFO
  3140. {
  3141. ATOM_COMMON_TABLE_HEADER sHeader;
  3142. ATOM_VOLTAGE_OBJECT asVoltageObj[3]; //Info for Voltage control
  3143. }ATOM_VOLTAGE_OBJECT_INFO;
  3144. typedef struct _ATOM_VOLTAGE_OBJECT_INFO_V2
  3145. {
  3146. ATOM_COMMON_TABLE_HEADER sHeader;
  3147. ATOM_VOLTAGE_OBJECT_V2 asVoltageObj[3]; //Info for Voltage control
  3148. }ATOM_VOLTAGE_OBJECT_INFO_V2;
  3149. typedef struct _ATOM_LEAKID_VOLTAGE
  3150. {
  3151. UCHAR ucLeakageId;
  3152. UCHAR ucReserved;
  3153. USHORT usVoltage;
  3154. }ATOM_LEAKID_VOLTAGE;
  3155. typedef struct _ATOM_ASIC_PROFILE_VOLTAGE
  3156. {
  3157. UCHAR ucProfileId;
  3158. UCHAR ucReserved;
  3159. USHORT usSize;
  3160. USHORT usEfuseSpareStartAddr;
  3161. USHORT usFuseIndex[8]; //from LSB to MSB, Max 8bit,end of 0xffff if less than 8 efuse id,
  3162. ATOM_LEAKID_VOLTAGE asLeakVol[2]; //Leakid and relatd voltage
  3163. }ATOM_ASIC_PROFILE_VOLTAGE;
  3164. //ucProfileId
  3165. #define ATOM_ASIC_PROFILE_ID_EFUSE_VOLTAGE 1
  3166. #define ATOM_ASIC_PROFILE_ID_EFUSE_PERFORMANCE_VOLTAGE 1
  3167. #define ATOM_ASIC_PROFILE_ID_EFUSE_THERMAL_VOLTAGE 2
  3168. typedef struct _ATOM_ASIC_PROFILING_INFO
  3169. {
  3170. ATOM_COMMON_TABLE_HEADER asHeader;
  3171. ATOM_ASIC_PROFILE_VOLTAGE asVoltage;
  3172. }ATOM_ASIC_PROFILING_INFO;
  3173. typedef struct _ATOM_POWER_SOURCE_OBJECT
  3174. {
  3175. UCHAR ucPwrSrcId; // Power source
  3176. UCHAR ucPwrSensorType; // GPIO, I2C or none
  3177. UCHAR ucPwrSensId; // if GPIO detect, it is GPIO id, if I2C detect, it is I2C id
  3178. UCHAR ucPwrSensSlaveAddr; // Slave address if I2C detect
  3179. UCHAR ucPwrSensRegIndex; // I2C register Index if I2C detect
  3180. UCHAR ucPwrSensRegBitMask; // detect which bit is used if I2C detect
  3181. UCHAR ucPwrSensActiveState; // high active or low active
  3182. UCHAR ucReserve[3]; // reserve
  3183. USHORT usSensPwr; // in unit of watt
  3184. }ATOM_POWER_SOURCE_OBJECT;
  3185. typedef struct _ATOM_POWER_SOURCE_INFO
  3186. {
  3187. ATOM_COMMON_TABLE_HEADER asHeader;
  3188. UCHAR asPwrbehave[16];
  3189. ATOM_POWER_SOURCE_OBJECT asPwrObj[1];
  3190. }ATOM_POWER_SOURCE_INFO;
  3191. //Define ucPwrSrcId
  3192. #define POWERSOURCE_PCIE_ID1 0x00
  3193. #define POWERSOURCE_6PIN_CONNECTOR_ID1 0x01
  3194. #define POWERSOURCE_8PIN_CONNECTOR_ID1 0x02
  3195. #define POWERSOURCE_6PIN_CONNECTOR_ID2 0x04
  3196. #define POWERSOURCE_8PIN_CONNECTOR_ID2 0x08
  3197. //define ucPwrSensorId
  3198. #define POWER_SENSOR_ALWAYS 0x00
  3199. #define POWER_SENSOR_GPIO 0x01
  3200. #define POWER_SENSOR_I2C 0x02
  3201. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V6
  3202. {
  3203. ATOM_COMMON_TABLE_HEADER sHeader;
  3204. ULONG ulBootUpEngineClock;
  3205. ULONG ulDentistVCOFreq;
  3206. ULONG ulBootUpUMAClock;
  3207. ULONG ulReserved1[8];
  3208. ULONG ulBootUpReqDisplayVector;
  3209. ULONG ulOtherDisplayMisc;
  3210. ULONG ulGPUCapInfo;
  3211. ULONG ulReserved2[3];
  3212. ULONG ulSystemConfig;
  3213. ULONG ulCPUCapInfo;
  3214. USHORT usMaxNBVoltage;
  3215. USHORT usMinNBVoltage;
  3216. USHORT usBootUpNBVoltage;
  3217. USHORT usExtDispConnInfoOffset;
  3218. UCHAR ucHtcTmpLmt;
  3219. UCHAR ucTjOffset;
  3220. UCHAR ucMemoryType;
  3221. UCHAR ucUMAChannelNumber;
  3222. ULONG ulCSR_M3_ARB_CNTL_DEFAULT[10];
  3223. ULONG ulCSR_M3_ARB_CNTL_UVD[10];
  3224. ULONG ulCSR_M3_ARB_CNTL_FS3D[10];
  3225. ULONG ulReserved3[42];
  3226. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  3227. }ATOM_INTEGRATED_SYSTEM_INFO_V6;
  3228. /**********************************************************************************************************************
  3229. // ATOM_INTEGRATED_SYSTEM_INFO_V6 Description
  3230. //ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit.
  3231. //ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  3232. //ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  3233. //ulReserved1[8] Reserved by now, must be 0x0.
  3234. //ulBootUpReqDisplayVector VBIOS boot up display IDs
  3235. // ATOM_DEVICE_CRT1_SUPPORT 0x0001
  3236. // ATOM_DEVICE_CRT2_SUPPORT 0x0010
  3237. // ATOM_DEVICE_DFP1_SUPPORT 0x0008
  3238. // ATOM_DEVICE_DFP6_SUPPORT 0x0040
  3239. // ATOM_DEVICE_DFP2_SUPPORT 0x0080
  3240. // ATOM_DEVICE_DFP3_SUPPORT 0x0200
  3241. // ATOM_DEVICE_DFP4_SUPPORT 0x0400
  3242. // ATOM_DEVICE_DFP5_SUPPORT 0x0800
  3243. // ATOM_DEVICE_LCD1_SUPPORT 0x0002
  3244. //ulOtherDisplayMisc Other display related flags, not defined yet.
  3245. //ulGPUCapInfo TBD
  3246. //ulReserved2[3] must be 0x0 for the reserved.
  3247. //ulSystemConfig TBD
  3248. //ulCPUCapInfo TBD
  3249. //usMaxNBVoltage High NB voltage in unit of mv, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse.
  3250. //usMinNBVoltage Low NB voltage in unit of mv, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse.
  3251. //usBootUpNBVoltage Boot up NB voltage in unit of mv.
  3252. //ucHtcTmpLmt Bit [22:16] of D24F3x64 Thermal Control (HTC) Register.
  3253. //ucTjOffset Bit [28:22] of D24F3xE4 Thermtrip Status Register,may not be needed.
  3254. //ucMemoryType [3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved.
  3255. //ucUMAChannelNumber System memory channel numbers.
  3256. //usExtDispConnectionInfoOffset ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO offset relative to beginning of this table.
  3257. //ulCSR_M3_ARB_CNTL_DEFAULT[10] Arrays with values for CSR M3 arbiter for default
  3258. //ulCSR_M3_ARB_CNTL_UVD[10] Arrays with values for CSR M3 arbiter for UVD playback.
  3259. //ulCSR_M3_ARB_CNTL_FS3D[10] Arrays with values for CSR M3 arbiter for Full Screen 3D applications.
  3260. **********************************************************************************************************************/
  3261. /**************************************************************************/
  3262. // This portion is only used when ext thermal chip or engine/memory clock SS chip is populated on a design
  3263. //Memory SS Info Table
  3264. //Define Memory Clock SS chip ID
  3265. #define ICS91719 1
  3266. #define ICS91720 2
  3267. //Define one structure to inform SW a "block of data" writing to external SS chip via I2C protocol
  3268. typedef struct _ATOM_I2C_DATA_RECORD
  3269. {
  3270. UCHAR ucNunberOfBytes; //Indicates how many bytes SW needs to write to the external ASIC for one block, besides to "Start" and "Stop"
  3271. UCHAR ucI2CData[1]; //I2C data in bytes, should be less than 16 bytes usually
  3272. }ATOM_I2C_DATA_RECORD;
  3273. //Define one structure to inform SW how many blocks of data writing to external SS chip via I2C protocol, in addition to other information
  3274. typedef struct _ATOM_I2C_DEVICE_SETUP_INFO
  3275. {
  3276. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; //I2C line and HW/SW assisted cap.
  3277. UCHAR ucSSChipID; //SS chip being used
  3278. UCHAR ucSSChipSlaveAddr; //Slave Address to set up this SS chip
  3279. UCHAR ucNumOfI2CDataRecords; //number of data block
  3280. ATOM_I2C_DATA_RECORD asI2CData[1];
  3281. }ATOM_I2C_DEVICE_SETUP_INFO;
  3282. //==========================================================================================
  3283. typedef struct _ATOM_ASIC_MVDD_INFO
  3284. {
  3285. ATOM_COMMON_TABLE_HEADER sHeader;
  3286. ATOM_I2C_DEVICE_SETUP_INFO asI2CSetup[1];
  3287. }ATOM_ASIC_MVDD_INFO;
  3288. //==========================================================================================
  3289. #define ATOM_MCLK_SS_INFO ATOM_ASIC_MVDD_INFO
  3290. //==========================================================================================
  3291. /**************************************************************************/
  3292. typedef struct _ATOM_ASIC_SS_ASSIGNMENT
  3293. {
  3294. ULONG ulTargetClockRange; //Clock Out frequence (VCO ), in unit of 10Khz
  3295. USHORT usSpreadSpectrumPercentage; //in unit of 0.01%
  3296. USHORT usSpreadRateInKhz; //in unit of kHz, modulation freq
  3297. UCHAR ucClockIndication; //Indicate which clock source needs SS
  3298. UCHAR ucSpreadSpectrumMode; //Bit1=0 Down Spread,=1 Center Spread.
  3299. UCHAR ucReserved[2];
  3300. }ATOM_ASIC_SS_ASSIGNMENT;
  3301. //Define ucClockIndication, SW uses the IDs below to search if the SS is required/enabled on a clock branch/signal type.
  3302. //SS is not required or enabled if a match is not found.
  3303. #define ASIC_INTERNAL_MEMORY_SS 1
  3304. #define ASIC_INTERNAL_ENGINE_SS 2
  3305. #define ASIC_INTERNAL_UVD_SS 3
  3306. #define ASIC_INTERNAL_SS_ON_TMDS 4
  3307. #define ASIC_INTERNAL_SS_ON_HDMI 5
  3308. #define ASIC_INTERNAL_SS_ON_LVDS 6
  3309. #define ASIC_INTERNAL_SS_ON_DP 7
  3310. #define ASIC_INTERNAL_SS_ON_DCPLL 8
  3311. typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V2
  3312. {
  3313. ULONG ulTargetClockRange; //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz
  3314. //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 )
  3315. USHORT usSpreadSpectrumPercentage; //in unit of 0.01%
  3316. USHORT usSpreadRateIn10Hz; //in unit of 10Hz, modulation freq
  3317. UCHAR ucClockIndication; //Indicate which clock source needs SS
  3318. UCHAR ucSpreadSpectrumMode; //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS
  3319. UCHAR ucReserved[2];
  3320. }ATOM_ASIC_SS_ASSIGNMENT_V2;
  3321. //ucSpreadSpectrumMode
  3322. //#define ATOM_SS_DOWN_SPREAD_MODE_MASK 0x00000000
  3323. //#define ATOM_SS_DOWN_SPREAD_MODE 0x00000000
  3324. //#define ATOM_SS_CENTRE_SPREAD_MODE_MASK 0x00000001
  3325. //#define ATOM_SS_CENTRE_SPREAD_MODE 0x00000001
  3326. //#define ATOM_INTERNAL_SS_MASK 0x00000000
  3327. //#define ATOM_EXTERNAL_SS_MASK 0x00000002
  3328. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO
  3329. {
  3330. ATOM_COMMON_TABLE_HEADER sHeader;
  3331. ATOM_ASIC_SS_ASSIGNMENT asSpreadSpectrum[4];
  3332. }ATOM_ASIC_INTERNAL_SS_INFO;
  3333. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V2
  3334. {
  3335. ATOM_COMMON_TABLE_HEADER sHeader;
  3336. ATOM_ASIC_SS_ASSIGNMENT_V2 asSpreadSpectrum[1]; //this is point only.
  3337. }ATOM_ASIC_INTERNAL_SS_INFO_V2;
  3338. typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V3
  3339. {
  3340. ULONG ulTargetClockRange; //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz
  3341. //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 )
  3342. USHORT usSpreadSpectrumPercentage; //in unit of 0.01%
  3343. USHORT usSpreadRateIn10Hz; //in unit of 10Hz, modulation freq
  3344. UCHAR ucClockIndication; //Indicate which clock source needs SS
  3345. UCHAR ucSpreadSpectrumMode; //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS
  3346. UCHAR ucReserved[2];
  3347. }ATOM_ASIC_SS_ASSIGNMENT_V3;
  3348. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V3
  3349. {
  3350. ATOM_COMMON_TABLE_HEADER sHeader;
  3351. ATOM_ASIC_SS_ASSIGNMENT_V3 asSpreadSpectrum[1]; //this is pointer only.
  3352. }ATOM_ASIC_INTERNAL_SS_INFO_V3;
  3353. //==============================Scratch Pad Definition Portion===============================
  3354. #define ATOM_DEVICE_CONNECT_INFO_DEF 0
  3355. #define ATOM_ROM_LOCATION_DEF 1
  3356. #define ATOM_TV_STANDARD_DEF 2
  3357. #define ATOM_ACTIVE_INFO_DEF 3
  3358. #define ATOM_LCD_INFO_DEF 4
  3359. #define ATOM_DOS_REQ_INFO_DEF 5
  3360. #define ATOM_ACC_CHANGE_INFO_DEF 6
  3361. #define ATOM_DOS_MODE_INFO_DEF 7
  3362. #define ATOM_I2C_CHANNEL_STATUS_DEF 8
  3363. #define ATOM_I2C_CHANNEL_STATUS1_DEF 9
  3364. // BIOS_0_SCRATCH Definition
  3365. #define ATOM_S0_CRT1_MONO 0x00000001L
  3366. #define ATOM_S0_CRT1_COLOR 0x00000002L
  3367. #define ATOM_S0_CRT1_MASK (ATOM_S0_CRT1_MONO+ATOM_S0_CRT1_COLOR)
  3368. #define ATOM_S0_TV1_COMPOSITE_A 0x00000004L
  3369. #define ATOM_S0_TV1_SVIDEO_A 0x00000008L
  3370. #define ATOM_S0_TV1_MASK_A (ATOM_S0_TV1_COMPOSITE_A+ATOM_S0_TV1_SVIDEO_A)
  3371. #define ATOM_S0_CV_A 0x00000010L
  3372. #define ATOM_S0_CV_DIN_A 0x00000020L
  3373. #define ATOM_S0_CV_MASK_A (ATOM_S0_CV_A+ATOM_S0_CV_DIN_A)
  3374. #define ATOM_S0_CRT2_MONO 0x00000100L
  3375. #define ATOM_S0_CRT2_COLOR 0x00000200L
  3376. #define ATOM_S0_CRT2_MASK (ATOM_S0_CRT2_MONO+ATOM_S0_CRT2_COLOR)
  3377. #define ATOM_S0_TV1_COMPOSITE 0x00000400L
  3378. #define ATOM_S0_TV1_SVIDEO 0x00000800L
  3379. #define ATOM_S0_TV1_SCART 0x00004000L
  3380. #define ATOM_S0_TV1_MASK (ATOM_S0_TV1_COMPOSITE+ATOM_S0_TV1_SVIDEO+ATOM_S0_TV1_SCART)
  3381. #define ATOM_S0_CV 0x00001000L
  3382. #define ATOM_S0_CV_DIN 0x00002000L
  3383. #define ATOM_S0_CV_MASK (ATOM_S0_CV+ATOM_S0_CV_DIN)
  3384. #define ATOM_S0_DFP1 0x00010000L
  3385. #define ATOM_S0_DFP2 0x00020000L
  3386. #define ATOM_S0_LCD1 0x00040000L
  3387. #define ATOM_S0_LCD2 0x00080000L
  3388. #define ATOM_S0_DFP6 0x00100000L
  3389. #define ATOM_S0_DFP3 0x00200000L
  3390. #define ATOM_S0_DFP4 0x00400000L
  3391. #define ATOM_S0_DFP5 0x00800000L
  3392. #define ATOM_S0_DFP_MASK ATOM_S0_DFP1 | ATOM_S0_DFP2 | ATOM_S0_DFP3 | ATOM_S0_DFP4 | ATOM_S0_DFP5 | ATOM_S0_DFP6
  3393. #define ATOM_S0_FAD_REGISTER_BUG 0x02000000L // If set, indicates we are running a PCIE asic with
  3394. // the FAD/HDP reg access bug. Bit is read by DAL, this is obsolete from RV5xx
  3395. #define ATOM_S0_THERMAL_STATE_MASK 0x1C000000L
  3396. #define ATOM_S0_THERMAL_STATE_SHIFT 26
  3397. #define ATOM_S0_SYSTEM_POWER_STATE_MASK 0xE0000000L
  3398. #define ATOM_S0_SYSTEM_POWER_STATE_SHIFT 29
  3399. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_AC 1
  3400. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_DC 2
  3401. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_LITEAC 3
  3402. //Byte aligned defintion for BIOS usage
  3403. #define ATOM_S0_CRT1_MONOb0 0x01
  3404. #define ATOM_S0_CRT1_COLORb0 0x02
  3405. #define ATOM_S0_CRT1_MASKb0 (ATOM_S0_CRT1_MONOb0+ATOM_S0_CRT1_COLORb0)
  3406. #define ATOM_S0_TV1_COMPOSITEb0 0x04
  3407. #define ATOM_S0_TV1_SVIDEOb0 0x08
  3408. #define ATOM_S0_TV1_MASKb0 (ATOM_S0_TV1_COMPOSITEb0+ATOM_S0_TV1_SVIDEOb0)
  3409. #define ATOM_S0_CVb0 0x10
  3410. #define ATOM_S0_CV_DINb0 0x20
  3411. #define ATOM_S0_CV_MASKb0 (ATOM_S0_CVb0+ATOM_S0_CV_DINb0)
  3412. #define ATOM_S0_CRT2_MONOb1 0x01
  3413. #define ATOM_S0_CRT2_COLORb1 0x02
  3414. #define ATOM_S0_CRT2_MASKb1 (ATOM_S0_CRT2_MONOb1+ATOM_S0_CRT2_COLORb1)
  3415. #define ATOM_S0_TV1_COMPOSITEb1 0x04
  3416. #define ATOM_S0_TV1_SVIDEOb1 0x08
  3417. #define ATOM_S0_TV1_SCARTb1 0x40
  3418. #define ATOM_S0_TV1_MASKb1 (ATOM_S0_TV1_COMPOSITEb1+ATOM_S0_TV1_SVIDEOb1+ATOM_S0_TV1_SCARTb1)
  3419. #define ATOM_S0_CVb1 0x10
  3420. #define ATOM_S0_CV_DINb1 0x20
  3421. #define ATOM_S0_CV_MASKb1 (ATOM_S0_CVb1+ATOM_S0_CV_DINb1)
  3422. #define ATOM_S0_DFP1b2 0x01
  3423. #define ATOM_S0_DFP2b2 0x02
  3424. #define ATOM_S0_LCD1b2 0x04
  3425. #define ATOM_S0_LCD2b2 0x08
  3426. #define ATOM_S0_DFP6b2 0x10
  3427. #define ATOM_S0_DFP3b2 0x20
  3428. #define ATOM_S0_DFP4b2 0x40
  3429. #define ATOM_S0_DFP5b2 0x80
  3430. #define ATOM_S0_THERMAL_STATE_MASKb3 0x1C
  3431. #define ATOM_S0_THERMAL_STATE_SHIFTb3 2
  3432. #define ATOM_S0_SYSTEM_POWER_STATE_MASKb3 0xE0
  3433. #define ATOM_S0_LCD1_SHIFT 18
  3434. // BIOS_1_SCRATCH Definition
  3435. #define ATOM_S1_ROM_LOCATION_MASK 0x0000FFFFL
  3436. #define ATOM_S1_PCI_BUS_DEV_MASK 0xFFFF0000L
  3437. // BIOS_2_SCRATCH Definition
  3438. #define ATOM_S2_TV1_STANDARD_MASK 0x0000000FL
  3439. #define ATOM_S2_CURRENT_BL_LEVEL_MASK 0x0000FF00L
  3440. #define ATOM_S2_CURRENT_BL_LEVEL_SHIFT 8
  3441. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK 0x0C000000L
  3442. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK_SHIFT 26
  3443. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_CHANGE 0x10000000L
  3444. #define ATOM_S2_DEVICE_DPMS_STATE 0x00010000L
  3445. #define ATOM_S2_VRI_BRIGHT_ENABLE 0x20000000L
  3446. #define ATOM_S2_DISPLAY_ROTATION_0_DEGREE 0x0
  3447. #define ATOM_S2_DISPLAY_ROTATION_90_DEGREE 0x1
  3448. #define ATOM_S2_DISPLAY_ROTATION_180_DEGREE 0x2
  3449. #define ATOM_S2_DISPLAY_ROTATION_270_DEGREE 0x3
  3450. #define ATOM_S2_DISPLAY_ROTATION_DEGREE_SHIFT 30
  3451. #define ATOM_S2_DISPLAY_ROTATION_ANGLE_MASK 0xC0000000L
  3452. //Byte aligned defintion for BIOS usage
  3453. #define ATOM_S2_TV1_STANDARD_MASKb0 0x0F
  3454. #define ATOM_S2_CURRENT_BL_LEVEL_MASKb1 0xFF
  3455. #define ATOM_S2_DEVICE_DPMS_STATEb2 0x01
  3456. #define ATOM_S2_DEVICE_DPMS_MASKw1 0x3FF
  3457. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASKb3 0x0C
  3458. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_CHANGEb3 0x10
  3459. #define ATOM_S2_VRI_BRIGHT_ENABLEb3 0x20
  3460. #define ATOM_S2_ROTATION_STATE_MASKb3 0xC0
  3461. // BIOS_3_SCRATCH Definition
  3462. #define ATOM_S3_CRT1_ACTIVE 0x00000001L
  3463. #define ATOM_S3_LCD1_ACTIVE 0x00000002L
  3464. #define ATOM_S3_TV1_ACTIVE 0x00000004L
  3465. #define ATOM_S3_DFP1_ACTIVE 0x00000008L
  3466. #define ATOM_S3_CRT2_ACTIVE 0x00000010L
  3467. #define ATOM_S3_LCD2_ACTIVE 0x00000020L
  3468. #define ATOM_S3_DFP6_ACTIVE 0x00000040L
  3469. #define ATOM_S3_DFP2_ACTIVE 0x00000080L
  3470. #define ATOM_S3_CV_ACTIVE 0x00000100L
  3471. #define ATOM_S3_DFP3_ACTIVE 0x00000200L
  3472. #define ATOM_S3_DFP4_ACTIVE 0x00000400L
  3473. #define ATOM_S3_DFP5_ACTIVE 0x00000800L
  3474. #define ATOM_S3_DEVICE_ACTIVE_MASK 0x00000FFFL
  3475. #define ATOM_S3_LCD_FULLEXPANSION_ACTIVE 0x00001000L
  3476. #define ATOM_S3_LCD_EXPANSION_ASPEC_RATIO_ACTIVE 0x00002000L
  3477. #define ATOM_S3_CRT1_CRTC_ACTIVE 0x00010000L
  3478. #define ATOM_S3_LCD1_CRTC_ACTIVE 0x00020000L
  3479. #define ATOM_S3_TV1_CRTC_ACTIVE 0x00040000L
  3480. #define ATOM_S3_DFP1_CRTC_ACTIVE 0x00080000L
  3481. #define ATOM_S3_CRT2_CRTC_ACTIVE 0x00100000L
  3482. #define ATOM_S3_LCD2_CRTC_ACTIVE 0x00200000L
  3483. #define ATOM_S3_DFP6_CRTC_ACTIVE 0x00400000L
  3484. #define ATOM_S3_DFP2_CRTC_ACTIVE 0x00800000L
  3485. #define ATOM_S3_CV_CRTC_ACTIVE 0x01000000L
  3486. #define ATOM_S3_DFP3_CRTC_ACTIVE 0x02000000L
  3487. #define ATOM_S3_DFP4_CRTC_ACTIVE 0x04000000L
  3488. #define ATOM_S3_DFP5_CRTC_ACTIVE 0x08000000L
  3489. #define ATOM_S3_DEVICE_CRTC_ACTIVE_MASK 0x0FFF0000L
  3490. #define ATOM_S3_ASIC_GUI_ENGINE_HUNG 0x20000000L
  3491. //Below two definitions are not supported in pplib, but in the old powerplay in DAL
  3492. #define ATOM_S3_ALLOW_FAST_PWR_SWITCH 0x40000000L
  3493. #define ATOM_S3_RQST_GPU_USE_MIN_PWR 0x80000000L
  3494. //Byte aligned defintion for BIOS usage
  3495. #define ATOM_S3_CRT1_ACTIVEb0 0x01
  3496. #define ATOM_S3_LCD1_ACTIVEb0 0x02
  3497. #define ATOM_S3_TV1_ACTIVEb0 0x04
  3498. #define ATOM_S3_DFP1_ACTIVEb0 0x08
  3499. #define ATOM_S3_CRT2_ACTIVEb0 0x10
  3500. #define ATOM_S3_LCD2_ACTIVEb0 0x20
  3501. #define ATOM_S3_DFP6_ACTIVEb0 0x40
  3502. #define ATOM_S3_DFP2_ACTIVEb0 0x80
  3503. #define ATOM_S3_CV_ACTIVEb1 0x01
  3504. #define ATOM_S3_DFP3_ACTIVEb1 0x02
  3505. #define ATOM_S3_DFP4_ACTIVEb1 0x04
  3506. #define ATOM_S3_DFP5_ACTIVEb1 0x08
  3507. #define ATOM_S3_ACTIVE_CRTC1w0 0xFFF
  3508. #define ATOM_S3_CRT1_CRTC_ACTIVEb2 0x01
  3509. #define ATOM_S3_LCD1_CRTC_ACTIVEb2 0x02
  3510. #define ATOM_S3_TV1_CRTC_ACTIVEb2 0x04
  3511. #define ATOM_S3_DFP1_CRTC_ACTIVEb2 0x08
  3512. #define ATOM_S3_CRT2_CRTC_ACTIVEb2 0x10
  3513. #define ATOM_S3_LCD2_CRTC_ACTIVEb2 0x20
  3514. #define ATOM_S3_DFP6_CRTC_ACTIVEb2 0x40
  3515. #define ATOM_S3_DFP2_CRTC_ACTIVEb2 0x80
  3516. #define ATOM_S3_CV_CRTC_ACTIVEb3 0x01
  3517. #define ATOM_S3_DFP3_CRTC_ACTIVEb3 0x02
  3518. #define ATOM_S3_DFP4_CRTC_ACTIVEb3 0x04
  3519. #define ATOM_S3_DFP5_CRTC_ACTIVEb3 0x08
  3520. #define ATOM_S3_ACTIVE_CRTC2w1 0xFFF
  3521. // BIOS_4_SCRATCH Definition
  3522. #define ATOM_S4_LCD1_PANEL_ID_MASK 0x000000FFL
  3523. #define ATOM_S4_LCD1_REFRESH_MASK 0x0000FF00L
  3524. #define ATOM_S4_LCD1_REFRESH_SHIFT 8
  3525. //Byte aligned defintion for BIOS usage
  3526. #define ATOM_S4_LCD1_PANEL_ID_MASKb0 0x0FF
  3527. #define ATOM_S4_LCD1_REFRESH_MASKb1 ATOM_S4_LCD1_PANEL_ID_MASKb0
  3528. #define ATOM_S4_VRAM_INFO_MASKb2 ATOM_S4_LCD1_PANEL_ID_MASKb0
  3529. // BIOS_5_SCRATCH Definition, BIOS_5_SCRATCH is used by Firmware only !!!!
  3530. #define ATOM_S5_DOS_REQ_CRT1b0 0x01
  3531. #define ATOM_S5_DOS_REQ_LCD1b0 0x02
  3532. #define ATOM_S5_DOS_REQ_TV1b0 0x04
  3533. #define ATOM_S5_DOS_REQ_DFP1b0 0x08
  3534. #define ATOM_S5_DOS_REQ_CRT2b0 0x10
  3535. #define ATOM_S5_DOS_REQ_LCD2b0 0x20
  3536. #define ATOM_S5_DOS_REQ_DFP6b0 0x40
  3537. #define ATOM_S5_DOS_REQ_DFP2b0 0x80
  3538. #define ATOM_S5_DOS_REQ_CVb1 0x01
  3539. #define ATOM_S5_DOS_REQ_DFP3b1 0x02
  3540. #define ATOM_S5_DOS_REQ_DFP4b1 0x04
  3541. #define ATOM_S5_DOS_REQ_DFP5b1 0x08
  3542. #define ATOM_S5_DOS_REQ_DEVICEw0 0x0FFF
  3543. #define ATOM_S5_DOS_REQ_CRT1 0x0001
  3544. #define ATOM_S5_DOS_REQ_LCD1 0x0002
  3545. #define ATOM_S5_DOS_REQ_TV1 0x0004
  3546. #define ATOM_S5_DOS_REQ_DFP1 0x0008
  3547. #define ATOM_S5_DOS_REQ_CRT2 0x0010
  3548. #define ATOM_S5_DOS_REQ_LCD2 0x0020
  3549. #define ATOM_S5_DOS_REQ_DFP6 0x0040
  3550. #define ATOM_S5_DOS_REQ_DFP2 0x0080
  3551. #define ATOM_S5_DOS_REQ_CV 0x0100
  3552. #define ATOM_S5_DOS_REQ_DFP3 0x0200
  3553. #define ATOM_S5_DOS_REQ_DFP4 0x0400
  3554. #define ATOM_S5_DOS_REQ_DFP5 0x0800
  3555. #define ATOM_S5_DOS_FORCE_CRT1b2 ATOM_S5_DOS_REQ_CRT1b0
  3556. #define ATOM_S5_DOS_FORCE_TV1b2 ATOM_S5_DOS_REQ_TV1b0
  3557. #define ATOM_S5_DOS_FORCE_CRT2b2 ATOM_S5_DOS_REQ_CRT2b0
  3558. #define ATOM_S5_DOS_FORCE_CVb3 ATOM_S5_DOS_REQ_CVb1
  3559. #define ATOM_S5_DOS_FORCE_DEVICEw1 (ATOM_S5_DOS_FORCE_CRT1b2+ATOM_S5_DOS_FORCE_TV1b2+ATOM_S5_DOS_FORCE_CRT2b2+\
  3560. (ATOM_S5_DOS_FORCE_CVb3<<8))
  3561. // BIOS_6_SCRATCH Definition
  3562. #define ATOM_S6_DEVICE_CHANGE 0x00000001L
  3563. #define ATOM_S6_SCALER_CHANGE 0x00000002L
  3564. #define ATOM_S6_LID_CHANGE 0x00000004L
  3565. #define ATOM_S6_DOCKING_CHANGE 0x00000008L
  3566. #define ATOM_S6_ACC_MODE 0x00000010L
  3567. #define ATOM_S6_EXT_DESKTOP_MODE 0x00000020L
  3568. #define ATOM_S6_LID_STATE 0x00000040L
  3569. #define ATOM_S6_DOCK_STATE 0x00000080L
  3570. #define ATOM_S6_CRITICAL_STATE 0x00000100L
  3571. #define ATOM_S6_HW_I2C_BUSY_STATE 0x00000200L
  3572. #define ATOM_S6_THERMAL_STATE_CHANGE 0x00000400L
  3573. #define ATOM_S6_INTERRUPT_SET_BY_BIOS 0x00000800L
  3574. #define ATOM_S6_REQ_LCD_EXPANSION_FULL 0x00001000L //Normal expansion Request bit for LCD
  3575. #define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIO 0x00002000L //Aspect ratio expansion Request bit for LCD
  3576. #define ATOM_S6_DISPLAY_STATE_CHANGE 0x00004000L //This bit is recycled when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_H_expansion
  3577. #define ATOM_S6_I2C_STATE_CHANGE 0x00008000L //This bit is recycled,when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_V_expansion
  3578. #define ATOM_S6_ACC_REQ_CRT1 0x00010000L
  3579. #define ATOM_S6_ACC_REQ_LCD1 0x00020000L
  3580. #define ATOM_S6_ACC_REQ_TV1 0x00040000L
  3581. #define ATOM_S6_ACC_REQ_DFP1 0x00080000L
  3582. #define ATOM_S6_ACC_REQ_CRT2 0x00100000L
  3583. #define ATOM_S6_ACC_REQ_LCD2 0x00200000L
  3584. #define ATOM_S6_ACC_REQ_DFP6 0x00400000L
  3585. #define ATOM_S6_ACC_REQ_DFP2 0x00800000L
  3586. #define ATOM_S6_ACC_REQ_CV 0x01000000L
  3587. #define ATOM_S6_ACC_REQ_DFP3 0x02000000L
  3588. #define ATOM_S6_ACC_REQ_DFP4 0x04000000L
  3589. #define ATOM_S6_ACC_REQ_DFP5 0x08000000L
  3590. #define ATOM_S6_ACC_REQ_MASK 0x0FFF0000L
  3591. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGE 0x10000000L
  3592. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH 0x20000000L
  3593. #define ATOM_S6_VRI_BRIGHTNESS_CHANGE 0x40000000L
  3594. #define ATOM_S6_CONFIG_DISPLAY_CHANGE_MASK 0x80000000L
  3595. //Byte aligned defintion for BIOS usage
  3596. #define ATOM_S6_DEVICE_CHANGEb0 0x01
  3597. #define ATOM_S6_SCALER_CHANGEb0 0x02
  3598. #define ATOM_S6_LID_CHANGEb0 0x04
  3599. #define ATOM_S6_DOCKING_CHANGEb0 0x08
  3600. #define ATOM_S6_ACC_MODEb0 0x10
  3601. #define ATOM_S6_EXT_DESKTOP_MODEb0 0x20
  3602. #define ATOM_S6_LID_STATEb0 0x40
  3603. #define ATOM_S6_DOCK_STATEb0 0x80
  3604. #define ATOM_S6_CRITICAL_STATEb1 0x01
  3605. #define ATOM_S6_HW_I2C_BUSY_STATEb1 0x02
  3606. #define ATOM_S6_THERMAL_STATE_CHANGEb1 0x04
  3607. #define ATOM_S6_INTERRUPT_SET_BY_BIOSb1 0x08
  3608. #define ATOM_S6_REQ_LCD_EXPANSION_FULLb1 0x10
  3609. #define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIOb1 0x20
  3610. #define ATOM_S6_ACC_REQ_CRT1b2 0x01
  3611. #define ATOM_S6_ACC_REQ_LCD1b2 0x02
  3612. #define ATOM_S6_ACC_REQ_TV1b2 0x04
  3613. #define ATOM_S6_ACC_REQ_DFP1b2 0x08
  3614. #define ATOM_S6_ACC_REQ_CRT2b2 0x10
  3615. #define ATOM_S6_ACC_REQ_LCD2b2 0x20
  3616. #define ATOM_S6_ACC_REQ_DFP6b2 0x40
  3617. #define ATOM_S6_ACC_REQ_DFP2b2 0x80
  3618. #define ATOM_S6_ACC_REQ_CVb3 0x01
  3619. #define ATOM_S6_ACC_REQ_DFP3b3 0x02
  3620. #define ATOM_S6_ACC_REQ_DFP4b3 0x04
  3621. #define ATOM_S6_ACC_REQ_DFP5b3 0x08
  3622. #define ATOM_S6_ACC_REQ_DEVICEw1 ATOM_S5_DOS_REQ_DEVICEw0
  3623. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGEb3 0x10
  3624. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCHb3 0x20
  3625. #define ATOM_S6_VRI_BRIGHTNESS_CHANGEb3 0x40
  3626. #define ATOM_S6_CONFIG_DISPLAY_CHANGEb3 0x80
  3627. #define ATOM_S6_DEVICE_CHANGE_SHIFT 0
  3628. #define ATOM_S6_SCALER_CHANGE_SHIFT 1
  3629. #define ATOM_S6_LID_CHANGE_SHIFT 2
  3630. #define ATOM_S6_DOCKING_CHANGE_SHIFT 3
  3631. #define ATOM_S6_ACC_MODE_SHIFT 4
  3632. #define ATOM_S6_EXT_DESKTOP_MODE_SHIFT 5
  3633. #define ATOM_S6_LID_STATE_SHIFT 6
  3634. #define ATOM_S6_DOCK_STATE_SHIFT 7
  3635. #define ATOM_S6_CRITICAL_STATE_SHIFT 8
  3636. #define ATOM_S6_HW_I2C_BUSY_STATE_SHIFT 9
  3637. #define ATOM_S6_THERMAL_STATE_CHANGE_SHIFT 10
  3638. #define ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT 11
  3639. #define ATOM_S6_REQ_SCALER_SHIFT 12
  3640. #define ATOM_S6_REQ_SCALER_ARATIO_SHIFT 13
  3641. #define ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT 14
  3642. #define ATOM_S6_I2C_STATE_CHANGE_SHIFT 15
  3643. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT 28
  3644. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH_SHIFT 29
  3645. #define ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT 30
  3646. #define ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT 31
  3647. // BIOS_7_SCRATCH Definition, BIOS_7_SCRATCH is used by Firmware only !!!!
  3648. #define ATOM_S7_DOS_MODE_TYPEb0 0x03
  3649. #define ATOM_S7_DOS_MODE_VGAb0 0x00
  3650. #define ATOM_S7_DOS_MODE_VESAb0 0x01
  3651. #define ATOM_S7_DOS_MODE_EXTb0 0x02
  3652. #define ATOM_S7_DOS_MODE_PIXEL_DEPTHb0 0x0C
  3653. #define ATOM_S7_DOS_MODE_PIXEL_FORMATb0 0xF0
  3654. #define ATOM_S7_DOS_8BIT_DAC_ENb1 0x01
  3655. #define ATOM_S7_DOS_MODE_NUMBERw1 0x0FFFF
  3656. #define ATOM_S7_DOS_8BIT_DAC_EN_SHIFT 8
  3657. // BIOS_8_SCRATCH Definition
  3658. #define ATOM_S8_I2C_CHANNEL_BUSY_MASK 0x00000FFFF
  3659. #define ATOM_S8_I2C_HW_ENGINE_BUSY_MASK 0x0FFFF0000
  3660. #define ATOM_S8_I2C_CHANNEL_BUSY_SHIFT 0
  3661. #define ATOM_S8_I2C_ENGINE_BUSY_SHIFT 16
  3662. // BIOS_9_SCRATCH Definition
  3663. #ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_MASK
  3664. #define ATOM_S9_I2C_CHANNEL_COMPLETED_MASK 0x0000FFFF
  3665. #endif
  3666. #ifndef ATOM_S9_I2C_CHANNEL_ABORTED_MASK
  3667. #define ATOM_S9_I2C_CHANNEL_ABORTED_MASK 0xFFFF0000
  3668. #endif
  3669. #ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT
  3670. #define ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT 0
  3671. #endif
  3672. #ifndef ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT
  3673. #define ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT 16
  3674. #endif
  3675. #define ATOM_FLAG_SET 0x20
  3676. #define ATOM_FLAG_CLEAR 0
  3677. #define CLEAR_ATOM_S6_ACC_MODE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_ACC_MODE_SHIFT | ATOM_FLAG_CLEAR)
  3678. #define SET_ATOM_S6_DEVICE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DEVICE_CHANGE_SHIFT | ATOM_FLAG_SET)
  3679. #define SET_ATOM_S6_VRI_BRIGHTNESS_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT | ATOM_FLAG_SET)
  3680. #define SET_ATOM_S6_SCALER_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SCALER_CHANGE_SHIFT | ATOM_FLAG_SET)
  3681. #define SET_ATOM_S6_LID_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_CHANGE_SHIFT | ATOM_FLAG_SET)
  3682. #define SET_ATOM_S6_LID_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_SET)
  3683. #define CLEAR_ATOM_S6_LID_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_CLEAR)
  3684. #define SET_ATOM_S6_DOCK_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCKING_CHANGE_SHIFT | ATOM_FLAG_SET)
  3685. #define SET_ATOM_S6_DOCK_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_SET)
  3686. #define CLEAR_ATOM_S6_DOCK_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_CLEAR)
  3687. #define SET_ATOM_S6_THERMAL_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_THERMAL_STATE_CHANGE_SHIFT | ATOM_FLAG_SET)
  3688. #define SET_ATOM_S6_SYSTEM_POWER_MODE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT | ATOM_FLAG_SET)
  3689. #define SET_ATOM_S6_INTERRUPT_SET_BY_BIOS ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT | ATOM_FLAG_SET)
  3690. #define SET_ATOM_S6_CRITICAL_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_SET)
  3691. #define CLEAR_ATOM_S6_CRITICAL_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_CLEAR)
  3692. #define SET_ATOM_S6_REQ_SCALER ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_SET)
  3693. #define CLEAR_ATOM_S6_REQ_SCALER ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_CLEAR )
  3694. #define SET_ATOM_S6_REQ_SCALER_ARATIO ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_SET )
  3695. #define CLEAR_ATOM_S6_REQ_SCALER_ARATIO ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_CLEAR )
  3696. #define SET_ATOM_S6_I2C_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_I2C_STATE_CHANGE_SHIFT | ATOM_FLAG_SET )
  3697. #define SET_ATOM_S6_DISPLAY_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT | ATOM_FLAG_SET )
  3698. #define SET_ATOM_S6_DEVICE_RECONFIG ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT | ATOM_FLAG_SET)
  3699. #define CLEAR_ATOM_S0_LCD1 ((ATOM_DEVICE_CONNECT_INFO_DEF << 8 )| ATOM_S0_LCD1_SHIFT | ATOM_FLAG_CLEAR )
  3700. #define SET_ATOM_S7_DOS_8BIT_DAC_EN ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_SET )
  3701. #define CLEAR_ATOM_S7_DOS_8BIT_DAC_EN ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_CLEAR )
  3702. /****************************************************************************/
  3703. //Portion II: Definitinos only used in Driver
  3704. /****************************************************************************/
  3705. // Macros used by driver
  3706. #ifdef __cplusplus
  3707. #define GetIndexIntoMasterTable(MasterOrData, FieldName) ((reinterpret_cast<char*>(&(static_cast<ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES*>(0))->FieldName)-static_cast<char*>(0))/sizeof(USHORT))
  3708. #define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableFormatRevision )&0x3F)
  3709. #define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET) (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableContentRevision)&0x3F)
  3710. #else // not __cplusplus
  3711. #define GetIndexIntoMasterTable(MasterOrData, FieldName) (((char*)(&((ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES*)0)->FieldName)-(char*)0)/sizeof(USHORT))
  3712. #define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableFormatRevision)&0x3F)
  3713. #define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET) ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableContentRevision)&0x3F)
  3714. #endif // __cplusplus
  3715. #define GET_DATA_TABLE_MAJOR_REVISION GET_COMMAND_TABLE_COMMANDSET_REVISION
  3716. #define GET_DATA_TABLE_MINOR_REVISION GET_COMMAND_TABLE_PARAMETER_REVISION
  3717. /****************************************************************************/
  3718. //Portion III: Definitinos only used in VBIOS
  3719. /****************************************************************************/
  3720. #define ATOM_DAC_SRC 0x80
  3721. #define ATOM_SRC_DAC1 0
  3722. #define ATOM_SRC_DAC2 0x80
  3723. typedef struct _MEMORY_PLLINIT_PARAMETERS
  3724. {
  3725. ULONG ulTargetMemoryClock; //In 10Khz unit
  3726. UCHAR ucAction; //not define yet
  3727. UCHAR ucFbDiv_Hi; //Fbdiv Hi byte
  3728. UCHAR ucFbDiv; //FB value
  3729. UCHAR ucPostDiv; //Post div
  3730. }MEMORY_PLLINIT_PARAMETERS;
  3731. #define MEMORY_PLLINIT_PS_ALLOCATION MEMORY_PLLINIT_PARAMETERS
  3732. #define GPIO_PIN_WRITE 0x01
  3733. #define GPIO_PIN_READ 0x00
  3734. typedef struct _GPIO_PIN_CONTROL_PARAMETERS
  3735. {
  3736. UCHAR ucGPIO_ID; //return value, read from GPIO pins
  3737. UCHAR ucGPIOBitShift; //define which bit in uGPIOBitVal need to be update
  3738. UCHAR ucGPIOBitVal; //Set/Reset corresponding bit defined in ucGPIOBitMask
  3739. UCHAR ucAction; //=GPIO_PIN_WRITE: Read; =GPIO_PIN_READ: Write
  3740. }GPIO_PIN_CONTROL_PARAMETERS;
  3741. typedef struct _ENABLE_SCALER_PARAMETERS
  3742. {
  3743. UCHAR ucScaler; // ATOM_SCALER1, ATOM_SCALER2
  3744. UCHAR ucEnable; // ATOM_SCALER_DISABLE or ATOM_SCALER_CENTER or ATOM_SCALER_EXPANSION
  3745. UCHAR ucTVStandard; //
  3746. UCHAR ucPadding[1];
  3747. }ENABLE_SCALER_PARAMETERS;
  3748. #define ENABLE_SCALER_PS_ALLOCATION ENABLE_SCALER_PARAMETERS
  3749. //ucEnable:
  3750. #define SCALER_BYPASS_AUTO_CENTER_NO_REPLICATION 0
  3751. #define SCALER_BYPASS_AUTO_CENTER_AUTO_REPLICATION 1
  3752. #define SCALER_ENABLE_2TAP_ALPHA_MODE 2
  3753. #define SCALER_ENABLE_MULTITAP_MODE 3
  3754. typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS
  3755. {
  3756. ULONG usHWIconHorzVertPosn; // Hardware Icon Vertical position
  3757. UCHAR ucHWIconVertOffset; // Hardware Icon Vertical offset
  3758. UCHAR ucHWIconHorzOffset; // Hardware Icon Horizontal offset
  3759. UCHAR ucSelection; // ATOM_CURSOR1 or ATOM_ICON1 or ATOM_CURSOR2 or ATOM_ICON2
  3760. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  3761. }ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS;
  3762. typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION
  3763. {
  3764. ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS sEnableIcon;
  3765. ENABLE_CRTC_PARAMETERS sReserved;
  3766. }ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION;
  3767. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS
  3768. {
  3769. USHORT usHight; // Image Hight
  3770. USHORT usWidth; // Image Width
  3771. UCHAR ucSurface; // Surface 1 or 2
  3772. UCHAR ucPadding[3];
  3773. }ENABLE_GRAPH_SURFACE_PARAMETERS;
  3774. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2
  3775. {
  3776. USHORT usHight; // Image Hight
  3777. USHORT usWidth; // Image Width
  3778. UCHAR ucSurface; // Surface 1 or 2
  3779. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  3780. UCHAR ucPadding[2];
  3781. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2;
  3782. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3
  3783. {
  3784. USHORT usHight; // Image Hight
  3785. USHORT usWidth; // Image Width
  3786. UCHAR ucSurface; // Surface 1 or 2
  3787. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  3788. USHORT usDeviceId; // Active Device Id for this surface. If no device, set to 0.
  3789. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3;
  3790. typedef struct _ENABLE_GRAPH_SURFACE_PS_ALLOCATION
  3791. {
  3792. ENABLE_GRAPH_SURFACE_PARAMETERS sSetSurface;
  3793. ENABLE_YUV_PS_ALLOCATION sReserved; // Don't set this one
  3794. }ENABLE_GRAPH_SURFACE_PS_ALLOCATION;
  3795. typedef struct _MEMORY_CLEAN_UP_PARAMETERS
  3796. {
  3797. USHORT usMemoryStart; //in 8Kb boundry, offset from memory base address
  3798. USHORT usMemorySize; //8Kb blocks aligned
  3799. }MEMORY_CLEAN_UP_PARAMETERS;
  3800. #define MEMORY_CLEAN_UP_PS_ALLOCATION MEMORY_CLEAN_UP_PARAMETERS
  3801. typedef struct _GET_DISPLAY_SURFACE_SIZE_PARAMETERS
  3802. {
  3803. USHORT usX_Size; //When use as input parameter, usX_Size indicates which CRTC
  3804. USHORT usY_Size;
  3805. }GET_DISPLAY_SURFACE_SIZE_PARAMETERS;
  3806. typedef struct _INDIRECT_IO_ACCESS
  3807. {
  3808. ATOM_COMMON_TABLE_HEADER sHeader;
  3809. UCHAR IOAccessSequence[256];
  3810. } INDIRECT_IO_ACCESS;
  3811. #define INDIRECT_READ 0x00
  3812. #define INDIRECT_WRITE 0x80
  3813. #define INDIRECT_IO_MM 0
  3814. #define INDIRECT_IO_PLL 1
  3815. #define INDIRECT_IO_MC 2
  3816. #define INDIRECT_IO_PCIE 3
  3817. #define INDIRECT_IO_PCIEP 4
  3818. #define INDIRECT_IO_NBMISC 5
  3819. #define INDIRECT_IO_PLL_READ INDIRECT_IO_PLL | INDIRECT_READ
  3820. #define INDIRECT_IO_PLL_WRITE INDIRECT_IO_PLL | INDIRECT_WRITE
  3821. #define INDIRECT_IO_MC_READ INDIRECT_IO_MC | INDIRECT_READ
  3822. #define INDIRECT_IO_MC_WRITE INDIRECT_IO_MC | INDIRECT_WRITE
  3823. #define INDIRECT_IO_PCIE_READ INDIRECT_IO_PCIE | INDIRECT_READ
  3824. #define INDIRECT_IO_PCIE_WRITE INDIRECT_IO_PCIE | INDIRECT_WRITE
  3825. #define INDIRECT_IO_PCIEP_READ INDIRECT_IO_PCIEP | INDIRECT_READ
  3826. #define INDIRECT_IO_PCIEP_WRITE INDIRECT_IO_PCIEP | INDIRECT_WRITE
  3827. #define INDIRECT_IO_NBMISC_READ INDIRECT_IO_NBMISC | INDIRECT_READ
  3828. #define INDIRECT_IO_NBMISC_WRITE INDIRECT_IO_NBMISC | INDIRECT_WRITE
  3829. typedef struct _ATOM_OEM_INFO
  3830. {
  3831. ATOM_COMMON_TABLE_HEADER sHeader;
  3832. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  3833. }ATOM_OEM_INFO;
  3834. typedef struct _ATOM_TV_MODE
  3835. {
  3836. UCHAR ucVMode_Num; //Video mode number
  3837. UCHAR ucTV_Mode_Num; //Internal TV mode number
  3838. }ATOM_TV_MODE;
  3839. typedef struct _ATOM_BIOS_INT_TVSTD_MODE
  3840. {
  3841. ATOM_COMMON_TABLE_HEADER sHeader;
  3842. USHORT usTV_Mode_LUT_Offset; // Pointer to standard to internal number conversion table
  3843. USHORT usTV_FIFO_Offset; // Pointer to FIFO entry table
  3844. USHORT usNTSC_Tbl_Offset; // Pointer to SDTV_Mode_NTSC table
  3845. USHORT usPAL_Tbl_Offset; // Pointer to SDTV_Mode_PAL table
  3846. USHORT usCV_Tbl_Offset; // Pointer to SDTV_Mode_PAL table
  3847. }ATOM_BIOS_INT_TVSTD_MODE;
  3848. typedef struct _ATOM_TV_MODE_SCALER_PTR
  3849. {
  3850. USHORT ucFilter0_Offset; //Pointer to filter format 0 coefficients
  3851. USHORT usFilter1_Offset; //Pointer to filter format 0 coefficients
  3852. UCHAR ucTV_Mode_Num;
  3853. }ATOM_TV_MODE_SCALER_PTR;
  3854. typedef struct _ATOM_STANDARD_VESA_TIMING
  3855. {
  3856. ATOM_COMMON_TABLE_HEADER sHeader;
  3857. ATOM_DTD_FORMAT aModeTimings[16]; // 16 is not the real array number, just for initial allocation
  3858. }ATOM_STANDARD_VESA_TIMING;
  3859. typedef struct _ATOM_STD_FORMAT
  3860. {
  3861. USHORT usSTD_HDisp;
  3862. USHORT usSTD_VDisp;
  3863. USHORT usSTD_RefreshRate;
  3864. USHORT usReserved;
  3865. }ATOM_STD_FORMAT;
  3866. typedef struct _ATOM_VESA_TO_EXTENDED_MODE
  3867. {
  3868. USHORT usVESA_ModeNumber;
  3869. USHORT usExtendedModeNumber;
  3870. }ATOM_VESA_TO_EXTENDED_MODE;
  3871. typedef struct _ATOM_VESA_TO_INTENAL_MODE_LUT
  3872. {
  3873. ATOM_COMMON_TABLE_HEADER sHeader;
  3874. ATOM_VESA_TO_EXTENDED_MODE asVESA_ToExtendedModeInfo[76];
  3875. }ATOM_VESA_TO_INTENAL_MODE_LUT;
  3876. /*************** ATOM Memory Related Data Structure ***********************/
  3877. typedef struct _ATOM_MEMORY_VENDOR_BLOCK{
  3878. UCHAR ucMemoryType;
  3879. UCHAR ucMemoryVendor;
  3880. UCHAR ucAdjMCId;
  3881. UCHAR ucDynClkId;
  3882. ULONG ulDllResetClkRange;
  3883. }ATOM_MEMORY_VENDOR_BLOCK;
  3884. typedef struct _ATOM_MEMORY_SETTING_ID_CONFIG{
  3885. #if ATOM_BIG_ENDIAN
  3886. ULONG ucMemBlkId:8;
  3887. ULONG ulMemClockRange:24;
  3888. #else
  3889. ULONG ulMemClockRange:24;
  3890. ULONG ucMemBlkId:8;
  3891. #endif
  3892. }ATOM_MEMORY_SETTING_ID_CONFIG;
  3893. typedef union _ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS
  3894. {
  3895. ATOM_MEMORY_SETTING_ID_CONFIG slAccess;
  3896. ULONG ulAccess;
  3897. }ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS;
  3898. typedef struct _ATOM_MEMORY_SETTING_DATA_BLOCK{
  3899. ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS ulMemoryID;
  3900. ULONG aulMemData[1];
  3901. }ATOM_MEMORY_SETTING_DATA_BLOCK;
  3902. typedef struct _ATOM_INIT_REG_INDEX_FORMAT{
  3903. USHORT usRegIndex; // MC register index
  3904. UCHAR ucPreRegDataLength; // offset in ATOM_INIT_REG_DATA_BLOCK.saRegDataBuf
  3905. }ATOM_INIT_REG_INDEX_FORMAT;
  3906. typedef struct _ATOM_INIT_REG_BLOCK{
  3907. USHORT usRegIndexTblSize; //size of asRegIndexBuf
  3908. USHORT usRegDataBlkSize; //size of ATOM_MEMORY_SETTING_DATA_BLOCK
  3909. ATOM_INIT_REG_INDEX_FORMAT asRegIndexBuf[1];
  3910. ATOM_MEMORY_SETTING_DATA_BLOCK asRegDataBuf[1];
  3911. }ATOM_INIT_REG_BLOCK;
  3912. #define END_OF_REG_INDEX_BLOCK 0x0ffff
  3913. #define END_OF_REG_DATA_BLOCK 0x00000000
  3914. #define ATOM_INIT_REG_MASK_FLAG 0x80
  3915. #define CLOCK_RANGE_HIGHEST 0x00ffffff
  3916. #define VALUE_DWORD SIZEOF ULONG
  3917. #define VALUE_SAME_AS_ABOVE 0
  3918. #define VALUE_MASK_DWORD 0x84
  3919. #define INDEX_ACCESS_RANGE_BEGIN (VALUE_DWORD + 1)
  3920. #define INDEX_ACCESS_RANGE_END (INDEX_ACCESS_RANGE_BEGIN + 1)
  3921. #define VALUE_INDEX_ACCESS_SINGLE (INDEX_ACCESS_RANGE_END + 1)
  3922. typedef struct _ATOM_MC_INIT_PARAM_TABLE
  3923. {
  3924. ATOM_COMMON_TABLE_HEADER sHeader;
  3925. USHORT usAdjustARB_SEQDataOffset;
  3926. USHORT usMCInitMemTypeTblOffset;
  3927. USHORT usMCInitCommonTblOffset;
  3928. USHORT usMCInitPowerDownTblOffset;
  3929. ULONG ulARB_SEQDataBuf[32];
  3930. ATOM_INIT_REG_BLOCK asMCInitMemType;
  3931. ATOM_INIT_REG_BLOCK asMCInitCommon;
  3932. }ATOM_MC_INIT_PARAM_TABLE;
  3933. #define _4Mx16 0x2
  3934. #define _4Mx32 0x3
  3935. #define _8Mx16 0x12
  3936. #define _8Mx32 0x13
  3937. #define _16Mx16 0x22
  3938. #define _16Mx32 0x23
  3939. #define _32Mx16 0x32
  3940. #define _32Mx32 0x33
  3941. #define _64Mx8 0x41
  3942. #define _64Mx16 0x42
  3943. #define SAMSUNG 0x1
  3944. #define INFINEON 0x2
  3945. #define ELPIDA 0x3
  3946. #define ETRON 0x4
  3947. #define NANYA 0x5
  3948. #define HYNIX 0x6
  3949. #define MOSEL 0x7
  3950. #define WINBOND 0x8
  3951. #define ESMT 0x9
  3952. #define MICRON 0xF
  3953. #define QIMONDA INFINEON
  3954. #define PROMOS MOSEL
  3955. #define KRETON INFINEON
  3956. /////////////Support for GDDR5 MC uCode to reside in upper 64K of ROM/////////////
  3957. #define UCODE_ROM_START_ADDRESS 0x1c000
  3958. #define UCODE_SIGNATURE 0x4375434d // 'MCuC' - MC uCode
  3959. //uCode block header for reference
  3960. typedef struct _MCuCodeHeader
  3961. {
  3962. ULONG ulSignature;
  3963. UCHAR ucRevision;
  3964. UCHAR ucChecksum;
  3965. UCHAR ucReserved1;
  3966. UCHAR ucReserved2;
  3967. USHORT usParametersLength;
  3968. USHORT usUCodeLength;
  3969. USHORT usReserved1;
  3970. USHORT usReserved2;
  3971. } MCuCodeHeader;
  3972. //////////////////////////////////////////////////////////////////////////////////
  3973. #define ATOM_MAX_NUMBER_OF_VRAM_MODULE 16
  3974. #define ATOM_VRAM_MODULE_MEMORY_VENDOR_ID_MASK 0xF
  3975. typedef struct _ATOM_VRAM_MODULE_V1
  3976. {
  3977. ULONG ulReserved;
  3978. USHORT usEMRSValue;
  3979. USHORT usMRSValue;
  3980. USHORT usReserved;
  3981. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  3982. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] reserved;
  3983. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender
  3984. UCHAR ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32...
  3985. UCHAR ucRow; // Number of Row,in power of 2;
  3986. UCHAR ucColumn; // Number of Column,in power of 2;
  3987. UCHAR ucBank; // Nunber of Bank;
  3988. UCHAR ucRank; // Number of Rank, in power of 2
  3989. UCHAR ucChannelNum; // Number of channel;
  3990. UCHAR ucChannelConfig; // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2
  3991. UCHAR ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data;
  3992. UCHAR ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data;
  3993. UCHAR ucReserved[2];
  3994. }ATOM_VRAM_MODULE_V1;
  3995. typedef struct _ATOM_VRAM_MODULE_V2
  3996. {
  3997. ULONG ulReserved;
  3998. ULONG ulFlags; // To enable/disable functionalities based on memory type
  3999. ULONG ulEngineClock; // Override of default engine clock for particular memory type
  4000. ULONG ulMemoryClock; // Override of default memory clock for particular memory type
  4001. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  4002. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  4003. USHORT usEMRSValue;
  4004. USHORT usMRSValue;
  4005. USHORT usReserved;
  4006. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  4007. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now;
  4008. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed
  4009. UCHAR ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32...
  4010. UCHAR ucRow; // Number of Row,in power of 2;
  4011. UCHAR ucColumn; // Number of Column,in power of 2;
  4012. UCHAR ucBank; // Nunber of Bank;
  4013. UCHAR ucRank; // Number of Rank, in power of 2
  4014. UCHAR ucChannelNum; // Number of channel;
  4015. UCHAR ucChannelConfig; // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2
  4016. UCHAR ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data;
  4017. UCHAR ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data;
  4018. UCHAR ucRefreshRateFactor;
  4019. UCHAR ucReserved[3];
  4020. }ATOM_VRAM_MODULE_V2;
  4021. typedef struct _ATOM_MEMORY_TIMING_FORMAT
  4022. {
  4023. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  4024. union{
  4025. USHORT usMRS; // mode register
  4026. USHORT usDDR3_MR0;
  4027. };
  4028. union{
  4029. USHORT usEMRS; // extended mode register
  4030. USHORT usDDR3_MR1;
  4031. };
  4032. UCHAR ucCL; // CAS latency
  4033. UCHAR ucWL; // WRITE Latency
  4034. UCHAR uctRAS; // tRAS
  4035. UCHAR uctRC; // tRC
  4036. UCHAR uctRFC; // tRFC
  4037. UCHAR uctRCDR; // tRCDR
  4038. UCHAR uctRCDW; // tRCDW
  4039. UCHAR uctRP; // tRP
  4040. UCHAR uctRRD; // tRRD
  4041. UCHAR uctWR; // tWR
  4042. UCHAR uctWTR; // tWTR
  4043. UCHAR uctPDIX; // tPDIX
  4044. UCHAR uctFAW; // tFAW
  4045. UCHAR uctAOND; // tAOND
  4046. union
  4047. {
  4048. struct {
  4049. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  4050. UCHAR ucReserved;
  4051. };
  4052. USHORT usDDR3_MR2;
  4053. };
  4054. }ATOM_MEMORY_TIMING_FORMAT;
  4055. typedef struct _ATOM_MEMORY_TIMING_FORMAT_V1
  4056. {
  4057. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  4058. USHORT usMRS; // mode register
  4059. USHORT usEMRS; // extended mode register
  4060. UCHAR ucCL; // CAS latency
  4061. UCHAR ucWL; // WRITE Latency
  4062. UCHAR uctRAS; // tRAS
  4063. UCHAR uctRC; // tRC
  4064. UCHAR uctRFC; // tRFC
  4065. UCHAR uctRCDR; // tRCDR
  4066. UCHAR uctRCDW; // tRCDW
  4067. UCHAR uctRP; // tRP
  4068. UCHAR uctRRD; // tRRD
  4069. UCHAR uctWR; // tWR
  4070. UCHAR uctWTR; // tWTR
  4071. UCHAR uctPDIX; // tPDIX
  4072. UCHAR uctFAW; // tFAW
  4073. UCHAR uctAOND; // tAOND
  4074. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  4075. ////////////////////////////////////GDDR parameters///////////////////////////////////
  4076. UCHAR uctCCDL; //
  4077. UCHAR uctCRCRL; //
  4078. UCHAR uctCRCWL; //
  4079. UCHAR uctCKE; //
  4080. UCHAR uctCKRSE; //
  4081. UCHAR uctCKRSX; //
  4082. UCHAR uctFAW32; //
  4083. UCHAR ucMR5lo; //
  4084. UCHAR ucMR5hi; //
  4085. UCHAR ucTerminator;
  4086. }ATOM_MEMORY_TIMING_FORMAT_V1;
  4087. typedef struct _ATOM_MEMORY_TIMING_FORMAT_V2
  4088. {
  4089. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  4090. USHORT usMRS; // mode register
  4091. USHORT usEMRS; // extended mode register
  4092. UCHAR ucCL; // CAS latency
  4093. UCHAR ucWL; // WRITE Latency
  4094. UCHAR uctRAS; // tRAS
  4095. UCHAR uctRC; // tRC
  4096. UCHAR uctRFC; // tRFC
  4097. UCHAR uctRCDR; // tRCDR
  4098. UCHAR uctRCDW; // tRCDW
  4099. UCHAR uctRP; // tRP
  4100. UCHAR uctRRD; // tRRD
  4101. UCHAR uctWR; // tWR
  4102. UCHAR uctWTR; // tWTR
  4103. UCHAR uctPDIX; // tPDIX
  4104. UCHAR uctFAW; // tFAW
  4105. UCHAR uctAOND; // tAOND
  4106. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  4107. ////////////////////////////////////GDDR parameters///////////////////////////////////
  4108. UCHAR uctCCDL; //
  4109. UCHAR uctCRCRL; //
  4110. UCHAR uctCRCWL; //
  4111. UCHAR uctCKE; //
  4112. UCHAR uctCKRSE; //
  4113. UCHAR uctCKRSX; //
  4114. UCHAR uctFAW32; //
  4115. UCHAR ucMR4lo; //
  4116. UCHAR ucMR4hi; //
  4117. UCHAR ucMR5lo; //
  4118. UCHAR ucMR5hi; //
  4119. UCHAR ucTerminator;
  4120. UCHAR ucReserved;
  4121. }ATOM_MEMORY_TIMING_FORMAT_V2;
  4122. typedef struct _ATOM_MEMORY_FORMAT
  4123. {
  4124. ULONG ulDllDisClock; // memory DLL will be disable when target memory clock is below this clock
  4125. union{
  4126. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  4127. USHORT usDDR3_Reserved; // Not used for DDR3 memory
  4128. };
  4129. union{
  4130. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  4131. USHORT usDDR3_MR3; // Used for DDR3 memory
  4132. };
  4133. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now;
  4134. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed
  4135. UCHAR ucRow; // Number of Row,in power of 2;
  4136. UCHAR ucColumn; // Number of Column,in power of 2;
  4137. UCHAR ucBank; // Nunber of Bank;
  4138. UCHAR ucRank; // Number of Rank, in power of 2
  4139. UCHAR ucBurstSize; // burst size, 0= burst size=4 1= burst size=8
  4140. UCHAR ucDllDisBit; // position of DLL Enable/Disable bit in EMRS ( Extended Mode Register )
  4141. UCHAR ucRefreshRateFactor; // memory refresh rate in unit of ms
  4142. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  4143. UCHAR ucPreamble; //[7:4] Write Preamble, [3:0] Read Preamble
  4144. UCHAR ucMemAttrib; // Memory Device Addribute, like RDBI/WDBI etc
  4145. ATOM_MEMORY_TIMING_FORMAT asMemTiming[5]; //Memory Timing block sort from lower clock to higher clock
  4146. }ATOM_MEMORY_FORMAT;
  4147. typedef struct _ATOM_VRAM_MODULE_V3
  4148. {
  4149. ULONG ulChannelMapCfg; // board dependent paramenter:Channel combination
  4150. USHORT usSize; // size of ATOM_VRAM_MODULE_V3
  4151. USHORT usDefaultMVDDQ; // board dependent parameter:Default Memory Core Voltage
  4152. USHORT usDefaultMVDDC; // board dependent parameter:Default Memory IO Voltage
  4153. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  4154. UCHAR ucChannelNum; // board dependent parameter:Number of channel;
  4155. UCHAR ucChannelSize; // board dependent parameter:32bit or 64bit
  4156. UCHAR ucVREFI; // board dependnt parameter: EXT or INT +160mv to -140mv
  4157. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  4158. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  4159. ATOM_MEMORY_FORMAT asMemory; // describ all of video memory parameters from memory spec
  4160. }ATOM_VRAM_MODULE_V3;
  4161. //ATOM_VRAM_MODULE_V3.ucNPL_RT
  4162. #define NPL_RT_MASK 0x0f
  4163. #define BATTERY_ODT_MASK 0xc0
  4164. #define ATOM_VRAM_MODULE ATOM_VRAM_MODULE_V3
  4165. typedef struct _ATOM_VRAM_MODULE_V4
  4166. {
  4167. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  4168. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  4169. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  4170. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  4171. USHORT usReserved;
  4172. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  4173. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  4174. UCHAR ucChannelNum; // Number of channels present in this module config
  4175. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  4176. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  4177. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  4178. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  4179. UCHAR ucVREFI; // board dependent parameter
  4180. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  4181. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  4182. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  4183. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  4184. UCHAR ucReserved[3];
  4185. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  4186. union{
  4187. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  4188. USHORT usDDR3_Reserved;
  4189. };
  4190. union{
  4191. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  4192. USHORT usDDR3_MR3; // Used for DDR3 memory
  4193. };
  4194. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  4195. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  4196. UCHAR ucReserved2[2];
  4197. ATOM_MEMORY_TIMING_FORMAT asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  4198. }ATOM_VRAM_MODULE_V4;
  4199. #define VRAM_MODULE_V4_MISC_RANK_MASK 0x3
  4200. #define VRAM_MODULE_V4_MISC_DUAL_RANK 0x1
  4201. #define VRAM_MODULE_V4_MISC_BL_MASK 0x4
  4202. #define VRAM_MODULE_V4_MISC_BL8 0x4
  4203. #define VRAM_MODULE_V4_MISC_DUAL_CS 0x10
  4204. typedef struct _ATOM_VRAM_MODULE_V5
  4205. {
  4206. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  4207. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  4208. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  4209. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  4210. USHORT usReserved;
  4211. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  4212. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  4213. UCHAR ucChannelNum; // Number of channels present in this module config
  4214. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  4215. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  4216. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  4217. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  4218. UCHAR ucVREFI; // board dependent parameter
  4219. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  4220. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  4221. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  4222. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  4223. UCHAR ucReserved[3];
  4224. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  4225. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  4226. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  4227. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  4228. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  4229. UCHAR ucFIFODepth; // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth
  4230. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  4231. ATOM_MEMORY_TIMING_FORMAT_V1 asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  4232. }ATOM_VRAM_MODULE_V5;
  4233. typedef struct _ATOM_VRAM_MODULE_V6
  4234. {
  4235. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  4236. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  4237. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  4238. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  4239. USHORT usReserved;
  4240. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  4241. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  4242. UCHAR ucChannelNum; // Number of channels present in this module config
  4243. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  4244. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  4245. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  4246. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  4247. UCHAR ucVREFI; // board dependent parameter
  4248. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  4249. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  4250. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  4251. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  4252. UCHAR ucReserved[3];
  4253. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  4254. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  4255. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  4256. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  4257. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  4258. UCHAR ucFIFODepth; // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth
  4259. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  4260. ATOM_MEMORY_TIMING_FORMAT_V2 asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  4261. }ATOM_VRAM_MODULE_V6;
  4262. typedef struct _ATOM_VRAM_INFO_V2
  4263. {
  4264. ATOM_COMMON_TABLE_HEADER sHeader;
  4265. UCHAR ucNumOfVRAMModule;
  4266. ATOM_VRAM_MODULE aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  4267. }ATOM_VRAM_INFO_V2;
  4268. typedef struct _ATOM_VRAM_INFO_V3
  4269. {
  4270. ATOM_COMMON_TABLE_HEADER sHeader;
  4271. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  4272. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  4273. USHORT usRerseved;
  4274. UCHAR aVID_PinsShift[9]; // 8 bit strap maximum+terminator
  4275. UCHAR ucNumOfVRAMModule;
  4276. ATOM_VRAM_MODULE aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  4277. ATOM_INIT_REG_BLOCK asMemPatch; // for allocation
  4278. // ATOM_INIT_REG_BLOCK aMemAdjust;
  4279. }ATOM_VRAM_INFO_V3;
  4280. #define ATOM_VRAM_INFO_LAST ATOM_VRAM_INFO_V3
  4281. typedef struct _ATOM_VRAM_INFO_V4
  4282. {
  4283. ATOM_COMMON_TABLE_HEADER sHeader;
  4284. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  4285. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  4286. USHORT usRerseved;
  4287. UCHAR ucMemDQ7_0ByteRemap; // DQ line byte remap, =0: Memory Data line BYTE0, =1: BYTE1, =2: BYTE2, =3: BYTE3
  4288. ULONG ulMemDQ7_0BitRemap; // each DQ line ( 7~0) use 3bits, like: DQ0=Bit[2:0], DQ1:[5:3], ... DQ7:[23:21]
  4289. UCHAR ucReservde[4];
  4290. UCHAR ucNumOfVRAMModule;
  4291. ATOM_VRAM_MODULE_V4 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  4292. ATOM_INIT_REG_BLOCK asMemPatch; // for allocation
  4293. // ATOM_INIT_REG_BLOCK aMemAdjust;
  4294. }ATOM_VRAM_INFO_V4;
  4295. typedef struct _ATOM_VRAM_GPIO_DETECTION_INFO
  4296. {
  4297. ATOM_COMMON_TABLE_HEADER sHeader;
  4298. UCHAR aVID_PinsShift[9]; //8 bit strap maximum+terminator
  4299. }ATOM_VRAM_GPIO_DETECTION_INFO;
  4300. typedef struct _ATOM_MEMORY_TRAINING_INFO
  4301. {
  4302. ATOM_COMMON_TABLE_HEADER sHeader;
  4303. UCHAR ucTrainingLoop;
  4304. UCHAR ucReserved[3];
  4305. ATOM_INIT_REG_BLOCK asMemTrainingSetting;
  4306. }ATOM_MEMORY_TRAINING_INFO;
  4307. typedef struct SW_I2C_CNTL_DATA_PARAMETERS
  4308. {
  4309. UCHAR ucControl;
  4310. UCHAR ucData;
  4311. UCHAR ucSatus;
  4312. UCHAR ucTemp;
  4313. } SW_I2C_CNTL_DATA_PARAMETERS;
  4314. #define SW_I2C_CNTL_DATA_PS_ALLOCATION SW_I2C_CNTL_DATA_PARAMETERS
  4315. typedef struct _SW_I2C_IO_DATA_PARAMETERS
  4316. {
  4317. USHORT GPIO_Info;
  4318. UCHAR ucAct;
  4319. UCHAR ucData;
  4320. } SW_I2C_IO_DATA_PARAMETERS;
  4321. #define SW_I2C_IO_DATA_PS_ALLOCATION SW_I2C_IO_DATA_PARAMETERS
  4322. /****************************SW I2C CNTL DEFINITIONS**********************/
  4323. #define SW_I2C_IO_RESET 0
  4324. #define SW_I2C_IO_GET 1
  4325. #define SW_I2C_IO_DRIVE 2
  4326. #define SW_I2C_IO_SET 3
  4327. #define SW_I2C_IO_START 4
  4328. #define SW_I2C_IO_CLOCK 0
  4329. #define SW_I2C_IO_DATA 0x80
  4330. #define SW_I2C_IO_ZERO 0
  4331. #define SW_I2C_IO_ONE 0x100
  4332. #define SW_I2C_CNTL_READ 0
  4333. #define SW_I2C_CNTL_WRITE 1
  4334. #define SW_I2C_CNTL_START 2
  4335. #define SW_I2C_CNTL_STOP 3
  4336. #define SW_I2C_CNTL_OPEN 4
  4337. #define SW_I2C_CNTL_CLOSE 5
  4338. #define SW_I2C_CNTL_WRITE1BIT 6
  4339. //==============================VESA definition Portion===============================
  4340. #define VESA_OEM_PRODUCT_REV '01.00'
  4341. #define VESA_MODE_ATTRIBUTE_MODE_SUPPORT 0xBB //refer to VBE spec p.32, no TTY support
  4342. #define VESA_MODE_WIN_ATTRIBUTE 7
  4343. #define VESA_WIN_SIZE 64
  4344. typedef struct _PTR_32_BIT_STRUCTURE
  4345. {
  4346. USHORT Offset16;
  4347. USHORT Segment16;
  4348. } PTR_32_BIT_STRUCTURE;
  4349. typedef union _PTR_32_BIT_UNION
  4350. {
  4351. PTR_32_BIT_STRUCTURE SegmentOffset;
  4352. ULONG Ptr32_Bit;
  4353. } PTR_32_BIT_UNION;
  4354. typedef struct _VBE_1_2_INFO_BLOCK_UPDATABLE
  4355. {
  4356. UCHAR VbeSignature[4];
  4357. USHORT VbeVersion;
  4358. PTR_32_BIT_UNION OemStringPtr;
  4359. UCHAR Capabilities[4];
  4360. PTR_32_BIT_UNION VideoModePtr;
  4361. USHORT TotalMemory;
  4362. } VBE_1_2_INFO_BLOCK_UPDATABLE;
  4363. typedef struct _VBE_2_0_INFO_BLOCK_UPDATABLE
  4364. {
  4365. VBE_1_2_INFO_BLOCK_UPDATABLE CommonBlock;
  4366. USHORT OemSoftRev;
  4367. PTR_32_BIT_UNION OemVendorNamePtr;
  4368. PTR_32_BIT_UNION OemProductNamePtr;
  4369. PTR_32_BIT_UNION OemProductRevPtr;
  4370. } VBE_2_0_INFO_BLOCK_UPDATABLE;
  4371. typedef union _VBE_VERSION_UNION
  4372. {
  4373. VBE_2_0_INFO_BLOCK_UPDATABLE VBE_2_0_InfoBlock;
  4374. VBE_1_2_INFO_BLOCK_UPDATABLE VBE_1_2_InfoBlock;
  4375. } VBE_VERSION_UNION;
  4376. typedef struct _VBE_INFO_BLOCK
  4377. {
  4378. VBE_VERSION_UNION UpdatableVBE_Info;
  4379. UCHAR Reserved[222];
  4380. UCHAR OemData[256];
  4381. } VBE_INFO_BLOCK;
  4382. typedef struct _VBE_FP_INFO
  4383. {
  4384. USHORT HSize;
  4385. USHORT VSize;
  4386. USHORT FPType;
  4387. UCHAR RedBPP;
  4388. UCHAR GreenBPP;
  4389. UCHAR BlueBPP;
  4390. UCHAR ReservedBPP;
  4391. ULONG RsvdOffScrnMemSize;
  4392. ULONG RsvdOffScrnMEmPtr;
  4393. UCHAR Reserved[14];
  4394. } VBE_FP_INFO;
  4395. typedef struct _VESA_MODE_INFO_BLOCK
  4396. {
  4397. // Mandatory information for all VBE revisions
  4398. USHORT ModeAttributes; // dw ? ; mode attributes
  4399. UCHAR WinAAttributes; // db ? ; window A attributes
  4400. UCHAR WinBAttributes; // db ? ; window B attributes
  4401. USHORT WinGranularity; // dw ? ; window granularity
  4402. USHORT WinSize; // dw ? ; window size
  4403. USHORT WinASegment; // dw ? ; window A start segment
  4404. USHORT WinBSegment; // dw ? ; window B start segment
  4405. ULONG WinFuncPtr; // dd ? ; real mode pointer to window function
  4406. USHORT BytesPerScanLine;// dw ? ; bytes per scan line
  4407. //; Mandatory information for VBE 1.2 and above
  4408. USHORT XResolution; // dw ? ; horizontal resolution in pixels or characters
  4409. USHORT YResolution; // dw ? ; vertical resolution in pixels or characters
  4410. UCHAR XCharSize; // db ? ; character cell width in pixels
  4411. UCHAR YCharSize; // db ? ; character cell height in pixels
  4412. UCHAR NumberOfPlanes; // db ? ; number of memory planes
  4413. UCHAR BitsPerPixel; // db ? ; bits per pixel
  4414. UCHAR NumberOfBanks; // db ? ; number of banks
  4415. UCHAR MemoryModel; // db ? ; memory model type
  4416. UCHAR BankSize; // db ? ; bank size in KB
  4417. UCHAR NumberOfImagePages;// db ? ; number of images
  4418. UCHAR ReservedForPageFunction;//db 1 ; reserved for page function
  4419. //; Direct Color fields(required for direct/6 and YUV/7 memory models)
  4420. UCHAR RedMaskSize; // db ? ; size of direct color red mask in bits
  4421. UCHAR RedFieldPosition; // db ? ; bit position of lsb of red mask
  4422. UCHAR GreenMaskSize; // db ? ; size of direct color green mask in bits
  4423. UCHAR GreenFieldPosition; // db ? ; bit position of lsb of green mask
  4424. UCHAR BlueMaskSize; // db ? ; size of direct color blue mask in bits
  4425. UCHAR BlueFieldPosition; // db ? ; bit position of lsb of blue mask
  4426. UCHAR RsvdMaskSize; // db ? ; size of direct color reserved mask in bits
  4427. UCHAR RsvdFieldPosition; // db ? ; bit position of lsb of reserved mask
  4428. UCHAR DirectColorModeInfo;// db ? ; direct color mode attributes
  4429. //; Mandatory information for VBE 2.0 and above
  4430. ULONG PhysBasePtr; // dd ? ; physical address for flat memory frame buffer
  4431. ULONG Reserved_1; // dd 0 ; reserved - always set to 0
  4432. USHORT Reserved_2; // dw 0 ; reserved - always set to 0
  4433. //; Mandatory information for VBE 3.0 and above
  4434. USHORT LinBytesPerScanLine; // dw ? ; bytes per scan line for linear modes
  4435. UCHAR BnkNumberOfImagePages;// db ? ; number of images for banked modes
  4436. UCHAR LinNumberOfImagPages; // db ? ; number of images for linear modes
  4437. UCHAR LinRedMaskSize; // db ? ; size of direct color red mask(linear modes)
  4438. UCHAR LinRedFieldPosition; // db ? ; bit position of lsb of red mask(linear modes)
  4439. UCHAR LinGreenMaskSize; // db ? ; size of direct color green mask(linear modes)
  4440. UCHAR LinGreenFieldPosition;// db ? ; bit position of lsb of green mask(linear modes)
  4441. UCHAR LinBlueMaskSize; // db ? ; size of direct color blue mask(linear modes)
  4442. UCHAR LinBlueFieldPosition; // db ? ; bit position of lsb of blue mask(linear modes)
  4443. UCHAR LinRsvdMaskSize; // db ? ; size of direct color reserved mask(linear modes)
  4444. UCHAR LinRsvdFieldPosition; // db ? ; bit position of lsb of reserved mask(linear modes)
  4445. ULONG MaxPixelClock; // dd ? ; maximum pixel clock(in Hz) for graphics mode
  4446. UCHAR Reserved; // db 190 dup (0)
  4447. } VESA_MODE_INFO_BLOCK;
  4448. // BIOS function CALLS
  4449. #define ATOM_BIOS_EXTENDED_FUNCTION_CODE 0xA0 // ATI Extended Function code
  4450. #define ATOM_BIOS_FUNCTION_COP_MODE 0x00
  4451. #define ATOM_BIOS_FUNCTION_SHORT_QUERY1 0x04
  4452. #define ATOM_BIOS_FUNCTION_SHORT_QUERY2 0x05
  4453. #define ATOM_BIOS_FUNCTION_SHORT_QUERY3 0x06
  4454. #define ATOM_BIOS_FUNCTION_GET_DDC 0x0B
  4455. #define ATOM_BIOS_FUNCTION_ASIC_DSTATE 0x0E
  4456. #define ATOM_BIOS_FUNCTION_DEBUG_PLAY 0x0F
  4457. #define ATOM_BIOS_FUNCTION_STV_STD 0x16
  4458. #define ATOM_BIOS_FUNCTION_DEVICE_DET 0x17
  4459. #define ATOM_BIOS_FUNCTION_DEVICE_SWITCH 0x18
  4460. #define ATOM_BIOS_FUNCTION_PANEL_CONTROL 0x82
  4461. #define ATOM_BIOS_FUNCTION_OLD_DEVICE_DET 0x83
  4462. #define ATOM_BIOS_FUNCTION_OLD_DEVICE_SWITCH 0x84
  4463. #define ATOM_BIOS_FUNCTION_HW_ICON 0x8A
  4464. #define ATOM_BIOS_FUNCTION_SET_CMOS 0x8B
  4465. #define SUB_FUNCTION_UPDATE_DISPLAY_INFO 0x8000 // Sub function 80
  4466. #define SUB_FUNCTION_UPDATE_EXPANSION_INFO 0x8100 // Sub function 80
  4467. #define ATOM_BIOS_FUNCTION_DISPLAY_INFO 0x8D
  4468. #define ATOM_BIOS_FUNCTION_DEVICE_ON_OFF 0x8E
  4469. #define ATOM_BIOS_FUNCTION_VIDEO_STATE 0x8F
  4470. #define ATOM_SUB_FUNCTION_GET_CRITICAL_STATE 0x0300 // Sub function 03
  4471. #define ATOM_SUB_FUNCTION_GET_LIDSTATE 0x0700 // Sub function 7
  4472. #define ATOM_SUB_FUNCTION_THERMAL_STATE_NOTICE 0x1400 // Notify caller the current thermal state
  4473. #define ATOM_SUB_FUNCTION_CRITICAL_STATE_NOTICE 0x8300 // Notify caller the current critical state
  4474. #define ATOM_SUB_FUNCTION_SET_LIDSTATE 0x8500 // Sub function 85
  4475. #define ATOM_SUB_FUNCTION_GET_REQ_DISPLAY_FROM_SBIOS_MODE 0x8900// Sub function 89
  4476. #define ATOM_SUB_FUNCTION_INFORM_ADC_SUPPORT 0x9400 // Notify caller that ADC is supported
  4477. #define ATOM_BIOS_FUNCTION_VESA_DPMS 0x4F10 // Set DPMS
  4478. #define ATOM_SUB_FUNCTION_SET_DPMS 0x0001 // BL: Sub function 01
  4479. #define ATOM_SUB_FUNCTION_GET_DPMS 0x0002 // BL: Sub function 02
  4480. #define ATOM_PARAMETER_VESA_DPMS_ON 0x0000 // BH Parameter for DPMS ON.
  4481. #define ATOM_PARAMETER_VESA_DPMS_STANDBY 0x0100 // BH Parameter for DPMS STANDBY
  4482. #define ATOM_PARAMETER_VESA_DPMS_SUSPEND 0x0200 // BH Parameter for DPMS SUSPEND
  4483. #define ATOM_PARAMETER_VESA_DPMS_OFF 0x0400 // BH Parameter for DPMS OFF
  4484. #define ATOM_PARAMETER_VESA_DPMS_REDUCE_ON 0x0800 // BH Parameter for DPMS REDUCE ON (NOT SUPPORTED)
  4485. #define ATOM_BIOS_RETURN_CODE_MASK 0x0000FF00L
  4486. #define ATOM_BIOS_REG_HIGH_MASK 0x0000FF00L
  4487. #define ATOM_BIOS_REG_LOW_MASK 0x000000FFL
  4488. // structure used for VBIOS only
  4489. //DispOutInfoTable
  4490. typedef struct _ASIC_TRANSMITTER_INFO
  4491. {
  4492. USHORT usTransmitterObjId;
  4493. USHORT usSupportDevice;
  4494. UCHAR ucTransmitterCmdTblId;
  4495. UCHAR ucConfig;
  4496. UCHAR ucEncoderID; //available 1st encoder ( default )
  4497. UCHAR ucOptionEncoderID; //available 2nd encoder ( optional )
  4498. UCHAR uc2ndEncoderID;
  4499. UCHAR ucReserved;
  4500. }ASIC_TRANSMITTER_INFO;
  4501. typedef struct _ASIC_ENCODER_INFO
  4502. {
  4503. UCHAR ucEncoderID;
  4504. UCHAR ucEncoderConfig;
  4505. USHORT usEncoderCmdTblId;
  4506. }ASIC_ENCODER_INFO;
  4507. typedef struct _ATOM_DISP_OUT_INFO
  4508. {
  4509. ATOM_COMMON_TABLE_HEADER sHeader;
  4510. USHORT ptrTransmitterInfo;
  4511. USHORT ptrEncoderInfo;
  4512. ASIC_TRANSMITTER_INFO asTransmitterInfo[1];
  4513. ASIC_ENCODER_INFO asEncoderInfo[1];
  4514. }ATOM_DISP_OUT_INFO;
  4515. typedef struct _ATOM_DISP_OUT_INFO_V2
  4516. {
  4517. ATOM_COMMON_TABLE_HEADER sHeader;
  4518. USHORT ptrTransmitterInfo;
  4519. USHORT ptrEncoderInfo;
  4520. USHORT ptrMainCallParserFar; // direct address of main parser call in VBIOS binary.
  4521. ASIC_TRANSMITTER_INFO asTransmitterInfo[1];
  4522. ASIC_ENCODER_INFO asEncoderInfo[1];
  4523. }ATOM_DISP_OUT_INFO_V2;
  4524. // DispDevicePriorityInfo
  4525. typedef struct _ATOM_DISPLAY_DEVICE_PRIORITY_INFO
  4526. {
  4527. ATOM_COMMON_TABLE_HEADER sHeader;
  4528. USHORT asDevicePriority[16];
  4529. }ATOM_DISPLAY_DEVICE_PRIORITY_INFO;
  4530. //ProcessAuxChannelTransactionTable
  4531. typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS
  4532. {
  4533. USHORT lpAuxRequest;
  4534. USHORT lpDataOut;
  4535. UCHAR ucChannelID;
  4536. union
  4537. {
  4538. UCHAR ucReplyStatus;
  4539. UCHAR ucDelay;
  4540. };
  4541. UCHAR ucDataOutLen;
  4542. UCHAR ucReserved;
  4543. }PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS;
  4544. //ProcessAuxChannelTransactionTable
  4545. typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2
  4546. {
  4547. USHORT lpAuxRequest;
  4548. USHORT lpDataOut;
  4549. UCHAR ucChannelID;
  4550. union
  4551. {
  4552. UCHAR ucReplyStatus;
  4553. UCHAR ucDelay;
  4554. };
  4555. UCHAR ucDataOutLen;
  4556. UCHAR ucHPD_ID; //=0: HPD1, =1: HPD2, =2: HPD3, =3: HPD4, =4: HPD5, =5: HPD6
  4557. }PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2;
  4558. #define PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS
  4559. //GetSinkType
  4560. typedef struct _DP_ENCODER_SERVICE_PARAMETERS
  4561. {
  4562. USHORT ucLinkClock;
  4563. union
  4564. {
  4565. UCHAR ucConfig; // for DP training command
  4566. UCHAR ucI2cId; // use for GET_SINK_TYPE command
  4567. };
  4568. UCHAR ucAction;
  4569. UCHAR ucStatus;
  4570. UCHAR ucLaneNum;
  4571. UCHAR ucReserved[2];
  4572. }DP_ENCODER_SERVICE_PARAMETERS;
  4573. // ucAction
  4574. #define ATOM_DP_ACTION_GET_SINK_TYPE 0x01
  4575. /* obselete */
  4576. #define ATOM_DP_ACTION_TRAINING_START 0x02
  4577. #define ATOM_DP_ACTION_TRAINING_COMPLETE 0x03
  4578. #define ATOM_DP_ACTION_TRAINING_PATTERN_SEL 0x04
  4579. #define ATOM_DP_ACTION_SET_VSWING_PREEMP 0x05
  4580. #define ATOM_DP_ACTION_GET_VSWING_PREEMP 0x06
  4581. #define ATOM_DP_ACTION_BLANKING 0x07
  4582. // ucConfig
  4583. #define ATOM_DP_CONFIG_ENCODER_SEL_MASK 0x03
  4584. #define ATOM_DP_CONFIG_DIG1_ENCODER 0x00
  4585. #define ATOM_DP_CONFIG_DIG2_ENCODER 0x01
  4586. #define ATOM_DP_CONFIG_EXTERNAL_ENCODER 0x02
  4587. #define ATOM_DP_CONFIG_LINK_SEL_MASK 0x04
  4588. #define ATOM_DP_CONFIG_LINK_A 0x00
  4589. #define ATOM_DP_CONFIG_LINK_B 0x04
  4590. /* /obselete */
  4591. #define DP_ENCODER_SERVICE_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  4592. // DP_TRAINING_TABLE
  4593. #define DPCD_SET_LINKRATE_LANENUM_PATTERN1_TBL_ADDR ATOM_DP_TRAINING_TBL_ADDR
  4594. #define DPCD_SET_SS_CNTL_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 8 )
  4595. #define DPCD_SET_LANE_VSWING_PREEMP_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 16 )
  4596. #define DPCD_SET_TRAINING_PATTERN0_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 24 )
  4597. #define DPCD_SET_TRAINING_PATTERN2_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 32)
  4598. #define DPCD_GET_LINKRATE_LANENUM_SS_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 40)
  4599. #define DPCD_GET_LANE_STATUS_ADJUST_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 48)
  4600. #define DP_I2C_AUX_DDC_WRITE_START_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 60)
  4601. #define DP_I2C_AUX_DDC_WRITE_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 64)
  4602. #define DP_I2C_AUX_DDC_READ_START_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 72)
  4603. #define DP_I2C_AUX_DDC_READ_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 76)
  4604. #define DP_I2C_AUX_DDC_WRITE_END_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 80)
  4605. #define DP_I2C_AUX_DDC_READ_END_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 84)
  4606. typedef struct _PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS
  4607. {
  4608. UCHAR ucI2CSpeed;
  4609. union
  4610. {
  4611. UCHAR ucRegIndex;
  4612. UCHAR ucStatus;
  4613. };
  4614. USHORT lpI2CDataOut;
  4615. UCHAR ucFlag;
  4616. UCHAR ucTransBytes;
  4617. UCHAR ucSlaveAddr;
  4618. UCHAR ucLineNumber;
  4619. }PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS;
  4620. #define PROCESS_I2C_CHANNEL_TRANSACTION_PS_ALLOCATION PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS
  4621. //ucFlag
  4622. #define HW_I2C_WRITE 1
  4623. #define HW_I2C_READ 0
  4624. #define I2C_2BYTE_ADDR 0x02
  4625. typedef struct _SET_HWBLOCK_INSTANCE_PARAMETER_V2
  4626. {
  4627. UCHAR ucHWBlkInst; // HW block instance, 0, 1, 2, ...
  4628. UCHAR ucReserved[3];
  4629. }SET_HWBLOCK_INSTANCE_PARAMETER_V2;
  4630. #define HWBLKINST_INSTANCE_MASK 0x07
  4631. #define HWBLKINST_HWBLK_MASK 0xF0
  4632. #define HWBLKINST_HWBLK_SHIFT 0x04
  4633. //ucHWBlock
  4634. #define SELECT_DISP_ENGINE 0
  4635. #define SELECT_DISP_PLL 1
  4636. #define SELECT_DCIO_UNIPHY_LINK0 2
  4637. #define SELECT_DCIO_UNIPHY_LINK1 3
  4638. #define SELECT_DCIO_IMPCAL 4
  4639. #define SELECT_DCIO_DIG 6
  4640. #define SELECT_CRTC_PIXEL_RATE 7
  4641. /****************************************************************************/
  4642. //Portion VI: Definitinos for vbios MC scratch registers that driver used
  4643. /****************************************************************************/
  4644. #define MC_MISC0__MEMORY_TYPE_MASK 0xF0000000
  4645. #define MC_MISC0__MEMORY_TYPE__GDDR1 0x10000000
  4646. #define MC_MISC0__MEMORY_TYPE__DDR2 0x20000000
  4647. #define MC_MISC0__MEMORY_TYPE__GDDR3 0x30000000
  4648. #define MC_MISC0__MEMORY_TYPE__GDDR4 0x40000000
  4649. #define MC_MISC0__MEMORY_TYPE__GDDR5 0x50000000
  4650. #define MC_MISC0__MEMORY_TYPE__DDR3 0xB0000000
  4651. /****************************************************************************/
  4652. //Portion VI: Definitinos being oboselete
  4653. /****************************************************************************/
  4654. //==========================================================================================
  4655. //Remove the definitions below when driver is ready!
  4656. typedef struct _ATOM_DAC_INFO
  4657. {
  4658. ATOM_COMMON_TABLE_HEADER sHeader;
  4659. USHORT usMaxFrequency; // in 10kHz unit
  4660. USHORT usReserved;
  4661. }ATOM_DAC_INFO;
  4662. typedef struct _COMPASSIONATE_DATA
  4663. {
  4664. ATOM_COMMON_TABLE_HEADER sHeader;
  4665. //============================== DAC1 portion
  4666. UCHAR ucDAC1_BG_Adjustment;
  4667. UCHAR ucDAC1_DAC_Adjustment;
  4668. USHORT usDAC1_FORCE_Data;
  4669. //============================== DAC2 portion
  4670. UCHAR ucDAC2_CRT2_BG_Adjustment;
  4671. UCHAR ucDAC2_CRT2_DAC_Adjustment;
  4672. USHORT usDAC2_CRT2_FORCE_Data;
  4673. USHORT usDAC2_CRT2_MUX_RegisterIndex;
  4674. UCHAR ucDAC2_CRT2_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  4675. UCHAR ucDAC2_NTSC_BG_Adjustment;
  4676. UCHAR ucDAC2_NTSC_DAC_Adjustment;
  4677. USHORT usDAC2_TV1_FORCE_Data;
  4678. USHORT usDAC2_TV1_MUX_RegisterIndex;
  4679. UCHAR ucDAC2_TV1_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  4680. UCHAR ucDAC2_CV_BG_Adjustment;
  4681. UCHAR ucDAC2_CV_DAC_Adjustment;
  4682. USHORT usDAC2_CV_FORCE_Data;
  4683. USHORT usDAC2_CV_MUX_RegisterIndex;
  4684. UCHAR ucDAC2_CV_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  4685. UCHAR ucDAC2_PAL_BG_Adjustment;
  4686. UCHAR ucDAC2_PAL_DAC_Adjustment;
  4687. USHORT usDAC2_TV2_FORCE_Data;
  4688. }COMPASSIONATE_DATA;
  4689. /****************************Supported Device Info Table Definitions**********************/
  4690. // ucConnectInfo:
  4691. // [7:4] - connector type
  4692. // = 1 - VGA connector
  4693. // = 2 - DVI-I
  4694. // = 3 - DVI-D
  4695. // = 4 - DVI-A
  4696. // = 5 - SVIDEO
  4697. // = 6 - COMPOSITE
  4698. // = 7 - LVDS
  4699. // = 8 - DIGITAL LINK
  4700. // = 9 - SCART
  4701. // = 0xA - HDMI_type A
  4702. // = 0xB - HDMI_type B
  4703. // = 0xE - Special case1 (DVI+DIN)
  4704. // Others=TBD
  4705. // [3:0] - DAC Associated
  4706. // = 0 - no DAC
  4707. // = 1 - DACA
  4708. // = 2 - DACB
  4709. // = 3 - External DAC
  4710. // Others=TBD
  4711. //
  4712. typedef struct _ATOM_CONNECTOR_INFO
  4713. {
  4714. #if ATOM_BIG_ENDIAN
  4715. UCHAR bfConnectorType:4;
  4716. UCHAR bfAssociatedDAC:4;
  4717. #else
  4718. UCHAR bfAssociatedDAC:4;
  4719. UCHAR bfConnectorType:4;
  4720. #endif
  4721. }ATOM_CONNECTOR_INFO;
  4722. typedef union _ATOM_CONNECTOR_INFO_ACCESS
  4723. {
  4724. ATOM_CONNECTOR_INFO sbfAccess;
  4725. UCHAR ucAccess;
  4726. }ATOM_CONNECTOR_INFO_ACCESS;
  4727. typedef struct _ATOM_CONNECTOR_INFO_I2C
  4728. {
  4729. ATOM_CONNECTOR_INFO_ACCESS sucConnectorInfo;
  4730. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  4731. }ATOM_CONNECTOR_INFO_I2C;
  4732. typedef struct _ATOM_SUPPORTED_DEVICES_INFO
  4733. {
  4734. ATOM_COMMON_TABLE_HEADER sHeader;
  4735. USHORT usDeviceSupport;
  4736. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO];
  4737. }ATOM_SUPPORTED_DEVICES_INFO;
  4738. #define NO_INT_SRC_MAPPED 0xFF
  4739. typedef struct _ATOM_CONNECTOR_INC_SRC_BITMAP
  4740. {
  4741. UCHAR ucIntSrcBitmap;
  4742. }ATOM_CONNECTOR_INC_SRC_BITMAP;
  4743. typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2
  4744. {
  4745. ATOM_COMMON_TABLE_HEADER sHeader;
  4746. USHORT usDeviceSupport;
  4747. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2];
  4748. ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2];
  4749. }ATOM_SUPPORTED_DEVICES_INFO_2;
  4750. typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2d1
  4751. {
  4752. ATOM_COMMON_TABLE_HEADER sHeader;
  4753. USHORT usDeviceSupport;
  4754. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE];
  4755. ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE];
  4756. }ATOM_SUPPORTED_DEVICES_INFO_2d1;
  4757. #define ATOM_SUPPORTED_DEVICES_INFO_LAST ATOM_SUPPORTED_DEVICES_INFO_2d1
  4758. typedef struct _ATOM_MISC_CONTROL_INFO
  4759. {
  4760. USHORT usFrequency;
  4761. UCHAR ucPLL_ChargePump; // PLL charge-pump gain control
  4762. UCHAR ucPLL_DutyCycle; // PLL duty cycle control
  4763. UCHAR ucPLL_VCO_Gain; // PLL VCO gain control
  4764. UCHAR ucPLL_VoltageSwing; // PLL driver voltage swing control
  4765. }ATOM_MISC_CONTROL_INFO;
  4766. #define ATOM_MAX_MISC_INFO 4
  4767. typedef struct _ATOM_TMDS_INFO
  4768. {
  4769. ATOM_COMMON_TABLE_HEADER sHeader;
  4770. USHORT usMaxFrequency; // in 10Khz
  4771. ATOM_MISC_CONTROL_INFO asMiscInfo[ATOM_MAX_MISC_INFO];
  4772. }ATOM_TMDS_INFO;
  4773. typedef struct _ATOM_ENCODER_ANALOG_ATTRIBUTE
  4774. {
  4775. UCHAR ucTVStandard; //Same as TV standards defined above,
  4776. UCHAR ucPadding[1];
  4777. }ATOM_ENCODER_ANALOG_ATTRIBUTE;
  4778. typedef struct _ATOM_ENCODER_DIGITAL_ATTRIBUTE
  4779. {
  4780. UCHAR ucAttribute; //Same as other digital encoder attributes defined above
  4781. UCHAR ucPadding[1];
  4782. }ATOM_ENCODER_DIGITAL_ATTRIBUTE;
  4783. typedef union _ATOM_ENCODER_ATTRIBUTE
  4784. {
  4785. ATOM_ENCODER_ANALOG_ATTRIBUTE sAlgAttrib;
  4786. ATOM_ENCODER_DIGITAL_ATTRIBUTE sDigAttrib;
  4787. }ATOM_ENCODER_ATTRIBUTE;
  4788. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS
  4789. {
  4790. USHORT usPixelClock;
  4791. USHORT usEncoderID;
  4792. UCHAR ucDeviceType; //Use ATOM_DEVICE_xxx1_Index to indicate device type only.
  4793. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  4794. ATOM_ENCODER_ATTRIBUTE usDevAttr;
  4795. }DVO_ENCODER_CONTROL_PARAMETERS;
  4796. typedef struct _DVO_ENCODER_CONTROL_PS_ALLOCATION
  4797. {
  4798. DVO_ENCODER_CONTROL_PARAMETERS sDVOEncoder;
  4799. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  4800. }DVO_ENCODER_CONTROL_PS_ALLOCATION;
  4801. #define ATOM_XTMDS_ASIC_SI164_ID 1
  4802. #define ATOM_XTMDS_ASIC_SI178_ID 2
  4803. #define ATOM_XTMDS_ASIC_TFP513_ID 3
  4804. #define ATOM_XTMDS_SUPPORTED_SINGLELINK 0x00000001
  4805. #define ATOM_XTMDS_SUPPORTED_DUALLINK 0x00000002
  4806. #define ATOM_XTMDS_MVPU_FPGA 0x00000004
  4807. typedef struct _ATOM_XTMDS_INFO
  4808. {
  4809. ATOM_COMMON_TABLE_HEADER sHeader;
  4810. USHORT usSingleLinkMaxFrequency;
  4811. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; //Point the ID on which I2C is used to control external chip
  4812. UCHAR ucXtransimitterID;
  4813. UCHAR ucSupportedLink; // Bit field, bit0=1, single link supported;bit1=1,dual link supported
  4814. UCHAR ucSequnceAlterID; // Even with the same external TMDS asic, it's possible that the program seqence alters
  4815. // due to design. This ID is used to alert driver that the sequence is not "standard"!
  4816. UCHAR ucMasterAddress; // Address to control Master xTMDS Chip
  4817. UCHAR ucSlaveAddress; // Address to control Slave xTMDS Chip
  4818. }ATOM_XTMDS_INFO;
  4819. typedef struct _DFP_DPMS_STATUS_CHANGE_PARAMETERS
  4820. {
  4821. UCHAR ucEnable; // ATOM_ENABLE=On or ATOM_DISABLE=Off
  4822. UCHAR ucDevice; // ATOM_DEVICE_DFP1_INDEX....
  4823. UCHAR ucPadding[2];
  4824. }DFP_DPMS_STATUS_CHANGE_PARAMETERS;
  4825. /****************************Legacy Power Play Table Definitions **********************/
  4826. //Definitions for ulPowerPlayMiscInfo
  4827. #define ATOM_PM_MISCINFO_SPLIT_CLOCK 0x00000000L
  4828. #define ATOM_PM_MISCINFO_USING_MCLK_SRC 0x00000001L
  4829. #define ATOM_PM_MISCINFO_USING_SCLK_SRC 0x00000002L
  4830. #define ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT 0x00000004L
  4831. #define ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH 0x00000008L
  4832. #define ATOM_PM_MISCINFO_LOAD_PERFORMANCE_EN 0x00000010L
  4833. #define ATOM_PM_MISCINFO_ENGINE_CLOCK_CONTRL_EN 0x00000020L
  4834. #define ATOM_PM_MISCINFO_MEMORY_CLOCK_CONTRL_EN 0x00000040L
  4835. #define ATOM_PM_MISCINFO_PROGRAM_VOLTAGE 0x00000080L //When this bit set, ucVoltageDropIndex is not an index for GPIO pin, but a voltage ID that SW needs program
  4836. #define ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN 0x00000100L
  4837. #define ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN 0x00000200L
  4838. #define ATOM_PM_MISCINFO_ASIC_SLEEP_MODE_EN 0x00000400L
  4839. #define ATOM_PM_MISCINFO_LOAD_BALANCE_EN 0x00000800L
  4840. #define ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE 0x00001000L
  4841. #define ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE 0x00002000L
  4842. #define ATOM_PM_MISCINFO_LOW_LCD_REFRESH_RATE 0x00004000L
  4843. #define ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE 0x00008000L
  4844. #define ATOM_PM_MISCINFO_OVER_CLOCK_MODE 0x00010000L
  4845. #define ATOM_PM_MISCINFO_OVER_DRIVE_MODE 0x00020000L
  4846. #define ATOM_PM_MISCINFO_POWER_SAVING_MODE 0x00040000L
  4847. #define ATOM_PM_MISCINFO_THERMAL_DIODE_MODE 0x00080000L
  4848. #define ATOM_PM_MISCINFO_FRAME_MODULATION_MASK 0x00300000L //0-FM Disable, 1-2 level FM, 2-4 level FM, 3-Reserved
  4849. #define ATOM_PM_MISCINFO_FRAME_MODULATION_SHIFT 20
  4850. #define ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE 0x00400000L
  4851. #define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2 0x00800000L
  4852. #define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4 0x01000000L
  4853. #define ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN 0x02000000L //When set, Dynamic
  4854. #define ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN 0x04000000L //When set, Dynamic
  4855. #define ATOM_PM_MISCINFO_3D_ACCELERATION_EN 0x08000000L //When set, This mode is for acceleated 3D mode
  4856. #define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_MASK 0x70000000L //1-Optimal Battery Life Group, 2-High Battery, 3-Balanced, 4-High Performance, 5- Optimal Performance (Default state with Default clocks)
  4857. #define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_SHIFT 28
  4858. #define ATOM_PM_MISCINFO_ENABLE_BACK_BIAS 0x80000000L
  4859. #define ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE 0x00000001L
  4860. #define ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT 0x00000002L
  4861. #define ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN 0x00000004L
  4862. #define ATOM_PM_MISCINFO2_FS3D_OVERDRIVE_INFO 0x00000008L
  4863. #define ATOM_PM_MISCINFO2_FORCEDLOWPWR_MODE 0x00000010L
  4864. #define ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN 0x00000020L
  4865. #define ATOM_PM_MISCINFO2_VIDEO_PLAYBACK_CAPABLE 0x00000040L //If this bit is set in multi-pp mode, then driver will pack up one with the minior power consumption.
  4866. //If it's not set in any pp mode, driver will use its default logic to pick a pp mode in video playback
  4867. #define ATOM_PM_MISCINFO2_NOT_VALID_ON_DC 0x00000080L
  4868. #define ATOM_PM_MISCINFO2_STUTTER_MODE_EN 0x00000100L
  4869. #define ATOM_PM_MISCINFO2_UVD_SUPPORT_MODE 0x00000200L
  4870. //ucTableFormatRevision=1
  4871. //ucTableContentRevision=1
  4872. typedef struct _ATOM_POWERMODE_INFO
  4873. {
  4874. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  4875. ULONG ulReserved1; // must set to 0
  4876. ULONG ulReserved2; // must set to 0
  4877. USHORT usEngineClock;
  4878. USHORT usMemoryClock;
  4879. UCHAR ucVoltageDropIndex; // index to GPIO table
  4880. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  4881. UCHAR ucMinTemperature;
  4882. UCHAR ucMaxTemperature;
  4883. UCHAR ucNumPciELanes; // number of PCIE lanes
  4884. }ATOM_POWERMODE_INFO;
  4885. //ucTableFormatRevision=2
  4886. //ucTableContentRevision=1
  4887. typedef struct _ATOM_POWERMODE_INFO_V2
  4888. {
  4889. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  4890. ULONG ulMiscInfo2;
  4891. ULONG ulEngineClock;
  4892. ULONG ulMemoryClock;
  4893. UCHAR ucVoltageDropIndex; // index to GPIO table
  4894. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  4895. UCHAR ucMinTemperature;
  4896. UCHAR ucMaxTemperature;
  4897. UCHAR ucNumPciELanes; // number of PCIE lanes
  4898. }ATOM_POWERMODE_INFO_V2;
  4899. //ucTableFormatRevision=2
  4900. //ucTableContentRevision=2
  4901. typedef struct _ATOM_POWERMODE_INFO_V3
  4902. {
  4903. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  4904. ULONG ulMiscInfo2;
  4905. ULONG ulEngineClock;
  4906. ULONG ulMemoryClock;
  4907. UCHAR ucVoltageDropIndex; // index to Core (VDDC) votage table
  4908. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  4909. UCHAR ucMinTemperature;
  4910. UCHAR ucMaxTemperature;
  4911. UCHAR ucNumPciELanes; // number of PCIE lanes
  4912. UCHAR ucVDDCI_VoltageDropIndex; // index to VDDCI votage table
  4913. }ATOM_POWERMODE_INFO_V3;
  4914. #define ATOM_MAX_NUMBEROF_POWER_BLOCK 8
  4915. #define ATOM_PP_OVERDRIVE_INTBITMAP_AUXWIN 0x01
  4916. #define ATOM_PP_OVERDRIVE_INTBITMAP_OVERDRIVE 0x02
  4917. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM63 0x01
  4918. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1032 0x02
  4919. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1030 0x03
  4920. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_MUA6649 0x04
  4921. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM64 0x05
  4922. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_F75375 0x06
  4923. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ASC7512 0x07 // Andigilog
  4924. typedef struct _ATOM_POWERPLAY_INFO
  4925. {
  4926. ATOM_COMMON_TABLE_HEADER sHeader;
  4927. UCHAR ucOverdriveThermalController;
  4928. UCHAR ucOverdriveI2cLine;
  4929. UCHAR ucOverdriveIntBitmap;
  4930. UCHAR ucOverdriveControllerAddress;
  4931. UCHAR ucSizeOfPowerModeEntry;
  4932. UCHAR ucNumOfPowerModeEntries;
  4933. ATOM_POWERMODE_INFO asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  4934. }ATOM_POWERPLAY_INFO;
  4935. typedef struct _ATOM_POWERPLAY_INFO_V2
  4936. {
  4937. ATOM_COMMON_TABLE_HEADER sHeader;
  4938. UCHAR ucOverdriveThermalController;
  4939. UCHAR ucOverdriveI2cLine;
  4940. UCHAR ucOverdriveIntBitmap;
  4941. UCHAR ucOverdriveControllerAddress;
  4942. UCHAR ucSizeOfPowerModeEntry;
  4943. UCHAR ucNumOfPowerModeEntries;
  4944. ATOM_POWERMODE_INFO_V2 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  4945. }ATOM_POWERPLAY_INFO_V2;
  4946. typedef struct _ATOM_POWERPLAY_INFO_V3
  4947. {
  4948. ATOM_COMMON_TABLE_HEADER sHeader;
  4949. UCHAR ucOverdriveThermalController;
  4950. UCHAR ucOverdriveI2cLine;
  4951. UCHAR ucOverdriveIntBitmap;
  4952. UCHAR ucOverdriveControllerAddress;
  4953. UCHAR ucSizeOfPowerModeEntry;
  4954. UCHAR ucNumOfPowerModeEntries;
  4955. ATOM_POWERMODE_INFO_V3 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  4956. }ATOM_POWERPLAY_INFO_V3;
  4957. /* New PPlib */
  4958. /**************************************************************************/
  4959. typedef struct _ATOM_PPLIB_THERMALCONTROLLER
  4960. {
  4961. UCHAR ucType; // one of ATOM_PP_THERMALCONTROLLER_*
  4962. UCHAR ucI2cLine; // as interpreted by DAL I2C
  4963. UCHAR ucI2cAddress;
  4964. UCHAR ucFanParameters; // Fan Control Parameters.
  4965. UCHAR ucFanMinRPM; // Fan Minimum RPM (hundreds) -- for display purposes only.
  4966. UCHAR ucFanMaxRPM; // Fan Maximum RPM (hundreds) -- for display purposes only.
  4967. UCHAR ucReserved; // ----
  4968. UCHAR ucFlags; // to be defined
  4969. } ATOM_PPLIB_THERMALCONTROLLER;
  4970. #define ATOM_PP_FANPARAMETERS_TACHOMETER_PULSES_PER_REVOLUTION_MASK 0x0f
  4971. #define ATOM_PP_FANPARAMETERS_NOFAN 0x80 // No fan is connected to this controller.
  4972. #define ATOM_PP_THERMALCONTROLLER_NONE 0
  4973. #define ATOM_PP_THERMALCONTROLLER_LM63 1 // Not used by PPLib
  4974. #define ATOM_PP_THERMALCONTROLLER_ADM1032 2 // Not used by PPLib
  4975. #define ATOM_PP_THERMALCONTROLLER_ADM1030 3 // Not used by PPLib
  4976. #define ATOM_PP_THERMALCONTROLLER_MUA6649 4 // Not used by PPLib
  4977. #define ATOM_PP_THERMALCONTROLLER_LM64 5
  4978. #define ATOM_PP_THERMALCONTROLLER_F75375 6 // Not used by PPLib
  4979. #define ATOM_PP_THERMALCONTROLLER_RV6xx 7
  4980. #define ATOM_PP_THERMALCONTROLLER_RV770 8
  4981. #define ATOM_PP_THERMALCONTROLLER_ADT7473 9
  4982. #define ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO 11
  4983. #define ATOM_PP_THERMALCONTROLLER_EVERGREEN 12
  4984. #define ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL 0x89 // ADT7473 Fan Control + Internal Thermal Controller
  4985. typedef struct _ATOM_PPLIB_STATE
  4986. {
  4987. UCHAR ucNonClockStateIndex;
  4988. UCHAR ucClockStateIndices[1]; // variable-sized
  4989. } ATOM_PPLIB_STATE;
  4990. typedef struct _ATOM_PPLIB_FANTABLE
  4991. {
  4992. UCHAR ucFanTableFormat; // Change this if the table format changes or version changes so that the other fields are not the same.
  4993. UCHAR ucTHyst; // Temperature hysteresis. Integer.
  4994. USHORT usTMin; // The temperature, in 0.01 centigrades, below which we just run at a minimal PWM.
  4995. USHORT usTMed; // The middle temperature where we change slopes.
  4996. USHORT usTHigh; // The high point above TMed for adjusting the second slope.
  4997. USHORT usPWMMin; // The minimum PWM value in percent (0.01% increments).
  4998. USHORT usPWMMed; // The PWM value (in percent) at TMed.
  4999. USHORT usPWMHigh; // The PWM value at THigh.
  5000. } ATOM_PPLIB_FANTABLE;
  5001. typedef struct _ATOM_PPLIB_EXTENDEDHEADER
  5002. {
  5003. USHORT usSize;
  5004. ULONG ulMaxEngineClock; // For Overdrive.
  5005. ULONG ulMaxMemoryClock; // For Overdrive.
  5006. // Add extra system parameters here, always adjust size to include all fields.
  5007. } ATOM_PPLIB_EXTENDEDHEADER;
  5008. //// ATOM_PPLIB_POWERPLAYTABLE::ulPlatformCaps
  5009. #define ATOM_PP_PLATFORM_CAP_BACKBIAS 1
  5010. #define ATOM_PP_PLATFORM_CAP_POWERPLAY 2
  5011. #define ATOM_PP_PLATFORM_CAP_SBIOSPOWERSOURCE 4
  5012. #define ATOM_PP_PLATFORM_CAP_ASPM_L0s 8
  5013. #define ATOM_PP_PLATFORM_CAP_ASPM_L1 16
  5014. #define ATOM_PP_PLATFORM_CAP_HARDWAREDC 32
  5015. #define ATOM_PP_PLATFORM_CAP_GEMINIPRIMARY 64
  5016. #define ATOM_PP_PLATFORM_CAP_STEPVDDC 128
  5017. #define ATOM_PP_PLATFORM_CAP_VOLTAGECONTROL 256
  5018. #define ATOM_PP_PLATFORM_CAP_SIDEPORTCONTROL 512
  5019. #define ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1 1024
  5020. #define ATOM_PP_PLATFORM_CAP_HTLINKCONTROL 2048
  5021. #define ATOM_PP_PLATFORM_CAP_MVDDCONTROL 4096
  5022. #define ATOM_PP_PLATFORM_CAP_GOTO_BOOT_ON_ALERT 0x2000 // Go to boot state on alerts, e.g. on an AC->DC transition.
  5023. #define ATOM_PP_PLATFORM_CAP_DONT_WAIT_FOR_VBLANK_ON_ALERT 0x4000 // Do NOT wait for VBLANK during an alert (e.g. AC->DC transition).
  5024. #define ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL 0x8000 // Does the driver control VDDCI independently from VDDC.
  5025. #define ATOM_PP_PLATFORM_CAP_REGULATOR_HOT 0x00010000 // Enable the 'regulator hot' feature.
  5026. #define ATOM_PP_PLATFORM_CAP_BACO 0x00020000 // Does the driver supports BACO state.
  5027. typedef struct _ATOM_PPLIB_POWERPLAYTABLE
  5028. {
  5029. ATOM_COMMON_TABLE_HEADER sHeader;
  5030. UCHAR ucDataRevision;
  5031. UCHAR ucNumStates;
  5032. UCHAR ucStateEntrySize;
  5033. UCHAR ucClockInfoSize;
  5034. UCHAR ucNonClockSize;
  5035. // offset from start of this table to array of ucNumStates ATOM_PPLIB_STATE structures
  5036. USHORT usStateArrayOffset;
  5037. // offset from start of this table to array of ASIC-specific structures,
  5038. // currently ATOM_PPLIB_CLOCK_INFO.
  5039. USHORT usClockInfoArrayOffset;
  5040. // offset from start of this table to array of ATOM_PPLIB_NONCLOCK_INFO
  5041. USHORT usNonClockInfoArrayOffset;
  5042. USHORT usBackbiasTime; // in microseconds
  5043. USHORT usVoltageTime; // in microseconds
  5044. USHORT usTableSize; //the size of this structure, or the extended structure
  5045. ULONG ulPlatformCaps; // See ATOM_PPLIB_CAPS_*
  5046. ATOM_PPLIB_THERMALCONTROLLER sThermalController;
  5047. USHORT usBootClockInfoOffset;
  5048. USHORT usBootNonClockInfoOffset;
  5049. } ATOM_PPLIB_POWERPLAYTABLE;
  5050. typedef struct _ATOM_PPLIB_POWERPLAYTABLE2
  5051. {
  5052. ATOM_PPLIB_POWERPLAYTABLE basicTable;
  5053. UCHAR ucNumCustomThermalPolicy;
  5054. USHORT usCustomThermalPolicyArrayOffset;
  5055. }ATOM_PPLIB_POWERPLAYTABLE2, *LPATOM_PPLIB_POWERPLAYTABLE2;
  5056. typedef struct _ATOM_PPLIB_POWERPLAYTABLE3
  5057. {
  5058. ATOM_PPLIB_POWERPLAYTABLE2 basicTable2;
  5059. USHORT usFormatID; // To be used ONLY by PPGen.
  5060. USHORT usFanTableOffset;
  5061. USHORT usExtendendedHeaderOffset;
  5062. } ATOM_PPLIB_POWERPLAYTABLE3, *LPATOM_PPLIB_POWERPLAYTABLE3;
  5063. //// ATOM_PPLIB_NONCLOCK_INFO::usClassification
  5064. #define ATOM_PPLIB_CLASSIFICATION_UI_MASK 0x0007
  5065. #define ATOM_PPLIB_CLASSIFICATION_UI_SHIFT 0
  5066. #define ATOM_PPLIB_CLASSIFICATION_UI_NONE 0
  5067. #define ATOM_PPLIB_CLASSIFICATION_UI_BATTERY 1
  5068. #define ATOM_PPLIB_CLASSIFICATION_UI_BALANCED 3
  5069. #define ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE 5
  5070. // 2, 4, 6, 7 are reserved
  5071. #define ATOM_PPLIB_CLASSIFICATION_BOOT 0x0008
  5072. #define ATOM_PPLIB_CLASSIFICATION_THERMAL 0x0010
  5073. #define ATOM_PPLIB_CLASSIFICATION_LIMITEDPOWERSOURCE 0x0020
  5074. #define ATOM_PPLIB_CLASSIFICATION_REST 0x0040
  5075. #define ATOM_PPLIB_CLASSIFICATION_FORCED 0x0080
  5076. #define ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE 0x0100
  5077. #define ATOM_PPLIB_CLASSIFICATION_OVERDRIVETEMPLATE 0x0200
  5078. #define ATOM_PPLIB_CLASSIFICATION_UVDSTATE 0x0400
  5079. #define ATOM_PPLIB_CLASSIFICATION_3DLOW 0x0800
  5080. #define ATOM_PPLIB_CLASSIFICATION_ACPI 0x1000
  5081. #define ATOM_PPLIB_CLASSIFICATION_HD2STATE 0x2000
  5082. #define ATOM_PPLIB_CLASSIFICATION_HDSTATE 0x4000
  5083. #define ATOM_PPLIB_CLASSIFICATION_SDSTATE 0x8000
  5084. //// ATOM_PPLIB_NONCLOCK_INFO::ulCapsAndSettings
  5085. #define ATOM_PPLIB_SINGLE_DISPLAY_ONLY 0x00000001
  5086. #define ATOM_PPLIB_SUPPORTS_VIDEO_PLAYBACK 0x00000002
  5087. // 0 is 2.5Gb/s, 1 is 5Gb/s
  5088. #define ATOM_PPLIB_PCIE_LINK_SPEED_MASK 0x00000004
  5089. #define ATOM_PPLIB_PCIE_LINK_SPEED_SHIFT 2
  5090. // lanes - 1: 1, 2, 4, 8, 12, 16 permitted by PCIE spec
  5091. #define ATOM_PPLIB_PCIE_LINK_WIDTH_MASK 0x000000F8
  5092. #define ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT 3
  5093. // lookup into reduced refresh-rate table
  5094. #define ATOM_PPLIB_LIMITED_REFRESHRATE_VALUE_MASK 0x00000F00
  5095. #define ATOM_PPLIB_LIMITED_REFRESHRATE_VALUE_SHIFT 8
  5096. #define ATOM_PPLIB_LIMITED_REFRESHRATE_UNLIMITED 0
  5097. #define ATOM_PPLIB_LIMITED_REFRESHRATE_50HZ 1
  5098. // 2-15 TBD as needed.
  5099. #define ATOM_PPLIB_SOFTWARE_DISABLE_LOADBALANCING 0x00001000
  5100. #define ATOM_PPLIB_SOFTWARE_ENABLE_SLEEP_FOR_TIMESTAMPS 0x00002000
  5101. #define ATOM_PPLIB_DISALLOW_ON_DC 0x00004000
  5102. #define ATOM_PPLIB_ENABLE_VARIBRIGHT 0x00008000
  5103. //memory related flags
  5104. #define ATOM_PPLIB_SWSTATE_MEMORY_DLL_OFF 0x000010000
  5105. //M3 Arb //2bits, current 3 sets of parameters in total
  5106. #define ATOM_PPLIB_M3ARB_MASK 0x00060000
  5107. #define ATOM_PPLIB_M3ARB_SHIFT 17
  5108. // Contained in an array starting at the offset
  5109. // in ATOM_PPLIB_POWERPLAYTABLE::usNonClockInfoArrayOffset.
  5110. // referenced from ATOM_PPLIB_STATE_INFO::ucNonClockStateIndex
  5111. typedef struct _ATOM_PPLIB_NONCLOCK_INFO
  5112. {
  5113. USHORT usClassification;
  5114. UCHAR ucMinTemperature;
  5115. UCHAR ucMaxTemperature;
  5116. ULONG ulCapsAndSettings;
  5117. UCHAR ucRequiredPower;
  5118. UCHAR ucUnused1[3];
  5119. } ATOM_PPLIB_NONCLOCK_INFO;
  5120. // Contained in an array starting at the offset
  5121. // in ATOM_PPLIB_POWERPLAYTABLE::usClockInfoArrayOffset.
  5122. // referenced from ATOM_PPLIB_STATE::ucClockStateIndices
  5123. #define ATOM_PPLIB_NONCLOCKINFO_VER1 12
  5124. #define ATOM_PPLIB_NONCLOCKINFO_VER2 24
  5125. typedef struct _ATOM_PPLIB_R600_CLOCK_INFO
  5126. {
  5127. USHORT usEngineClockLow;
  5128. UCHAR ucEngineClockHigh;
  5129. USHORT usMemoryClockLow;
  5130. UCHAR ucMemoryClockHigh;
  5131. USHORT usVDDC;
  5132. USHORT usUnused1;
  5133. USHORT usUnused2;
  5134. ULONG ulFlags; // ATOM_PPLIB_R600_FLAGS_*
  5135. } ATOM_PPLIB_R600_CLOCK_INFO;
  5136. // ulFlags in ATOM_PPLIB_R600_CLOCK_INFO
  5137. #define ATOM_PPLIB_R600_FLAGS_PCIEGEN2 1
  5138. #define ATOM_PPLIB_R600_FLAGS_UVDSAFE 2
  5139. #define ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE 4
  5140. #define ATOM_PPLIB_R600_FLAGS_MEMORY_ODT_OFF 8
  5141. #define ATOM_PPLIB_R600_FLAGS_MEMORY_DLL_OFF 16
  5142. #define ATOM_PPLIB_R600_FLAGS_LOWPOWER 32 // On the RV770 use 'low power' setting (sequencer S0).
  5143. typedef struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO
  5144. {
  5145. USHORT usEngineClockLow;
  5146. UCHAR ucEngineClockHigh;
  5147. USHORT usMemoryClockLow;
  5148. UCHAR ucMemoryClockHigh;
  5149. USHORT usVDDC;
  5150. USHORT usVDDCI;
  5151. USHORT usUnused;
  5152. ULONG ulFlags; // ATOM_PPLIB_R600_FLAGS_*
  5153. } ATOM_PPLIB_EVERGREEN_CLOCK_INFO;
  5154. typedef struct _ATOM_PPLIB_RS780_CLOCK_INFO
  5155. {
  5156. USHORT usLowEngineClockLow; // Low Engine clock in MHz (the same way as on the R600).
  5157. UCHAR ucLowEngineClockHigh;
  5158. USHORT usHighEngineClockLow; // High Engine clock in MHz.
  5159. UCHAR ucHighEngineClockHigh;
  5160. USHORT usMemoryClockLow; // For now one of the ATOM_PPLIB_RS780_SPMCLK_XXXX constants.
  5161. UCHAR ucMemoryClockHigh; // Currentyl unused.
  5162. UCHAR ucPadding; // For proper alignment and size.
  5163. USHORT usVDDC; // For the 780, use: None, Low, High, Variable
  5164. UCHAR ucMaxHTLinkWidth; // From SBIOS - {2, 4, 8, 16}
  5165. UCHAR ucMinHTLinkWidth; // From SBIOS - {2, 4, 8, 16}. Effective only if CDLW enabled. Minimum down stream width could be bigger as display BW requirement.
  5166. USHORT usHTLinkFreq; // See definition ATOM_PPLIB_RS780_HTLINKFREQ_xxx or in MHz(>=200).
  5167. ULONG ulFlags;
  5168. } ATOM_PPLIB_RS780_CLOCK_INFO;
  5169. #define ATOM_PPLIB_RS780_VOLTAGE_NONE 0
  5170. #define ATOM_PPLIB_RS780_VOLTAGE_LOW 1
  5171. #define ATOM_PPLIB_RS780_VOLTAGE_HIGH 2
  5172. #define ATOM_PPLIB_RS780_VOLTAGE_VARIABLE 3
  5173. #define ATOM_PPLIB_RS780_SPMCLK_NONE 0 // We cannot change the side port memory clock, leave it as it is.
  5174. #define ATOM_PPLIB_RS780_SPMCLK_LOW 1
  5175. #define ATOM_PPLIB_RS780_SPMCLK_HIGH 2
  5176. #define ATOM_PPLIB_RS780_HTLINKFREQ_NONE 0
  5177. #define ATOM_PPLIB_RS780_HTLINKFREQ_LOW 1
  5178. #define ATOM_PPLIB_RS780_HTLINKFREQ_HIGH 2
  5179. /**************************************************************************/
  5180. // Following definitions are for compatiblity issue in different SW components.
  5181. #define ATOM_MASTER_DATA_TABLE_REVISION 0x01
  5182. #define Object_Info Object_Header
  5183. #define AdjustARB_SEQ MC_InitParameter
  5184. #define VRAM_GPIO_DetectionInfo VoltageObjectInfo
  5185. #define ASIC_VDDCI_Info ASIC_ProfilingInfo
  5186. #define ASIC_MVDDQ_Info MemoryTrainingInfo
  5187. #define SS_Info PPLL_SS_Info
  5188. #define ASIC_MVDDC_Info ASIC_InternalSS_Info
  5189. #define DispDevicePriorityInfo SaveRestoreInfo
  5190. #define DispOutInfo TV_VideoMode
  5191. #define ATOM_ENCODER_OBJECT_TABLE ATOM_OBJECT_TABLE
  5192. #define ATOM_CONNECTOR_OBJECT_TABLE ATOM_OBJECT_TABLE
  5193. //New device naming, remove them when both DAL/VBIOS is ready
  5194. #define DFP2I_OUTPUT_CONTROL_PARAMETERS CRT1_OUTPUT_CONTROL_PARAMETERS
  5195. #define DFP2I_OUTPUT_CONTROL_PS_ALLOCATION DFP2I_OUTPUT_CONTROL_PARAMETERS
  5196. #define DFP1X_OUTPUT_CONTROL_PARAMETERS CRT1_OUTPUT_CONTROL_PARAMETERS
  5197. #define DFP1X_OUTPUT_CONTROL_PS_ALLOCATION DFP1X_OUTPUT_CONTROL_PARAMETERS
  5198. #define DFP1I_OUTPUT_CONTROL_PARAMETERS DFP1_OUTPUT_CONTROL_PARAMETERS
  5199. #define DFP1I_OUTPUT_CONTROL_PS_ALLOCATION DFP1_OUTPUT_CONTROL_PS_ALLOCATION
  5200. #define ATOM_DEVICE_DFP1I_SUPPORT ATOM_DEVICE_DFP1_SUPPORT
  5201. #define ATOM_DEVICE_DFP1X_SUPPORT ATOM_DEVICE_DFP2_SUPPORT
  5202. #define ATOM_DEVICE_DFP1I_INDEX ATOM_DEVICE_DFP1_INDEX
  5203. #define ATOM_DEVICE_DFP1X_INDEX ATOM_DEVICE_DFP2_INDEX
  5204. #define ATOM_DEVICE_DFP2I_INDEX 0x00000009
  5205. #define ATOM_DEVICE_DFP2I_SUPPORT (0x1L << ATOM_DEVICE_DFP2I_INDEX)
  5206. #define ATOM_S0_DFP1I ATOM_S0_DFP1
  5207. #define ATOM_S0_DFP1X ATOM_S0_DFP2
  5208. #define ATOM_S0_DFP2I 0x00200000L
  5209. #define ATOM_S0_DFP2Ib2 0x20
  5210. #define ATOM_S2_DFP1I_DPMS_STATE ATOM_S2_DFP1_DPMS_STATE
  5211. #define ATOM_S2_DFP1X_DPMS_STATE ATOM_S2_DFP2_DPMS_STATE
  5212. #define ATOM_S2_DFP2I_DPMS_STATE 0x02000000L
  5213. #define ATOM_S2_DFP2I_DPMS_STATEb3 0x02
  5214. #define ATOM_S3_DFP2I_ACTIVEb1 0x02
  5215. #define ATOM_S3_DFP1I_ACTIVE ATOM_S3_DFP1_ACTIVE
  5216. #define ATOM_S3_DFP1X_ACTIVE ATOM_S3_DFP2_ACTIVE
  5217. #define ATOM_S3_DFP2I_ACTIVE 0x00000200L
  5218. #define ATOM_S3_DFP1I_CRTC_ACTIVE ATOM_S3_DFP1_CRTC_ACTIVE
  5219. #define ATOM_S3_DFP1X_CRTC_ACTIVE ATOM_S3_DFP2_CRTC_ACTIVE
  5220. #define ATOM_S3_DFP2I_CRTC_ACTIVE 0x02000000L
  5221. #define ATOM_S3_DFP2I_CRTC_ACTIVEb3 0x02
  5222. #define ATOM_S5_DOS_REQ_DFP2Ib1 0x02
  5223. #define ATOM_S5_DOS_REQ_DFP2I 0x0200
  5224. #define ATOM_S6_ACC_REQ_DFP1I ATOM_S6_ACC_REQ_DFP1
  5225. #define ATOM_S6_ACC_REQ_DFP1X ATOM_S6_ACC_REQ_DFP2
  5226. #define ATOM_S6_ACC_REQ_DFP2Ib3 0x02
  5227. #define ATOM_S6_ACC_REQ_DFP2I 0x02000000L
  5228. #define TMDS1XEncoderControl DVOEncoderControl
  5229. #define DFP1XOutputControl DVOOutputControl
  5230. #define ExternalDFPOutputControl DFP1XOutputControl
  5231. #define EnableExternalTMDS_Encoder TMDS1XEncoderControl
  5232. #define DFP1IOutputControl TMDSAOutputControl
  5233. #define DFP2IOutputControl LVTMAOutputControl
  5234. #define DAC1_ENCODER_CONTROL_PARAMETERS DAC_ENCODER_CONTROL_PARAMETERS
  5235. #define DAC1_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION
  5236. #define DAC2_ENCODER_CONTROL_PARAMETERS DAC_ENCODER_CONTROL_PARAMETERS
  5237. #define DAC2_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION
  5238. #define ucDac1Standard ucDacStandard
  5239. #define ucDac2Standard ucDacStandard
  5240. #define TMDS1EncoderControl TMDSAEncoderControl
  5241. #define TMDS2EncoderControl LVTMAEncoderControl
  5242. #define DFP1OutputControl TMDSAOutputControl
  5243. #define DFP2OutputControl LVTMAOutputControl
  5244. #define CRT1OutputControl DAC1OutputControl
  5245. #define CRT2OutputControl DAC2OutputControl
  5246. //These two lines will be removed for sure in a few days, will follow up with Michael V.
  5247. #define EnableLVDS_SS EnableSpreadSpectrumOnPPLL
  5248. #define ENABLE_LVDS_SS_PARAMETERS_V3 ENABLE_SPREAD_SPECTRUM_ON_PPLL
  5249. //#define ATOM_S2_CRT1_DPMS_STATE 0x00010000L
  5250. //#define ATOM_S2_LCD1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  5251. //#define ATOM_S2_TV1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  5252. //#define ATOM_S2_DFP1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  5253. //#define ATOM_S2_CRT2_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  5254. #define ATOM_S6_ACC_REQ_TV2 0x00400000L
  5255. #define ATOM_DEVICE_TV2_INDEX 0x00000006
  5256. #define ATOM_DEVICE_TV2_SUPPORT (0x1L << ATOM_DEVICE_TV2_INDEX)
  5257. #define ATOM_S0_TV2 0x00100000L
  5258. #define ATOM_S3_TV2_ACTIVE ATOM_S3_DFP6_ACTIVE
  5259. #define ATOM_S3_TV2_CRTC_ACTIVE ATOM_S3_DFP6_CRTC_ACTIVE
  5260. //
  5261. #define ATOM_S2_CRT1_DPMS_STATE 0x00010000L
  5262. #define ATOM_S2_LCD1_DPMS_STATE 0x00020000L
  5263. #define ATOM_S2_TV1_DPMS_STATE 0x00040000L
  5264. #define ATOM_S2_DFP1_DPMS_STATE 0x00080000L
  5265. #define ATOM_S2_CRT2_DPMS_STATE 0x00100000L
  5266. #define ATOM_S2_LCD2_DPMS_STATE 0x00200000L
  5267. #define ATOM_S2_TV2_DPMS_STATE 0x00400000L
  5268. #define ATOM_S2_DFP2_DPMS_STATE 0x00800000L
  5269. #define ATOM_S2_CV_DPMS_STATE 0x01000000L
  5270. #define ATOM_S2_DFP3_DPMS_STATE 0x02000000L
  5271. #define ATOM_S2_DFP4_DPMS_STATE 0x04000000L
  5272. #define ATOM_S2_DFP5_DPMS_STATE 0x08000000L
  5273. #define ATOM_S2_CRT1_DPMS_STATEb2 0x01
  5274. #define ATOM_S2_LCD1_DPMS_STATEb2 0x02
  5275. #define ATOM_S2_TV1_DPMS_STATEb2 0x04
  5276. #define ATOM_S2_DFP1_DPMS_STATEb2 0x08
  5277. #define ATOM_S2_CRT2_DPMS_STATEb2 0x10
  5278. #define ATOM_S2_LCD2_DPMS_STATEb2 0x20
  5279. #define ATOM_S2_TV2_DPMS_STATEb2 0x40
  5280. #define ATOM_S2_DFP2_DPMS_STATEb2 0x80
  5281. #define ATOM_S2_CV_DPMS_STATEb3 0x01
  5282. #define ATOM_S2_DFP3_DPMS_STATEb3 0x02
  5283. #define ATOM_S2_DFP4_DPMS_STATEb3 0x04
  5284. #define ATOM_S2_DFP5_DPMS_STATEb3 0x08
  5285. #define ATOM_S3_ASIC_GUI_ENGINE_HUNGb3 0x20
  5286. #define ATOM_S3_ALLOW_FAST_PWR_SWITCHb3 0x40
  5287. #define ATOM_S3_RQST_GPU_USE_MIN_PWRb3 0x80
  5288. /*********************************************************************************/
  5289. #pragma pack() // BIOS data must use byte aligment
  5290. #endif /* _ATOMBIOS_H */