intel_sdvo.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "intel_drv.h"
  35. #include "drm_edid.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #include "intel_sdvo_regs.h"
  39. #define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
  40. #define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
  41. #define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
  42. #define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0)
  43. #define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
  44. SDVO_TV_MASK)
  45. #define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
  46. #define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
  47. static char *tv_format_names[] = {
  48. "NTSC_M" , "NTSC_J" , "NTSC_443",
  49. "PAL_B" , "PAL_D" , "PAL_G" ,
  50. "PAL_H" , "PAL_I" , "PAL_M" ,
  51. "PAL_N" , "PAL_NC" , "PAL_60" ,
  52. "SECAM_B" , "SECAM_D" , "SECAM_G" ,
  53. "SECAM_K" , "SECAM_K1", "SECAM_L" ,
  54. "SECAM_60"
  55. };
  56. #define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
  57. struct intel_sdvo_priv {
  58. u8 slave_addr;
  59. /* Register for the SDVO device: SDVOB or SDVOC */
  60. int sdvo_reg;
  61. /* Active outputs controlled by this SDVO output */
  62. uint16_t controlled_output;
  63. /*
  64. * Capabilities of the SDVO device returned by
  65. * i830_sdvo_get_capabilities()
  66. */
  67. struct intel_sdvo_caps caps;
  68. /* Pixel clock limitations reported by the SDVO device, in kHz */
  69. int pixel_clock_min, pixel_clock_max;
  70. /*
  71. * For multiple function SDVO device,
  72. * this is for current attached outputs.
  73. */
  74. uint16_t attached_output;
  75. /**
  76. * This is set if we're going to treat the device as TV-out.
  77. *
  78. * While we have these nice friendly flags for output types that ought
  79. * to decide this for us, the S-Video output on our HDMI+S-Video card
  80. * shows up as RGB1 (VGA).
  81. */
  82. bool is_tv;
  83. /* This is for current tv format name */
  84. char *tv_format_name;
  85. /**
  86. * This is set if we treat the device as HDMI, instead of DVI.
  87. */
  88. bool is_hdmi;
  89. /**
  90. * This is set if we detect output of sdvo device as LVDS.
  91. */
  92. bool is_lvds;
  93. /**
  94. * This is sdvo flags for input timing.
  95. */
  96. uint8_t sdvo_flags;
  97. /**
  98. * This is sdvo fixed pannel mode pointer
  99. */
  100. struct drm_display_mode *sdvo_lvds_fixed_mode;
  101. /*
  102. * supported encoding mode, used to determine whether HDMI is
  103. * supported
  104. */
  105. struct intel_sdvo_encode encode;
  106. /* DDC bus used by this SDVO encoder */
  107. uint8_t ddc_bus;
  108. /* Mac mini hack -- use the same DDC as the analog connector */
  109. struct i2c_adapter *analog_ddc_bus;
  110. };
  111. struct intel_sdvo_connector {
  112. /* Mark the type of connector */
  113. uint16_t output_flag;
  114. /* This contains all current supported TV format */
  115. char *tv_format_supported[TV_FORMAT_NUM];
  116. int format_supported_num;
  117. struct drm_property *tv_format_property;
  118. struct drm_property *tv_format_name_property[TV_FORMAT_NUM];
  119. /**
  120. * Returned SDTV resolutions allowed for the current format, if the
  121. * device reported it.
  122. */
  123. struct intel_sdvo_sdtv_resolution_reply sdtv_resolutions;
  124. /* add the property for the SDVO-TV */
  125. struct drm_property *left_property;
  126. struct drm_property *right_property;
  127. struct drm_property *top_property;
  128. struct drm_property *bottom_property;
  129. struct drm_property *hpos_property;
  130. struct drm_property *vpos_property;
  131. /* add the property for the SDVO-TV/LVDS */
  132. struct drm_property *brightness_property;
  133. struct drm_property *contrast_property;
  134. struct drm_property *saturation_property;
  135. struct drm_property *hue_property;
  136. /* Add variable to record current setting for the above property */
  137. u32 left_margin, right_margin, top_margin, bottom_margin;
  138. /* this is to get the range of margin.*/
  139. u32 max_hscan, max_vscan;
  140. u32 max_hpos, cur_hpos;
  141. u32 max_vpos, cur_vpos;
  142. u32 cur_brightness, max_brightness;
  143. u32 cur_contrast, max_contrast;
  144. u32 cur_saturation, max_saturation;
  145. u32 cur_hue, max_hue;
  146. };
  147. static bool
  148. intel_sdvo_output_setup(struct intel_encoder *intel_encoder,
  149. uint16_t flags);
  150. static void
  151. intel_sdvo_tv_create_property(struct drm_connector *connector, int type);
  152. static void
  153. intel_sdvo_create_enhance_property(struct drm_connector *connector);
  154. /**
  155. * Writes the SDVOB or SDVOC with the given value, but always writes both
  156. * SDVOB and SDVOC to work around apparent hardware issues (according to
  157. * comments in the BIOS).
  158. */
  159. static void intel_sdvo_write_sdvox(struct intel_encoder *intel_encoder, u32 val)
  160. {
  161. struct drm_device *dev = intel_encoder->enc.dev;
  162. struct drm_i915_private *dev_priv = dev->dev_private;
  163. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  164. u32 bval = val, cval = val;
  165. int i;
  166. if (sdvo_priv->sdvo_reg == PCH_SDVOB) {
  167. I915_WRITE(sdvo_priv->sdvo_reg, val);
  168. I915_READ(sdvo_priv->sdvo_reg);
  169. return;
  170. }
  171. if (sdvo_priv->sdvo_reg == SDVOB) {
  172. cval = I915_READ(SDVOC);
  173. } else {
  174. bval = I915_READ(SDVOB);
  175. }
  176. /*
  177. * Write the registers twice for luck. Sometimes,
  178. * writing them only once doesn't appear to 'stick'.
  179. * The BIOS does this too. Yay, magic
  180. */
  181. for (i = 0; i < 2; i++)
  182. {
  183. I915_WRITE(SDVOB, bval);
  184. I915_READ(SDVOB);
  185. I915_WRITE(SDVOC, cval);
  186. I915_READ(SDVOC);
  187. }
  188. }
  189. static bool intel_sdvo_read_byte(struct intel_encoder *intel_encoder, u8 addr,
  190. u8 *ch)
  191. {
  192. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  193. u8 out_buf[2];
  194. u8 buf[2];
  195. int ret;
  196. struct i2c_msg msgs[] = {
  197. {
  198. .addr = sdvo_priv->slave_addr >> 1,
  199. .flags = 0,
  200. .len = 1,
  201. .buf = out_buf,
  202. },
  203. {
  204. .addr = sdvo_priv->slave_addr >> 1,
  205. .flags = I2C_M_RD,
  206. .len = 1,
  207. .buf = buf,
  208. }
  209. };
  210. out_buf[0] = addr;
  211. out_buf[1] = 0;
  212. if ((ret = i2c_transfer(intel_encoder->i2c_bus, msgs, 2)) == 2)
  213. {
  214. *ch = buf[0];
  215. return true;
  216. }
  217. DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
  218. return false;
  219. }
  220. static bool intel_sdvo_write_byte(struct intel_encoder *intel_encoder, int addr,
  221. u8 ch)
  222. {
  223. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  224. u8 out_buf[2];
  225. struct i2c_msg msgs[] = {
  226. {
  227. .addr = sdvo_priv->slave_addr >> 1,
  228. .flags = 0,
  229. .len = 2,
  230. .buf = out_buf,
  231. }
  232. };
  233. out_buf[0] = addr;
  234. out_buf[1] = ch;
  235. if (i2c_transfer(intel_encoder->i2c_bus, msgs, 1) == 1)
  236. {
  237. return true;
  238. }
  239. return false;
  240. }
  241. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  242. /** Mapping of command numbers to names, for debug output */
  243. static const struct _sdvo_cmd_name {
  244. u8 cmd;
  245. char *name;
  246. } sdvo_cmd_names[] = {
  247. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  248. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  249. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  250. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  251. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  252. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  253. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  254. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  255. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  256. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  257. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  258. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  259. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  260. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  261. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  262. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  263. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  264. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  265. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  266. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  267. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  268. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  269. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  270. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  271. SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  272. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  273. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  274. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  275. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  276. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  277. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  278. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  279. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  280. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  281. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  282. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
  283. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
  284. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
  285. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
  286. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
  287. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
  288. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
  289. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
  290. /* Add the op code for SDVO enhancements */
  291. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_POSITION_H),
  292. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POSITION_H),
  293. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_POSITION_H),
  294. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_POSITION_V),
  295. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POSITION_V),
  296. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_POSITION_V),
  297. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
  298. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
  299. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
  300. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
  301. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
  302. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
  303. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
  304. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
  305. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
  306. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
  307. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
  308. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
  309. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
  310. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
  311. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
  312. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
  313. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
  314. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
  315. /* HDMI op code */
  316. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
  317. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
  318. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
  319. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
  320. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
  321. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
  322. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
  323. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
  324. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
  325. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
  326. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
  327. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
  328. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
  329. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
  330. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
  331. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
  332. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
  333. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
  334. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
  335. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
  336. };
  337. #define IS_SDVOB(reg) (reg == SDVOB || reg == PCH_SDVOB)
  338. #define SDVO_NAME(dev_priv) (IS_SDVOB((dev_priv)->sdvo_reg) ? "SDVOB" : "SDVOC")
  339. #define SDVO_PRIV(encoder) ((struct intel_sdvo_priv *) (encoder)->dev_priv)
  340. static void intel_sdvo_debug_write(struct intel_encoder *intel_encoder, u8 cmd,
  341. void *args, int args_len)
  342. {
  343. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  344. int i;
  345. DRM_DEBUG_KMS("%s: W: %02X ",
  346. SDVO_NAME(sdvo_priv), cmd);
  347. for (i = 0; i < args_len; i++)
  348. DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
  349. for (; i < 8; i++)
  350. DRM_LOG_KMS(" ");
  351. for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
  352. if (cmd == sdvo_cmd_names[i].cmd) {
  353. DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
  354. break;
  355. }
  356. }
  357. if (i == ARRAY_SIZE(sdvo_cmd_names))
  358. DRM_LOG_KMS("(%02X)", cmd);
  359. DRM_LOG_KMS("\n");
  360. }
  361. static void intel_sdvo_write_cmd(struct intel_encoder *intel_encoder, u8 cmd,
  362. void *args, int args_len)
  363. {
  364. int i;
  365. intel_sdvo_debug_write(intel_encoder, cmd, args, args_len);
  366. for (i = 0; i < args_len; i++) {
  367. intel_sdvo_write_byte(intel_encoder, SDVO_I2C_ARG_0 - i,
  368. ((u8*)args)[i]);
  369. }
  370. intel_sdvo_write_byte(intel_encoder, SDVO_I2C_OPCODE, cmd);
  371. }
  372. static const char *cmd_status_names[] = {
  373. "Power on",
  374. "Success",
  375. "Not supported",
  376. "Invalid arg",
  377. "Pending",
  378. "Target not specified",
  379. "Scaling not supported"
  380. };
  381. static void intel_sdvo_debug_response(struct intel_encoder *intel_encoder,
  382. void *response, int response_len,
  383. u8 status)
  384. {
  385. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  386. int i;
  387. DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(sdvo_priv));
  388. for (i = 0; i < response_len; i++)
  389. DRM_LOG_KMS("%02X ", ((u8 *)response)[i]);
  390. for (; i < 8; i++)
  391. DRM_LOG_KMS(" ");
  392. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  393. DRM_LOG_KMS("(%s)", cmd_status_names[status]);
  394. else
  395. DRM_LOG_KMS("(??? %d)", status);
  396. DRM_LOG_KMS("\n");
  397. }
  398. static u8 intel_sdvo_read_response(struct intel_encoder *intel_encoder,
  399. void *response, int response_len)
  400. {
  401. int i;
  402. u8 status;
  403. u8 retry = 50;
  404. while (retry--) {
  405. /* Read the command response */
  406. for (i = 0; i < response_len; i++) {
  407. intel_sdvo_read_byte(intel_encoder,
  408. SDVO_I2C_RETURN_0 + i,
  409. &((u8 *)response)[i]);
  410. }
  411. /* read the return status */
  412. intel_sdvo_read_byte(intel_encoder, SDVO_I2C_CMD_STATUS,
  413. &status);
  414. intel_sdvo_debug_response(intel_encoder, response, response_len,
  415. status);
  416. if (status != SDVO_CMD_STATUS_PENDING)
  417. return status;
  418. mdelay(50);
  419. }
  420. return status;
  421. }
  422. static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
  423. {
  424. if (mode->clock >= 100000)
  425. return 1;
  426. else if (mode->clock >= 50000)
  427. return 2;
  428. else
  429. return 4;
  430. }
  431. /**
  432. * Try to read the response after issuie the DDC switch command. But it
  433. * is noted that we must do the action of reading response and issuing DDC
  434. * switch command in one I2C transaction. Otherwise when we try to start
  435. * another I2C transaction after issuing the DDC bus switch, it will be
  436. * switched to the internal SDVO register.
  437. */
  438. static void intel_sdvo_set_control_bus_switch(struct intel_encoder *intel_encoder,
  439. u8 target)
  440. {
  441. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  442. u8 out_buf[2], cmd_buf[2], ret_value[2], ret;
  443. struct i2c_msg msgs[] = {
  444. {
  445. .addr = sdvo_priv->slave_addr >> 1,
  446. .flags = 0,
  447. .len = 2,
  448. .buf = out_buf,
  449. },
  450. /* the following two are to read the response */
  451. {
  452. .addr = sdvo_priv->slave_addr >> 1,
  453. .flags = 0,
  454. .len = 1,
  455. .buf = cmd_buf,
  456. },
  457. {
  458. .addr = sdvo_priv->slave_addr >> 1,
  459. .flags = I2C_M_RD,
  460. .len = 1,
  461. .buf = ret_value,
  462. },
  463. };
  464. intel_sdvo_debug_write(intel_encoder, SDVO_CMD_SET_CONTROL_BUS_SWITCH,
  465. &target, 1);
  466. /* write the DDC switch command argument */
  467. intel_sdvo_write_byte(intel_encoder, SDVO_I2C_ARG_0, target);
  468. out_buf[0] = SDVO_I2C_OPCODE;
  469. out_buf[1] = SDVO_CMD_SET_CONTROL_BUS_SWITCH;
  470. cmd_buf[0] = SDVO_I2C_CMD_STATUS;
  471. cmd_buf[1] = 0;
  472. ret_value[0] = 0;
  473. ret_value[1] = 0;
  474. ret = i2c_transfer(intel_encoder->i2c_bus, msgs, 3);
  475. if (ret != 3) {
  476. /* failure in I2C transfer */
  477. DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
  478. return;
  479. }
  480. if (ret_value[0] != SDVO_CMD_STATUS_SUCCESS) {
  481. DRM_DEBUG_KMS("DDC switch command returns response %d\n",
  482. ret_value[0]);
  483. return;
  484. }
  485. return;
  486. }
  487. static bool intel_sdvo_set_target_input(struct intel_encoder *intel_encoder, bool target_0, bool target_1)
  488. {
  489. struct intel_sdvo_set_target_input_args targets = {0};
  490. u8 status;
  491. if (target_0 && target_1)
  492. return SDVO_CMD_STATUS_NOTSUPP;
  493. if (target_1)
  494. targets.target_1 = 1;
  495. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_TARGET_INPUT, &targets,
  496. sizeof(targets));
  497. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  498. return (status == SDVO_CMD_STATUS_SUCCESS);
  499. }
  500. /**
  501. * Return whether each input is trained.
  502. *
  503. * This function is making an assumption about the layout of the response,
  504. * which should be checked against the docs.
  505. */
  506. static bool intel_sdvo_get_trained_inputs(struct intel_encoder *intel_encoder, bool *input_1, bool *input_2)
  507. {
  508. struct intel_sdvo_get_trained_inputs_response response;
  509. u8 status;
  510. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_TRAINED_INPUTS, NULL, 0);
  511. status = intel_sdvo_read_response(intel_encoder, &response, sizeof(response));
  512. if (status != SDVO_CMD_STATUS_SUCCESS)
  513. return false;
  514. *input_1 = response.input0_trained;
  515. *input_2 = response.input1_trained;
  516. return true;
  517. }
  518. static bool intel_sdvo_set_active_outputs(struct intel_encoder *intel_encoder,
  519. u16 outputs)
  520. {
  521. u8 status;
  522. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ACTIVE_OUTPUTS, &outputs,
  523. sizeof(outputs));
  524. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  525. return (status == SDVO_CMD_STATUS_SUCCESS);
  526. }
  527. static bool intel_sdvo_set_encoder_power_state(struct intel_encoder *intel_encoder,
  528. int mode)
  529. {
  530. u8 status, state = SDVO_ENCODER_STATE_ON;
  531. switch (mode) {
  532. case DRM_MODE_DPMS_ON:
  533. state = SDVO_ENCODER_STATE_ON;
  534. break;
  535. case DRM_MODE_DPMS_STANDBY:
  536. state = SDVO_ENCODER_STATE_STANDBY;
  537. break;
  538. case DRM_MODE_DPMS_SUSPEND:
  539. state = SDVO_ENCODER_STATE_SUSPEND;
  540. break;
  541. case DRM_MODE_DPMS_OFF:
  542. state = SDVO_ENCODER_STATE_OFF;
  543. break;
  544. }
  545. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ENCODER_POWER_STATE, &state,
  546. sizeof(state));
  547. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  548. return (status == SDVO_CMD_STATUS_SUCCESS);
  549. }
  550. static bool intel_sdvo_get_input_pixel_clock_range(struct intel_encoder *intel_encoder,
  551. int *clock_min,
  552. int *clock_max)
  553. {
  554. struct intel_sdvo_pixel_clock_range clocks;
  555. u8 status;
  556. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
  557. NULL, 0);
  558. status = intel_sdvo_read_response(intel_encoder, &clocks, sizeof(clocks));
  559. if (status != SDVO_CMD_STATUS_SUCCESS)
  560. return false;
  561. /* Convert the values from units of 10 kHz to kHz. */
  562. *clock_min = clocks.min * 10;
  563. *clock_max = clocks.max * 10;
  564. return true;
  565. }
  566. static bool intel_sdvo_set_target_output(struct intel_encoder *intel_encoder,
  567. u16 outputs)
  568. {
  569. u8 status;
  570. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_TARGET_OUTPUT, &outputs,
  571. sizeof(outputs));
  572. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  573. return (status == SDVO_CMD_STATUS_SUCCESS);
  574. }
  575. static bool intel_sdvo_set_timing(struct intel_encoder *intel_encoder, u8 cmd,
  576. struct intel_sdvo_dtd *dtd)
  577. {
  578. u8 status;
  579. intel_sdvo_write_cmd(intel_encoder, cmd, &dtd->part1, sizeof(dtd->part1));
  580. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  581. if (status != SDVO_CMD_STATUS_SUCCESS)
  582. return false;
  583. intel_sdvo_write_cmd(intel_encoder, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  584. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  585. if (status != SDVO_CMD_STATUS_SUCCESS)
  586. return false;
  587. return true;
  588. }
  589. static bool intel_sdvo_set_input_timing(struct intel_encoder *intel_encoder,
  590. struct intel_sdvo_dtd *dtd)
  591. {
  592. return intel_sdvo_set_timing(intel_encoder,
  593. SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
  594. }
  595. static bool intel_sdvo_set_output_timing(struct intel_encoder *intel_encoder,
  596. struct intel_sdvo_dtd *dtd)
  597. {
  598. return intel_sdvo_set_timing(intel_encoder,
  599. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
  600. }
  601. static bool
  602. intel_sdvo_create_preferred_input_timing(struct intel_encoder *intel_encoder,
  603. uint16_t clock,
  604. uint16_t width,
  605. uint16_t height)
  606. {
  607. struct intel_sdvo_preferred_input_timing_args args;
  608. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  609. uint8_t status;
  610. memset(&args, 0, sizeof(args));
  611. args.clock = clock;
  612. args.width = width;
  613. args.height = height;
  614. args.interlace = 0;
  615. if (sdvo_priv->is_lvds &&
  616. (sdvo_priv->sdvo_lvds_fixed_mode->hdisplay != width ||
  617. sdvo_priv->sdvo_lvds_fixed_mode->vdisplay != height))
  618. args.scaled = 1;
  619. intel_sdvo_write_cmd(intel_encoder,
  620. SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
  621. &args, sizeof(args));
  622. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  623. if (status != SDVO_CMD_STATUS_SUCCESS)
  624. return false;
  625. return true;
  626. }
  627. static bool intel_sdvo_get_preferred_input_timing(struct intel_encoder *intel_encoder,
  628. struct intel_sdvo_dtd *dtd)
  629. {
  630. bool status;
  631. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
  632. NULL, 0);
  633. status = intel_sdvo_read_response(intel_encoder, &dtd->part1,
  634. sizeof(dtd->part1));
  635. if (status != SDVO_CMD_STATUS_SUCCESS)
  636. return false;
  637. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
  638. NULL, 0);
  639. status = intel_sdvo_read_response(intel_encoder, &dtd->part2,
  640. sizeof(dtd->part2));
  641. if (status != SDVO_CMD_STATUS_SUCCESS)
  642. return false;
  643. return false;
  644. }
  645. static bool intel_sdvo_set_clock_rate_mult(struct intel_encoder *intel_encoder, u8 val)
  646. {
  647. u8 status;
  648. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
  649. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  650. if (status != SDVO_CMD_STATUS_SUCCESS)
  651. return false;
  652. return true;
  653. }
  654. static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
  655. struct drm_display_mode *mode)
  656. {
  657. uint16_t width, height;
  658. uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  659. uint16_t h_sync_offset, v_sync_offset;
  660. width = mode->crtc_hdisplay;
  661. height = mode->crtc_vdisplay;
  662. /* do some mode translations */
  663. h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
  664. h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  665. v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
  666. v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  667. h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
  668. v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
  669. dtd->part1.clock = mode->clock / 10;
  670. dtd->part1.h_active = width & 0xff;
  671. dtd->part1.h_blank = h_blank_len & 0xff;
  672. dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
  673. ((h_blank_len >> 8) & 0xf);
  674. dtd->part1.v_active = height & 0xff;
  675. dtd->part1.v_blank = v_blank_len & 0xff;
  676. dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
  677. ((v_blank_len >> 8) & 0xf);
  678. dtd->part2.h_sync_off = h_sync_offset & 0xff;
  679. dtd->part2.h_sync_width = h_sync_len & 0xff;
  680. dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  681. (v_sync_len & 0xf);
  682. dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
  683. ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
  684. ((v_sync_len & 0x30) >> 4);
  685. dtd->part2.dtd_flags = 0x18;
  686. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  687. dtd->part2.dtd_flags |= 0x2;
  688. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  689. dtd->part2.dtd_flags |= 0x4;
  690. dtd->part2.sdvo_flags = 0;
  691. dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
  692. dtd->part2.reserved = 0;
  693. }
  694. static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
  695. struct intel_sdvo_dtd *dtd)
  696. {
  697. mode->hdisplay = dtd->part1.h_active;
  698. mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
  699. mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
  700. mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
  701. mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
  702. mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
  703. mode->htotal = mode->hdisplay + dtd->part1.h_blank;
  704. mode->htotal += (dtd->part1.h_high & 0xf) << 8;
  705. mode->vdisplay = dtd->part1.v_active;
  706. mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
  707. mode->vsync_start = mode->vdisplay;
  708. mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
  709. mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
  710. mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
  711. mode->vsync_end = mode->vsync_start +
  712. (dtd->part2.v_sync_off_width & 0xf);
  713. mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
  714. mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
  715. mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
  716. mode->clock = dtd->part1.clock * 10;
  717. mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
  718. if (dtd->part2.dtd_flags & 0x2)
  719. mode->flags |= DRM_MODE_FLAG_PHSYNC;
  720. if (dtd->part2.dtd_flags & 0x4)
  721. mode->flags |= DRM_MODE_FLAG_PVSYNC;
  722. }
  723. static bool intel_sdvo_get_supp_encode(struct intel_encoder *intel_encoder,
  724. struct intel_sdvo_encode *encode)
  725. {
  726. uint8_t status;
  727. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_SUPP_ENCODE, NULL, 0);
  728. status = intel_sdvo_read_response(intel_encoder, encode, sizeof(*encode));
  729. if (status != SDVO_CMD_STATUS_SUCCESS) { /* non-support means DVI */
  730. memset(encode, 0, sizeof(*encode));
  731. return false;
  732. }
  733. return true;
  734. }
  735. static bool intel_sdvo_set_encode(struct intel_encoder *intel_encoder,
  736. uint8_t mode)
  737. {
  738. uint8_t status;
  739. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ENCODE, &mode, 1);
  740. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  741. return (status == SDVO_CMD_STATUS_SUCCESS);
  742. }
  743. static bool intel_sdvo_set_colorimetry(struct intel_encoder *intel_encoder,
  744. uint8_t mode)
  745. {
  746. uint8_t status;
  747. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
  748. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  749. return (status == SDVO_CMD_STATUS_SUCCESS);
  750. }
  751. #if 0
  752. static void intel_sdvo_dump_hdmi_buf(struct intel_encoder *intel_encoder)
  753. {
  754. int i, j;
  755. uint8_t set_buf_index[2];
  756. uint8_t av_split;
  757. uint8_t buf_size;
  758. uint8_t buf[48];
  759. uint8_t *pos;
  760. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, NULL, 0);
  761. intel_sdvo_read_response(encoder, &av_split, 1);
  762. for (i = 0; i <= av_split; i++) {
  763. set_buf_index[0] = i; set_buf_index[1] = 0;
  764. intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
  765. set_buf_index, 2);
  766. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
  767. intel_sdvo_read_response(encoder, &buf_size, 1);
  768. pos = buf;
  769. for (j = 0; j <= buf_size; j += 8) {
  770. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
  771. NULL, 0);
  772. intel_sdvo_read_response(encoder, pos, 8);
  773. pos += 8;
  774. }
  775. }
  776. }
  777. #endif
  778. static void intel_sdvo_set_hdmi_buf(struct intel_encoder *intel_encoder,
  779. int index,
  780. uint8_t *data, int8_t size, uint8_t tx_rate)
  781. {
  782. uint8_t set_buf_index[2];
  783. set_buf_index[0] = index;
  784. set_buf_index[1] = 0;
  785. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_HBUF_INDEX,
  786. set_buf_index, 2);
  787. for (; size > 0; size -= 8) {
  788. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_HBUF_DATA, data, 8);
  789. data += 8;
  790. }
  791. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_HBUF_TXRATE, &tx_rate, 1);
  792. }
  793. static uint8_t intel_sdvo_calc_hbuf_csum(uint8_t *data, uint8_t size)
  794. {
  795. uint8_t csum = 0;
  796. int i;
  797. for (i = 0; i < size; i++)
  798. csum += data[i];
  799. return 0x100 - csum;
  800. }
  801. #define DIP_TYPE_AVI 0x82
  802. #define DIP_VERSION_AVI 0x2
  803. #define DIP_LEN_AVI 13
  804. struct dip_infoframe {
  805. uint8_t type;
  806. uint8_t version;
  807. uint8_t len;
  808. uint8_t checksum;
  809. union {
  810. struct {
  811. /* Packet Byte #1 */
  812. uint8_t S:2;
  813. uint8_t B:2;
  814. uint8_t A:1;
  815. uint8_t Y:2;
  816. uint8_t rsvd1:1;
  817. /* Packet Byte #2 */
  818. uint8_t R:4;
  819. uint8_t M:2;
  820. uint8_t C:2;
  821. /* Packet Byte #3 */
  822. uint8_t SC:2;
  823. uint8_t Q:2;
  824. uint8_t EC:3;
  825. uint8_t ITC:1;
  826. /* Packet Byte #4 */
  827. uint8_t VIC:7;
  828. uint8_t rsvd2:1;
  829. /* Packet Byte #5 */
  830. uint8_t PR:4;
  831. uint8_t rsvd3:4;
  832. /* Packet Byte #6~13 */
  833. uint16_t top_bar_end;
  834. uint16_t bottom_bar_start;
  835. uint16_t left_bar_end;
  836. uint16_t right_bar_start;
  837. } avi;
  838. struct {
  839. /* Packet Byte #1 */
  840. uint8_t channel_count:3;
  841. uint8_t rsvd1:1;
  842. uint8_t coding_type:4;
  843. /* Packet Byte #2 */
  844. uint8_t sample_size:2; /* SS0, SS1 */
  845. uint8_t sample_frequency:3;
  846. uint8_t rsvd2:3;
  847. /* Packet Byte #3 */
  848. uint8_t coding_type_private:5;
  849. uint8_t rsvd3:3;
  850. /* Packet Byte #4 */
  851. uint8_t channel_allocation;
  852. /* Packet Byte #5 */
  853. uint8_t rsvd4:3;
  854. uint8_t level_shift:4;
  855. uint8_t downmix_inhibit:1;
  856. } audio;
  857. uint8_t payload[28];
  858. } __attribute__ ((packed)) u;
  859. } __attribute__((packed));
  860. static void intel_sdvo_set_avi_infoframe(struct intel_encoder *intel_encoder,
  861. struct drm_display_mode * mode)
  862. {
  863. struct dip_infoframe avi_if = {
  864. .type = DIP_TYPE_AVI,
  865. .version = DIP_VERSION_AVI,
  866. .len = DIP_LEN_AVI,
  867. };
  868. avi_if.checksum = intel_sdvo_calc_hbuf_csum((uint8_t *)&avi_if,
  869. 4 + avi_if.len);
  870. intel_sdvo_set_hdmi_buf(intel_encoder, 1, (uint8_t *)&avi_if,
  871. 4 + avi_if.len,
  872. SDVO_HBUF_TX_VSYNC);
  873. }
  874. static void intel_sdvo_set_tv_format(struct intel_encoder *intel_encoder)
  875. {
  876. struct intel_sdvo_tv_format format;
  877. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  878. uint32_t format_map, i;
  879. uint8_t status;
  880. for (i = 0; i < TV_FORMAT_NUM; i++)
  881. if (tv_format_names[i] == sdvo_priv->tv_format_name)
  882. break;
  883. format_map = 1 << i;
  884. memset(&format, 0, sizeof(format));
  885. memcpy(&format, &format_map, sizeof(format_map) > sizeof(format) ?
  886. sizeof(format) : sizeof(format_map));
  887. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_TV_FORMAT, &format,
  888. sizeof(format));
  889. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  890. if (status != SDVO_CMD_STATUS_SUCCESS)
  891. DRM_DEBUG_KMS("%s: Failed to set TV format\n",
  892. SDVO_NAME(sdvo_priv));
  893. }
  894. static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
  895. struct drm_display_mode *mode,
  896. struct drm_display_mode *adjusted_mode)
  897. {
  898. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  899. struct intel_sdvo_priv *dev_priv = intel_encoder->dev_priv;
  900. if (dev_priv->is_tv) {
  901. struct intel_sdvo_dtd output_dtd;
  902. bool success;
  903. /* We need to construct preferred input timings based on our
  904. * output timings. To do that, we have to set the output
  905. * timings, even though this isn't really the right place in
  906. * the sequence to do it. Oh well.
  907. */
  908. /* Set output timings */
  909. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  910. intel_sdvo_set_target_output(intel_encoder,
  911. dev_priv->attached_output);
  912. intel_sdvo_set_output_timing(intel_encoder, &output_dtd);
  913. /* Set the input timing to the screen. Assume always input 0. */
  914. intel_sdvo_set_target_input(intel_encoder, true, false);
  915. success = intel_sdvo_create_preferred_input_timing(intel_encoder,
  916. mode->clock / 10,
  917. mode->hdisplay,
  918. mode->vdisplay);
  919. if (success) {
  920. struct intel_sdvo_dtd input_dtd;
  921. intel_sdvo_get_preferred_input_timing(intel_encoder,
  922. &input_dtd);
  923. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  924. dev_priv->sdvo_flags = input_dtd.part2.sdvo_flags;
  925. drm_mode_set_crtcinfo(adjusted_mode, 0);
  926. mode->clock = adjusted_mode->clock;
  927. adjusted_mode->clock *=
  928. intel_sdvo_get_pixel_multiplier(mode);
  929. } else {
  930. return false;
  931. }
  932. } else if (dev_priv->is_lvds) {
  933. struct intel_sdvo_dtd output_dtd;
  934. bool success;
  935. drm_mode_set_crtcinfo(dev_priv->sdvo_lvds_fixed_mode, 0);
  936. /* Set output timings */
  937. intel_sdvo_get_dtd_from_mode(&output_dtd,
  938. dev_priv->sdvo_lvds_fixed_mode);
  939. intel_sdvo_set_target_output(intel_encoder,
  940. dev_priv->attached_output);
  941. intel_sdvo_set_output_timing(intel_encoder, &output_dtd);
  942. /* Set the input timing to the screen. Assume always input 0. */
  943. intel_sdvo_set_target_input(intel_encoder, true, false);
  944. success = intel_sdvo_create_preferred_input_timing(
  945. intel_encoder,
  946. mode->clock / 10,
  947. mode->hdisplay,
  948. mode->vdisplay);
  949. if (success) {
  950. struct intel_sdvo_dtd input_dtd;
  951. intel_sdvo_get_preferred_input_timing(intel_encoder,
  952. &input_dtd);
  953. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  954. dev_priv->sdvo_flags = input_dtd.part2.sdvo_flags;
  955. drm_mode_set_crtcinfo(adjusted_mode, 0);
  956. mode->clock = adjusted_mode->clock;
  957. adjusted_mode->clock *=
  958. intel_sdvo_get_pixel_multiplier(mode);
  959. } else {
  960. return false;
  961. }
  962. } else {
  963. /* Make the CRTC code factor in the SDVO pixel multiplier. The
  964. * SDVO device will be told of the multiplier during mode_set.
  965. */
  966. adjusted_mode->clock *= intel_sdvo_get_pixel_multiplier(mode);
  967. }
  968. return true;
  969. }
  970. static void intel_sdvo_mode_set(struct drm_encoder *encoder,
  971. struct drm_display_mode *mode,
  972. struct drm_display_mode *adjusted_mode)
  973. {
  974. struct drm_device *dev = encoder->dev;
  975. struct drm_i915_private *dev_priv = dev->dev_private;
  976. struct drm_crtc *crtc = encoder->crtc;
  977. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  978. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  979. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  980. u32 sdvox = 0;
  981. int sdvo_pixel_multiply;
  982. struct intel_sdvo_in_out_map in_out;
  983. struct intel_sdvo_dtd input_dtd;
  984. u8 status;
  985. if (!mode)
  986. return;
  987. /* First, set the input mapping for the first input to our controlled
  988. * output. This is only correct if we're a single-input device, in
  989. * which case the first input is the output from the appropriate SDVO
  990. * channel on the motherboard. In a two-input device, the first input
  991. * will be SDVOB and the second SDVOC.
  992. */
  993. in_out.in0 = sdvo_priv->attached_output;
  994. in_out.in1 = 0;
  995. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_IN_OUT_MAP,
  996. &in_out, sizeof(in_out));
  997. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  998. if (sdvo_priv->is_hdmi) {
  999. intel_sdvo_set_avi_infoframe(intel_encoder, mode);
  1000. sdvox |= SDVO_AUDIO_ENABLE;
  1001. }
  1002. /* We have tried to get input timing in mode_fixup, and filled into
  1003. adjusted_mode */
  1004. if (sdvo_priv->is_tv || sdvo_priv->is_lvds) {
  1005. intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
  1006. input_dtd.part2.sdvo_flags = sdvo_priv->sdvo_flags;
  1007. } else
  1008. intel_sdvo_get_dtd_from_mode(&input_dtd, mode);
  1009. /* If it's a TV, we already set the output timing in mode_fixup.
  1010. * Otherwise, the output timing is equal to the input timing.
  1011. */
  1012. if (!sdvo_priv->is_tv && !sdvo_priv->is_lvds) {
  1013. /* Set the output timing to the screen */
  1014. intel_sdvo_set_target_output(intel_encoder,
  1015. sdvo_priv->attached_output);
  1016. intel_sdvo_set_output_timing(intel_encoder, &input_dtd);
  1017. }
  1018. /* Set the input timing to the screen. Assume always input 0. */
  1019. intel_sdvo_set_target_input(intel_encoder, true, false);
  1020. if (sdvo_priv->is_tv)
  1021. intel_sdvo_set_tv_format(intel_encoder);
  1022. /* We would like to use intel_sdvo_create_preferred_input_timing() to
  1023. * provide the device with a timing it can support, if it supports that
  1024. * feature. However, presumably we would need to adjust the CRTC to
  1025. * output the preferred timing, and we don't support that currently.
  1026. */
  1027. #if 0
  1028. success = intel_sdvo_create_preferred_input_timing(encoder, clock,
  1029. width, height);
  1030. if (success) {
  1031. struct intel_sdvo_dtd *input_dtd;
  1032. intel_sdvo_get_preferred_input_timing(encoder, &input_dtd);
  1033. intel_sdvo_set_input_timing(encoder, &input_dtd);
  1034. }
  1035. #else
  1036. intel_sdvo_set_input_timing(intel_encoder, &input_dtd);
  1037. #endif
  1038. switch (intel_sdvo_get_pixel_multiplier(mode)) {
  1039. case 1:
  1040. intel_sdvo_set_clock_rate_mult(intel_encoder,
  1041. SDVO_CLOCK_RATE_MULT_1X);
  1042. break;
  1043. case 2:
  1044. intel_sdvo_set_clock_rate_mult(intel_encoder,
  1045. SDVO_CLOCK_RATE_MULT_2X);
  1046. break;
  1047. case 4:
  1048. intel_sdvo_set_clock_rate_mult(intel_encoder,
  1049. SDVO_CLOCK_RATE_MULT_4X);
  1050. break;
  1051. }
  1052. /* Set the SDVO control regs. */
  1053. if (IS_I965G(dev)) {
  1054. sdvox |= SDVO_BORDER_ENABLE |
  1055. SDVO_VSYNC_ACTIVE_HIGH |
  1056. SDVO_HSYNC_ACTIVE_HIGH;
  1057. } else {
  1058. sdvox |= I915_READ(sdvo_priv->sdvo_reg);
  1059. switch (sdvo_priv->sdvo_reg) {
  1060. case SDVOB:
  1061. sdvox &= SDVOB_PRESERVE_MASK;
  1062. break;
  1063. case SDVOC:
  1064. sdvox &= SDVOC_PRESERVE_MASK;
  1065. break;
  1066. }
  1067. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  1068. }
  1069. if (intel_crtc->pipe == 1)
  1070. sdvox |= SDVO_PIPE_B_SELECT;
  1071. sdvo_pixel_multiply = intel_sdvo_get_pixel_multiplier(mode);
  1072. if (IS_I965G(dev)) {
  1073. /* done in crtc_mode_set as the dpll_md reg must be written early */
  1074. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  1075. /* done in crtc_mode_set as it lives inside the dpll register */
  1076. } else {
  1077. sdvox |= (sdvo_pixel_multiply - 1) << SDVO_PORT_MULTIPLY_SHIFT;
  1078. }
  1079. if (sdvo_priv->sdvo_flags & SDVO_NEED_TO_STALL)
  1080. sdvox |= SDVO_STALL_SELECT;
  1081. intel_sdvo_write_sdvox(intel_encoder, sdvox);
  1082. }
  1083. static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
  1084. {
  1085. struct drm_device *dev = encoder->dev;
  1086. struct drm_i915_private *dev_priv = dev->dev_private;
  1087. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1088. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1089. u32 temp;
  1090. if (mode != DRM_MODE_DPMS_ON) {
  1091. intel_sdvo_set_active_outputs(intel_encoder, 0);
  1092. if (0)
  1093. intel_sdvo_set_encoder_power_state(intel_encoder, mode);
  1094. if (mode == DRM_MODE_DPMS_OFF) {
  1095. temp = I915_READ(sdvo_priv->sdvo_reg);
  1096. if ((temp & SDVO_ENABLE) != 0) {
  1097. intel_sdvo_write_sdvox(intel_encoder, temp & ~SDVO_ENABLE);
  1098. }
  1099. }
  1100. } else {
  1101. bool input1, input2;
  1102. int i;
  1103. u8 status;
  1104. temp = I915_READ(sdvo_priv->sdvo_reg);
  1105. if ((temp & SDVO_ENABLE) == 0)
  1106. intel_sdvo_write_sdvox(intel_encoder, temp | SDVO_ENABLE);
  1107. for (i = 0; i < 2; i++)
  1108. intel_wait_for_vblank(dev);
  1109. status = intel_sdvo_get_trained_inputs(intel_encoder, &input1,
  1110. &input2);
  1111. /* Warn if the device reported failure to sync.
  1112. * A lot of SDVO devices fail to notify of sync, but it's
  1113. * a given it the status is a success, we succeeded.
  1114. */
  1115. if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
  1116. DRM_DEBUG_KMS("First %s output reported failure to "
  1117. "sync\n", SDVO_NAME(sdvo_priv));
  1118. }
  1119. if (0)
  1120. intel_sdvo_set_encoder_power_state(intel_encoder, mode);
  1121. intel_sdvo_set_active_outputs(intel_encoder, sdvo_priv->attached_output);
  1122. }
  1123. return;
  1124. }
  1125. static int intel_sdvo_mode_valid(struct drm_connector *connector,
  1126. struct drm_display_mode *mode)
  1127. {
  1128. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1129. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1130. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1131. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1132. return MODE_NO_DBLESCAN;
  1133. if (sdvo_priv->pixel_clock_min > mode->clock)
  1134. return MODE_CLOCK_LOW;
  1135. if (sdvo_priv->pixel_clock_max < mode->clock)
  1136. return MODE_CLOCK_HIGH;
  1137. if (sdvo_priv->is_lvds == true) {
  1138. if (sdvo_priv->sdvo_lvds_fixed_mode == NULL)
  1139. return MODE_PANEL;
  1140. if (mode->hdisplay > sdvo_priv->sdvo_lvds_fixed_mode->hdisplay)
  1141. return MODE_PANEL;
  1142. if (mode->vdisplay > sdvo_priv->sdvo_lvds_fixed_mode->vdisplay)
  1143. return MODE_PANEL;
  1144. }
  1145. return MODE_OK;
  1146. }
  1147. static bool intel_sdvo_get_capabilities(struct intel_encoder *intel_encoder, struct intel_sdvo_caps *caps)
  1148. {
  1149. u8 status;
  1150. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_DEVICE_CAPS, NULL, 0);
  1151. status = intel_sdvo_read_response(intel_encoder, caps, sizeof(*caps));
  1152. if (status != SDVO_CMD_STATUS_SUCCESS)
  1153. return false;
  1154. return true;
  1155. }
  1156. /* No use! */
  1157. #if 0
  1158. struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
  1159. {
  1160. struct drm_connector *connector = NULL;
  1161. struct intel_encoder *iout = NULL;
  1162. struct intel_sdvo_priv *sdvo;
  1163. /* find the sdvo connector */
  1164. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1165. iout = to_intel_encoder(connector);
  1166. if (iout->type != INTEL_OUTPUT_SDVO)
  1167. continue;
  1168. sdvo = iout->dev_priv;
  1169. if (sdvo->sdvo_reg == SDVOB && sdvoB)
  1170. return connector;
  1171. if (sdvo->sdvo_reg == SDVOC && !sdvoB)
  1172. return connector;
  1173. }
  1174. return NULL;
  1175. }
  1176. int intel_sdvo_supports_hotplug(struct drm_connector *connector)
  1177. {
  1178. u8 response[2];
  1179. u8 status;
  1180. struct intel_encoder *intel_encoder;
  1181. DRM_DEBUG_KMS("\n");
  1182. if (!connector)
  1183. return 0;
  1184. intel_encoder = to_intel_encoder(connector);
  1185. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
  1186. status = intel_sdvo_read_response(intel_encoder, &response, 2);
  1187. if (response[0] !=0)
  1188. return 1;
  1189. return 0;
  1190. }
  1191. void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
  1192. {
  1193. u8 response[2];
  1194. u8 status;
  1195. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1196. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1197. intel_sdvo_read_response(intel_encoder, &response, 2);
  1198. if (on) {
  1199. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
  1200. status = intel_sdvo_read_response(intel_encoder, &response, 2);
  1201. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1202. } else {
  1203. response[0] = 0;
  1204. response[1] = 0;
  1205. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1206. }
  1207. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1208. intel_sdvo_read_response(intel_encoder, &response, 2);
  1209. }
  1210. #endif
  1211. static bool
  1212. intel_sdvo_multifunc_encoder(struct intel_encoder *intel_encoder)
  1213. {
  1214. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1215. int caps = 0;
  1216. if (sdvo_priv->caps.output_flags &
  1217. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
  1218. caps++;
  1219. if (sdvo_priv->caps.output_flags &
  1220. (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1))
  1221. caps++;
  1222. if (sdvo_priv->caps.output_flags &
  1223. (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_SVID1))
  1224. caps++;
  1225. if (sdvo_priv->caps.output_flags &
  1226. (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_CVBS1))
  1227. caps++;
  1228. if (sdvo_priv->caps.output_flags &
  1229. (SDVO_OUTPUT_YPRPB0 | SDVO_OUTPUT_YPRPB1))
  1230. caps++;
  1231. if (sdvo_priv->caps.output_flags &
  1232. (SDVO_OUTPUT_SCART0 | SDVO_OUTPUT_SCART1))
  1233. caps++;
  1234. if (sdvo_priv->caps.output_flags &
  1235. (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1))
  1236. caps++;
  1237. return (caps > 1);
  1238. }
  1239. static struct drm_connector *
  1240. intel_find_analog_connector(struct drm_device *dev)
  1241. {
  1242. struct drm_connector *connector;
  1243. struct drm_encoder *encoder;
  1244. struct intel_encoder *intel_encoder;
  1245. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1246. intel_encoder = enc_to_intel_encoder(encoder);
  1247. if (intel_encoder->type == INTEL_OUTPUT_ANALOG) {
  1248. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1249. if (encoder == intel_attached_encoder(connector))
  1250. return connector;
  1251. }
  1252. }
  1253. }
  1254. return NULL;
  1255. }
  1256. static int
  1257. intel_analog_is_connected(struct drm_device *dev)
  1258. {
  1259. struct drm_connector *analog_connector;
  1260. analog_connector = intel_find_analog_connector(dev);
  1261. if (!analog_connector)
  1262. return false;
  1263. if (analog_connector->funcs->detect(analog_connector) ==
  1264. connector_status_disconnected)
  1265. return false;
  1266. return true;
  1267. }
  1268. enum drm_connector_status
  1269. intel_sdvo_hdmi_sink_detect(struct drm_connector *connector)
  1270. {
  1271. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1272. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1273. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1274. struct intel_connector *intel_connector = to_intel_connector(connector);
  1275. struct intel_sdvo_connector *sdvo_connector = intel_connector->dev_priv;
  1276. enum drm_connector_status status = connector_status_connected;
  1277. struct edid *edid = NULL;
  1278. edid = drm_get_edid(connector, intel_encoder->ddc_bus);
  1279. /* This is only applied to SDVO cards with multiple outputs */
  1280. if (edid == NULL && intel_sdvo_multifunc_encoder(intel_encoder)) {
  1281. uint8_t saved_ddc, temp_ddc;
  1282. saved_ddc = sdvo_priv->ddc_bus;
  1283. temp_ddc = sdvo_priv->ddc_bus >> 1;
  1284. /*
  1285. * Don't use the 1 as the argument of DDC bus switch to get
  1286. * the EDID. It is used for SDVO SPD ROM.
  1287. */
  1288. while(temp_ddc > 1) {
  1289. sdvo_priv->ddc_bus = temp_ddc;
  1290. edid = drm_get_edid(connector, intel_encoder->ddc_bus);
  1291. if (edid) {
  1292. /*
  1293. * When we can get the EDID, maybe it is the
  1294. * correct DDC bus. Update it.
  1295. */
  1296. sdvo_priv->ddc_bus = temp_ddc;
  1297. break;
  1298. }
  1299. temp_ddc >>= 1;
  1300. }
  1301. if (edid == NULL)
  1302. sdvo_priv->ddc_bus = saved_ddc;
  1303. }
  1304. /* when there is no edid and no monitor is connected with VGA
  1305. * port, try to use the CRT ddc to read the EDID for DVI-connector
  1306. */
  1307. if (edid == NULL && sdvo_priv->analog_ddc_bus &&
  1308. !intel_analog_is_connected(connector->dev))
  1309. edid = drm_get_edid(connector, sdvo_priv->analog_ddc_bus);
  1310. if (edid != NULL) {
  1311. bool is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
  1312. bool need_digital = !!(sdvo_connector->output_flag & SDVO_TMDS_MASK);
  1313. /* DDC bus is shared, match EDID to connector type */
  1314. if (is_digital && need_digital)
  1315. sdvo_priv->is_hdmi = drm_detect_hdmi_monitor(edid);
  1316. else if (is_digital != need_digital)
  1317. status = connector_status_disconnected;
  1318. connector->display_info.raw_edid = NULL;
  1319. } else
  1320. status = connector_status_disconnected;
  1321. kfree(edid);
  1322. return status;
  1323. }
  1324. static enum drm_connector_status intel_sdvo_detect(struct drm_connector *connector)
  1325. {
  1326. uint16_t response;
  1327. u8 status;
  1328. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1329. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1330. struct intel_connector *intel_connector = to_intel_connector(connector);
  1331. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1332. struct intel_sdvo_connector *sdvo_connector = intel_connector->dev_priv;
  1333. enum drm_connector_status ret;
  1334. intel_sdvo_write_cmd(intel_encoder,
  1335. SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0);
  1336. if (sdvo_priv->is_tv) {
  1337. /* add 30ms delay when the output type is SDVO-TV */
  1338. mdelay(30);
  1339. }
  1340. status = intel_sdvo_read_response(intel_encoder, &response, 2);
  1341. DRM_DEBUG_KMS("SDVO response %d %d\n", response & 0xff, response >> 8);
  1342. if (status != SDVO_CMD_STATUS_SUCCESS)
  1343. return connector_status_unknown;
  1344. if (response == 0)
  1345. return connector_status_disconnected;
  1346. sdvo_priv->attached_output = response;
  1347. if ((sdvo_connector->output_flag & response) == 0)
  1348. ret = connector_status_disconnected;
  1349. else if (response & SDVO_TMDS_MASK)
  1350. ret = intel_sdvo_hdmi_sink_detect(connector);
  1351. else
  1352. ret = connector_status_connected;
  1353. /* May update encoder flag for like clock for SDVO TV, etc.*/
  1354. if (ret == connector_status_connected) {
  1355. sdvo_priv->is_tv = false;
  1356. sdvo_priv->is_lvds = false;
  1357. intel_encoder->needs_tv_clock = false;
  1358. if (response & SDVO_TV_MASK) {
  1359. sdvo_priv->is_tv = true;
  1360. intel_encoder->needs_tv_clock = true;
  1361. }
  1362. if (response & SDVO_LVDS_MASK)
  1363. sdvo_priv->is_lvds = true;
  1364. }
  1365. return ret;
  1366. }
  1367. static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
  1368. {
  1369. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1370. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1371. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1372. int num_modes;
  1373. /* set the bus switch and get the modes */
  1374. num_modes = intel_ddc_get_modes(connector, intel_encoder->ddc_bus);
  1375. /*
  1376. * Mac mini hack. On this device, the DVI-I connector shares one DDC
  1377. * link between analog and digital outputs. So, if the regular SDVO
  1378. * DDC fails, check to see if the analog output is disconnected, in
  1379. * which case we'll look there for the digital DDC data.
  1380. */
  1381. if (num_modes == 0 &&
  1382. sdvo_priv->analog_ddc_bus &&
  1383. !intel_analog_is_connected(connector->dev)) {
  1384. /* Switch to the analog ddc bus and try that
  1385. */
  1386. (void) intel_ddc_get_modes(connector, sdvo_priv->analog_ddc_bus);
  1387. }
  1388. }
  1389. /*
  1390. * Set of SDVO TV modes.
  1391. * Note! This is in reply order (see loop in get_tv_modes).
  1392. * XXX: all 60Hz refresh?
  1393. */
  1394. struct drm_display_mode sdvo_tv_modes[] = {
  1395. { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
  1396. 416, 0, 200, 201, 232, 233, 0,
  1397. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1398. { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
  1399. 416, 0, 240, 241, 272, 273, 0,
  1400. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1401. { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
  1402. 496, 0, 300, 301, 332, 333, 0,
  1403. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1404. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
  1405. 736, 0, 350, 351, 382, 383, 0,
  1406. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1407. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
  1408. 736, 0, 400, 401, 432, 433, 0,
  1409. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1410. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
  1411. 736, 0, 480, 481, 512, 513, 0,
  1412. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1413. { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
  1414. 800, 0, 480, 481, 512, 513, 0,
  1415. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1416. { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
  1417. 800, 0, 576, 577, 608, 609, 0,
  1418. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1419. { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
  1420. 816, 0, 350, 351, 382, 383, 0,
  1421. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1422. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
  1423. 816, 0, 400, 401, 432, 433, 0,
  1424. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1425. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
  1426. 816, 0, 480, 481, 512, 513, 0,
  1427. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1428. { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
  1429. 816, 0, 540, 541, 572, 573, 0,
  1430. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1431. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
  1432. 816, 0, 576, 577, 608, 609, 0,
  1433. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1434. { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
  1435. 864, 0, 576, 577, 608, 609, 0,
  1436. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1437. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
  1438. 896, 0, 600, 601, 632, 633, 0,
  1439. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1440. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
  1441. 928, 0, 624, 625, 656, 657, 0,
  1442. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1443. { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
  1444. 1016, 0, 766, 767, 798, 799, 0,
  1445. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1446. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
  1447. 1120, 0, 768, 769, 800, 801, 0,
  1448. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1449. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
  1450. 1376, 0, 1024, 1025, 1056, 1057, 0,
  1451. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1452. };
  1453. static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
  1454. {
  1455. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1456. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1457. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1458. struct intel_sdvo_sdtv_resolution_request tv_res;
  1459. uint32_t reply = 0, format_map = 0;
  1460. int i;
  1461. uint8_t status;
  1462. /* Read the list of supported input resolutions for the selected TV
  1463. * format.
  1464. */
  1465. for (i = 0; i < TV_FORMAT_NUM; i++)
  1466. if (tv_format_names[i] == sdvo_priv->tv_format_name)
  1467. break;
  1468. format_map = (1 << i);
  1469. memcpy(&tv_res, &format_map,
  1470. sizeof(struct intel_sdvo_sdtv_resolution_request) >
  1471. sizeof(format_map) ? sizeof(format_map) :
  1472. sizeof(struct intel_sdvo_sdtv_resolution_request));
  1473. intel_sdvo_set_target_output(intel_encoder, sdvo_priv->attached_output);
  1474. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
  1475. &tv_res, sizeof(tv_res));
  1476. status = intel_sdvo_read_response(intel_encoder, &reply, 3);
  1477. if (status != SDVO_CMD_STATUS_SUCCESS)
  1478. return;
  1479. for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
  1480. if (reply & (1 << i)) {
  1481. struct drm_display_mode *nmode;
  1482. nmode = drm_mode_duplicate(connector->dev,
  1483. &sdvo_tv_modes[i]);
  1484. if (nmode)
  1485. drm_mode_probed_add(connector, nmode);
  1486. }
  1487. }
  1488. static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
  1489. {
  1490. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1491. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1492. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1493. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1494. struct drm_display_mode *newmode;
  1495. /*
  1496. * Attempt to get the mode list from DDC.
  1497. * Assume that the preferred modes are
  1498. * arranged in priority order.
  1499. */
  1500. intel_ddc_get_modes(connector, intel_encoder->ddc_bus);
  1501. if (list_empty(&connector->probed_modes) == false)
  1502. goto end;
  1503. /* Fetch modes from VBT */
  1504. if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
  1505. newmode = drm_mode_duplicate(connector->dev,
  1506. dev_priv->sdvo_lvds_vbt_mode);
  1507. if (newmode != NULL) {
  1508. /* Guarantee the mode is preferred */
  1509. newmode->type = (DRM_MODE_TYPE_PREFERRED |
  1510. DRM_MODE_TYPE_DRIVER);
  1511. drm_mode_probed_add(connector, newmode);
  1512. }
  1513. }
  1514. end:
  1515. list_for_each_entry(newmode, &connector->probed_modes, head) {
  1516. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1517. sdvo_priv->sdvo_lvds_fixed_mode =
  1518. drm_mode_duplicate(connector->dev, newmode);
  1519. break;
  1520. }
  1521. }
  1522. }
  1523. static int intel_sdvo_get_modes(struct drm_connector *connector)
  1524. {
  1525. struct intel_connector *intel_connector = to_intel_connector(connector);
  1526. struct intel_sdvo_connector *sdvo_connector = intel_connector->dev_priv;
  1527. if (IS_TV(sdvo_connector))
  1528. intel_sdvo_get_tv_modes(connector);
  1529. else if (IS_LVDS(sdvo_connector))
  1530. intel_sdvo_get_lvds_modes(connector);
  1531. else
  1532. intel_sdvo_get_ddc_modes(connector);
  1533. if (list_empty(&connector->probed_modes))
  1534. return 0;
  1535. return 1;
  1536. }
  1537. static
  1538. void intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
  1539. {
  1540. struct intel_connector *intel_connector = to_intel_connector(connector);
  1541. struct intel_sdvo_connector *sdvo_priv = intel_connector->dev_priv;
  1542. struct drm_device *dev = connector->dev;
  1543. if (IS_TV(sdvo_priv)) {
  1544. if (sdvo_priv->left_property)
  1545. drm_property_destroy(dev, sdvo_priv->left_property);
  1546. if (sdvo_priv->right_property)
  1547. drm_property_destroy(dev, sdvo_priv->right_property);
  1548. if (sdvo_priv->top_property)
  1549. drm_property_destroy(dev, sdvo_priv->top_property);
  1550. if (sdvo_priv->bottom_property)
  1551. drm_property_destroy(dev, sdvo_priv->bottom_property);
  1552. if (sdvo_priv->hpos_property)
  1553. drm_property_destroy(dev, sdvo_priv->hpos_property);
  1554. if (sdvo_priv->vpos_property)
  1555. drm_property_destroy(dev, sdvo_priv->vpos_property);
  1556. if (sdvo_priv->saturation_property)
  1557. drm_property_destroy(dev,
  1558. sdvo_priv->saturation_property);
  1559. if (sdvo_priv->contrast_property)
  1560. drm_property_destroy(dev,
  1561. sdvo_priv->contrast_property);
  1562. if (sdvo_priv->hue_property)
  1563. drm_property_destroy(dev, sdvo_priv->hue_property);
  1564. }
  1565. if (IS_TV(sdvo_priv) || IS_LVDS(sdvo_priv)) {
  1566. if (sdvo_priv->brightness_property)
  1567. drm_property_destroy(dev,
  1568. sdvo_priv->brightness_property);
  1569. }
  1570. return;
  1571. }
  1572. static void intel_sdvo_destroy(struct drm_connector *connector)
  1573. {
  1574. struct intel_connector *intel_connector = to_intel_connector(connector);
  1575. struct intel_sdvo_connector *sdvo_connector = intel_connector->dev_priv;
  1576. if (sdvo_connector->tv_format_property)
  1577. drm_property_destroy(connector->dev,
  1578. sdvo_connector->tv_format_property);
  1579. intel_sdvo_destroy_enhance_property(connector);
  1580. drm_sysfs_connector_remove(connector);
  1581. drm_connector_cleanup(connector);
  1582. kfree(connector);
  1583. }
  1584. static int
  1585. intel_sdvo_set_property(struct drm_connector *connector,
  1586. struct drm_property *property,
  1587. uint64_t val)
  1588. {
  1589. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1590. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1591. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1592. struct intel_connector *intel_connector = to_intel_connector(connector);
  1593. struct intel_sdvo_connector *sdvo_connector = intel_connector->dev_priv;
  1594. struct drm_crtc *crtc = encoder->crtc;
  1595. int ret = 0;
  1596. bool changed = false;
  1597. uint8_t cmd, status;
  1598. uint16_t temp_value;
  1599. ret = drm_connector_property_set_value(connector, property, val);
  1600. if (ret < 0)
  1601. goto out;
  1602. if (property == sdvo_connector->tv_format_property) {
  1603. if (val >= TV_FORMAT_NUM) {
  1604. ret = -EINVAL;
  1605. goto out;
  1606. }
  1607. if (sdvo_priv->tv_format_name ==
  1608. sdvo_connector->tv_format_supported[val])
  1609. goto out;
  1610. sdvo_priv->tv_format_name = sdvo_connector->tv_format_supported[val];
  1611. changed = true;
  1612. }
  1613. if (IS_TV(sdvo_connector) || IS_LVDS(sdvo_connector)) {
  1614. cmd = 0;
  1615. temp_value = val;
  1616. if (sdvo_connector->left_property == property) {
  1617. drm_connector_property_set_value(connector,
  1618. sdvo_connector->right_property, val);
  1619. if (sdvo_connector->left_margin == temp_value)
  1620. goto out;
  1621. sdvo_connector->left_margin = temp_value;
  1622. sdvo_connector->right_margin = temp_value;
  1623. temp_value = sdvo_connector->max_hscan -
  1624. sdvo_connector->left_margin;
  1625. cmd = SDVO_CMD_SET_OVERSCAN_H;
  1626. } else if (sdvo_connector->right_property == property) {
  1627. drm_connector_property_set_value(connector,
  1628. sdvo_connector->left_property, val);
  1629. if (sdvo_connector->right_margin == temp_value)
  1630. goto out;
  1631. sdvo_connector->left_margin = temp_value;
  1632. sdvo_connector->right_margin = temp_value;
  1633. temp_value = sdvo_connector->max_hscan -
  1634. sdvo_connector->left_margin;
  1635. cmd = SDVO_CMD_SET_OVERSCAN_H;
  1636. } else if (sdvo_connector->top_property == property) {
  1637. drm_connector_property_set_value(connector,
  1638. sdvo_connector->bottom_property, val);
  1639. if (sdvo_connector->top_margin == temp_value)
  1640. goto out;
  1641. sdvo_connector->top_margin = temp_value;
  1642. sdvo_connector->bottom_margin = temp_value;
  1643. temp_value = sdvo_connector->max_vscan -
  1644. sdvo_connector->top_margin;
  1645. cmd = SDVO_CMD_SET_OVERSCAN_V;
  1646. } else if (sdvo_connector->bottom_property == property) {
  1647. drm_connector_property_set_value(connector,
  1648. sdvo_connector->top_property, val);
  1649. if (sdvo_connector->bottom_margin == temp_value)
  1650. goto out;
  1651. sdvo_connector->top_margin = temp_value;
  1652. sdvo_connector->bottom_margin = temp_value;
  1653. temp_value = sdvo_connector->max_vscan -
  1654. sdvo_connector->top_margin;
  1655. cmd = SDVO_CMD_SET_OVERSCAN_V;
  1656. } else if (sdvo_connector->hpos_property == property) {
  1657. if (sdvo_connector->cur_hpos == temp_value)
  1658. goto out;
  1659. cmd = SDVO_CMD_SET_POSITION_H;
  1660. sdvo_connector->cur_hpos = temp_value;
  1661. } else if (sdvo_connector->vpos_property == property) {
  1662. if (sdvo_connector->cur_vpos == temp_value)
  1663. goto out;
  1664. cmd = SDVO_CMD_SET_POSITION_V;
  1665. sdvo_connector->cur_vpos = temp_value;
  1666. } else if (sdvo_connector->saturation_property == property) {
  1667. if (sdvo_connector->cur_saturation == temp_value)
  1668. goto out;
  1669. cmd = SDVO_CMD_SET_SATURATION;
  1670. sdvo_connector->cur_saturation = temp_value;
  1671. } else if (sdvo_connector->contrast_property == property) {
  1672. if (sdvo_connector->cur_contrast == temp_value)
  1673. goto out;
  1674. cmd = SDVO_CMD_SET_CONTRAST;
  1675. sdvo_connector->cur_contrast = temp_value;
  1676. } else if (sdvo_connector->hue_property == property) {
  1677. if (sdvo_connector->cur_hue == temp_value)
  1678. goto out;
  1679. cmd = SDVO_CMD_SET_HUE;
  1680. sdvo_connector->cur_hue = temp_value;
  1681. } else if (sdvo_connector->brightness_property == property) {
  1682. if (sdvo_connector->cur_brightness == temp_value)
  1683. goto out;
  1684. cmd = SDVO_CMD_SET_BRIGHTNESS;
  1685. sdvo_connector->cur_brightness = temp_value;
  1686. }
  1687. if (cmd) {
  1688. intel_sdvo_write_cmd(intel_encoder, cmd, &temp_value, 2);
  1689. status = intel_sdvo_read_response(intel_encoder,
  1690. NULL, 0);
  1691. if (status != SDVO_CMD_STATUS_SUCCESS) {
  1692. DRM_DEBUG_KMS("Incorrect SDVO command \n");
  1693. return -EINVAL;
  1694. }
  1695. changed = true;
  1696. }
  1697. }
  1698. if (changed && crtc)
  1699. drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
  1700. crtc->y, crtc->fb);
  1701. out:
  1702. return ret;
  1703. }
  1704. static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
  1705. .dpms = intel_sdvo_dpms,
  1706. .mode_fixup = intel_sdvo_mode_fixup,
  1707. .prepare = intel_encoder_prepare,
  1708. .mode_set = intel_sdvo_mode_set,
  1709. .commit = intel_encoder_commit,
  1710. };
  1711. static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
  1712. .dpms = drm_helper_connector_dpms,
  1713. .detect = intel_sdvo_detect,
  1714. .fill_modes = drm_helper_probe_single_connector_modes,
  1715. .set_property = intel_sdvo_set_property,
  1716. .destroy = intel_sdvo_destroy,
  1717. };
  1718. static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
  1719. .get_modes = intel_sdvo_get_modes,
  1720. .mode_valid = intel_sdvo_mode_valid,
  1721. .best_encoder = intel_attached_encoder,
  1722. };
  1723. static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  1724. {
  1725. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1726. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1727. if (intel_encoder->i2c_bus)
  1728. intel_i2c_destroy(intel_encoder->i2c_bus);
  1729. if (intel_encoder->ddc_bus)
  1730. intel_i2c_destroy(intel_encoder->ddc_bus);
  1731. if (sdvo_priv->analog_ddc_bus)
  1732. intel_i2c_destroy(sdvo_priv->analog_ddc_bus);
  1733. if (sdvo_priv->sdvo_lvds_fixed_mode != NULL)
  1734. drm_mode_destroy(encoder->dev,
  1735. sdvo_priv->sdvo_lvds_fixed_mode);
  1736. drm_encoder_cleanup(encoder);
  1737. kfree(intel_encoder);
  1738. }
  1739. static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
  1740. .destroy = intel_sdvo_enc_destroy,
  1741. };
  1742. /**
  1743. * Choose the appropriate DDC bus for control bus switch command for this
  1744. * SDVO output based on the controlled output.
  1745. *
  1746. * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
  1747. * outputs, then LVDS outputs.
  1748. */
  1749. static void
  1750. intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
  1751. struct intel_sdvo_priv *sdvo, u32 reg)
  1752. {
  1753. struct sdvo_device_mapping *mapping;
  1754. if (IS_SDVOB(reg))
  1755. mapping = &(dev_priv->sdvo_mappings[0]);
  1756. else
  1757. mapping = &(dev_priv->sdvo_mappings[1]);
  1758. sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
  1759. }
  1760. static bool
  1761. intel_sdvo_get_digital_encoding_mode(struct intel_encoder *output, int device)
  1762. {
  1763. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1764. uint8_t status;
  1765. if (device == 0)
  1766. intel_sdvo_set_target_output(output, SDVO_OUTPUT_TMDS0);
  1767. else
  1768. intel_sdvo_set_target_output(output, SDVO_OUTPUT_TMDS1);
  1769. intel_sdvo_write_cmd(output, SDVO_CMD_GET_ENCODE, NULL, 0);
  1770. status = intel_sdvo_read_response(output, &sdvo_priv->is_hdmi, 1);
  1771. if (status != SDVO_CMD_STATUS_SUCCESS)
  1772. return false;
  1773. return true;
  1774. }
  1775. static struct intel_encoder *
  1776. intel_sdvo_chan_to_intel_encoder(struct intel_i2c_chan *chan)
  1777. {
  1778. struct drm_device *dev = chan->drm_dev;
  1779. struct drm_encoder *encoder;
  1780. struct intel_encoder *intel_encoder = NULL;
  1781. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1782. intel_encoder = enc_to_intel_encoder(encoder);
  1783. if (intel_encoder->ddc_bus == &chan->adapter)
  1784. break;
  1785. }
  1786. return intel_encoder;
  1787. }
  1788. static int intel_sdvo_master_xfer(struct i2c_adapter *i2c_adap,
  1789. struct i2c_msg msgs[], int num)
  1790. {
  1791. struct intel_encoder *intel_encoder;
  1792. struct intel_sdvo_priv *sdvo_priv;
  1793. struct i2c_algo_bit_data *algo_data;
  1794. const struct i2c_algorithm *algo;
  1795. algo_data = (struct i2c_algo_bit_data *)i2c_adap->algo_data;
  1796. intel_encoder =
  1797. intel_sdvo_chan_to_intel_encoder(
  1798. (struct intel_i2c_chan *)(algo_data->data));
  1799. if (intel_encoder == NULL)
  1800. return -EINVAL;
  1801. sdvo_priv = intel_encoder->dev_priv;
  1802. algo = intel_encoder->i2c_bus->algo;
  1803. intel_sdvo_set_control_bus_switch(intel_encoder, sdvo_priv->ddc_bus);
  1804. return algo->master_xfer(i2c_adap, msgs, num);
  1805. }
  1806. static struct i2c_algorithm intel_sdvo_i2c_bit_algo = {
  1807. .master_xfer = intel_sdvo_master_xfer,
  1808. };
  1809. static u8
  1810. intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
  1811. {
  1812. struct drm_i915_private *dev_priv = dev->dev_private;
  1813. struct sdvo_device_mapping *my_mapping, *other_mapping;
  1814. if (IS_SDVOB(sdvo_reg)) {
  1815. my_mapping = &dev_priv->sdvo_mappings[0];
  1816. other_mapping = &dev_priv->sdvo_mappings[1];
  1817. } else {
  1818. my_mapping = &dev_priv->sdvo_mappings[1];
  1819. other_mapping = &dev_priv->sdvo_mappings[0];
  1820. }
  1821. /* If the BIOS described our SDVO device, take advantage of it. */
  1822. if (my_mapping->slave_addr)
  1823. return my_mapping->slave_addr;
  1824. /* If the BIOS only described a different SDVO device, use the
  1825. * address that it isn't using.
  1826. */
  1827. if (other_mapping->slave_addr) {
  1828. if (other_mapping->slave_addr == 0x70)
  1829. return 0x72;
  1830. else
  1831. return 0x70;
  1832. }
  1833. /* No SDVO device info is found for another DVO port,
  1834. * so use mapping assumption we had before BIOS parsing.
  1835. */
  1836. if (IS_SDVOB(sdvo_reg))
  1837. return 0x70;
  1838. else
  1839. return 0x72;
  1840. }
  1841. static bool
  1842. intel_sdvo_connector_alloc (struct intel_connector **ret)
  1843. {
  1844. struct intel_connector *intel_connector;
  1845. struct intel_sdvo_connector *sdvo_connector;
  1846. *ret = kzalloc(sizeof(*intel_connector) +
  1847. sizeof(*sdvo_connector), GFP_KERNEL);
  1848. if (!*ret)
  1849. return false;
  1850. intel_connector = *ret;
  1851. sdvo_connector = (struct intel_sdvo_connector *)(intel_connector + 1);
  1852. intel_connector->dev_priv = sdvo_connector;
  1853. return true;
  1854. }
  1855. static void
  1856. intel_sdvo_connector_create (struct drm_encoder *encoder,
  1857. struct drm_connector *connector)
  1858. {
  1859. drm_connector_init(encoder->dev, connector, &intel_sdvo_connector_funcs,
  1860. connector->connector_type);
  1861. drm_connector_helper_add(connector, &intel_sdvo_connector_helper_funcs);
  1862. connector->interlace_allowed = 0;
  1863. connector->doublescan_allowed = 0;
  1864. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  1865. drm_mode_connector_attach_encoder(connector, encoder);
  1866. drm_sysfs_connector_add(connector);
  1867. }
  1868. static bool
  1869. intel_sdvo_dvi_init(struct intel_encoder *intel_encoder, int device)
  1870. {
  1871. struct drm_encoder *encoder = &intel_encoder->enc;
  1872. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1873. struct drm_connector *connector;
  1874. struct intel_connector *intel_connector;
  1875. struct intel_sdvo_connector *sdvo_connector;
  1876. if (!intel_sdvo_connector_alloc(&intel_connector))
  1877. return false;
  1878. sdvo_connector = intel_connector->dev_priv;
  1879. if (device == 0) {
  1880. sdvo_priv->controlled_output |= SDVO_OUTPUT_TMDS0;
  1881. sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
  1882. } else if (device == 1) {
  1883. sdvo_priv->controlled_output |= SDVO_OUTPUT_TMDS1;
  1884. sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
  1885. }
  1886. connector = &intel_connector->base;
  1887. connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
  1888. encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
  1889. connector->connector_type = DRM_MODE_CONNECTOR_DVID;
  1890. if (intel_sdvo_get_supp_encode(intel_encoder, &sdvo_priv->encode)
  1891. && intel_sdvo_get_digital_encoding_mode(intel_encoder, device)
  1892. && sdvo_priv->is_hdmi) {
  1893. /* enable hdmi encoding mode if supported */
  1894. intel_sdvo_set_encode(intel_encoder, SDVO_ENCODE_HDMI);
  1895. intel_sdvo_set_colorimetry(intel_encoder,
  1896. SDVO_COLORIMETRY_RGB256);
  1897. connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
  1898. }
  1899. intel_encoder->clone_mask = (1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  1900. (1 << INTEL_ANALOG_CLONE_BIT);
  1901. intel_sdvo_connector_create(encoder, connector);
  1902. return true;
  1903. }
  1904. static bool
  1905. intel_sdvo_tv_init(struct intel_encoder *intel_encoder, int type)
  1906. {
  1907. struct drm_encoder *encoder = &intel_encoder->enc;
  1908. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1909. struct drm_connector *connector;
  1910. struct intel_connector *intel_connector;
  1911. struct intel_sdvo_connector *sdvo_connector;
  1912. if (!intel_sdvo_connector_alloc(&intel_connector))
  1913. return false;
  1914. connector = &intel_connector->base;
  1915. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  1916. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  1917. sdvo_connector = intel_connector->dev_priv;
  1918. sdvo_priv->controlled_output |= type;
  1919. sdvo_connector->output_flag = type;
  1920. sdvo_priv->is_tv = true;
  1921. intel_encoder->needs_tv_clock = true;
  1922. intel_encoder->clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
  1923. intel_sdvo_connector_create(encoder, connector);
  1924. intel_sdvo_tv_create_property(connector, type);
  1925. intel_sdvo_create_enhance_property(connector);
  1926. return true;
  1927. }
  1928. static bool
  1929. intel_sdvo_analog_init(struct intel_encoder *intel_encoder, int device)
  1930. {
  1931. struct drm_encoder *encoder = &intel_encoder->enc;
  1932. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1933. struct drm_connector *connector;
  1934. struct intel_connector *intel_connector;
  1935. struct intel_sdvo_connector *sdvo_connector;
  1936. if (!intel_sdvo_connector_alloc(&intel_connector))
  1937. return false;
  1938. connector = &intel_connector->base;
  1939. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  1940. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  1941. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  1942. sdvo_connector = intel_connector->dev_priv;
  1943. if (device == 0) {
  1944. sdvo_priv->controlled_output |= SDVO_OUTPUT_RGB0;
  1945. sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
  1946. } else if (device == 1) {
  1947. sdvo_priv->controlled_output |= SDVO_OUTPUT_RGB1;
  1948. sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
  1949. }
  1950. intel_encoder->clone_mask = (1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  1951. (1 << INTEL_ANALOG_CLONE_BIT);
  1952. intel_sdvo_connector_create(encoder, connector);
  1953. return true;
  1954. }
  1955. static bool
  1956. intel_sdvo_lvds_init(struct intel_encoder *intel_encoder, int device)
  1957. {
  1958. struct drm_encoder *encoder = &intel_encoder->enc;
  1959. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1960. struct drm_connector *connector;
  1961. struct intel_connector *intel_connector;
  1962. struct intel_sdvo_connector *sdvo_connector;
  1963. if (!intel_sdvo_connector_alloc(&intel_connector))
  1964. return false;
  1965. connector = &intel_connector->base;
  1966. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  1967. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  1968. sdvo_connector = intel_connector->dev_priv;
  1969. sdvo_priv->is_lvds = true;
  1970. if (device == 0) {
  1971. sdvo_priv->controlled_output |= SDVO_OUTPUT_LVDS0;
  1972. sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
  1973. } else if (device == 1) {
  1974. sdvo_priv->controlled_output |= SDVO_OUTPUT_LVDS1;
  1975. sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
  1976. }
  1977. intel_encoder->clone_mask = (1 << INTEL_ANALOG_CLONE_BIT) |
  1978. (1 << INTEL_SDVO_LVDS_CLONE_BIT);
  1979. intel_sdvo_connector_create(encoder, connector);
  1980. intel_sdvo_create_enhance_property(connector);
  1981. return true;
  1982. }
  1983. static bool
  1984. intel_sdvo_output_setup(struct intel_encoder *intel_encoder, uint16_t flags)
  1985. {
  1986. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1987. sdvo_priv->is_tv = false;
  1988. intel_encoder->needs_tv_clock = false;
  1989. sdvo_priv->is_lvds = false;
  1990. /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
  1991. if (flags & SDVO_OUTPUT_TMDS0)
  1992. if (!intel_sdvo_dvi_init(intel_encoder, 0))
  1993. return false;
  1994. if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
  1995. if (!intel_sdvo_dvi_init(intel_encoder, 1))
  1996. return false;
  1997. /* TV has no XXX1 function block */
  1998. if (flags & SDVO_OUTPUT_SVID0)
  1999. if (!intel_sdvo_tv_init(intel_encoder, SDVO_OUTPUT_SVID0))
  2000. return false;
  2001. if (flags & SDVO_OUTPUT_CVBS0)
  2002. if (!intel_sdvo_tv_init(intel_encoder, SDVO_OUTPUT_CVBS0))
  2003. return false;
  2004. if (flags & SDVO_OUTPUT_RGB0)
  2005. if (!intel_sdvo_analog_init(intel_encoder, 0))
  2006. return false;
  2007. if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
  2008. if (!intel_sdvo_analog_init(intel_encoder, 1))
  2009. return false;
  2010. if (flags & SDVO_OUTPUT_LVDS0)
  2011. if (!intel_sdvo_lvds_init(intel_encoder, 0))
  2012. return false;
  2013. if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
  2014. if (!intel_sdvo_lvds_init(intel_encoder, 1))
  2015. return false;
  2016. if ((flags & SDVO_OUTPUT_MASK) == 0) {
  2017. unsigned char bytes[2];
  2018. sdvo_priv->controlled_output = 0;
  2019. memcpy(bytes, &sdvo_priv->caps.output_flags, 2);
  2020. DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
  2021. SDVO_NAME(sdvo_priv),
  2022. bytes[0], bytes[1]);
  2023. return false;
  2024. }
  2025. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  2026. return true;
  2027. }
  2028. static void intel_sdvo_tv_create_property(struct drm_connector *connector, int type)
  2029. {
  2030. struct drm_encoder *encoder = intel_attached_encoder(connector);
  2031. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  2032. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  2033. struct intel_connector *intel_connector = to_intel_connector(connector);
  2034. struct intel_sdvo_connector *sdvo_connector = intel_connector->dev_priv;
  2035. struct intel_sdvo_tv_format format;
  2036. uint32_t format_map, i;
  2037. uint8_t status;
  2038. intel_sdvo_set_target_output(intel_encoder, type);
  2039. intel_sdvo_write_cmd(intel_encoder,
  2040. SDVO_CMD_GET_SUPPORTED_TV_FORMATS, NULL, 0);
  2041. status = intel_sdvo_read_response(intel_encoder,
  2042. &format, sizeof(format));
  2043. if (status != SDVO_CMD_STATUS_SUCCESS)
  2044. return;
  2045. memcpy(&format_map, &format, sizeof(format) > sizeof(format_map) ?
  2046. sizeof(format_map) : sizeof(format));
  2047. if (format_map == 0)
  2048. return;
  2049. sdvo_connector->format_supported_num = 0;
  2050. for (i = 0 ; i < TV_FORMAT_NUM; i++)
  2051. if (format_map & (1 << i)) {
  2052. sdvo_connector->tv_format_supported
  2053. [sdvo_connector->format_supported_num++] =
  2054. tv_format_names[i];
  2055. }
  2056. sdvo_connector->tv_format_property =
  2057. drm_property_create(
  2058. connector->dev, DRM_MODE_PROP_ENUM,
  2059. "mode", sdvo_connector->format_supported_num);
  2060. for (i = 0; i < sdvo_connector->format_supported_num; i++)
  2061. drm_property_add_enum(
  2062. sdvo_connector->tv_format_property, i,
  2063. i, sdvo_connector->tv_format_supported[i]);
  2064. sdvo_priv->tv_format_name = sdvo_connector->tv_format_supported[0];
  2065. drm_connector_attach_property(
  2066. connector, sdvo_connector->tv_format_property, 0);
  2067. }
  2068. static void intel_sdvo_create_enhance_property(struct drm_connector *connector)
  2069. {
  2070. struct drm_encoder *encoder = intel_attached_encoder(connector);
  2071. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  2072. struct intel_connector *intel_connector = to_intel_connector(connector);
  2073. struct intel_sdvo_connector *sdvo_priv = intel_connector->dev_priv;
  2074. struct intel_sdvo_enhancements_reply sdvo_data;
  2075. struct drm_device *dev = connector->dev;
  2076. uint8_t status;
  2077. uint16_t response, data_value[2];
  2078. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
  2079. NULL, 0);
  2080. status = intel_sdvo_read_response(intel_encoder, &sdvo_data,
  2081. sizeof(sdvo_data));
  2082. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2083. DRM_DEBUG_KMS(" incorrect response is returned\n");
  2084. return;
  2085. }
  2086. response = *((uint16_t *)&sdvo_data);
  2087. if (!response) {
  2088. DRM_DEBUG_KMS("No enhancement is supported\n");
  2089. return;
  2090. }
  2091. if (IS_TV(sdvo_priv)) {
  2092. /* when horizontal overscan is supported, Add the left/right
  2093. * property
  2094. */
  2095. if (sdvo_data.overscan_h) {
  2096. intel_sdvo_write_cmd(intel_encoder,
  2097. SDVO_CMD_GET_MAX_OVERSCAN_H, NULL, 0);
  2098. status = intel_sdvo_read_response(intel_encoder,
  2099. &data_value, 4);
  2100. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2101. DRM_DEBUG_KMS("Incorrect SDVO max "
  2102. "h_overscan\n");
  2103. return;
  2104. }
  2105. intel_sdvo_write_cmd(intel_encoder,
  2106. SDVO_CMD_GET_OVERSCAN_H, NULL, 0);
  2107. status = intel_sdvo_read_response(intel_encoder,
  2108. &response, 2);
  2109. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2110. DRM_DEBUG_KMS("Incorrect SDVO h_overscan\n");
  2111. return;
  2112. }
  2113. sdvo_priv->max_hscan = data_value[0];
  2114. sdvo_priv->left_margin = data_value[0] - response;
  2115. sdvo_priv->right_margin = sdvo_priv->left_margin;
  2116. sdvo_priv->left_property =
  2117. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2118. "left_margin", 2);
  2119. sdvo_priv->left_property->values[0] = 0;
  2120. sdvo_priv->left_property->values[1] = data_value[0];
  2121. drm_connector_attach_property(connector,
  2122. sdvo_priv->left_property,
  2123. sdvo_priv->left_margin);
  2124. sdvo_priv->right_property =
  2125. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2126. "right_margin", 2);
  2127. sdvo_priv->right_property->values[0] = 0;
  2128. sdvo_priv->right_property->values[1] = data_value[0];
  2129. drm_connector_attach_property(connector,
  2130. sdvo_priv->right_property,
  2131. sdvo_priv->right_margin);
  2132. DRM_DEBUG_KMS("h_overscan: max %d, "
  2133. "default %d, current %d\n",
  2134. data_value[0], data_value[1], response);
  2135. }
  2136. if (sdvo_data.overscan_v) {
  2137. intel_sdvo_write_cmd(intel_encoder,
  2138. SDVO_CMD_GET_MAX_OVERSCAN_V, NULL, 0);
  2139. status = intel_sdvo_read_response(intel_encoder,
  2140. &data_value, 4);
  2141. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2142. DRM_DEBUG_KMS("Incorrect SDVO max "
  2143. "v_overscan\n");
  2144. return;
  2145. }
  2146. intel_sdvo_write_cmd(intel_encoder,
  2147. SDVO_CMD_GET_OVERSCAN_V, NULL, 0);
  2148. status = intel_sdvo_read_response(intel_encoder,
  2149. &response, 2);
  2150. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2151. DRM_DEBUG_KMS("Incorrect SDVO v_overscan\n");
  2152. return;
  2153. }
  2154. sdvo_priv->max_vscan = data_value[0];
  2155. sdvo_priv->top_margin = data_value[0] - response;
  2156. sdvo_priv->bottom_margin = sdvo_priv->top_margin;
  2157. sdvo_priv->top_property =
  2158. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2159. "top_margin", 2);
  2160. sdvo_priv->top_property->values[0] = 0;
  2161. sdvo_priv->top_property->values[1] = data_value[0];
  2162. drm_connector_attach_property(connector,
  2163. sdvo_priv->top_property,
  2164. sdvo_priv->top_margin);
  2165. sdvo_priv->bottom_property =
  2166. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2167. "bottom_margin", 2);
  2168. sdvo_priv->bottom_property->values[0] = 0;
  2169. sdvo_priv->bottom_property->values[1] = data_value[0];
  2170. drm_connector_attach_property(connector,
  2171. sdvo_priv->bottom_property,
  2172. sdvo_priv->bottom_margin);
  2173. DRM_DEBUG_KMS("v_overscan: max %d, "
  2174. "default %d, current %d\n",
  2175. data_value[0], data_value[1], response);
  2176. }
  2177. if (sdvo_data.position_h) {
  2178. intel_sdvo_write_cmd(intel_encoder,
  2179. SDVO_CMD_GET_MAX_POSITION_H, NULL, 0);
  2180. status = intel_sdvo_read_response(intel_encoder,
  2181. &data_value, 4);
  2182. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2183. DRM_DEBUG_KMS("Incorrect SDVO Max h_pos\n");
  2184. return;
  2185. }
  2186. intel_sdvo_write_cmd(intel_encoder,
  2187. SDVO_CMD_GET_POSITION_H, NULL, 0);
  2188. status = intel_sdvo_read_response(intel_encoder,
  2189. &response, 2);
  2190. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2191. DRM_DEBUG_KMS("Incorrect SDVO get h_postion\n");
  2192. return;
  2193. }
  2194. sdvo_priv->max_hpos = data_value[0];
  2195. sdvo_priv->cur_hpos = response;
  2196. sdvo_priv->hpos_property =
  2197. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2198. "hpos", 2);
  2199. sdvo_priv->hpos_property->values[0] = 0;
  2200. sdvo_priv->hpos_property->values[1] = data_value[0];
  2201. drm_connector_attach_property(connector,
  2202. sdvo_priv->hpos_property,
  2203. sdvo_priv->cur_hpos);
  2204. DRM_DEBUG_KMS("h_position: max %d, "
  2205. "default %d, current %d\n",
  2206. data_value[0], data_value[1], response);
  2207. }
  2208. if (sdvo_data.position_v) {
  2209. intel_sdvo_write_cmd(intel_encoder,
  2210. SDVO_CMD_GET_MAX_POSITION_V, NULL, 0);
  2211. status = intel_sdvo_read_response(intel_encoder,
  2212. &data_value, 4);
  2213. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2214. DRM_DEBUG_KMS("Incorrect SDVO Max v_pos\n");
  2215. return;
  2216. }
  2217. intel_sdvo_write_cmd(intel_encoder,
  2218. SDVO_CMD_GET_POSITION_V, NULL, 0);
  2219. status = intel_sdvo_read_response(intel_encoder,
  2220. &response, 2);
  2221. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2222. DRM_DEBUG_KMS("Incorrect SDVO get v_postion\n");
  2223. return;
  2224. }
  2225. sdvo_priv->max_vpos = data_value[0];
  2226. sdvo_priv->cur_vpos = response;
  2227. sdvo_priv->vpos_property =
  2228. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2229. "vpos", 2);
  2230. sdvo_priv->vpos_property->values[0] = 0;
  2231. sdvo_priv->vpos_property->values[1] = data_value[0];
  2232. drm_connector_attach_property(connector,
  2233. sdvo_priv->vpos_property,
  2234. sdvo_priv->cur_vpos);
  2235. DRM_DEBUG_KMS("v_position: max %d, "
  2236. "default %d, current %d\n",
  2237. data_value[0], data_value[1], response);
  2238. }
  2239. if (sdvo_data.saturation) {
  2240. intel_sdvo_write_cmd(intel_encoder,
  2241. SDVO_CMD_GET_MAX_SATURATION, NULL, 0);
  2242. status = intel_sdvo_read_response(intel_encoder,
  2243. &data_value, 4);
  2244. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2245. DRM_DEBUG_KMS("Incorrect SDVO Max sat\n");
  2246. return;
  2247. }
  2248. intel_sdvo_write_cmd(intel_encoder,
  2249. SDVO_CMD_GET_SATURATION, NULL, 0);
  2250. status = intel_sdvo_read_response(intel_encoder,
  2251. &response, 2);
  2252. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2253. DRM_DEBUG_KMS("Incorrect SDVO get sat\n");
  2254. return;
  2255. }
  2256. sdvo_priv->max_saturation = data_value[0];
  2257. sdvo_priv->cur_saturation = response;
  2258. sdvo_priv->saturation_property =
  2259. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2260. "saturation", 2);
  2261. sdvo_priv->saturation_property->values[0] = 0;
  2262. sdvo_priv->saturation_property->values[1] =
  2263. data_value[0];
  2264. drm_connector_attach_property(connector,
  2265. sdvo_priv->saturation_property,
  2266. sdvo_priv->cur_saturation);
  2267. DRM_DEBUG_KMS("saturation: max %d, "
  2268. "default %d, current %d\n",
  2269. data_value[0], data_value[1], response);
  2270. }
  2271. if (sdvo_data.contrast) {
  2272. intel_sdvo_write_cmd(intel_encoder,
  2273. SDVO_CMD_GET_MAX_CONTRAST, NULL, 0);
  2274. status = intel_sdvo_read_response(intel_encoder,
  2275. &data_value, 4);
  2276. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2277. DRM_DEBUG_KMS("Incorrect SDVO Max contrast\n");
  2278. return;
  2279. }
  2280. intel_sdvo_write_cmd(intel_encoder,
  2281. SDVO_CMD_GET_CONTRAST, NULL, 0);
  2282. status = intel_sdvo_read_response(intel_encoder,
  2283. &response, 2);
  2284. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2285. DRM_DEBUG_KMS("Incorrect SDVO get contrast\n");
  2286. return;
  2287. }
  2288. sdvo_priv->max_contrast = data_value[0];
  2289. sdvo_priv->cur_contrast = response;
  2290. sdvo_priv->contrast_property =
  2291. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2292. "contrast", 2);
  2293. sdvo_priv->contrast_property->values[0] = 0;
  2294. sdvo_priv->contrast_property->values[1] = data_value[0];
  2295. drm_connector_attach_property(connector,
  2296. sdvo_priv->contrast_property,
  2297. sdvo_priv->cur_contrast);
  2298. DRM_DEBUG_KMS("contrast: max %d, "
  2299. "default %d, current %d\n",
  2300. data_value[0], data_value[1], response);
  2301. }
  2302. if (sdvo_data.hue) {
  2303. intel_sdvo_write_cmd(intel_encoder,
  2304. SDVO_CMD_GET_MAX_HUE, NULL, 0);
  2305. status = intel_sdvo_read_response(intel_encoder,
  2306. &data_value, 4);
  2307. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2308. DRM_DEBUG_KMS("Incorrect SDVO Max hue\n");
  2309. return;
  2310. }
  2311. intel_sdvo_write_cmd(intel_encoder,
  2312. SDVO_CMD_GET_HUE, NULL, 0);
  2313. status = intel_sdvo_read_response(intel_encoder,
  2314. &response, 2);
  2315. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2316. DRM_DEBUG_KMS("Incorrect SDVO get hue\n");
  2317. return;
  2318. }
  2319. sdvo_priv->max_hue = data_value[0];
  2320. sdvo_priv->cur_hue = response;
  2321. sdvo_priv->hue_property =
  2322. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2323. "hue", 2);
  2324. sdvo_priv->hue_property->values[0] = 0;
  2325. sdvo_priv->hue_property->values[1] =
  2326. data_value[0];
  2327. drm_connector_attach_property(connector,
  2328. sdvo_priv->hue_property,
  2329. sdvo_priv->cur_hue);
  2330. DRM_DEBUG_KMS("hue: max %d, default %d, current %d\n",
  2331. data_value[0], data_value[1], response);
  2332. }
  2333. }
  2334. if (IS_TV(sdvo_priv) || IS_LVDS(sdvo_priv)) {
  2335. if (sdvo_data.brightness) {
  2336. intel_sdvo_write_cmd(intel_encoder,
  2337. SDVO_CMD_GET_MAX_BRIGHTNESS, NULL, 0);
  2338. status = intel_sdvo_read_response(intel_encoder,
  2339. &data_value, 4);
  2340. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2341. DRM_DEBUG_KMS("Incorrect SDVO Max bright\n");
  2342. return;
  2343. }
  2344. intel_sdvo_write_cmd(intel_encoder,
  2345. SDVO_CMD_GET_BRIGHTNESS, NULL, 0);
  2346. status = intel_sdvo_read_response(intel_encoder,
  2347. &response, 2);
  2348. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2349. DRM_DEBUG_KMS("Incorrect SDVO get brigh\n");
  2350. return;
  2351. }
  2352. sdvo_priv->max_brightness = data_value[0];
  2353. sdvo_priv->cur_brightness = response;
  2354. sdvo_priv->brightness_property =
  2355. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2356. "brightness", 2);
  2357. sdvo_priv->brightness_property->values[0] = 0;
  2358. sdvo_priv->brightness_property->values[1] =
  2359. data_value[0];
  2360. drm_connector_attach_property(connector,
  2361. sdvo_priv->brightness_property,
  2362. sdvo_priv->cur_brightness);
  2363. DRM_DEBUG_KMS("brightness: max %d, "
  2364. "default %d, current %d\n",
  2365. data_value[0], data_value[1], response);
  2366. }
  2367. }
  2368. return;
  2369. }
  2370. bool intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
  2371. {
  2372. struct drm_i915_private *dev_priv = dev->dev_private;
  2373. struct intel_encoder *intel_encoder;
  2374. struct intel_sdvo_priv *sdvo_priv;
  2375. u8 ch[0x40];
  2376. int i;
  2377. u32 i2c_reg, ddc_reg, analog_ddc_reg;
  2378. intel_encoder = kcalloc(sizeof(struct intel_encoder)+sizeof(struct intel_sdvo_priv), 1, GFP_KERNEL);
  2379. if (!intel_encoder) {
  2380. return false;
  2381. }
  2382. sdvo_priv = (struct intel_sdvo_priv *)(intel_encoder + 1);
  2383. sdvo_priv->sdvo_reg = sdvo_reg;
  2384. intel_encoder->dev_priv = sdvo_priv;
  2385. intel_encoder->type = INTEL_OUTPUT_SDVO;
  2386. if (HAS_PCH_SPLIT(dev)) {
  2387. i2c_reg = PCH_GPIOE;
  2388. ddc_reg = PCH_GPIOE;
  2389. analog_ddc_reg = PCH_GPIOA;
  2390. } else {
  2391. i2c_reg = GPIOE;
  2392. ddc_reg = GPIOE;
  2393. analog_ddc_reg = GPIOA;
  2394. }
  2395. /* setup the DDC bus. */
  2396. if (IS_SDVOB(sdvo_reg))
  2397. intel_encoder->i2c_bus = intel_i2c_create(dev, i2c_reg, "SDVOCTRL_E for SDVOB");
  2398. else
  2399. intel_encoder->i2c_bus = intel_i2c_create(dev, i2c_reg, "SDVOCTRL_E for SDVOC");
  2400. if (!intel_encoder->i2c_bus)
  2401. goto err_inteloutput;
  2402. sdvo_priv->slave_addr = intel_sdvo_get_slave_addr(dev, sdvo_reg);
  2403. /* Save the bit-banging i2c functionality for use by the DDC wrapper */
  2404. intel_sdvo_i2c_bit_algo.functionality = intel_encoder->i2c_bus->algo->functionality;
  2405. /* Read the regs to test if we can talk to the device */
  2406. for (i = 0; i < 0x40; i++) {
  2407. if (!intel_sdvo_read_byte(intel_encoder, i, &ch[i])) {
  2408. DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
  2409. IS_SDVOB(sdvo_reg) ? 'B' : 'C');
  2410. goto err_i2c;
  2411. }
  2412. }
  2413. /* setup the DDC bus. */
  2414. if (IS_SDVOB(sdvo_reg)) {
  2415. intel_encoder->ddc_bus = intel_i2c_create(dev, ddc_reg, "SDVOB DDC BUS");
  2416. sdvo_priv->analog_ddc_bus = intel_i2c_create(dev, analog_ddc_reg,
  2417. "SDVOB/VGA DDC BUS");
  2418. dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
  2419. } else {
  2420. intel_encoder->ddc_bus = intel_i2c_create(dev, ddc_reg, "SDVOC DDC BUS");
  2421. sdvo_priv->analog_ddc_bus = intel_i2c_create(dev, analog_ddc_reg,
  2422. "SDVOC/VGA DDC BUS");
  2423. dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
  2424. }
  2425. if (intel_encoder->ddc_bus == NULL)
  2426. goto err_i2c;
  2427. /* Wrap with our custom algo which switches to DDC mode */
  2428. intel_encoder->ddc_bus->algo = &intel_sdvo_i2c_bit_algo;
  2429. /* encoder type will be decided later */
  2430. drm_encoder_init(dev, &intel_encoder->enc, &intel_sdvo_enc_funcs, 0);
  2431. drm_encoder_helper_add(&intel_encoder->enc, &intel_sdvo_helper_funcs);
  2432. /* In default case sdvo lvds is false */
  2433. intel_sdvo_get_capabilities(intel_encoder, &sdvo_priv->caps);
  2434. if (intel_sdvo_output_setup(intel_encoder,
  2435. sdvo_priv->caps.output_flags) != true) {
  2436. DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
  2437. IS_SDVOB(sdvo_reg) ? 'B' : 'C');
  2438. goto err_i2c;
  2439. }
  2440. intel_sdvo_select_ddc_bus(dev_priv, sdvo_priv, sdvo_reg);
  2441. /* Set the input timing to the screen. Assume always input 0. */
  2442. intel_sdvo_set_target_input(intel_encoder, true, false);
  2443. intel_sdvo_get_input_pixel_clock_range(intel_encoder,
  2444. &sdvo_priv->pixel_clock_min,
  2445. &sdvo_priv->pixel_clock_max);
  2446. DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
  2447. "clock range %dMHz - %dMHz, "
  2448. "input 1: %c, input 2: %c, "
  2449. "output 1: %c, output 2: %c\n",
  2450. SDVO_NAME(sdvo_priv),
  2451. sdvo_priv->caps.vendor_id, sdvo_priv->caps.device_id,
  2452. sdvo_priv->caps.device_rev_id,
  2453. sdvo_priv->pixel_clock_min / 1000,
  2454. sdvo_priv->pixel_clock_max / 1000,
  2455. (sdvo_priv->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  2456. (sdvo_priv->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  2457. /* check currently supported outputs */
  2458. sdvo_priv->caps.output_flags &
  2459. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  2460. sdvo_priv->caps.output_flags &
  2461. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  2462. return true;
  2463. err_i2c:
  2464. if (sdvo_priv->analog_ddc_bus != NULL)
  2465. intel_i2c_destroy(sdvo_priv->analog_ddc_bus);
  2466. if (intel_encoder->ddc_bus != NULL)
  2467. intel_i2c_destroy(intel_encoder->ddc_bus);
  2468. if (intel_encoder->i2c_bus != NULL)
  2469. intel_i2c_destroy(intel_encoder->i2c_bus);
  2470. err_inteloutput:
  2471. kfree(intel_encoder);
  2472. return false;
  2473. }