i915_drv.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. /* General customization:
  36. */
  37. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  38. #define DRIVER_NAME "i915"
  39. #define DRIVER_DESC "Intel Graphics"
  40. #define DRIVER_DATE "20080730"
  41. enum pipe {
  42. PIPE_A = 0,
  43. PIPE_B,
  44. };
  45. enum plane {
  46. PLANE_A = 0,
  47. PLANE_B,
  48. };
  49. #define I915_NUM_PIPE 2
  50. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  51. /* Interface history:
  52. *
  53. * 1.1: Original.
  54. * 1.2: Add Power Management
  55. * 1.3: Add vblank support
  56. * 1.4: Fix cmdbuffer path, add heap destroy
  57. * 1.5: Add vblank pipe configuration
  58. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  59. * - Support vertical blank on secondary display pipe
  60. */
  61. #define DRIVER_MAJOR 1
  62. #define DRIVER_MINOR 6
  63. #define DRIVER_PATCHLEVEL 0
  64. #define WATCH_COHERENCY 0
  65. #define WATCH_BUF 0
  66. #define WATCH_EXEC 0
  67. #define WATCH_LRU 0
  68. #define WATCH_RELOC 0
  69. #define WATCH_INACTIVE 0
  70. #define WATCH_PWRITE 0
  71. #define I915_GEM_PHYS_CURSOR_0 1
  72. #define I915_GEM_PHYS_CURSOR_1 2
  73. #define I915_GEM_PHYS_OVERLAY_REGS 3
  74. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  75. struct drm_i915_gem_phys_object {
  76. int id;
  77. struct page **page_list;
  78. drm_dma_handle_t *handle;
  79. struct drm_gem_object *cur_obj;
  80. };
  81. struct mem_block {
  82. struct mem_block *next;
  83. struct mem_block *prev;
  84. int start;
  85. int size;
  86. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  87. };
  88. struct opregion_header;
  89. struct opregion_acpi;
  90. struct opregion_swsci;
  91. struct opregion_asle;
  92. struct intel_opregion {
  93. struct opregion_header *header;
  94. struct opregion_acpi *acpi;
  95. struct opregion_swsci *swsci;
  96. struct opregion_asle *asle;
  97. int enabled;
  98. };
  99. struct drm_i915_master_private {
  100. drm_local_map_t *sarea;
  101. struct _drm_i915_sarea *sarea_priv;
  102. };
  103. #define I915_FENCE_REG_NONE -1
  104. struct drm_i915_fence_reg {
  105. struct drm_gem_object *obj;
  106. struct list_head lru_list;
  107. };
  108. struct sdvo_device_mapping {
  109. u8 dvo_port;
  110. u8 slave_addr;
  111. u8 dvo_wiring;
  112. u8 initialized;
  113. u8 ddc_pin;
  114. };
  115. struct drm_i915_error_state {
  116. u32 eir;
  117. u32 pgtbl_er;
  118. u32 pipeastat;
  119. u32 pipebstat;
  120. u32 ipeir;
  121. u32 ipehr;
  122. u32 instdone;
  123. u32 acthd;
  124. u32 instpm;
  125. u32 instps;
  126. u32 instdone1;
  127. u32 seqno;
  128. u64 bbaddr;
  129. struct timeval time;
  130. struct drm_i915_error_object {
  131. int page_count;
  132. u32 gtt_offset;
  133. u32 *pages[0];
  134. } *ringbuffer, *batchbuffer[2];
  135. struct drm_i915_error_buffer {
  136. size_t size;
  137. u32 name;
  138. u32 seqno;
  139. u32 gtt_offset;
  140. u32 read_domains;
  141. u32 write_domain;
  142. u32 fence_reg;
  143. s32 pinned:2;
  144. u32 tiling:2;
  145. u32 dirty:1;
  146. u32 purgeable:1;
  147. } *active_bo;
  148. u32 active_bo_count;
  149. };
  150. struct drm_i915_display_funcs {
  151. void (*dpms)(struct drm_crtc *crtc, int mode);
  152. bool (*fbc_enabled)(struct drm_device *dev);
  153. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  154. void (*disable_fbc)(struct drm_device *dev);
  155. int (*get_display_clock_speed)(struct drm_device *dev);
  156. int (*get_fifo_size)(struct drm_device *dev, int plane);
  157. void (*update_wm)(struct drm_device *dev, int planea_clock,
  158. int planeb_clock, int sr_hdisplay, int pixel_size);
  159. /* clock updates for mode set */
  160. /* cursor updates */
  161. /* render clock increase/decrease */
  162. /* display clock increase/decrease */
  163. /* pll clock increase/decrease */
  164. /* clock gating init */
  165. };
  166. struct intel_overlay;
  167. struct intel_device_info {
  168. u8 is_mobile : 1;
  169. u8 is_i8xx : 1;
  170. u8 is_i85x : 1;
  171. u8 is_i915g : 1;
  172. u8 is_i9xx : 1;
  173. u8 is_i945gm : 1;
  174. u8 is_i965g : 1;
  175. u8 is_i965gm : 1;
  176. u8 is_g33 : 1;
  177. u8 need_gfx_hws : 1;
  178. u8 is_g4x : 1;
  179. u8 is_pineview : 1;
  180. u8 is_ironlake : 1;
  181. u8 is_gen6 : 1;
  182. u8 has_fbc : 1;
  183. u8 has_rc6 : 1;
  184. u8 has_pipe_cxsr : 1;
  185. u8 has_hotplug : 1;
  186. u8 cursor_needs_physical : 1;
  187. };
  188. enum no_fbc_reason {
  189. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  190. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  191. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  192. FBC_BAD_PLANE, /* fbc not supported on plane */
  193. FBC_NOT_TILED, /* buffer not tiled */
  194. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  195. };
  196. enum intel_pch {
  197. PCH_IBX, /* Ibexpeak PCH */
  198. PCH_CPT, /* Cougarpoint PCH */
  199. };
  200. #define QUIRK_PIPEA_FORCE (1<<0)
  201. struct intel_fbdev;
  202. typedef struct drm_i915_private {
  203. struct drm_device *dev;
  204. const struct intel_device_info *info;
  205. int has_gem;
  206. void __iomem *regs;
  207. struct pci_dev *bridge_dev;
  208. struct intel_ring_buffer render_ring;
  209. struct intel_ring_buffer bsd_ring;
  210. drm_dma_handle_t *status_page_dmah;
  211. void *seqno_page;
  212. dma_addr_t dma_status_page;
  213. uint32_t counter;
  214. unsigned int seqno_gfx_addr;
  215. drm_local_map_t hws_map;
  216. struct drm_gem_object *seqno_obj;
  217. struct drm_gem_object *pwrctx;
  218. struct resource mch_res;
  219. unsigned int cpp;
  220. int back_offset;
  221. int front_offset;
  222. int current_page;
  223. int page_flipping;
  224. wait_queue_head_t irq_queue;
  225. atomic_t irq_received;
  226. /** Protects user_irq_refcount and irq_mask_reg */
  227. spinlock_t user_irq_lock;
  228. u32 trace_irq_seqno;
  229. /** Cached value of IMR to avoid reads in updating the bitfield */
  230. u32 irq_mask_reg;
  231. u32 pipestat[2];
  232. /** splitted irq regs for graphics and display engine on Ironlake,
  233. irq_mask_reg is still used for display irq. */
  234. u32 gt_irq_mask_reg;
  235. u32 gt_irq_enable_reg;
  236. u32 de_irq_enable_reg;
  237. u32 pch_irq_mask_reg;
  238. u32 pch_irq_enable_reg;
  239. u32 hotplug_supported_mask;
  240. struct work_struct hotplug_work;
  241. int tex_lru_log_granularity;
  242. int allow_batchbuffer;
  243. struct mem_block *agp_heap;
  244. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  245. int vblank_pipe;
  246. int num_pipe;
  247. /* For hangcheck timer */
  248. #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
  249. struct timer_list hangcheck_timer;
  250. int hangcheck_count;
  251. uint32_t last_acthd;
  252. struct drm_mm vram;
  253. unsigned long cfb_size;
  254. unsigned long cfb_pitch;
  255. int cfb_fence;
  256. int cfb_plane;
  257. int irq_enabled;
  258. struct intel_opregion opregion;
  259. /* overlay */
  260. struct intel_overlay *overlay;
  261. /* LVDS info */
  262. int backlight_duty_cycle; /* restore backlight to this value */
  263. bool panel_wants_dither;
  264. struct drm_display_mode *panel_fixed_mode;
  265. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  266. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  267. /* Feature bits from the VBIOS */
  268. unsigned int int_tv_support:1;
  269. unsigned int lvds_dither:1;
  270. unsigned int lvds_vbt:1;
  271. unsigned int int_crt_support:1;
  272. unsigned int lvds_use_ssc:1;
  273. unsigned int edp_support:1;
  274. int lvds_ssc_freq;
  275. int edp_bpp;
  276. struct notifier_block lid_notifier;
  277. int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
  278. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  279. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  280. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  281. unsigned int fsb_freq, mem_freq, is_ddr3;
  282. spinlock_t error_lock;
  283. struct drm_i915_error_state *first_error;
  284. struct work_struct error_work;
  285. struct workqueue_struct *wq;
  286. /* Display functions */
  287. struct drm_i915_display_funcs display;
  288. /* PCH chipset type */
  289. enum intel_pch pch_type;
  290. unsigned long quirks;
  291. /* Register state */
  292. bool modeset_on_lid;
  293. u8 saveLBB;
  294. u32 saveDSPACNTR;
  295. u32 saveDSPBCNTR;
  296. u32 saveDSPARB;
  297. u32 saveHWS;
  298. u32 savePIPEACONF;
  299. u32 savePIPEBCONF;
  300. u32 savePIPEASRC;
  301. u32 savePIPEBSRC;
  302. u32 saveFPA0;
  303. u32 saveFPA1;
  304. u32 saveDPLL_A;
  305. u32 saveDPLL_A_MD;
  306. u32 saveHTOTAL_A;
  307. u32 saveHBLANK_A;
  308. u32 saveHSYNC_A;
  309. u32 saveVTOTAL_A;
  310. u32 saveVBLANK_A;
  311. u32 saveVSYNC_A;
  312. u32 saveBCLRPAT_A;
  313. u32 saveTRANSACONF;
  314. u32 saveTRANS_HTOTAL_A;
  315. u32 saveTRANS_HBLANK_A;
  316. u32 saveTRANS_HSYNC_A;
  317. u32 saveTRANS_VTOTAL_A;
  318. u32 saveTRANS_VBLANK_A;
  319. u32 saveTRANS_VSYNC_A;
  320. u32 savePIPEASTAT;
  321. u32 saveDSPASTRIDE;
  322. u32 saveDSPASIZE;
  323. u32 saveDSPAPOS;
  324. u32 saveDSPAADDR;
  325. u32 saveDSPASURF;
  326. u32 saveDSPATILEOFF;
  327. u32 savePFIT_PGM_RATIOS;
  328. u32 saveBLC_HIST_CTL;
  329. u32 saveBLC_PWM_CTL;
  330. u32 saveBLC_PWM_CTL2;
  331. u32 saveBLC_CPU_PWM_CTL;
  332. u32 saveBLC_CPU_PWM_CTL2;
  333. u32 saveFPB0;
  334. u32 saveFPB1;
  335. u32 saveDPLL_B;
  336. u32 saveDPLL_B_MD;
  337. u32 saveHTOTAL_B;
  338. u32 saveHBLANK_B;
  339. u32 saveHSYNC_B;
  340. u32 saveVTOTAL_B;
  341. u32 saveVBLANK_B;
  342. u32 saveVSYNC_B;
  343. u32 saveBCLRPAT_B;
  344. u32 saveTRANSBCONF;
  345. u32 saveTRANS_HTOTAL_B;
  346. u32 saveTRANS_HBLANK_B;
  347. u32 saveTRANS_HSYNC_B;
  348. u32 saveTRANS_VTOTAL_B;
  349. u32 saveTRANS_VBLANK_B;
  350. u32 saveTRANS_VSYNC_B;
  351. u32 savePIPEBSTAT;
  352. u32 saveDSPBSTRIDE;
  353. u32 saveDSPBSIZE;
  354. u32 saveDSPBPOS;
  355. u32 saveDSPBADDR;
  356. u32 saveDSPBSURF;
  357. u32 saveDSPBTILEOFF;
  358. u32 saveVGA0;
  359. u32 saveVGA1;
  360. u32 saveVGA_PD;
  361. u32 saveVGACNTRL;
  362. u32 saveADPA;
  363. u32 saveLVDS;
  364. u32 savePP_ON_DELAYS;
  365. u32 savePP_OFF_DELAYS;
  366. u32 saveDVOA;
  367. u32 saveDVOB;
  368. u32 saveDVOC;
  369. u32 savePP_ON;
  370. u32 savePP_OFF;
  371. u32 savePP_CONTROL;
  372. u32 savePP_DIVISOR;
  373. u32 savePFIT_CONTROL;
  374. u32 save_palette_a[256];
  375. u32 save_palette_b[256];
  376. u32 saveDPFC_CB_BASE;
  377. u32 saveFBC_CFB_BASE;
  378. u32 saveFBC_LL_BASE;
  379. u32 saveFBC_CONTROL;
  380. u32 saveFBC_CONTROL2;
  381. u32 saveIER;
  382. u32 saveIIR;
  383. u32 saveIMR;
  384. u32 saveDEIER;
  385. u32 saveDEIMR;
  386. u32 saveGTIER;
  387. u32 saveGTIMR;
  388. u32 saveFDI_RXA_IMR;
  389. u32 saveFDI_RXB_IMR;
  390. u32 saveCACHE_MODE_0;
  391. u32 saveMI_ARB_STATE;
  392. u32 saveSWF0[16];
  393. u32 saveSWF1[16];
  394. u32 saveSWF2[3];
  395. u8 saveMSR;
  396. u8 saveSR[8];
  397. u8 saveGR[25];
  398. u8 saveAR_INDEX;
  399. u8 saveAR[21];
  400. u8 saveDACMASK;
  401. u8 saveCR[37];
  402. uint64_t saveFENCE[16];
  403. u32 saveCURACNTR;
  404. u32 saveCURAPOS;
  405. u32 saveCURABASE;
  406. u32 saveCURBCNTR;
  407. u32 saveCURBPOS;
  408. u32 saveCURBBASE;
  409. u32 saveCURSIZE;
  410. u32 saveDP_B;
  411. u32 saveDP_C;
  412. u32 saveDP_D;
  413. u32 savePIPEA_GMCH_DATA_M;
  414. u32 savePIPEB_GMCH_DATA_M;
  415. u32 savePIPEA_GMCH_DATA_N;
  416. u32 savePIPEB_GMCH_DATA_N;
  417. u32 savePIPEA_DP_LINK_M;
  418. u32 savePIPEB_DP_LINK_M;
  419. u32 savePIPEA_DP_LINK_N;
  420. u32 savePIPEB_DP_LINK_N;
  421. u32 saveFDI_RXA_CTL;
  422. u32 saveFDI_TXA_CTL;
  423. u32 saveFDI_RXB_CTL;
  424. u32 saveFDI_TXB_CTL;
  425. u32 savePFA_CTL_1;
  426. u32 savePFB_CTL_1;
  427. u32 savePFA_WIN_SZ;
  428. u32 savePFB_WIN_SZ;
  429. u32 savePFA_WIN_POS;
  430. u32 savePFB_WIN_POS;
  431. u32 savePCH_DREF_CONTROL;
  432. u32 saveDISP_ARB_CTL;
  433. u32 savePIPEA_DATA_M1;
  434. u32 savePIPEA_DATA_N1;
  435. u32 savePIPEA_LINK_M1;
  436. u32 savePIPEA_LINK_N1;
  437. u32 savePIPEB_DATA_M1;
  438. u32 savePIPEB_DATA_N1;
  439. u32 savePIPEB_LINK_M1;
  440. u32 savePIPEB_LINK_N1;
  441. u32 saveMCHBAR_RENDER_STANDBY;
  442. struct {
  443. struct drm_mm gtt_space;
  444. struct io_mapping *gtt_mapping;
  445. int gtt_mtrr;
  446. /**
  447. * Membership on list of all loaded devices, used to evict
  448. * inactive buffers under memory pressure.
  449. *
  450. * Modifications should only be done whilst holding the
  451. * shrink_list_lock spinlock.
  452. */
  453. struct list_head shrink_list;
  454. spinlock_t active_list_lock;
  455. /**
  456. * List of objects which are not in the ringbuffer but which
  457. * still have a write_domain which needs to be flushed before
  458. * unbinding.
  459. *
  460. * last_rendering_seqno is 0 while an object is in this list.
  461. *
  462. * A reference is held on the buffer while on this list.
  463. */
  464. struct list_head flushing_list;
  465. /**
  466. * List of objects currently pending a GPU write flush.
  467. *
  468. * All elements on this list will belong to either the
  469. * active_list or flushing_list, last_rendering_seqno can
  470. * be used to differentiate between the two elements.
  471. */
  472. struct list_head gpu_write_list;
  473. /**
  474. * LRU list of objects which are not in the ringbuffer and
  475. * are ready to unbind, but are still in the GTT.
  476. *
  477. * last_rendering_seqno is 0 while an object is in this list.
  478. *
  479. * A reference is not held on the buffer while on this list,
  480. * as merely being GTT-bound shouldn't prevent its being
  481. * freed, and we'll pull it off the list in the free path.
  482. */
  483. struct list_head inactive_list;
  484. /** LRU list of objects with fence regs on them. */
  485. struct list_head fence_list;
  486. /**
  487. * We leave the user IRQ off as much as possible,
  488. * but this means that requests will finish and never
  489. * be retired once the system goes idle. Set a timer to
  490. * fire periodically while the ring is running. When it
  491. * fires, go retire requests.
  492. */
  493. struct delayed_work retire_work;
  494. uint32_t next_gem_seqno;
  495. /**
  496. * Waiting sequence number, if any
  497. */
  498. uint32_t waiting_gem_seqno;
  499. /**
  500. * Last seq seen at irq time
  501. */
  502. uint32_t irq_gem_seqno;
  503. /**
  504. * Flag if the X Server, and thus DRM, is not currently in
  505. * control of the device.
  506. *
  507. * This is set between LeaveVT and EnterVT. It needs to be
  508. * replaced with a semaphore. It also needs to be
  509. * transitioned away from for kernel modesetting.
  510. */
  511. int suspended;
  512. /**
  513. * Flag if the hardware appears to be wedged.
  514. *
  515. * This is set when attempts to idle the device timeout.
  516. * It prevents command submission from occuring and makes
  517. * every pending request fail
  518. */
  519. atomic_t wedged;
  520. /** Bit 6 swizzling required for X tiling */
  521. uint32_t bit_6_swizzle_x;
  522. /** Bit 6 swizzling required for Y tiling */
  523. uint32_t bit_6_swizzle_y;
  524. /* storage for physical objects */
  525. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  526. } mm;
  527. struct sdvo_device_mapping sdvo_mappings[2];
  528. /* indicate whether the LVDS_BORDER should be enabled or not */
  529. unsigned int lvds_border_bits;
  530. struct drm_crtc *plane_to_crtc_mapping[2];
  531. struct drm_crtc *pipe_to_crtc_mapping[2];
  532. wait_queue_head_t pending_flip_queue;
  533. bool flip_pending_is_done;
  534. /* Reclocking support */
  535. bool render_reclock_avail;
  536. bool lvds_downclock_avail;
  537. /* indicate whether the LVDS EDID is OK */
  538. bool lvds_edid_good;
  539. /* indicates the reduced downclock for LVDS*/
  540. int lvds_downclock;
  541. struct work_struct idle_work;
  542. struct timer_list idle_timer;
  543. bool busy;
  544. u16 orig_clock;
  545. int child_dev_num;
  546. struct child_device_config *child_dev;
  547. struct drm_connector *int_lvds_connector;
  548. bool mchbar_need_disable;
  549. u8 cur_delay;
  550. u8 min_delay;
  551. u8 max_delay;
  552. u8 fmax;
  553. u8 fstart;
  554. u64 last_count1;
  555. unsigned long last_time1;
  556. u64 last_count2;
  557. struct timespec last_time2;
  558. unsigned long gfx_power;
  559. int c_m;
  560. int r_t;
  561. u8 corr;
  562. spinlock_t *mchdev_lock;
  563. enum no_fbc_reason no_fbc_reason;
  564. struct drm_mm_node *compressed_fb;
  565. struct drm_mm_node *compressed_llb;
  566. /* list of fbdev register on this device */
  567. struct intel_fbdev *fbdev;
  568. } drm_i915_private_t;
  569. /** driver private structure attached to each drm_gem_object */
  570. struct drm_i915_gem_object {
  571. struct drm_gem_object base;
  572. /** Current space allocated to this object in the GTT, if any. */
  573. struct drm_mm_node *gtt_space;
  574. /** This object's place on the active/flushing/inactive lists */
  575. struct list_head list;
  576. /** This object's place on GPU write list */
  577. struct list_head gpu_write_list;
  578. /**
  579. * This is set if the object is on the active or flushing lists
  580. * (has pending rendering), and is not set if it's on inactive (ready
  581. * to be unbound).
  582. */
  583. unsigned int active : 1;
  584. /**
  585. * This is set if the object has been written to since last bound
  586. * to the GTT
  587. */
  588. unsigned int dirty : 1;
  589. /**
  590. * Fence register bits (if any) for this object. Will be set
  591. * as needed when mapped into the GTT.
  592. * Protected by dev->struct_mutex.
  593. *
  594. * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  595. */
  596. int fence_reg : 5;
  597. /**
  598. * Used for checking the object doesn't appear more than once
  599. * in an execbuffer object list.
  600. */
  601. unsigned int in_execbuffer : 1;
  602. /**
  603. * Advice: are the backing pages purgeable?
  604. */
  605. unsigned int madv : 2;
  606. /**
  607. * Refcount for the pages array. With the current locking scheme, there
  608. * are at most two concurrent users: Binding a bo to the gtt and
  609. * pwrite/pread using physical addresses. So two bits for a maximum
  610. * of two users are enough.
  611. */
  612. unsigned int pages_refcount : 2;
  613. #define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
  614. /**
  615. * Current tiling mode for the object.
  616. */
  617. unsigned int tiling_mode : 2;
  618. /** How many users have pinned this object in GTT space. The following
  619. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  620. * (via user_pin_count), execbuffer (objects are not allowed multiple
  621. * times for the same batchbuffer), and the framebuffer code. When
  622. * switching/pageflipping, the framebuffer code has at most two buffers
  623. * pinned per crtc.
  624. *
  625. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  626. * bits with absolutely no headroom. So use 4 bits. */
  627. int pin_count : 4;
  628. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  629. /** AGP memory structure for our GTT binding. */
  630. DRM_AGP_MEM *agp_mem;
  631. struct page **pages;
  632. /**
  633. * Current offset of the object in GTT space.
  634. *
  635. * This is the same as gtt_space->start
  636. */
  637. uint32_t gtt_offset;
  638. /* Which ring is refering to is this object */
  639. struct intel_ring_buffer *ring;
  640. /**
  641. * Fake offset for use by mmap(2)
  642. */
  643. uint64_t mmap_offset;
  644. /** Breadcrumb of last rendering to the buffer. */
  645. uint32_t last_rendering_seqno;
  646. /** Current tiling stride for the object, if it's tiled. */
  647. uint32_t stride;
  648. /** Record of address bit 17 of each page at last unbind. */
  649. long *bit_17;
  650. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  651. uint32_t agp_type;
  652. /**
  653. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  654. * flags which individual pages are valid.
  655. */
  656. uint8_t *page_cpu_valid;
  657. /** User space pin count and filp owning the pin */
  658. uint32_t user_pin_count;
  659. struct drm_file *pin_filp;
  660. /** for phy allocated objects */
  661. struct drm_i915_gem_phys_object *phys_obj;
  662. /**
  663. * Number of crtcs where this object is currently the fb, but
  664. * will be page flipped away on the next vblank. When it
  665. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  666. */
  667. atomic_t pending_flip;
  668. };
  669. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  670. /**
  671. * Request queue structure.
  672. *
  673. * The request queue allows us to note sequence numbers that have been emitted
  674. * and may be associated with active buffers to be retired.
  675. *
  676. * By keeping this list, we can avoid having to do questionable
  677. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  678. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  679. */
  680. struct drm_i915_gem_request {
  681. /** On Which ring this request was generated */
  682. struct intel_ring_buffer *ring;
  683. /** GEM sequence number associated with this request. */
  684. uint32_t seqno;
  685. /** Time at which this request was emitted, in jiffies. */
  686. unsigned long emitted_jiffies;
  687. /** global list entry for this request */
  688. struct list_head list;
  689. /** file_priv list entry for this request */
  690. struct list_head client_list;
  691. };
  692. struct drm_i915_file_private {
  693. struct {
  694. struct list_head request_list;
  695. } mm;
  696. };
  697. enum intel_chip_family {
  698. CHIP_I8XX = 0x01,
  699. CHIP_I9XX = 0x02,
  700. CHIP_I915 = 0x04,
  701. CHIP_I965 = 0x08,
  702. };
  703. extern struct drm_ioctl_desc i915_ioctls[];
  704. extern int i915_max_ioctl;
  705. extern unsigned int i915_fbpercrtc;
  706. extern unsigned int i915_powersave;
  707. extern unsigned int i915_lvds_downclock;
  708. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  709. extern int i915_resume(struct drm_device *dev);
  710. extern void i915_save_display(struct drm_device *dev);
  711. extern void i915_restore_display(struct drm_device *dev);
  712. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  713. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  714. /* i915_dma.c */
  715. extern void i915_kernel_lost_context(struct drm_device * dev);
  716. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  717. extern int i915_driver_unload(struct drm_device *);
  718. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  719. extern void i915_driver_lastclose(struct drm_device * dev);
  720. extern void i915_driver_preclose(struct drm_device *dev,
  721. struct drm_file *file_priv);
  722. extern void i915_driver_postclose(struct drm_device *dev,
  723. struct drm_file *file_priv);
  724. extern int i915_driver_device_is_agp(struct drm_device * dev);
  725. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  726. unsigned long arg);
  727. extern int i915_emit_box(struct drm_device *dev,
  728. struct drm_clip_rect *boxes,
  729. int i, int DR1, int DR4);
  730. extern int i965_reset(struct drm_device *dev, u8 flags);
  731. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  732. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  733. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  734. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  735. /* i915_irq.c */
  736. void i915_hangcheck_elapsed(unsigned long data);
  737. void i915_destroy_error_state(struct drm_device *dev);
  738. extern int i915_irq_emit(struct drm_device *dev, void *data,
  739. struct drm_file *file_priv);
  740. extern int i915_irq_wait(struct drm_device *dev, void *data,
  741. struct drm_file *file_priv);
  742. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  743. extern void i915_enable_interrupt (struct drm_device *dev);
  744. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  745. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  746. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  747. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  748. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  749. struct drm_file *file_priv);
  750. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  751. struct drm_file *file_priv);
  752. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  753. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  754. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  755. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  756. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  757. struct drm_file *file_priv);
  758. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  759. extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
  760. extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
  761. u32 mask);
  762. extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
  763. u32 mask);
  764. void
  765. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  766. void
  767. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  768. void intel_enable_asle (struct drm_device *dev);
  769. /* i915_mem.c */
  770. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  771. struct drm_file *file_priv);
  772. extern int i915_mem_free(struct drm_device *dev, void *data,
  773. struct drm_file *file_priv);
  774. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  775. struct drm_file *file_priv);
  776. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  777. struct drm_file *file_priv);
  778. extern void i915_mem_takedown(struct mem_block **heap);
  779. extern void i915_mem_release(struct drm_device * dev,
  780. struct drm_file *file_priv, struct mem_block *heap);
  781. /* i915_gem.c */
  782. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  783. struct drm_file *file_priv);
  784. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  785. struct drm_file *file_priv);
  786. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  787. struct drm_file *file_priv);
  788. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  789. struct drm_file *file_priv);
  790. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  791. struct drm_file *file_priv);
  792. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  793. struct drm_file *file_priv);
  794. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  795. struct drm_file *file_priv);
  796. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  797. struct drm_file *file_priv);
  798. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  799. struct drm_file *file_priv);
  800. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  801. struct drm_file *file_priv);
  802. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  803. struct drm_file *file_priv);
  804. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  805. struct drm_file *file_priv);
  806. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  807. struct drm_file *file_priv);
  808. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  809. struct drm_file *file_priv);
  810. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  811. struct drm_file *file_priv);
  812. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  813. struct drm_file *file_priv);
  814. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  815. struct drm_file *file_priv);
  816. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  817. struct drm_file *file_priv);
  818. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  819. struct drm_file *file_priv);
  820. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  821. struct drm_file *file_priv);
  822. void i915_gem_load(struct drm_device *dev);
  823. int i915_gem_init_object(struct drm_gem_object *obj);
  824. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  825. size_t size);
  826. void i915_gem_free_object(struct drm_gem_object *obj);
  827. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  828. void i915_gem_object_unpin(struct drm_gem_object *obj);
  829. int i915_gem_object_unbind(struct drm_gem_object *obj);
  830. void i915_gem_release_mmap(struct drm_gem_object *obj);
  831. void i915_gem_lastclose(struct drm_device *dev);
  832. uint32_t i915_get_gem_seqno(struct drm_device *dev,
  833. struct intel_ring_buffer *ring);
  834. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  835. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  836. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  837. void i915_gem_retire_requests(struct drm_device *dev,
  838. struct intel_ring_buffer *ring);
  839. void i915_gem_retire_work_handler(struct work_struct *work);
  840. void i915_gem_clflush_object(struct drm_gem_object *obj);
  841. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  842. uint32_t read_domains,
  843. uint32_t write_domain);
  844. int i915_gem_init_ringbuffer(struct drm_device *dev);
  845. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  846. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  847. unsigned long end);
  848. int i915_gem_idle(struct drm_device *dev);
  849. uint32_t i915_add_request(struct drm_device *dev,
  850. struct drm_file *file_priv,
  851. uint32_t flush_domains,
  852. struct intel_ring_buffer *ring);
  853. int i915_do_wait_request(struct drm_device *dev,
  854. uint32_t seqno, int interruptible,
  855. struct intel_ring_buffer *ring);
  856. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  857. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  858. int write);
  859. int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
  860. int i915_gem_attach_phys_object(struct drm_device *dev,
  861. struct drm_gem_object *obj, int id);
  862. void i915_gem_detach_phys_object(struct drm_device *dev,
  863. struct drm_gem_object *obj);
  864. void i915_gem_free_all_phys_object(struct drm_device *dev);
  865. int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
  866. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  867. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  868. void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
  869. void i915_gem_shrinker_init(void);
  870. void i915_gem_shrinker_exit(void);
  871. /* i915_gem_tiling.c */
  872. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  873. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  874. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  875. bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
  876. int tiling_mode);
  877. bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
  878. int tiling_mode);
  879. /* i915_gem_debug.c */
  880. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  881. const char *where, uint32_t mark);
  882. #if WATCH_INACTIVE
  883. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  884. #else
  885. #define i915_verify_inactive(dev, file, line)
  886. #endif
  887. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  888. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  889. const char *where, uint32_t mark);
  890. void i915_dump_lru(struct drm_device *dev, const char *where);
  891. /* i915_debugfs.c */
  892. int i915_debugfs_init(struct drm_minor *minor);
  893. void i915_debugfs_cleanup(struct drm_minor *minor);
  894. /* i915_suspend.c */
  895. extern int i915_save_state(struct drm_device *dev);
  896. extern int i915_restore_state(struct drm_device *dev);
  897. /* i915_suspend.c */
  898. extern int i915_save_state(struct drm_device *dev);
  899. extern int i915_restore_state(struct drm_device *dev);
  900. #ifdef CONFIG_ACPI
  901. /* i915_opregion.c */
  902. extern int intel_opregion_init(struct drm_device *dev, int resume);
  903. extern void intel_opregion_free(struct drm_device *dev, int suspend);
  904. extern void opregion_asle_intr(struct drm_device *dev);
  905. extern void ironlake_opregion_gse_intr(struct drm_device *dev);
  906. extern void opregion_enable_asle(struct drm_device *dev);
  907. #else
  908. static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
  909. static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
  910. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  911. static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
  912. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  913. #endif
  914. /* modesetting */
  915. extern void intel_modeset_init(struct drm_device *dev);
  916. extern void intel_modeset_cleanup(struct drm_device *dev);
  917. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  918. extern void i8xx_disable_fbc(struct drm_device *dev);
  919. extern void g4x_disable_fbc(struct drm_device *dev);
  920. extern void intel_disable_fbc(struct drm_device *dev);
  921. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  922. extern bool intel_fbc_enabled(struct drm_device *dev);
  923. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  924. extern void intel_detect_pch (struct drm_device *dev);
  925. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  926. /**
  927. * Lock test for when it's just for synchronization of ring access.
  928. *
  929. * In that case, we don't need to do it when GEM is initialized as nobody else
  930. * has access to the ring.
  931. */
  932. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  933. if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
  934. == NULL) \
  935. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  936. } while (0)
  937. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  938. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  939. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  940. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  941. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  942. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  943. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  944. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  945. #define POSTING_READ(reg) (void)I915_READ(reg)
  946. #define POSTING_READ16(reg) (void)I915_READ16(reg)
  947. #define I915_VERBOSE 0
  948. #define BEGIN_LP_RING(n) do { \
  949. drm_i915_private_t *dev_priv = dev->dev_private; \
  950. if (I915_VERBOSE) \
  951. DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
  952. intel_ring_begin(dev, &dev_priv->render_ring, (n)); \
  953. } while (0)
  954. #define OUT_RING(x) do { \
  955. drm_i915_private_t *dev_priv = dev->dev_private; \
  956. if (I915_VERBOSE) \
  957. DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
  958. intel_ring_emit(dev, &dev_priv->render_ring, x); \
  959. } while (0)
  960. #define ADVANCE_LP_RING() do { \
  961. drm_i915_private_t *dev_priv = dev->dev_private; \
  962. if (I915_VERBOSE) \
  963. DRM_DEBUG("ADVANCE_LP_RING %x\n", \
  964. dev_priv->render_ring.tail); \
  965. intel_ring_advance(dev, &dev_priv->render_ring); \
  966. } while(0)
  967. /**
  968. * Reads a dword out of the status page, which is written to from the command
  969. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  970. * MI_STORE_DATA_IMM.
  971. *
  972. * The following dwords have a reserved meaning:
  973. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  974. * 0x04: ring 0 head pointer
  975. * 0x05: ring 1 head pointer (915-class)
  976. * 0x06: ring 2 head pointer (915-class)
  977. * 0x10-0x1b: Context status DWords (GM45)
  978. * 0x1f: Last written status offset. (GM45)
  979. *
  980. * The area from dword 0x20 to 0x3ff is available for driver usage.
  981. */
  982. #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
  983. (dev_priv->render_ring.status_page.page_addr))[reg])
  984. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  985. #define I915_GEM_HWS_INDEX 0x20
  986. #define I915_BREADCRUMB_INDEX 0x21
  987. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  988. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  989. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  990. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  991. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  992. #define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
  993. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  994. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  995. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  996. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  997. #define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
  998. #define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
  999. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1000. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1001. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1002. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1003. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1004. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1005. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1006. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1007. #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
  1008. #define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
  1009. #define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
  1010. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1011. #define IS_GEN3(dev) (IS_I915G(dev) || \
  1012. IS_I915GM(dev) || \
  1013. IS_I945G(dev) || \
  1014. IS_I945GM(dev) || \
  1015. IS_G33(dev) || \
  1016. IS_PINEVIEW(dev))
  1017. #define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
  1018. (dev)->pci_device == 0x2982 || \
  1019. (dev)->pci_device == 0x2992 || \
  1020. (dev)->pci_device == 0x29A2 || \
  1021. (dev)->pci_device == 0x2A02 || \
  1022. (dev)->pci_device == 0x2A12 || \
  1023. (dev)->pci_device == 0x2E02 || \
  1024. (dev)->pci_device == 0x2E12 || \
  1025. (dev)->pci_device == 0x2E22 || \
  1026. (dev)->pci_device == 0x2E32 || \
  1027. (dev)->pci_device == 0x2A42 || \
  1028. (dev)->pci_device == 0x2E42)
  1029. #define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
  1030. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1031. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1032. * rows, which changed the alignment requirements and fence programming.
  1033. */
  1034. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  1035. IS_I915GM(dev)))
  1036. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
  1037. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1038. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1039. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1040. #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
  1041. !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
  1042. !IS_GEN6(dev))
  1043. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1044. /* dsparb controlled by hw only */
  1045. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1046. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
  1047. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1048. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1049. #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
  1050. #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
  1051. IS_GEN6(dev))
  1052. #define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
  1053. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1054. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1055. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  1056. #endif