i915_dma.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. #include <linux/acpi.h>
  38. #include <linux/pnp.h>
  39. #include <linux/vga_switcheroo.h>
  40. #include <linux/slab.h>
  41. /**
  42. * Sets up the hardware status page for devices that need a physical address
  43. * in the register.
  44. */
  45. static int i915_init_phys_hws(struct drm_device *dev)
  46. {
  47. drm_i915_private_t *dev_priv = dev->dev_private;
  48. /* Program Hardware Status Page */
  49. dev_priv->status_page_dmah =
  50. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  51. if (!dev_priv->status_page_dmah) {
  52. DRM_ERROR("Can not allocate hardware status page\n");
  53. return -ENOMEM;
  54. }
  55. dev_priv->render_ring.status_page.page_addr
  56. = dev_priv->status_page_dmah->vaddr;
  57. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  58. memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
  59. if (IS_I965G(dev))
  60. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  61. 0xf0;
  62. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  63. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  64. return 0;
  65. }
  66. /**
  67. * Frees the hardware status page, whether it's a physical address or a virtual
  68. * address set up by the X Server.
  69. */
  70. static void i915_free_hws(struct drm_device *dev)
  71. {
  72. drm_i915_private_t *dev_priv = dev->dev_private;
  73. if (dev_priv->status_page_dmah) {
  74. drm_pci_free(dev, dev_priv->status_page_dmah);
  75. dev_priv->status_page_dmah = NULL;
  76. }
  77. if (dev_priv->render_ring.status_page.gfx_addr) {
  78. dev_priv->render_ring.status_page.gfx_addr = 0;
  79. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  80. }
  81. /* Need to rewrite hardware status page */
  82. I915_WRITE(HWS_PGA, 0x1ffff000);
  83. }
  84. void i915_kernel_lost_context(struct drm_device * dev)
  85. {
  86. drm_i915_private_t *dev_priv = dev->dev_private;
  87. struct drm_i915_master_private *master_priv;
  88. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  89. /*
  90. * We should never lose context on the ring with modesetting
  91. * as we don't expose it to userspace
  92. */
  93. if (drm_core_check_feature(dev, DRIVER_MODESET))
  94. return;
  95. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  96. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  97. ring->space = ring->head - (ring->tail + 8);
  98. if (ring->space < 0)
  99. ring->space += ring->size;
  100. if (!dev->primary->master)
  101. return;
  102. master_priv = dev->primary->master->driver_priv;
  103. if (ring->head == ring->tail && master_priv->sarea_priv)
  104. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  105. }
  106. static int i915_dma_cleanup(struct drm_device * dev)
  107. {
  108. drm_i915_private_t *dev_priv = dev->dev_private;
  109. /* Make sure interrupts are disabled here because the uninstall ioctl
  110. * may not have been called from userspace and after dev_private
  111. * is freed, it's too late.
  112. */
  113. if (dev->irq_enabled)
  114. drm_irq_uninstall(dev);
  115. mutex_lock(&dev->struct_mutex);
  116. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  117. if (HAS_BSD(dev))
  118. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  119. mutex_unlock(&dev->struct_mutex);
  120. /* Clear the HWS virtual address at teardown */
  121. if (I915_NEED_GFX_HWS(dev))
  122. i915_free_hws(dev);
  123. return 0;
  124. }
  125. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  126. {
  127. drm_i915_private_t *dev_priv = dev->dev_private;
  128. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  129. master_priv->sarea = drm_getsarea(dev);
  130. if (master_priv->sarea) {
  131. master_priv->sarea_priv = (drm_i915_sarea_t *)
  132. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  133. } else {
  134. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  135. }
  136. if (init->ring_size != 0) {
  137. if (dev_priv->render_ring.gem_object != NULL) {
  138. i915_dma_cleanup(dev);
  139. DRM_ERROR("Client tried to initialize ringbuffer in "
  140. "GEM mode\n");
  141. return -EINVAL;
  142. }
  143. dev_priv->render_ring.size = init->ring_size;
  144. dev_priv->render_ring.map.offset = init->ring_start;
  145. dev_priv->render_ring.map.size = init->ring_size;
  146. dev_priv->render_ring.map.type = 0;
  147. dev_priv->render_ring.map.flags = 0;
  148. dev_priv->render_ring.map.mtrr = 0;
  149. drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
  150. if (dev_priv->render_ring.map.handle == NULL) {
  151. i915_dma_cleanup(dev);
  152. DRM_ERROR("can not ioremap virtual address for"
  153. " ring buffer\n");
  154. return -ENOMEM;
  155. }
  156. }
  157. dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
  158. dev_priv->cpp = init->cpp;
  159. dev_priv->back_offset = init->back_offset;
  160. dev_priv->front_offset = init->front_offset;
  161. dev_priv->current_page = 0;
  162. if (master_priv->sarea_priv)
  163. master_priv->sarea_priv->pf_current_page = 0;
  164. /* Allow hardware batchbuffers unless told otherwise.
  165. */
  166. dev_priv->allow_batchbuffer = 1;
  167. return 0;
  168. }
  169. static int i915_dma_resume(struct drm_device * dev)
  170. {
  171. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  172. struct intel_ring_buffer *ring;
  173. DRM_DEBUG_DRIVER("%s\n", __func__);
  174. ring = &dev_priv->render_ring;
  175. if (ring->map.handle == NULL) {
  176. DRM_ERROR("can not ioremap virtual address for"
  177. " ring buffer\n");
  178. return -ENOMEM;
  179. }
  180. /* Program Hardware Status Page */
  181. if (!ring->status_page.page_addr) {
  182. DRM_ERROR("Can not find hardware status page\n");
  183. return -EINVAL;
  184. }
  185. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  186. ring->status_page.page_addr);
  187. if (ring->status_page.gfx_addr != 0)
  188. ring->setup_status_page(dev, ring);
  189. else
  190. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  191. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  192. return 0;
  193. }
  194. static int i915_dma_init(struct drm_device *dev, void *data,
  195. struct drm_file *file_priv)
  196. {
  197. drm_i915_init_t *init = data;
  198. int retcode = 0;
  199. switch (init->func) {
  200. case I915_INIT_DMA:
  201. retcode = i915_initialize(dev, init);
  202. break;
  203. case I915_CLEANUP_DMA:
  204. retcode = i915_dma_cleanup(dev);
  205. break;
  206. case I915_RESUME_DMA:
  207. retcode = i915_dma_resume(dev);
  208. break;
  209. default:
  210. retcode = -EINVAL;
  211. break;
  212. }
  213. return retcode;
  214. }
  215. /* Implement basically the same security restrictions as hardware does
  216. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  217. *
  218. * Most of the calculations below involve calculating the size of a
  219. * particular instruction. It's important to get the size right as
  220. * that tells us where the next instruction to check is. Any illegal
  221. * instruction detected will be given a size of zero, which is a
  222. * signal to abort the rest of the buffer.
  223. */
  224. static int do_validate_cmd(int cmd)
  225. {
  226. switch (((cmd >> 29) & 0x7)) {
  227. case 0x0:
  228. switch ((cmd >> 23) & 0x3f) {
  229. case 0x0:
  230. return 1; /* MI_NOOP */
  231. case 0x4:
  232. return 1; /* MI_FLUSH */
  233. default:
  234. return 0; /* disallow everything else */
  235. }
  236. break;
  237. case 0x1:
  238. return 0; /* reserved */
  239. case 0x2:
  240. return (cmd & 0xff) + 2; /* 2d commands */
  241. case 0x3:
  242. if (((cmd >> 24) & 0x1f) <= 0x18)
  243. return 1;
  244. switch ((cmd >> 24) & 0x1f) {
  245. case 0x1c:
  246. return 1;
  247. case 0x1d:
  248. switch ((cmd >> 16) & 0xff) {
  249. case 0x3:
  250. return (cmd & 0x1f) + 2;
  251. case 0x4:
  252. return (cmd & 0xf) + 2;
  253. default:
  254. return (cmd & 0xffff) + 2;
  255. }
  256. case 0x1e:
  257. if (cmd & (1 << 23))
  258. return (cmd & 0xffff) + 1;
  259. else
  260. return 1;
  261. case 0x1f:
  262. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  263. return (cmd & 0x1ffff) + 2;
  264. else if (cmd & (1 << 17)) /* indirect random */
  265. if ((cmd & 0xffff) == 0)
  266. return 0; /* unknown length, too hard */
  267. else
  268. return (((cmd & 0xffff) + 1) / 2) + 1;
  269. else
  270. return 2; /* indirect sequential */
  271. default:
  272. return 0;
  273. }
  274. default:
  275. return 0;
  276. }
  277. return 0;
  278. }
  279. static int validate_cmd(int cmd)
  280. {
  281. int ret = do_validate_cmd(cmd);
  282. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  283. return ret;
  284. }
  285. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  286. {
  287. drm_i915_private_t *dev_priv = dev->dev_private;
  288. int i;
  289. if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
  290. return -EINVAL;
  291. BEGIN_LP_RING((dwords+1)&~1);
  292. for (i = 0; i < dwords;) {
  293. int cmd, sz;
  294. cmd = buffer[i];
  295. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  296. return -EINVAL;
  297. OUT_RING(cmd);
  298. while (++i, --sz) {
  299. OUT_RING(buffer[i]);
  300. }
  301. }
  302. if (dwords & 1)
  303. OUT_RING(0);
  304. ADVANCE_LP_RING();
  305. return 0;
  306. }
  307. int
  308. i915_emit_box(struct drm_device *dev,
  309. struct drm_clip_rect *boxes,
  310. int i, int DR1, int DR4)
  311. {
  312. struct drm_clip_rect box = boxes[i];
  313. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  314. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  315. box.x1, box.y1, box.x2, box.y2);
  316. return -EINVAL;
  317. }
  318. if (IS_I965G(dev)) {
  319. BEGIN_LP_RING(4);
  320. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  321. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  322. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  323. OUT_RING(DR4);
  324. ADVANCE_LP_RING();
  325. } else {
  326. BEGIN_LP_RING(6);
  327. OUT_RING(GFX_OP_DRAWRECT_INFO);
  328. OUT_RING(DR1);
  329. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  330. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  331. OUT_RING(DR4);
  332. OUT_RING(0);
  333. ADVANCE_LP_RING();
  334. }
  335. return 0;
  336. }
  337. /* XXX: Emitting the counter should really be moved to part of the IRQ
  338. * emit. For now, do it in both places:
  339. */
  340. static void i915_emit_breadcrumb(struct drm_device *dev)
  341. {
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  344. dev_priv->counter++;
  345. if (dev_priv->counter > 0x7FFFFFFFUL)
  346. dev_priv->counter = 0;
  347. if (master_priv->sarea_priv)
  348. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  349. BEGIN_LP_RING(4);
  350. OUT_RING(MI_STORE_DWORD_INDEX);
  351. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  352. OUT_RING(dev_priv->counter);
  353. OUT_RING(0);
  354. ADVANCE_LP_RING();
  355. }
  356. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  357. drm_i915_cmdbuffer_t *cmd,
  358. struct drm_clip_rect *cliprects,
  359. void *cmdbuf)
  360. {
  361. int nbox = cmd->num_cliprects;
  362. int i = 0, count, ret;
  363. if (cmd->sz & 0x3) {
  364. DRM_ERROR("alignment");
  365. return -EINVAL;
  366. }
  367. i915_kernel_lost_context(dev);
  368. count = nbox ? nbox : 1;
  369. for (i = 0; i < count; i++) {
  370. if (i < nbox) {
  371. ret = i915_emit_box(dev, cliprects, i,
  372. cmd->DR1, cmd->DR4);
  373. if (ret)
  374. return ret;
  375. }
  376. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  377. if (ret)
  378. return ret;
  379. }
  380. i915_emit_breadcrumb(dev);
  381. return 0;
  382. }
  383. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  384. drm_i915_batchbuffer_t * batch,
  385. struct drm_clip_rect *cliprects)
  386. {
  387. int nbox = batch->num_cliprects;
  388. int i = 0, count;
  389. if ((batch->start | batch->used) & 0x7) {
  390. DRM_ERROR("alignment");
  391. return -EINVAL;
  392. }
  393. i915_kernel_lost_context(dev);
  394. count = nbox ? nbox : 1;
  395. for (i = 0; i < count; i++) {
  396. if (i < nbox) {
  397. int ret = i915_emit_box(dev, cliprects, i,
  398. batch->DR1, batch->DR4);
  399. if (ret)
  400. return ret;
  401. }
  402. if (!IS_I830(dev) && !IS_845G(dev)) {
  403. BEGIN_LP_RING(2);
  404. if (IS_I965G(dev)) {
  405. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  406. OUT_RING(batch->start);
  407. } else {
  408. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  409. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  410. }
  411. ADVANCE_LP_RING();
  412. } else {
  413. BEGIN_LP_RING(4);
  414. OUT_RING(MI_BATCH_BUFFER);
  415. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  416. OUT_RING(batch->start + batch->used - 4);
  417. OUT_RING(0);
  418. ADVANCE_LP_RING();
  419. }
  420. }
  421. i915_emit_breadcrumb(dev);
  422. return 0;
  423. }
  424. static int i915_dispatch_flip(struct drm_device * dev)
  425. {
  426. drm_i915_private_t *dev_priv = dev->dev_private;
  427. struct drm_i915_master_private *master_priv =
  428. dev->primary->master->driver_priv;
  429. if (!master_priv->sarea_priv)
  430. return -EINVAL;
  431. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  432. __func__,
  433. dev_priv->current_page,
  434. master_priv->sarea_priv->pf_current_page);
  435. i915_kernel_lost_context(dev);
  436. BEGIN_LP_RING(2);
  437. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  438. OUT_RING(0);
  439. ADVANCE_LP_RING();
  440. BEGIN_LP_RING(6);
  441. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  442. OUT_RING(0);
  443. if (dev_priv->current_page == 0) {
  444. OUT_RING(dev_priv->back_offset);
  445. dev_priv->current_page = 1;
  446. } else {
  447. OUT_RING(dev_priv->front_offset);
  448. dev_priv->current_page = 0;
  449. }
  450. OUT_RING(0);
  451. ADVANCE_LP_RING();
  452. BEGIN_LP_RING(2);
  453. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  454. OUT_RING(0);
  455. ADVANCE_LP_RING();
  456. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  457. BEGIN_LP_RING(4);
  458. OUT_RING(MI_STORE_DWORD_INDEX);
  459. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  460. OUT_RING(dev_priv->counter);
  461. OUT_RING(0);
  462. ADVANCE_LP_RING();
  463. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  464. return 0;
  465. }
  466. static int i915_quiescent(struct drm_device * dev)
  467. {
  468. drm_i915_private_t *dev_priv = dev->dev_private;
  469. i915_kernel_lost_context(dev);
  470. return intel_wait_ring_buffer(dev, &dev_priv->render_ring,
  471. dev_priv->render_ring.size - 8);
  472. }
  473. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  474. struct drm_file *file_priv)
  475. {
  476. int ret;
  477. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  478. mutex_lock(&dev->struct_mutex);
  479. ret = i915_quiescent(dev);
  480. mutex_unlock(&dev->struct_mutex);
  481. return ret;
  482. }
  483. static int i915_batchbuffer(struct drm_device *dev, void *data,
  484. struct drm_file *file_priv)
  485. {
  486. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  487. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  488. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  489. master_priv->sarea_priv;
  490. drm_i915_batchbuffer_t *batch = data;
  491. int ret;
  492. struct drm_clip_rect *cliprects = NULL;
  493. if (!dev_priv->allow_batchbuffer) {
  494. DRM_ERROR("Batchbuffer ioctl disabled\n");
  495. return -EINVAL;
  496. }
  497. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  498. batch->start, batch->used, batch->num_cliprects);
  499. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  500. if (batch->num_cliprects < 0)
  501. return -EINVAL;
  502. if (batch->num_cliprects) {
  503. cliprects = kcalloc(batch->num_cliprects,
  504. sizeof(struct drm_clip_rect),
  505. GFP_KERNEL);
  506. if (cliprects == NULL)
  507. return -ENOMEM;
  508. ret = copy_from_user(cliprects, batch->cliprects,
  509. batch->num_cliprects *
  510. sizeof(struct drm_clip_rect));
  511. if (ret != 0)
  512. goto fail_free;
  513. }
  514. mutex_lock(&dev->struct_mutex);
  515. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  516. mutex_unlock(&dev->struct_mutex);
  517. if (sarea_priv)
  518. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  519. fail_free:
  520. kfree(cliprects);
  521. return ret;
  522. }
  523. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  524. struct drm_file *file_priv)
  525. {
  526. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  527. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  528. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  529. master_priv->sarea_priv;
  530. drm_i915_cmdbuffer_t *cmdbuf = data;
  531. struct drm_clip_rect *cliprects = NULL;
  532. void *batch_data;
  533. int ret;
  534. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  535. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  536. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  537. if (cmdbuf->num_cliprects < 0)
  538. return -EINVAL;
  539. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  540. if (batch_data == NULL)
  541. return -ENOMEM;
  542. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  543. if (ret != 0)
  544. goto fail_batch_free;
  545. if (cmdbuf->num_cliprects) {
  546. cliprects = kcalloc(cmdbuf->num_cliprects,
  547. sizeof(struct drm_clip_rect), GFP_KERNEL);
  548. if (cliprects == NULL) {
  549. ret = -ENOMEM;
  550. goto fail_batch_free;
  551. }
  552. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  553. cmdbuf->num_cliprects *
  554. sizeof(struct drm_clip_rect));
  555. if (ret != 0)
  556. goto fail_clip_free;
  557. }
  558. mutex_lock(&dev->struct_mutex);
  559. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  560. mutex_unlock(&dev->struct_mutex);
  561. if (ret) {
  562. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  563. goto fail_clip_free;
  564. }
  565. if (sarea_priv)
  566. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  567. fail_clip_free:
  568. kfree(cliprects);
  569. fail_batch_free:
  570. kfree(batch_data);
  571. return ret;
  572. }
  573. static int i915_flip_bufs(struct drm_device *dev, void *data,
  574. struct drm_file *file_priv)
  575. {
  576. int ret;
  577. DRM_DEBUG_DRIVER("%s\n", __func__);
  578. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  579. mutex_lock(&dev->struct_mutex);
  580. ret = i915_dispatch_flip(dev);
  581. mutex_unlock(&dev->struct_mutex);
  582. return ret;
  583. }
  584. static int i915_getparam(struct drm_device *dev, void *data,
  585. struct drm_file *file_priv)
  586. {
  587. drm_i915_private_t *dev_priv = dev->dev_private;
  588. drm_i915_getparam_t *param = data;
  589. int value;
  590. if (!dev_priv) {
  591. DRM_ERROR("called with no initialization\n");
  592. return -EINVAL;
  593. }
  594. switch (param->param) {
  595. case I915_PARAM_IRQ_ACTIVE:
  596. value = dev->pdev->irq ? 1 : 0;
  597. break;
  598. case I915_PARAM_ALLOW_BATCHBUFFER:
  599. value = dev_priv->allow_batchbuffer ? 1 : 0;
  600. break;
  601. case I915_PARAM_LAST_DISPATCH:
  602. value = READ_BREADCRUMB(dev_priv);
  603. break;
  604. case I915_PARAM_CHIPSET_ID:
  605. value = dev->pci_device;
  606. break;
  607. case I915_PARAM_HAS_GEM:
  608. value = dev_priv->has_gem;
  609. break;
  610. case I915_PARAM_NUM_FENCES_AVAIL:
  611. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  612. break;
  613. case I915_PARAM_HAS_OVERLAY:
  614. value = dev_priv->overlay ? 1 : 0;
  615. break;
  616. case I915_PARAM_HAS_PAGEFLIPPING:
  617. value = 1;
  618. break;
  619. case I915_PARAM_HAS_EXECBUF2:
  620. /* depends on GEM */
  621. value = dev_priv->has_gem;
  622. break;
  623. case I915_PARAM_HAS_BSD:
  624. value = HAS_BSD(dev);
  625. break;
  626. default:
  627. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  628. param->param);
  629. return -EINVAL;
  630. }
  631. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  632. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  633. return -EFAULT;
  634. }
  635. return 0;
  636. }
  637. static int i915_setparam(struct drm_device *dev, void *data,
  638. struct drm_file *file_priv)
  639. {
  640. drm_i915_private_t *dev_priv = dev->dev_private;
  641. drm_i915_setparam_t *param = data;
  642. if (!dev_priv) {
  643. DRM_ERROR("called with no initialization\n");
  644. return -EINVAL;
  645. }
  646. switch (param->param) {
  647. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  648. break;
  649. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  650. dev_priv->tex_lru_log_granularity = param->value;
  651. break;
  652. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  653. dev_priv->allow_batchbuffer = param->value;
  654. break;
  655. case I915_SETPARAM_NUM_USED_FENCES:
  656. if (param->value > dev_priv->num_fence_regs ||
  657. param->value < 0)
  658. return -EINVAL;
  659. /* Userspace can use first N regs */
  660. dev_priv->fence_reg_start = param->value;
  661. break;
  662. default:
  663. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  664. param->param);
  665. return -EINVAL;
  666. }
  667. return 0;
  668. }
  669. static int i915_set_status_page(struct drm_device *dev, void *data,
  670. struct drm_file *file_priv)
  671. {
  672. drm_i915_private_t *dev_priv = dev->dev_private;
  673. drm_i915_hws_addr_t *hws = data;
  674. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  675. if (!I915_NEED_GFX_HWS(dev))
  676. return -EINVAL;
  677. if (!dev_priv) {
  678. DRM_ERROR("called with no initialization\n");
  679. return -EINVAL;
  680. }
  681. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  682. WARN(1, "tried to set status page when mode setting active\n");
  683. return 0;
  684. }
  685. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  686. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  687. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  688. dev_priv->hws_map.size = 4*1024;
  689. dev_priv->hws_map.type = 0;
  690. dev_priv->hws_map.flags = 0;
  691. dev_priv->hws_map.mtrr = 0;
  692. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  693. if (dev_priv->hws_map.handle == NULL) {
  694. i915_dma_cleanup(dev);
  695. ring->status_page.gfx_addr = 0;
  696. DRM_ERROR("can not ioremap virtual address for"
  697. " G33 hw status page\n");
  698. return -ENOMEM;
  699. }
  700. ring->status_page.page_addr = dev_priv->hws_map.handle;
  701. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  702. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  703. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  704. ring->status_page.gfx_addr);
  705. DRM_DEBUG_DRIVER("load hws at %p\n",
  706. ring->status_page.page_addr);
  707. return 0;
  708. }
  709. static int i915_get_bridge_dev(struct drm_device *dev)
  710. {
  711. struct drm_i915_private *dev_priv = dev->dev_private;
  712. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  713. if (!dev_priv->bridge_dev) {
  714. DRM_ERROR("bridge device not found\n");
  715. return -1;
  716. }
  717. return 0;
  718. }
  719. #define MCHBAR_I915 0x44
  720. #define MCHBAR_I965 0x48
  721. #define MCHBAR_SIZE (4*4096)
  722. #define DEVEN_REG 0x54
  723. #define DEVEN_MCHBAR_EN (1 << 28)
  724. /* Allocate space for the MCH regs if needed, return nonzero on error */
  725. static int
  726. intel_alloc_mchbar_resource(struct drm_device *dev)
  727. {
  728. drm_i915_private_t *dev_priv = dev->dev_private;
  729. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  730. u32 temp_lo, temp_hi = 0;
  731. u64 mchbar_addr;
  732. int ret = 0;
  733. if (IS_I965G(dev))
  734. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  735. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  736. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  737. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  738. #ifdef CONFIG_PNP
  739. if (mchbar_addr &&
  740. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  741. ret = 0;
  742. goto out;
  743. }
  744. #endif
  745. /* Get some space for it */
  746. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  747. MCHBAR_SIZE, MCHBAR_SIZE,
  748. PCIBIOS_MIN_MEM,
  749. 0, pcibios_align_resource,
  750. dev_priv->bridge_dev);
  751. if (ret) {
  752. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  753. dev_priv->mch_res.start = 0;
  754. goto out;
  755. }
  756. if (IS_I965G(dev))
  757. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  758. upper_32_bits(dev_priv->mch_res.start));
  759. pci_write_config_dword(dev_priv->bridge_dev, reg,
  760. lower_32_bits(dev_priv->mch_res.start));
  761. out:
  762. return ret;
  763. }
  764. /* Setup MCHBAR if possible, return true if we should disable it again */
  765. static void
  766. intel_setup_mchbar(struct drm_device *dev)
  767. {
  768. drm_i915_private_t *dev_priv = dev->dev_private;
  769. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  770. u32 temp;
  771. bool enabled;
  772. dev_priv->mchbar_need_disable = false;
  773. if (IS_I915G(dev) || IS_I915GM(dev)) {
  774. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  775. enabled = !!(temp & DEVEN_MCHBAR_EN);
  776. } else {
  777. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  778. enabled = temp & 1;
  779. }
  780. /* If it's already enabled, don't have to do anything */
  781. if (enabled)
  782. return;
  783. if (intel_alloc_mchbar_resource(dev))
  784. return;
  785. dev_priv->mchbar_need_disable = true;
  786. /* Space is allocated or reserved, so enable it. */
  787. if (IS_I915G(dev) || IS_I915GM(dev)) {
  788. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  789. temp | DEVEN_MCHBAR_EN);
  790. } else {
  791. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  792. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  793. }
  794. }
  795. static void
  796. intel_teardown_mchbar(struct drm_device *dev)
  797. {
  798. drm_i915_private_t *dev_priv = dev->dev_private;
  799. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  800. u32 temp;
  801. if (dev_priv->mchbar_need_disable) {
  802. if (IS_I915G(dev) || IS_I915GM(dev)) {
  803. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  804. temp &= ~DEVEN_MCHBAR_EN;
  805. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  806. } else {
  807. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  808. temp &= ~1;
  809. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  810. }
  811. }
  812. if (dev_priv->mch_res.start)
  813. release_resource(&dev_priv->mch_res);
  814. }
  815. /**
  816. * i915_probe_agp - get AGP bootup configuration
  817. * @pdev: PCI device
  818. * @aperture_size: returns AGP aperture configured size
  819. * @preallocated_size: returns size of BIOS preallocated AGP space
  820. *
  821. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  822. * some RAM for the framebuffer at early boot. This code figures out
  823. * how much was set aside so we can use it for our own purposes.
  824. */
  825. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  826. uint32_t *preallocated_size,
  827. uint32_t *start)
  828. {
  829. struct drm_i915_private *dev_priv = dev->dev_private;
  830. u16 tmp = 0;
  831. unsigned long overhead;
  832. unsigned long stolen;
  833. /* Get the fb aperture size and "stolen" memory amount. */
  834. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  835. *aperture_size = 1024 * 1024;
  836. *preallocated_size = 1024 * 1024;
  837. switch (dev->pdev->device) {
  838. case PCI_DEVICE_ID_INTEL_82830_CGC:
  839. case PCI_DEVICE_ID_INTEL_82845G_IG:
  840. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  841. case PCI_DEVICE_ID_INTEL_82865_IG:
  842. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  843. *aperture_size *= 64;
  844. else
  845. *aperture_size *= 128;
  846. break;
  847. default:
  848. /* 9xx supports large sizes, just look at the length */
  849. *aperture_size = pci_resource_len(dev->pdev, 2);
  850. break;
  851. }
  852. /*
  853. * Some of the preallocated space is taken by the GTT
  854. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  855. */
  856. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  857. overhead = 4096;
  858. else
  859. overhead = (*aperture_size / 1024) + 4096;
  860. if (IS_GEN6(dev)) {
  861. /* SNB has memory control reg at 0x50.w */
  862. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
  863. switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
  864. case INTEL_855_GMCH_GMS_DISABLED:
  865. DRM_ERROR("video memory is disabled\n");
  866. return -1;
  867. case SNB_GMCH_GMS_STOLEN_32M:
  868. stolen = 32 * 1024 * 1024;
  869. break;
  870. case SNB_GMCH_GMS_STOLEN_64M:
  871. stolen = 64 * 1024 * 1024;
  872. break;
  873. case SNB_GMCH_GMS_STOLEN_96M:
  874. stolen = 96 * 1024 * 1024;
  875. break;
  876. case SNB_GMCH_GMS_STOLEN_128M:
  877. stolen = 128 * 1024 * 1024;
  878. break;
  879. case SNB_GMCH_GMS_STOLEN_160M:
  880. stolen = 160 * 1024 * 1024;
  881. break;
  882. case SNB_GMCH_GMS_STOLEN_192M:
  883. stolen = 192 * 1024 * 1024;
  884. break;
  885. case SNB_GMCH_GMS_STOLEN_224M:
  886. stolen = 224 * 1024 * 1024;
  887. break;
  888. case SNB_GMCH_GMS_STOLEN_256M:
  889. stolen = 256 * 1024 * 1024;
  890. break;
  891. case SNB_GMCH_GMS_STOLEN_288M:
  892. stolen = 288 * 1024 * 1024;
  893. break;
  894. case SNB_GMCH_GMS_STOLEN_320M:
  895. stolen = 320 * 1024 * 1024;
  896. break;
  897. case SNB_GMCH_GMS_STOLEN_352M:
  898. stolen = 352 * 1024 * 1024;
  899. break;
  900. case SNB_GMCH_GMS_STOLEN_384M:
  901. stolen = 384 * 1024 * 1024;
  902. break;
  903. case SNB_GMCH_GMS_STOLEN_416M:
  904. stolen = 416 * 1024 * 1024;
  905. break;
  906. case SNB_GMCH_GMS_STOLEN_448M:
  907. stolen = 448 * 1024 * 1024;
  908. break;
  909. case SNB_GMCH_GMS_STOLEN_480M:
  910. stolen = 480 * 1024 * 1024;
  911. break;
  912. case SNB_GMCH_GMS_STOLEN_512M:
  913. stolen = 512 * 1024 * 1024;
  914. break;
  915. default:
  916. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  917. tmp & SNB_GMCH_GMS_STOLEN_MASK);
  918. return -1;
  919. }
  920. } else {
  921. switch (tmp & INTEL_GMCH_GMS_MASK) {
  922. case INTEL_855_GMCH_GMS_DISABLED:
  923. DRM_ERROR("video memory is disabled\n");
  924. return -1;
  925. case INTEL_855_GMCH_GMS_STOLEN_1M:
  926. stolen = 1 * 1024 * 1024;
  927. break;
  928. case INTEL_855_GMCH_GMS_STOLEN_4M:
  929. stolen = 4 * 1024 * 1024;
  930. break;
  931. case INTEL_855_GMCH_GMS_STOLEN_8M:
  932. stolen = 8 * 1024 * 1024;
  933. break;
  934. case INTEL_855_GMCH_GMS_STOLEN_16M:
  935. stolen = 16 * 1024 * 1024;
  936. break;
  937. case INTEL_855_GMCH_GMS_STOLEN_32M:
  938. stolen = 32 * 1024 * 1024;
  939. break;
  940. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  941. stolen = 48 * 1024 * 1024;
  942. break;
  943. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  944. stolen = 64 * 1024 * 1024;
  945. break;
  946. case INTEL_GMCH_GMS_STOLEN_128M:
  947. stolen = 128 * 1024 * 1024;
  948. break;
  949. case INTEL_GMCH_GMS_STOLEN_256M:
  950. stolen = 256 * 1024 * 1024;
  951. break;
  952. case INTEL_GMCH_GMS_STOLEN_96M:
  953. stolen = 96 * 1024 * 1024;
  954. break;
  955. case INTEL_GMCH_GMS_STOLEN_160M:
  956. stolen = 160 * 1024 * 1024;
  957. break;
  958. case INTEL_GMCH_GMS_STOLEN_224M:
  959. stolen = 224 * 1024 * 1024;
  960. break;
  961. case INTEL_GMCH_GMS_STOLEN_352M:
  962. stolen = 352 * 1024 * 1024;
  963. break;
  964. default:
  965. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  966. tmp & INTEL_GMCH_GMS_MASK);
  967. return -1;
  968. }
  969. }
  970. *preallocated_size = stolen - overhead;
  971. *start = overhead;
  972. return 0;
  973. }
  974. #define PTE_ADDRESS_MASK 0xfffff000
  975. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  976. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  977. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  978. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  979. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  980. #define PTE_VALID (1 << 0)
  981. /**
  982. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  983. * @dev: drm device
  984. * @gtt_addr: address to translate
  985. *
  986. * Some chip functions require allocations from stolen space but need the
  987. * physical address of the memory in question. We use this routine
  988. * to get a physical address suitable for register programming from a given
  989. * GTT address.
  990. */
  991. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  992. unsigned long gtt_addr)
  993. {
  994. unsigned long *gtt;
  995. unsigned long entry, phys;
  996. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  997. int gtt_offset, gtt_size;
  998. if (IS_I965G(dev)) {
  999. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1000. gtt_offset = 2*1024*1024;
  1001. gtt_size = 2*1024*1024;
  1002. } else {
  1003. gtt_offset = 512*1024;
  1004. gtt_size = 512*1024;
  1005. }
  1006. } else {
  1007. gtt_bar = 3;
  1008. gtt_offset = 0;
  1009. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1010. }
  1011. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1012. gtt_size);
  1013. if (!gtt) {
  1014. DRM_ERROR("ioremap of GTT failed\n");
  1015. return 0;
  1016. }
  1017. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1018. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1019. /* Mask out these reserved bits on this hardware. */
  1020. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1021. IS_I945G(dev) || IS_I945GM(dev)) {
  1022. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1023. }
  1024. /* If it's not a mapping type we know, then bail. */
  1025. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1026. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1027. iounmap(gtt);
  1028. return 0;
  1029. }
  1030. if (!(entry & PTE_VALID)) {
  1031. DRM_ERROR("bad GTT entry in stolen space\n");
  1032. iounmap(gtt);
  1033. return 0;
  1034. }
  1035. iounmap(gtt);
  1036. phys =(entry & PTE_ADDRESS_MASK) |
  1037. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1038. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1039. return phys;
  1040. }
  1041. static void i915_warn_stolen(struct drm_device *dev)
  1042. {
  1043. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1044. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1045. }
  1046. static void i915_setup_compression(struct drm_device *dev, int size)
  1047. {
  1048. struct drm_i915_private *dev_priv = dev->dev_private;
  1049. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  1050. unsigned long cfb_base;
  1051. unsigned long ll_base = 0;
  1052. /* Leave 1M for line length buffer & misc. */
  1053. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1054. if (!compressed_fb) {
  1055. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1056. i915_warn_stolen(dev);
  1057. return;
  1058. }
  1059. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1060. if (!compressed_fb) {
  1061. i915_warn_stolen(dev);
  1062. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1063. return;
  1064. }
  1065. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1066. if (!cfb_base) {
  1067. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1068. drm_mm_put_block(compressed_fb);
  1069. }
  1070. if (!IS_GM45(dev)) {
  1071. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1072. 4096, 0);
  1073. if (!compressed_llb) {
  1074. i915_warn_stolen(dev);
  1075. return;
  1076. }
  1077. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1078. if (!compressed_llb) {
  1079. i915_warn_stolen(dev);
  1080. return;
  1081. }
  1082. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1083. if (!ll_base) {
  1084. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1085. drm_mm_put_block(compressed_fb);
  1086. drm_mm_put_block(compressed_llb);
  1087. }
  1088. }
  1089. dev_priv->cfb_size = size;
  1090. intel_disable_fbc(dev);
  1091. dev_priv->compressed_fb = compressed_fb;
  1092. if (IS_GM45(dev)) {
  1093. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1094. } else {
  1095. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1096. I915_WRITE(FBC_LL_BASE, ll_base);
  1097. dev_priv->compressed_llb = compressed_llb;
  1098. }
  1099. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1100. ll_base, size >> 20);
  1101. }
  1102. static void i915_cleanup_compression(struct drm_device *dev)
  1103. {
  1104. struct drm_i915_private *dev_priv = dev->dev_private;
  1105. drm_mm_put_block(dev_priv->compressed_fb);
  1106. if (dev_priv->compressed_llb)
  1107. drm_mm_put_block(dev_priv->compressed_llb);
  1108. }
  1109. /* true = enable decode, false = disable decoder */
  1110. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1111. {
  1112. struct drm_device *dev = cookie;
  1113. intel_modeset_vga_set_state(dev, state);
  1114. if (state)
  1115. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1116. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1117. else
  1118. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1119. }
  1120. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1121. {
  1122. struct drm_device *dev = pci_get_drvdata(pdev);
  1123. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1124. if (state == VGA_SWITCHEROO_ON) {
  1125. printk(KERN_INFO "i915: switched on\n");
  1126. /* i915 resume handler doesn't set to D0 */
  1127. pci_set_power_state(dev->pdev, PCI_D0);
  1128. i915_resume(dev);
  1129. drm_kms_helper_poll_enable(dev);
  1130. } else {
  1131. printk(KERN_ERR "i915: switched off\n");
  1132. drm_kms_helper_poll_disable(dev);
  1133. i915_suspend(dev, pmm);
  1134. }
  1135. }
  1136. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1137. {
  1138. struct drm_device *dev = pci_get_drvdata(pdev);
  1139. bool can_switch;
  1140. spin_lock(&dev->count_lock);
  1141. can_switch = (dev->open_count == 0);
  1142. spin_unlock(&dev->count_lock);
  1143. return can_switch;
  1144. }
  1145. static int i915_load_modeset_init(struct drm_device *dev,
  1146. unsigned long prealloc_start,
  1147. unsigned long prealloc_size,
  1148. unsigned long agp_size)
  1149. {
  1150. struct drm_i915_private *dev_priv = dev->dev_private;
  1151. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1152. int ret = 0;
  1153. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1154. 0xff000000;
  1155. /* Basic memrange allocator for stolen space (aka vram) */
  1156. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1157. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1158. /* We're off and running w/KMS */
  1159. dev_priv->mm.suspended = 0;
  1160. /* Let GEM Manage from end of prealloc space to end of aperture.
  1161. *
  1162. * However, leave one page at the end still bound to the scratch page.
  1163. * There are a number of places where the hardware apparently
  1164. * prefetches past the end of the object, and we've seen multiple
  1165. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1166. * at the last page of the aperture. One page should be enough to
  1167. * keep any prefetching inside of the aperture.
  1168. */
  1169. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1170. mutex_lock(&dev->struct_mutex);
  1171. ret = i915_gem_init_ringbuffer(dev);
  1172. mutex_unlock(&dev->struct_mutex);
  1173. if (ret)
  1174. goto out;
  1175. /* Try to set up FBC with a reasonable compressed buffer size */
  1176. if (I915_HAS_FBC(dev) && i915_powersave) {
  1177. int cfb_size;
  1178. /* Try to get an 8M buffer... */
  1179. if (prealloc_size > (9*1024*1024))
  1180. cfb_size = 8*1024*1024;
  1181. else /* fall back to 7/8 of the stolen space */
  1182. cfb_size = prealloc_size * 7 / 8;
  1183. i915_setup_compression(dev, cfb_size);
  1184. }
  1185. /* Allow hardware batchbuffers unless told otherwise.
  1186. */
  1187. dev_priv->allow_batchbuffer = 1;
  1188. ret = intel_init_bios(dev);
  1189. if (ret)
  1190. DRM_INFO("failed to find VBIOS tables\n");
  1191. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1192. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1193. if (ret)
  1194. goto cleanup_ringbuffer;
  1195. ret = vga_switcheroo_register_client(dev->pdev,
  1196. i915_switcheroo_set_state,
  1197. i915_switcheroo_can_switch);
  1198. if (ret)
  1199. goto cleanup_vga_client;
  1200. /* IIR "flip pending" bit means done if this bit is set */
  1201. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1202. dev_priv->flip_pending_is_done = true;
  1203. intel_modeset_init(dev);
  1204. ret = drm_irq_install(dev);
  1205. if (ret)
  1206. goto cleanup_vga_switcheroo;
  1207. /* Always safe in the mode setting case. */
  1208. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1209. dev->vblank_disable_allowed = 1;
  1210. /*
  1211. * Initialize the hardware status page IRQ location.
  1212. */
  1213. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1214. ret = intel_fbdev_init(dev);
  1215. if (ret)
  1216. goto cleanup_irq;
  1217. drm_kms_helper_poll_init(dev);
  1218. return 0;
  1219. cleanup_irq:
  1220. drm_irq_uninstall(dev);
  1221. cleanup_vga_switcheroo:
  1222. vga_switcheroo_unregister_client(dev->pdev);
  1223. cleanup_vga_client:
  1224. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1225. cleanup_ringbuffer:
  1226. mutex_lock(&dev->struct_mutex);
  1227. i915_gem_cleanup_ringbuffer(dev);
  1228. mutex_unlock(&dev->struct_mutex);
  1229. out:
  1230. return ret;
  1231. }
  1232. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1233. {
  1234. struct drm_i915_master_private *master_priv;
  1235. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1236. if (!master_priv)
  1237. return -ENOMEM;
  1238. master->driver_priv = master_priv;
  1239. return 0;
  1240. }
  1241. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1242. {
  1243. struct drm_i915_master_private *master_priv = master->driver_priv;
  1244. if (!master_priv)
  1245. return;
  1246. kfree(master_priv);
  1247. master->driver_priv = NULL;
  1248. }
  1249. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1250. {
  1251. drm_i915_private_t *dev_priv = dev->dev_private;
  1252. u32 tmp;
  1253. tmp = I915_READ(CLKCFG);
  1254. switch (tmp & CLKCFG_FSB_MASK) {
  1255. case CLKCFG_FSB_533:
  1256. dev_priv->fsb_freq = 533; /* 133*4 */
  1257. break;
  1258. case CLKCFG_FSB_800:
  1259. dev_priv->fsb_freq = 800; /* 200*4 */
  1260. break;
  1261. case CLKCFG_FSB_667:
  1262. dev_priv->fsb_freq = 667; /* 167*4 */
  1263. break;
  1264. case CLKCFG_FSB_400:
  1265. dev_priv->fsb_freq = 400; /* 100*4 */
  1266. break;
  1267. }
  1268. switch (tmp & CLKCFG_MEM_MASK) {
  1269. case CLKCFG_MEM_533:
  1270. dev_priv->mem_freq = 533;
  1271. break;
  1272. case CLKCFG_MEM_667:
  1273. dev_priv->mem_freq = 667;
  1274. break;
  1275. case CLKCFG_MEM_800:
  1276. dev_priv->mem_freq = 800;
  1277. break;
  1278. }
  1279. /* detect pineview DDR3 setting */
  1280. tmp = I915_READ(CSHRDDR3CTL);
  1281. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1282. }
  1283. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1284. {
  1285. drm_i915_private_t *dev_priv = dev->dev_private;
  1286. u16 ddrpll, csipll;
  1287. ddrpll = I915_READ16(DDRMPLL1);
  1288. csipll = I915_READ16(CSIPLL0);
  1289. switch (ddrpll & 0xff) {
  1290. case 0xc:
  1291. dev_priv->mem_freq = 800;
  1292. break;
  1293. case 0x10:
  1294. dev_priv->mem_freq = 1066;
  1295. break;
  1296. case 0x14:
  1297. dev_priv->mem_freq = 1333;
  1298. break;
  1299. case 0x18:
  1300. dev_priv->mem_freq = 1600;
  1301. break;
  1302. default:
  1303. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1304. ddrpll & 0xff);
  1305. dev_priv->mem_freq = 0;
  1306. break;
  1307. }
  1308. dev_priv->r_t = dev_priv->mem_freq;
  1309. switch (csipll & 0x3ff) {
  1310. case 0x00c:
  1311. dev_priv->fsb_freq = 3200;
  1312. break;
  1313. case 0x00e:
  1314. dev_priv->fsb_freq = 3733;
  1315. break;
  1316. case 0x010:
  1317. dev_priv->fsb_freq = 4266;
  1318. break;
  1319. case 0x012:
  1320. dev_priv->fsb_freq = 4800;
  1321. break;
  1322. case 0x014:
  1323. dev_priv->fsb_freq = 5333;
  1324. break;
  1325. case 0x016:
  1326. dev_priv->fsb_freq = 5866;
  1327. break;
  1328. case 0x018:
  1329. dev_priv->fsb_freq = 6400;
  1330. break;
  1331. default:
  1332. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1333. csipll & 0x3ff);
  1334. dev_priv->fsb_freq = 0;
  1335. break;
  1336. }
  1337. if (dev_priv->fsb_freq == 3200) {
  1338. dev_priv->c_m = 0;
  1339. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1340. dev_priv->c_m = 1;
  1341. } else {
  1342. dev_priv->c_m = 2;
  1343. }
  1344. }
  1345. struct v_table {
  1346. u8 vid;
  1347. unsigned long vd; /* in .1 mil */
  1348. unsigned long vm; /* in .1 mil */
  1349. u8 pvid;
  1350. };
  1351. static struct v_table v_table[] = {
  1352. { 0, 16125, 15000, 0x7f, },
  1353. { 1, 16000, 14875, 0x7e, },
  1354. { 2, 15875, 14750, 0x7d, },
  1355. { 3, 15750, 14625, 0x7c, },
  1356. { 4, 15625, 14500, 0x7b, },
  1357. { 5, 15500, 14375, 0x7a, },
  1358. { 6, 15375, 14250, 0x79, },
  1359. { 7, 15250, 14125, 0x78, },
  1360. { 8, 15125, 14000, 0x77, },
  1361. { 9, 15000, 13875, 0x76, },
  1362. { 10, 14875, 13750, 0x75, },
  1363. { 11, 14750, 13625, 0x74, },
  1364. { 12, 14625, 13500, 0x73, },
  1365. { 13, 14500, 13375, 0x72, },
  1366. { 14, 14375, 13250, 0x71, },
  1367. { 15, 14250, 13125, 0x70, },
  1368. { 16, 14125, 13000, 0x6f, },
  1369. { 17, 14000, 12875, 0x6e, },
  1370. { 18, 13875, 12750, 0x6d, },
  1371. { 19, 13750, 12625, 0x6c, },
  1372. { 20, 13625, 12500, 0x6b, },
  1373. { 21, 13500, 12375, 0x6a, },
  1374. { 22, 13375, 12250, 0x69, },
  1375. { 23, 13250, 12125, 0x68, },
  1376. { 24, 13125, 12000, 0x67, },
  1377. { 25, 13000, 11875, 0x66, },
  1378. { 26, 12875, 11750, 0x65, },
  1379. { 27, 12750, 11625, 0x64, },
  1380. { 28, 12625, 11500, 0x63, },
  1381. { 29, 12500, 11375, 0x62, },
  1382. { 30, 12375, 11250, 0x61, },
  1383. { 31, 12250, 11125, 0x60, },
  1384. { 32, 12125, 11000, 0x5f, },
  1385. { 33, 12000, 10875, 0x5e, },
  1386. { 34, 11875, 10750, 0x5d, },
  1387. { 35, 11750, 10625, 0x5c, },
  1388. { 36, 11625, 10500, 0x5b, },
  1389. { 37, 11500, 10375, 0x5a, },
  1390. { 38, 11375, 10250, 0x59, },
  1391. { 39, 11250, 10125, 0x58, },
  1392. { 40, 11125, 10000, 0x57, },
  1393. { 41, 11000, 9875, 0x56, },
  1394. { 42, 10875, 9750, 0x55, },
  1395. { 43, 10750, 9625, 0x54, },
  1396. { 44, 10625, 9500, 0x53, },
  1397. { 45, 10500, 9375, 0x52, },
  1398. { 46, 10375, 9250, 0x51, },
  1399. { 47, 10250, 9125, 0x50, },
  1400. { 48, 10125, 9000, 0x4f, },
  1401. { 49, 10000, 8875, 0x4e, },
  1402. { 50, 9875, 8750, 0x4d, },
  1403. { 51, 9750, 8625, 0x4c, },
  1404. { 52, 9625, 8500, 0x4b, },
  1405. { 53, 9500, 8375, 0x4a, },
  1406. { 54, 9375, 8250, 0x49, },
  1407. { 55, 9250, 8125, 0x48, },
  1408. { 56, 9125, 8000, 0x47, },
  1409. { 57, 9000, 7875, 0x46, },
  1410. { 58, 8875, 7750, 0x45, },
  1411. { 59, 8750, 7625, 0x44, },
  1412. { 60, 8625, 7500, 0x43, },
  1413. { 61, 8500, 7375, 0x42, },
  1414. { 62, 8375, 7250, 0x41, },
  1415. { 63, 8250, 7125, 0x40, },
  1416. { 64, 8125, 7000, 0x3f, },
  1417. { 65, 8000, 6875, 0x3e, },
  1418. { 66, 7875, 6750, 0x3d, },
  1419. { 67, 7750, 6625, 0x3c, },
  1420. { 68, 7625, 6500, 0x3b, },
  1421. { 69, 7500, 6375, 0x3a, },
  1422. { 70, 7375, 6250, 0x39, },
  1423. { 71, 7250, 6125, 0x38, },
  1424. { 72, 7125, 6000, 0x37, },
  1425. { 73, 7000, 5875, 0x36, },
  1426. { 74, 6875, 5750, 0x35, },
  1427. { 75, 6750, 5625, 0x34, },
  1428. { 76, 6625, 5500, 0x33, },
  1429. { 77, 6500, 5375, 0x32, },
  1430. { 78, 6375, 5250, 0x31, },
  1431. { 79, 6250, 5125, 0x30, },
  1432. { 80, 6125, 5000, 0x2f, },
  1433. { 81, 6000, 4875, 0x2e, },
  1434. { 82, 5875, 4750, 0x2d, },
  1435. { 83, 5750, 4625, 0x2c, },
  1436. { 84, 5625, 4500, 0x2b, },
  1437. { 85, 5500, 4375, 0x2a, },
  1438. { 86, 5375, 4250, 0x29, },
  1439. { 87, 5250, 4125, 0x28, },
  1440. { 88, 5125, 4000, 0x27, },
  1441. { 89, 5000, 3875, 0x26, },
  1442. { 90, 4875, 3750, 0x25, },
  1443. { 91, 4750, 3625, 0x24, },
  1444. { 92, 4625, 3500, 0x23, },
  1445. { 93, 4500, 3375, 0x22, },
  1446. { 94, 4375, 3250, 0x21, },
  1447. { 95, 4250, 3125, 0x20, },
  1448. { 96, 4125, 3000, 0x1f, },
  1449. { 97, 4125, 3000, 0x1e, },
  1450. { 98, 4125, 3000, 0x1d, },
  1451. { 99, 4125, 3000, 0x1c, },
  1452. { 100, 4125, 3000, 0x1b, },
  1453. { 101, 4125, 3000, 0x1a, },
  1454. { 102, 4125, 3000, 0x19, },
  1455. { 103, 4125, 3000, 0x18, },
  1456. { 104, 4125, 3000, 0x17, },
  1457. { 105, 4125, 3000, 0x16, },
  1458. { 106, 4125, 3000, 0x15, },
  1459. { 107, 4125, 3000, 0x14, },
  1460. { 108, 4125, 3000, 0x13, },
  1461. { 109, 4125, 3000, 0x12, },
  1462. { 110, 4125, 3000, 0x11, },
  1463. { 111, 4125, 3000, 0x10, },
  1464. { 112, 4125, 3000, 0x0f, },
  1465. { 113, 4125, 3000, 0x0e, },
  1466. { 114, 4125, 3000, 0x0d, },
  1467. { 115, 4125, 3000, 0x0c, },
  1468. { 116, 4125, 3000, 0x0b, },
  1469. { 117, 4125, 3000, 0x0a, },
  1470. { 118, 4125, 3000, 0x09, },
  1471. { 119, 4125, 3000, 0x08, },
  1472. { 120, 1125, 0, 0x07, },
  1473. { 121, 1000, 0, 0x06, },
  1474. { 122, 875, 0, 0x05, },
  1475. { 123, 750, 0, 0x04, },
  1476. { 124, 625, 0, 0x03, },
  1477. { 125, 500, 0, 0x02, },
  1478. { 126, 375, 0, 0x01, },
  1479. { 127, 0, 0, 0x00, },
  1480. };
  1481. struct cparams {
  1482. int i;
  1483. int t;
  1484. int m;
  1485. int c;
  1486. };
  1487. static struct cparams cparams[] = {
  1488. { 1, 1333, 301, 28664 },
  1489. { 1, 1066, 294, 24460 },
  1490. { 1, 800, 294, 25192 },
  1491. { 0, 1333, 276, 27605 },
  1492. { 0, 1066, 276, 27605 },
  1493. { 0, 800, 231, 23784 },
  1494. };
  1495. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1496. {
  1497. u64 total_count, diff, ret;
  1498. u32 count1, count2, count3, m = 0, c = 0;
  1499. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1500. int i;
  1501. diff1 = now - dev_priv->last_time1;
  1502. count1 = I915_READ(DMIEC);
  1503. count2 = I915_READ(DDREC);
  1504. count3 = I915_READ(CSIEC);
  1505. total_count = count1 + count2 + count3;
  1506. /* FIXME: handle per-counter overflow */
  1507. if (total_count < dev_priv->last_count1) {
  1508. diff = ~0UL - dev_priv->last_count1;
  1509. diff += total_count;
  1510. } else {
  1511. diff = total_count - dev_priv->last_count1;
  1512. }
  1513. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1514. if (cparams[i].i == dev_priv->c_m &&
  1515. cparams[i].t == dev_priv->r_t) {
  1516. m = cparams[i].m;
  1517. c = cparams[i].c;
  1518. break;
  1519. }
  1520. }
  1521. div_u64(diff, diff1);
  1522. ret = ((m * diff) + c);
  1523. div_u64(ret, 10);
  1524. dev_priv->last_count1 = total_count;
  1525. dev_priv->last_time1 = now;
  1526. return ret;
  1527. }
  1528. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1529. {
  1530. unsigned long m, x, b;
  1531. u32 tsfs;
  1532. tsfs = I915_READ(TSFS);
  1533. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1534. x = I915_READ8(TR1);
  1535. b = tsfs & TSFS_INTR_MASK;
  1536. return ((m * x) / 127) - b;
  1537. }
  1538. static unsigned long pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1539. {
  1540. unsigned long val = 0;
  1541. int i;
  1542. for (i = 0; i < ARRAY_SIZE(v_table); i++) {
  1543. if (v_table[i].pvid == pxvid) {
  1544. if (IS_MOBILE(dev_priv->dev))
  1545. val = v_table[i].vm;
  1546. else
  1547. val = v_table[i].vd;
  1548. }
  1549. }
  1550. return val;
  1551. }
  1552. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1553. {
  1554. struct timespec now, diff1;
  1555. u64 diff;
  1556. unsigned long diffms;
  1557. u32 count;
  1558. getrawmonotonic(&now);
  1559. diff1 = timespec_sub(now, dev_priv->last_time2);
  1560. /* Don't divide by 0 */
  1561. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1562. if (!diffms)
  1563. return;
  1564. count = I915_READ(GFXEC);
  1565. if (count < dev_priv->last_count2) {
  1566. diff = ~0UL - dev_priv->last_count2;
  1567. diff += count;
  1568. } else {
  1569. diff = count - dev_priv->last_count2;
  1570. }
  1571. dev_priv->last_count2 = count;
  1572. dev_priv->last_time2 = now;
  1573. /* More magic constants... */
  1574. diff = diff * 1181;
  1575. div_u64(diff, diffms * 10);
  1576. dev_priv->gfx_power = diff;
  1577. }
  1578. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1579. {
  1580. unsigned long t, corr, state1, corr2, state2;
  1581. u32 pxvid, ext_v;
  1582. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1583. pxvid = (pxvid >> 24) & 0x7f;
  1584. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1585. state1 = ext_v;
  1586. t = i915_mch_val(dev_priv);
  1587. /* Revel in the empirically derived constants */
  1588. /* Correction factor in 1/100000 units */
  1589. if (t > 80)
  1590. corr = ((t * 2349) + 135940);
  1591. else if (t >= 50)
  1592. corr = ((t * 964) + 29317);
  1593. else /* < 50 */
  1594. corr = ((t * 301) + 1004);
  1595. corr = corr * ((150142 * state1) / 10000 - 78642);
  1596. corr /= 100000;
  1597. corr2 = (corr * dev_priv->corr);
  1598. state2 = (corr2 * state1) / 10000;
  1599. state2 /= 100; /* convert to mW */
  1600. i915_update_gfx_val(dev_priv);
  1601. return dev_priv->gfx_power + state2;
  1602. }
  1603. /* Global for IPS driver to get at the current i915 device */
  1604. static struct drm_i915_private *i915_mch_dev;
  1605. /*
  1606. * Lock protecting IPS related data structures
  1607. * - i915_mch_dev
  1608. * - dev_priv->max_delay
  1609. * - dev_priv->min_delay
  1610. * - dev_priv->fmax
  1611. * - dev_priv->gpu_busy
  1612. */
  1613. DEFINE_SPINLOCK(mchdev_lock);
  1614. /**
  1615. * i915_read_mch_val - return value for IPS use
  1616. *
  1617. * Calculate and return a value for the IPS driver to use when deciding whether
  1618. * we have thermal and power headroom to increase CPU or GPU power budget.
  1619. */
  1620. unsigned long i915_read_mch_val(void)
  1621. {
  1622. struct drm_i915_private *dev_priv;
  1623. unsigned long chipset_val, graphics_val, ret = 0;
  1624. spin_lock(&mchdev_lock);
  1625. if (!i915_mch_dev)
  1626. goto out_unlock;
  1627. dev_priv = i915_mch_dev;
  1628. chipset_val = i915_chipset_val(dev_priv);
  1629. graphics_val = i915_gfx_val(dev_priv);
  1630. ret = chipset_val + graphics_val;
  1631. out_unlock:
  1632. spin_unlock(&mchdev_lock);
  1633. return ret;
  1634. }
  1635. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1636. /**
  1637. * i915_gpu_raise - raise GPU frequency limit
  1638. *
  1639. * Raise the limit; IPS indicates we have thermal headroom.
  1640. */
  1641. bool i915_gpu_raise(void)
  1642. {
  1643. struct drm_i915_private *dev_priv;
  1644. bool ret = true;
  1645. spin_lock(&mchdev_lock);
  1646. if (!i915_mch_dev) {
  1647. ret = false;
  1648. goto out_unlock;
  1649. }
  1650. dev_priv = i915_mch_dev;
  1651. if (dev_priv->max_delay > dev_priv->fmax)
  1652. dev_priv->max_delay--;
  1653. out_unlock:
  1654. spin_unlock(&mchdev_lock);
  1655. return ret;
  1656. }
  1657. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1658. /**
  1659. * i915_gpu_lower - lower GPU frequency limit
  1660. *
  1661. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1662. * frequency maximum.
  1663. */
  1664. bool i915_gpu_lower(void)
  1665. {
  1666. struct drm_i915_private *dev_priv;
  1667. bool ret = true;
  1668. spin_lock(&mchdev_lock);
  1669. if (!i915_mch_dev) {
  1670. ret = false;
  1671. goto out_unlock;
  1672. }
  1673. dev_priv = i915_mch_dev;
  1674. if (dev_priv->max_delay < dev_priv->min_delay)
  1675. dev_priv->max_delay++;
  1676. out_unlock:
  1677. spin_unlock(&mchdev_lock);
  1678. return ret;
  1679. }
  1680. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1681. /**
  1682. * i915_gpu_busy - indicate GPU business to IPS
  1683. *
  1684. * Tell the IPS driver whether or not the GPU is busy.
  1685. */
  1686. bool i915_gpu_busy(void)
  1687. {
  1688. struct drm_i915_private *dev_priv;
  1689. bool ret = false;
  1690. spin_lock(&mchdev_lock);
  1691. if (!i915_mch_dev)
  1692. goto out_unlock;
  1693. dev_priv = i915_mch_dev;
  1694. ret = dev_priv->busy;
  1695. out_unlock:
  1696. spin_unlock(&mchdev_lock);
  1697. return ret;
  1698. }
  1699. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1700. /**
  1701. * i915_gpu_turbo_disable - disable graphics turbo
  1702. *
  1703. * Disable graphics turbo by resetting the max frequency and setting the
  1704. * current frequency to the default.
  1705. */
  1706. bool i915_gpu_turbo_disable(void)
  1707. {
  1708. struct drm_i915_private *dev_priv;
  1709. bool ret = true;
  1710. spin_lock(&mchdev_lock);
  1711. if (!i915_mch_dev) {
  1712. ret = false;
  1713. goto out_unlock;
  1714. }
  1715. dev_priv = i915_mch_dev;
  1716. dev_priv->max_delay = dev_priv->fstart;
  1717. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1718. ret = false;
  1719. out_unlock:
  1720. spin_unlock(&mchdev_lock);
  1721. return ret;
  1722. }
  1723. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1724. /**
  1725. * i915_driver_load - setup chip and create an initial config
  1726. * @dev: DRM device
  1727. * @flags: startup flags
  1728. *
  1729. * The driver load routine has to do several things:
  1730. * - drive output discovery via intel_modeset_init()
  1731. * - initialize the memory manager
  1732. * - allocate initial config memory
  1733. * - setup the DRM framebuffer with the allocated memory
  1734. */
  1735. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1736. {
  1737. struct drm_i915_private *dev_priv;
  1738. resource_size_t base, size;
  1739. int ret = 0, mmio_bar;
  1740. uint32_t agp_size, prealloc_size, prealloc_start;
  1741. /* i915 has 4 more counters */
  1742. dev->counters += 4;
  1743. dev->types[6] = _DRM_STAT_IRQ;
  1744. dev->types[7] = _DRM_STAT_PRIMARY;
  1745. dev->types[8] = _DRM_STAT_SECONDARY;
  1746. dev->types[9] = _DRM_STAT_DMA;
  1747. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1748. if (dev_priv == NULL)
  1749. return -ENOMEM;
  1750. dev->dev_private = (void *)dev_priv;
  1751. dev_priv->dev = dev;
  1752. dev_priv->info = (struct intel_device_info *) flags;
  1753. /* Add register map (needed for suspend/resume) */
  1754. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1755. base = drm_get_resource_start(dev, mmio_bar);
  1756. size = drm_get_resource_len(dev, mmio_bar);
  1757. if (i915_get_bridge_dev(dev)) {
  1758. ret = -EIO;
  1759. goto free_priv;
  1760. }
  1761. dev_priv->regs = ioremap(base, size);
  1762. if (!dev_priv->regs) {
  1763. DRM_ERROR("failed to map registers\n");
  1764. ret = -EIO;
  1765. goto put_bridge;
  1766. }
  1767. dev_priv->mm.gtt_mapping =
  1768. io_mapping_create_wc(dev->agp->base,
  1769. dev->agp->agp_info.aper_size * 1024*1024);
  1770. if (dev_priv->mm.gtt_mapping == NULL) {
  1771. ret = -EIO;
  1772. goto out_rmmap;
  1773. }
  1774. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1775. * one would think, because the kernel disables PAT on first
  1776. * generation Core chips because WC PAT gets overridden by a UC
  1777. * MTRR if present. Even if a UC MTRR isn't present.
  1778. */
  1779. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1780. dev->agp->agp_info.aper_size *
  1781. 1024 * 1024,
  1782. MTRR_TYPE_WRCOMB, 1);
  1783. if (dev_priv->mm.gtt_mtrr < 0) {
  1784. DRM_INFO("MTRR allocation failed. Graphics "
  1785. "performance may suffer.\n");
  1786. }
  1787. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1788. if (ret)
  1789. goto out_iomapfree;
  1790. dev_priv->wq = create_singlethread_workqueue("i915");
  1791. if (dev_priv->wq == NULL) {
  1792. DRM_ERROR("Failed to create our workqueue.\n");
  1793. ret = -ENOMEM;
  1794. goto out_iomapfree;
  1795. }
  1796. /* enable GEM by default */
  1797. dev_priv->has_gem = 1;
  1798. if (prealloc_size > agp_size * 3 / 4) {
  1799. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1800. "memory stolen.\n",
  1801. prealloc_size / 1024, agp_size / 1024);
  1802. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1803. "updating the BIOS to fix).\n");
  1804. dev_priv->has_gem = 0;
  1805. }
  1806. if (dev_priv->has_gem == 0 &&
  1807. drm_core_check_feature(dev, DRIVER_MODESET)) {
  1808. DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
  1809. ret = -ENODEV;
  1810. goto out_iomapfree;
  1811. }
  1812. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1813. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1814. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1815. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1816. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1817. }
  1818. /* Try to make sure MCHBAR is enabled before poking at it */
  1819. intel_setup_mchbar(dev);
  1820. i915_gem_load(dev);
  1821. /* Init HWS */
  1822. if (!I915_NEED_GFX_HWS(dev)) {
  1823. ret = i915_init_phys_hws(dev);
  1824. if (ret != 0)
  1825. goto out_workqueue_free;
  1826. }
  1827. if (IS_PINEVIEW(dev))
  1828. i915_pineview_get_mem_freq(dev);
  1829. else if (IS_IRONLAKE(dev))
  1830. i915_ironlake_get_mem_freq(dev);
  1831. /* On the 945G/GM, the chipset reports the MSI capability on the
  1832. * integrated graphics even though the support isn't actually there
  1833. * according to the published specs. It doesn't appear to function
  1834. * correctly in testing on 945G.
  1835. * This may be a side effect of MSI having been made available for PEG
  1836. * and the registers being closely associated.
  1837. *
  1838. * According to chipset errata, on the 965GM, MSI interrupts may
  1839. * be lost or delayed, but we use them anyways to avoid
  1840. * stuck interrupts on some machines.
  1841. */
  1842. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1843. pci_enable_msi(dev->pdev);
  1844. spin_lock_init(&dev_priv->user_irq_lock);
  1845. spin_lock_init(&dev_priv->error_lock);
  1846. dev_priv->trace_irq_seqno = 0;
  1847. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1848. if (ret) {
  1849. (void) i915_driver_unload(dev);
  1850. return ret;
  1851. }
  1852. /* Start out suspended */
  1853. dev_priv->mm.suspended = 1;
  1854. intel_detect_pch(dev);
  1855. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1856. ret = i915_load_modeset_init(dev, prealloc_start,
  1857. prealloc_size, agp_size);
  1858. if (ret < 0) {
  1859. DRM_ERROR("failed to init modeset\n");
  1860. goto out_workqueue_free;
  1861. }
  1862. }
  1863. /* Must be done after probing outputs */
  1864. intel_opregion_init(dev, 0);
  1865. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1866. (unsigned long) dev);
  1867. spin_lock(&mchdev_lock);
  1868. i915_mch_dev = dev_priv;
  1869. dev_priv->mchdev_lock = &mchdev_lock;
  1870. spin_unlock(&mchdev_lock);
  1871. return 0;
  1872. out_workqueue_free:
  1873. destroy_workqueue(dev_priv->wq);
  1874. out_iomapfree:
  1875. io_mapping_free(dev_priv->mm.gtt_mapping);
  1876. out_rmmap:
  1877. iounmap(dev_priv->regs);
  1878. put_bridge:
  1879. pci_dev_put(dev_priv->bridge_dev);
  1880. free_priv:
  1881. kfree(dev_priv);
  1882. return ret;
  1883. }
  1884. int i915_driver_unload(struct drm_device *dev)
  1885. {
  1886. struct drm_i915_private *dev_priv = dev->dev_private;
  1887. i915_destroy_error_state(dev);
  1888. spin_lock(&mchdev_lock);
  1889. i915_mch_dev = NULL;
  1890. spin_unlock(&mchdev_lock);
  1891. destroy_workqueue(dev_priv->wq);
  1892. del_timer_sync(&dev_priv->hangcheck_timer);
  1893. io_mapping_free(dev_priv->mm.gtt_mapping);
  1894. if (dev_priv->mm.gtt_mtrr >= 0) {
  1895. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1896. dev->agp->agp_info.aper_size * 1024 * 1024);
  1897. dev_priv->mm.gtt_mtrr = -1;
  1898. }
  1899. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1900. intel_modeset_cleanup(dev);
  1901. /*
  1902. * free the memory space allocated for the child device
  1903. * config parsed from VBT
  1904. */
  1905. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1906. kfree(dev_priv->child_dev);
  1907. dev_priv->child_dev = NULL;
  1908. dev_priv->child_dev_num = 0;
  1909. }
  1910. drm_irq_uninstall(dev);
  1911. vga_switcheroo_unregister_client(dev->pdev);
  1912. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1913. }
  1914. if (dev->pdev->msi_enabled)
  1915. pci_disable_msi(dev->pdev);
  1916. if (dev_priv->regs != NULL)
  1917. iounmap(dev_priv->regs);
  1918. intel_opregion_free(dev, 0);
  1919. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1920. i915_gem_free_all_phys_object(dev);
  1921. mutex_lock(&dev->struct_mutex);
  1922. i915_gem_cleanup_ringbuffer(dev);
  1923. mutex_unlock(&dev->struct_mutex);
  1924. if (I915_HAS_FBC(dev) && i915_powersave)
  1925. i915_cleanup_compression(dev);
  1926. drm_mm_takedown(&dev_priv->vram);
  1927. i915_gem_lastclose(dev);
  1928. intel_cleanup_overlay(dev);
  1929. }
  1930. intel_teardown_mchbar(dev);
  1931. pci_dev_put(dev_priv->bridge_dev);
  1932. kfree(dev->dev_private);
  1933. return 0;
  1934. }
  1935. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1936. {
  1937. struct drm_i915_file_private *i915_file_priv;
  1938. DRM_DEBUG_DRIVER("\n");
  1939. i915_file_priv = (struct drm_i915_file_private *)
  1940. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1941. if (!i915_file_priv)
  1942. return -ENOMEM;
  1943. file_priv->driver_priv = i915_file_priv;
  1944. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1945. return 0;
  1946. }
  1947. /**
  1948. * i915_driver_lastclose - clean up after all DRM clients have exited
  1949. * @dev: DRM device
  1950. *
  1951. * Take care of cleaning up after all DRM clients have exited. In the
  1952. * mode setting case, we want to restore the kernel's initial mode (just
  1953. * in case the last client left us in a bad state).
  1954. *
  1955. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1956. * and DMA structures, since the kernel won't be using them, and clea
  1957. * up any GEM state.
  1958. */
  1959. void i915_driver_lastclose(struct drm_device * dev)
  1960. {
  1961. drm_i915_private_t *dev_priv = dev->dev_private;
  1962. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1963. drm_fb_helper_restore();
  1964. vga_switcheroo_process_delayed_switch();
  1965. return;
  1966. }
  1967. i915_gem_lastclose(dev);
  1968. if (dev_priv->agp_heap)
  1969. i915_mem_takedown(&(dev_priv->agp_heap));
  1970. i915_dma_cleanup(dev);
  1971. }
  1972. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1973. {
  1974. drm_i915_private_t *dev_priv = dev->dev_private;
  1975. i915_gem_release(dev, file_priv);
  1976. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1977. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1978. }
  1979. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1980. {
  1981. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1982. kfree(i915_file_priv);
  1983. }
  1984. struct drm_ioctl_desc i915_ioctls[] = {
  1985. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1986. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1987. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1988. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1989. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1990. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1991. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1992. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1993. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1994. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1995. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1996. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1997. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1998. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1999. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  2000. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  2001. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2002. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2003. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  2004. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  2005. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2006. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2007. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  2008. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  2009. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2010. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2011. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  2012. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  2013. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  2014. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  2015. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  2016. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  2017. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  2018. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  2019. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  2020. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  2021. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  2022. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  2023. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2024. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2025. };
  2026. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  2027. /**
  2028. * Determine if the device really is AGP or not.
  2029. *
  2030. * All Intel graphics chipsets are treated as AGP, even if they are really
  2031. * PCI-e.
  2032. *
  2033. * \param dev The device to be tested.
  2034. *
  2035. * \returns
  2036. * A value of 1 is always retured to indictate every i9x5 is AGP.
  2037. */
  2038. int i915_driver_device_is_agp(struct drm_device * dev)
  2039. {
  2040. return 1;
  2041. }