i915_debugfs.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #define DRM_I915_RING_DEBUG 1
  36. #if defined(CONFIG_DEBUG_FS)
  37. #define ACTIVE_LIST 1
  38. #define FLUSHING_LIST 2
  39. #define INACTIVE_LIST 3
  40. static const char *get_pin_flag(struct drm_i915_gem_object *obj_priv)
  41. {
  42. if (obj_priv->user_pin_count > 0)
  43. return "P";
  44. else if (obj_priv->pin_count > 0)
  45. return "p";
  46. else
  47. return " ";
  48. }
  49. static const char *get_tiling_flag(struct drm_i915_gem_object *obj_priv)
  50. {
  51. switch (obj_priv->tiling_mode) {
  52. default:
  53. case I915_TILING_NONE: return " ";
  54. case I915_TILING_X: return "X";
  55. case I915_TILING_Y: return "Y";
  56. }
  57. }
  58. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  59. {
  60. struct drm_info_node *node = (struct drm_info_node *) m->private;
  61. uintptr_t list = (uintptr_t) node->info_ent->data;
  62. struct list_head *head;
  63. struct drm_device *dev = node->minor->dev;
  64. drm_i915_private_t *dev_priv = dev->dev_private;
  65. struct drm_i915_gem_object *obj_priv;
  66. spinlock_t *lock = NULL;
  67. switch (list) {
  68. case ACTIVE_LIST:
  69. seq_printf(m, "Active:\n");
  70. lock = &dev_priv->mm.active_list_lock;
  71. head = &dev_priv->render_ring.active_list;
  72. break;
  73. case INACTIVE_LIST:
  74. seq_printf(m, "Inactive:\n");
  75. head = &dev_priv->mm.inactive_list;
  76. break;
  77. case FLUSHING_LIST:
  78. seq_printf(m, "Flushing:\n");
  79. head = &dev_priv->mm.flushing_list;
  80. break;
  81. default:
  82. DRM_INFO("Ooops, unexpected list\n");
  83. return 0;
  84. }
  85. if (lock)
  86. spin_lock(lock);
  87. list_for_each_entry(obj_priv, head, list)
  88. {
  89. seq_printf(m, " %p: %s %8zd %08x %08x %d%s%s",
  90. &obj_priv->base,
  91. get_pin_flag(obj_priv),
  92. obj_priv->base.size,
  93. obj_priv->base.read_domains,
  94. obj_priv->base.write_domain,
  95. obj_priv->last_rendering_seqno,
  96. obj_priv->dirty ? " dirty" : "",
  97. obj_priv->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  98. if (obj_priv->base.name)
  99. seq_printf(m, " (name: %d)", obj_priv->base.name);
  100. if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
  101. seq_printf(m, " (fence: %d)", obj_priv->fence_reg);
  102. if (obj_priv->gtt_space != NULL)
  103. seq_printf(m, " (gtt_offset: %08x)", obj_priv->gtt_offset);
  104. seq_printf(m, "\n");
  105. }
  106. if (lock)
  107. spin_unlock(lock);
  108. return 0;
  109. }
  110. static int i915_gem_request_info(struct seq_file *m, void *data)
  111. {
  112. struct drm_info_node *node = (struct drm_info_node *) m->private;
  113. struct drm_device *dev = node->minor->dev;
  114. drm_i915_private_t *dev_priv = dev->dev_private;
  115. struct drm_i915_gem_request *gem_request;
  116. seq_printf(m, "Request:\n");
  117. list_for_each_entry(gem_request, &dev_priv->render_ring.request_list,
  118. list) {
  119. seq_printf(m, " %d @ %d\n",
  120. gem_request->seqno,
  121. (int) (jiffies - gem_request->emitted_jiffies));
  122. }
  123. return 0;
  124. }
  125. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  126. {
  127. struct drm_info_node *node = (struct drm_info_node *) m->private;
  128. struct drm_device *dev = node->minor->dev;
  129. drm_i915_private_t *dev_priv = dev->dev_private;
  130. if (dev_priv->render_ring.status_page.page_addr != NULL) {
  131. seq_printf(m, "Current sequence: %d\n",
  132. i915_get_gem_seqno(dev, &dev_priv->render_ring));
  133. } else {
  134. seq_printf(m, "Current sequence: hws uninitialized\n");
  135. }
  136. seq_printf(m, "Waiter sequence: %d\n",
  137. dev_priv->mm.waiting_gem_seqno);
  138. seq_printf(m, "IRQ sequence: %d\n", dev_priv->mm.irq_gem_seqno);
  139. return 0;
  140. }
  141. static int i915_interrupt_info(struct seq_file *m, void *data)
  142. {
  143. struct drm_info_node *node = (struct drm_info_node *) m->private;
  144. struct drm_device *dev = node->minor->dev;
  145. drm_i915_private_t *dev_priv = dev->dev_private;
  146. if (!HAS_PCH_SPLIT(dev)) {
  147. seq_printf(m, "Interrupt enable: %08x\n",
  148. I915_READ(IER));
  149. seq_printf(m, "Interrupt identity: %08x\n",
  150. I915_READ(IIR));
  151. seq_printf(m, "Interrupt mask: %08x\n",
  152. I915_READ(IMR));
  153. seq_printf(m, "Pipe A stat: %08x\n",
  154. I915_READ(PIPEASTAT));
  155. seq_printf(m, "Pipe B stat: %08x\n",
  156. I915_READ(PIPEBSTAT));
  157. } else {
  158. seq_printf(m, "North Display Interrupt enable: %08x\n",
  159. I915_READ(DEIER));
  160. seq_printf(m, "North Display Interrupt identity: %08x\n",
  161. I915_READ(DEIIR));
  162. seq_printf(m, "North Display Interrupt mask: %08x\n",
  163. I915_READ(DEIMR));
  164. seq_printf(m, "South Display Interrupt enable: %08x\n",
  165. I915_READ(SDEIER));
  166. seq_printf(m, "South Display Interrupt identity: %08x\n",
  167. I915_READ(SDEIIR));
  168. seq_printf(m, "South Display Interrupt mask: %08x\n",
  169. I915_READ(SDEIMR));
  170. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  171. I915_READ(GTIER));
  172. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  173. I915_READ(GTIIR));
  174. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  175. I915_READ(GTIMR));
  176. }
  177. seq_printf(m, "Interrupts received: %d\n",
  178. atomic_read(&dev_priv->irq_received));
  179. if (dev_priv->render_ring.status_page.page_addr != NULL) {
  180. seq_printf(m, "Current sequence: %d\n",
  181. i915_get_gem_seqno(dev, &dev_priv->render_ring));
  182. } else {
  183. seq_printf(m, "Current sequence: hws uninitialized\n");
  184. }
  185. seq_printf(m, "Waiter sequence: %d\n",
  186. dev_priv->mm.waiting_gem_seqno);
  187. seq_printf(m, "IRQ sequence: %d\n",
  188. dev_priv->mm.irq_gem_seqno);
  189. return 0;
  190. }
  191. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  192. {
  193. struct drm_info_node *node = (struct drm_info_node *) m->private;
  194. struct drm_device *dev = node->minor->dev;
  195. drm_i915_private_t *dev_priv = dev->dev_private;
  196. int i;
  197. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  198. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  199. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  200. struct drm_gem_object *obj = dev_priv->fence_regs[i].obj;
  201. if (obj == NULL) {
  202. seq_printf(m, "Fenced object[%2d] = unused\n", i);
  203. } else {
  204. struct drm_i915_gem_object *obj_priv;
  205. obj_priv = to_intel_bo(obj);
  206. seq_printf(m, "Fenced object[%2d] = %p: %s "
  207. "%08x %08zx %08x %s %08x %08x %d",
  208. i, obj, get_pin_flag(obj_priv),
  209. obj_priv->gtt_offset,
  210. obj->size, obj_priv->stride,
  211. get_tiling_flag(obj_priv),
  212. obj->read_domains, obj->write_domain,
  213. obj_priv->last_rendering_seqno);
  214. if (obj->name)
  215. seq_printf(m, " (name: %d)", obj->name);
  216. seq_printf(m, "\n");
  217. }
  218. }
  219. return 0;
  220. }
  221. static int i915_hws_info(struct seq_file *m, void *data)
  222. {
  223. struct drm_info_node *node = (struct drm_info_node *) m->private;
  224. struct drm_device *dev = node->minor->dev;
  225. drm_i915_private_t *dev_priv = dev->dev_private;
  226. int i;
  227. volatile u32 *hws;
  228. hws = (volatile u32 *)dev_priv->render_ring.status_page.page_addr;
  229. if (hws == NULL)
  230. return 0;
  231. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  232. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  233. i * 4,
  234. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  235. }
  236. return 0;
  237. }
  238. static void i915_dump_pages(struct seq_file *m, struct page **pages, int page_count)
  239. {
  240. int page, i;
  241. uint32_t *mem;
  242. for (page = 0; page < page_count; page++) {
  243. mem = kmap_atomic(pages[page], KM_USER0);
  244. for (i = 0; i < PAGE_SIZE; i += 4)
  245. seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
  246. kunmap_atomic(mem, KM_USER0);
  247. }
  248. }
  249. static int i915_batchbuffer_info(struct seq_file *m, void *data)
  250. {
  251. struct drm_info_node *node = (struct drm_info_node *) m->private;
  252. struct drm_device *dev = node->minor->dev;
  253. drm_i915_private_t *dev_priv = dev->dev_private;
  254. struct drm_gem_object *obj;
  255. struct drm_i915_gem_object *obj_priv;
  256. int ret;
  257. spin_lock(&dev_priv->mm.active_list_lock);
  258. list_for_each_entry(obj_priv, &dev_priv->render_ring.active_list,
  259. list) {
  260. obj = &obj_priv->base;
  261. if (obj->read_domains & I915_GEM_DOMAIN_COMMAND) {
  262. ret = i915_gem_object_get_pages(obj, 0);
  263. if (ret) {
  264. DRM_ERROR("Failed to get pages: %d\n", ret);
  265. spin_unlock(&dev_priv->mm.active_list_lock);
  266. return ret;
  267. }
  268. seq_printf(m, "--- gtt_offset = 0x%08x\n", obj_priv->gtt_offset);
  269. i915_dump_pages(m, obj_priv->pages, obj->size / PAGE_SIZE);
  270. i915_gem_object_put_pages(obj);
  271. }
  272. }
  273. spin_unlock(&dev_priv->mm.active_list_lock);
  274. return 0;
  275. }
  276. static int i915_ringbuffer_data(struct seq_file *m, void *data)
  277. {
  278. struct drm_info_node *node = (struct drm_info_node *) m->private;
  279. struct drm_device *dev = node->minor->dev;
  280. drm_i915_private_t *dev_priv = dev->dev_private;
  281. u8 *virt;
  282. uint32_t *ptr, off;
  283. if (!dev_priv->render_ring.gem_object) {
  284. seq_printf(m, "No ringbuffer setup\n");
  285. return 0;
  286. }
  287. virt = dev_priv->render_ring.virtual_start;
  288. for (off = 0; off < dev_priv->render_ring.size; off += 4) {
  289. ptr = (uint32_t *)(virt + off);
  290. seq_printf(m, "%08x : %08x\n", off, *ptr);
  291. }
  292. return 0;
  293. }
  294. static int i915_ringbuffer_info(struct seq_file *m, void *data)
  295. {
  296. struct drm_info_node *node = (struct drm_info_node *) m->private;
  297. struct drm_device *dev = node->minor->dev;
  298. drm_i915_private_t *dev_priv = dev->dev_private;
  299. unsigned int head, tail;
  300. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  301. tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  302. seq_printf(m, "RingHead : %08x\n", head);
  303. seq_printf(m, "RingTail : %08x\n", tail);
  304. seq_printf(m, "RingSize : %08lx\n", dev_priv->render_ring.size);
  305. seq_printf(m, "Acthd : %08x\n", I915_READ(IS_I965G(dev) ? ACTHD_I965 : ACTHD));
  306. return 0;
  307. }
  308. static const char *pin_flag(int pinned)
  309. {
  310. if (pinned > 0)
  311. return " P";
  312. else if (pinned < 0)
  313. return " p";
  314. else
  315. return "";
  316. }
  317. static const char *tiling_flag(int tiling)
  318. {
  319. switch (tiling) {
  320. default:
  321. case I915_TILING_NONE: return "";
  322. case I915_TILING_X: return " X";
  323. case I915_TILING_Y: return " Y";
  324. }
  325. }
  326. static const char *dirty_flag(int dirty)
  327. {
  328. return dirty ? " dirty" : "";
  329. }
  330. static const char *purgeable_flag(int purgeable)
  331. {
  332. return purgeable ? " purgeable" : "";
  333. }
  334. static int i915_error_state(struct seq_file *m, void *unused)
  335. {
  336. struct drm_info_node *node = (struct drm_info_node *) m->private;
  337. struct drm_device *dev = node->minor->dev;
  338. drm_i915_private_t *dev_priv = dev->dev_private;
  339. struct drm_i915_error_state *error;
  340. unsigned long flags;
  341. int i, page, offset, elt;
  342. spin_lock_irqsave(&dev_priv->error_lock, flags);
  343. if (!dev_priv->first_error) {
  344. seq_printf(m, "no error state collected\n");
  345. goto out;
  346. }
  347. error = dev_priv->first_error;
  348. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  349. error->time.tv_usec);
  350. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  351. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  352. seq_printf(m, " PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  353. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
  354. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
  355. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
  356. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
  357. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
  358. if (IS_I965G(dev)) {
  359. seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
  360. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  361. }
  362. seq_printf(m, "seqno: 0x%08x\n", error->seqno);
  363. if (error->active_bo_count) {
  364. seq_printf(m, "Buffers [%d]:\n", error->active_bo_count);
  365. for (i = 0; i < error->active_bo_count; i++) {
  366. seq_printf(m, " %08x %8zd %08x %08x %08x%s%s%s%s",
  367. error->active_bo[i].gtt_offset,
  368. error->active_bo[i].size,
  369. error->active_bo[i].read_domains,
  370. error->active_bo[i].write_domain,
  371. error->active_bo[i].seqno,
  372. pin_flag(error->active_bo[i].pinned),
  373. tiling_flag(error->active_bo[i].tiling),
  374. dirty_flag(error->active_bo[i].dirty),
  375. purgeable_flag(error->active_bo[i].purgeable));
  376. if (error->active_bo[i].name)
  377. seq_printf(m, " (name: %d)", error->active_bo[i].name);
  378. if (error->active_bo[i].fence_reg != I915_FENCE_REG_NONE)
  379. seq_printf(m, " (fence: %d)", error->active_bo[i].fence_reg);
  380. seq_printf(m, "\n");
  381. }
  382. }
  383. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
  384. if (error->batchbuffer[i]) {
  385. struct drm_i915_error_object *obj = error->batchbuffer[i];
  386. seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
  387. offset = 0;
  388. for (page = 0; page < obj->page_count; page++) {
  389. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  390. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  391. offset += 4;
  392. }
  393. }
  394. }
  395. }
  396. if (error->ringbuffer) {
  397. struct drm_i915_error_object *obj = error->ringbuffer;
  398. seq_printf(m, "--- ringbuffer = 0x%08x\n", obj->gtt_offset);
  399. offset = 0;
  400. for (page = 0; page < obj->page_count; page++) {
  401. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  402. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  403. offset += 4;
  404. }
  405. }
  406. }
  407. out:
  408. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  409. return 0;
  410. }
  411. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  412. {
  413. struct drm_info_node *node = (struct drm_info_node *) m->private;
  414. struct drm_device *dev = node->minor->dev;
  415. drm_i915_private_t *dev_priv = dev->dev_private;
  416. u16 crstanddelay = I915_READ16(CRSTANDVID);
  417. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  418. return 0;
  419. }
  420. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  421. {
  422. struct drm_info_node *node = (struct drm_info_node *) m->private;
  423. struct drm_device *dev = node->minor->dev;
  424. drm_i915_private_t *dev_priv = dev->dev_private;
  425. u16 rgvswctl = I915_READ16(MEMSWCTL);
  426. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  427. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  428. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  429. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  430. MEMSTAT_VID_SHIFT);
  431. seq_printf(m, "Current P-state: %d\n",
  432. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  433. return 0;
  434. }
  435. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  436. {
  437. struct drm_info_node *node = (struct drm_info_node *) m->private;
  438. struct drm_device *dev = node->minor->dev;
  439. drm_i915_private_t *dev_priv = dev->dev_private;
  440. u32 delayfreq;
  441. int i;
  442. for (i = 0; i < 16; i++) {
  443. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  444. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  445. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  446. }
  447. return 0;
  448. }
  449. static inline int MAP_TO_MV(int map)
  450. {
  451. return 1250 - (map * 25);
  452. }
  453. static int i915_inttoext_table(struct seq_file *m, void *unused)
  454. {
  455. struct drm_info_node *node = (struct drm_info_node *) m->private;
  456. struct drm_device *dev = node->minor->dev;
  457. drm_i915_private_t *dev_priv = dev->dev_private;
  458. u32 inttoext;
  459. int i;
  460. for (i = 1; i <= 32; i++) {
  461. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  462. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  463. }
  464. return 0;
  465. }
  466. static int i915_drpc_info(struct seq_file *m, void *unused)
  467. {
  468. struct drm_info_node *node = (struct drm_info_node *) m->private;
  469. struct drm_device *dev = node->minor->dev;
  470. drm_i915_private_t *dev_priv = dev->dev_private;
  471. u32 rgvmodectl = I915_READ(MEMMODECTL);
  472. u32 rstdbyctl = I915_READ(MCHBAR_RENDER_STANDBY);
  473. u16 crstandvid = I915_READ16(CRSTANDVID);
  474. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  475. "yes" : "no");
  476. seq_printf(m, "Boost freq: %d\n",
  477. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  478. MEMMODE_BOOST_FREQ_SHIFT);
  479. seq_printf(m, "HW control enabled: %s\n",
  480. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  481. seq_printf(m, "SW control enabled: %s\n",
  482. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  483. seq_printf(m, "Gated voltage change: %s\n",
  484. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  485. seq_printf(m, "Starting frequency: P%d\n",
  486. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  487. seq_printf(m, "Max P-state: P%d\n",
  488. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  489. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  490. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  491. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  492. seq_printf(m, "Render standby enabled: %s\n",
  493. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  494. return 0;
  495. }
  496. static int i915_fbc_status(struct seq_file *m, void *unused)
  497. {
  498. struct drm_info_node *node = (struct drm_info_node *) m->private;
  499. struct drm_device *dev = node->minor->dev;
  500. drm_i915_private_t *dev_priv = dev->dev_private;
  501. if (!I915_HAS_FBC(dev)) {
  502. seq_printf(m, "FBC unsupported on this chipset\n");
  503. return 0;
  504. }
  505. if (intel_fbc_enabled(dev)) {
  506. seq_printf(m, "FBC enabled\n");
  507. } else {
  508. seq_printf(m, "FBC disabled: ");
  509. switch (dev_priv->no_fbc_reason) {
  510. case FBC_STOLEN_TOO_SMALL:
  511. seq_printf(m, "not enough stolen memory");
  512. break;
  513. case FBC_UNSUPPORTED_MODE:
  514. seq_printf(m, "mode not supported");
  515. break;
  516. case FBC_MODE_TOO_LARGE:
  517. seq_printf(m, "mode too large");
  518. break;
  519. case FBC_BAD_PLANE:
  520. seq_printf(m, "FBC unsupported on plane");
  521. break;
  522. case FBC_NOT_TILED:
  523. seq_printf(m, "scanout buffer not tiled");
  524. break;
  525. case FBC_MULTIPLE_PIPES:
  526. seq_printf(m, "multiple pipes are enabled");
  527. break;
  528. default:
  529. seq_printf(m, "unknown reason");
  530. }
  531. seq_printf(m, "\n");
  532. }
  533. return 0;
  534. }
  535. static int i915_sr_status(struct seq_file *m, void *unused)
  536. {
  537. struct drm_info_node *node = (struct drm_info_node *) m->private;
  538. struct drm_device *dev = node->minor->dev;
  539. drm_i915_private_t *dev_priv = dev->dev_private;
  540. bool sr_enabled = false;
  541. if (IS_I965GM(dev) || IS_I945G(dev) || IS_I945GM(dev))
  542. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  543. else if (IS_I915GM(dev))
  544. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  545. else if (IS_PINEVIEW(dev))
  546. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  547. seq_printf(m, "self-refresh: %s\n", sr_enabled ? "enabled" :
  548. "disabled");
  549. return 0;
  550. }
  551. static int i915_emon_status(struct seq_file *m, void *unused)
  552. {
  553. struct drm_info_node *node = (struct drm_info_node *) m->private;
  554. struct drm_device *dev = node->minor->dev;
  555. drm_i915_private_t *dev_priv = dev->dev_private;
  556. unsigned long temp, chipset, gfx;
  557. temp = i915_mch_val(dev_priv);
  558. chipset = i915_chipset_val(dev_priv);
  559. gfx = i915_gfx_val(dev_priv);
  560. seq_printf(m, "GMCH temp: %ld\n", temp);
  561. seq_printf(m, "Chipset power: %ld\n", chipset);
  562. seq_printf(m, "GFX power: %ld\n", gfx);
  563. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  564. return 0;
  565. }
  566. static int i915_gfxec(struct seq_file *m, void *unused)
  567. {
  568. struct drm_info_node *node = (struct drm_info_node *) m->private;
  569. struct drm_device *dev = node->minor->dev;
  570. drm_i915_private_t *dev_priv = dev->dev_private;
  571. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  572. return 0;
  573. }
  574. static int
  575. i915_wedged_open(struct inode *inode,
  576. struct file *filp)
  577. {
  578. filp->private_data = inode->i_private;
  579. return 0;
  580. }
  581. static ssize_t
  582. i915_wedged_read(struct file *filp,
  583. char __user *ubuf,
  584. size_t max,
  585. loff_t *ppos)
  586. {
  587. struct drm_device *dev = filp->private_data;
  588. drm_i915_private_t *dev_priv = dev->dev_private;
  589. char buf[80];
  590. int len;
  591. len = snprintf(buf, sizeof (buf),
  592. "wedged : %d\n",
  593. atomic_read(&dev_priv->mm.wedged));
  594. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  595. }
  596. static ssize_t
  597. i915_wedged_write(struct file *filp,
  598. const char __user *ubuf,
  599. size_t cnt,
  600. loff_t *ppos)
  601. {
  602. struct drm_device *dev = filp->private_data;
  603. drm_i915_private_t *dev_priv = dev->dev_private;
  604. char buf[20];
  605. int val = 1;
  606. if (cnt > 0) {
  607. if (cnt > sizeof (buf) - 1)
  608. return -EINVAL;
  609. if (copy_from_user(buf, ubuf, cnt))
  610. return -EFAULT;
  611. buf[cnt] = 0;
  612. val = simple_strtoul(buf, NULL, 0);
  613. }
  614. DRM_INFO("Manually setting wedged to %d\n", val);
  615. atomic_set(&dev_priv->mm.wedged, val);
  616. if (val) {
  617. DRM_WAKEUP(&dev_priv->irq_queue);
  618. queue_work(dev_priv->wq, &dev_priv->error_work);
  619. }
  620. return cnt;
  621. }
  622. static const struct file_operations i915_wedged_fops = {
  623. .owner = THIS_MODULE,
  624. .open = i915_wedged_open,
  625. .read = i915_wedged_read,
  626. .write = i915_wedged_write,
  627. };
  628. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  629. * allocated we need to hook into the minor for release. */
  630. static int
  631. drm_add_fake_info_node(struct drm_minor *minor,
  632. struct dentry *ent,
  633. const void *key)
  634. {
  635. struct drm_info_node *node;
  636. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  637. if (node == NULL) {
  638. debugfs_remove(ent);
  639. return -ENOMEM;
  640. }
  641. node->minor = minor;
  642. node->dent = ent;
  643. node->info_ent = (void *) key;
  644. list_add(&node->list, &minor->debugfs_nodes.list);
  645. return 0;
  646. }
  647. static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
  648. {
  649. struct drm_device *dev = minor->dev;
  650. struct dentry *ent;
  651. ent = debugfs_create_file("i915_wedged",
  652. S_IRUGO | S_IWUSR,
  653. root, dev,
  654. &i915_wedged_fops);
  655. if (IS_ERR(ent))
  656. return PTR_ERR(ent);
  657. return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
  658. }
  659. static struct drm_info_list i915_debugfs_list[] = {
  660. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  661. {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
  662. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  663. {"i915_gem_request", i915_gem_request_info, 0},
  664. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  665. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  666. {"i915_gem_interrupt", i915_interrupt_info, 0},
  667. {"i915_gem_hws", i915_hws_info, 0},
  668. {"i915_ringbuffer_data", i915_ringbuffer_data, 0},
  669. {"i915_ringbuffer_info", i915_ringbuffer_info, 0},
  670. {"i915_batchbuffers", i915_batchbuffer_info, 0},
  671. {"i915_error_state", i915_error_state, 0},
  672. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  673. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  674. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  675. {"i915_inttoext_table", i915_inttoext_table, 0},
  676. {"i915_drpc_info", i915_drpc_info, 0},
  677. {"i915_emon_status", i915_emon_status, 0},
  678. {"i915_gfxec", i915_gfxec, 0},
  679. {"i915_fbc_status", i915_fbc_status, 0},
  680. {"i915_sr_status", i915_sr_status, 0},
  681. };
  682. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  683. int i915_debugfs_init(struct drm_minor *minor)
  684. {
  685. int ret;
  686. ret = i915_wedged_create(minor->debugfs_root, minor);
  687. if (ret)
  688. return ret;
  689. return drm_debugfs_create_files(i915_debugfs_list,
  690. I915_DEBUGFS_ENTRIES,
  691. minor->debugfs_root, minor);
  692. }
  693. void i915_debugfs_cleanup(struct drm_minor *minor)
  694. {
  695. drm_debugfs_remove_files(i915_debugfs_list,
  696. I915_DEBUGFS_ENTRIES, minor);
  697. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  698. 1, minor);
  699. }
  700. #endif /* CONFIG_DEBUG_FS */