i830_dma.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552
  1. /* i830_dma.c -- DMA support for the I830 -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors: Rickard E. (Rik) Faith <faith@valinux.com>
  28. * Jeff Hartmann <jhartmann@valinux.com>
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. * Abraham vd Merwe <abraham@2d3d.co.za>
  31. *
  32. */
  33. #include "drmP.h"
  34. #include "drm.h"
  35. #include "i830_drm.h"
  36. #include "i830_drv.h"
  37. #include <linux/interrupt.h> /* For task queue support */
  38. #include <linux/pagemap.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <asm/uaccess.h>
  42. #define I830_BUF_FREE 2
  43. #define I830_BUF_CLIENT 1
  44. #define I830_BUF_HARDWARE 0
  45. #define I830_BUF_UNMAPPED 0
  46. #define I830_BUF_MAPPED 1
  47. static struct drm_buf *i830_freelist_get(struct drm_device * dev)
  48. {
  49. struct drm_device_dma *dma = dev->dma;
  50. int i;
  51. int used;
  52. /* Linear search might not be the best solution */
  53. for (i = 0; i < dma->buf_count; i++) {
  54. struct drm_buf *buf = dma->buflist[i];
  55. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  56. /* In use is already a pointer */
  57. used = cmpxchg(buf_priv->in_use, I830_BUF_FREE,
  58. I830_BUF_CLIENT);
  59. if (used == I830_BUF_FREE) {
  60. return buf;
  61. }
  62. }
  63. return NULL;
  64. }
  65. /* This should only be called if the buffer is not sent to the hardware
  66. * yet, the hardware updates in use for us once its on the ring buffer.
  67. */
  68. static int i830_freelist_put(struct drm_device * dev, struct drm_buf * buf)
  69. {
  70. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  71. int used;
  72. /* In use is already a pointer */
  73. used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT, I830_BUF_FREE);
  74. if (used != I830_BUF_CLIENT) {
  75. DRM_ERROR("Freeing buffer thats not in use : %d\n", buf->idx);
  76. return -EINVAL;
  77. }
  78. return 0;
  79. }
  80. static int i830_mmap_buffers(struct file *filp, struct vm_area_struct *vma)
  81. {
  82. struct drm_file *priv = filp->private_data;
  83. struct drm_device *dev;
  84. drm_i830_private_t *dev_priv;
  85. struct drm_buf *buf;
  86. drm_i830_buf_priv_t *buf_priv;
  87. lock_kernel();
  88. dev = priv->minor->dev;
  89. dev_priv = dev->dev_private;
  90. buf = dev_priv->mmap_buffer;
  91. buf_priv = buf->dev_private;
  92. vma->vm_flags |= (VM_IO | VM_DONTCOPY);
  93. vma->vm_file = filp;
  94. buf_priv->currently_mapped = I830_BUF_MAPPED;
  95. unlock_kernel();
  96. if (io_remap_pfn_range(vma, vma->vm_start,
  97. vma->vm_pgoff,
  98. vma->vm_end - vma->vm_start, vma->vm_page_prot))
  99. return -EAGAIN;
  100. return 0;
  101. }
  102. static const struct file_operations i830_buffer_fops = {
  103. .open = drm_open,
  104. .release = drm_release,
  105. .unlocked_ioctl = drm_ioctl,
  106. .mmap = i830_mmap_buffers,
  107. .fasync = drm_fasync,
  108. };
  109. static int i830_map_buffer(struct drm_buf * buf, struct drm_file *file_priv)
  110. {
  111. struct drm_device *dev = file_priv->minor->dev;
  112. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  113. drm_i830_private_t *dev_priv = dev->dev_private;
  114. const struct file_operations *old_fops;
  115. unsigned long virtual;
  116. int retcode = 0;
  117. if (buf_priv->currently_mapped == I830_BUF_MAPPED)
  118. return -EINVAL;
  119. down_write(&current->mm->mmap_sem);
  120. old_fops = file_priv->filp->f_op;
  121. file_priv->filp->f_op = &i830_buffer_fops;
  122. dev_priv->mmap_buffer = buf;
  123. virtual = do_mmap(file_priv->filp, 0, buf->total, PROT_READ | PROT_WRITE,
  124. MAP_SHARED, buf->bus_address);
  125. dev_priv->mmap_buffer = NULL;
  126. file_priv->filp->f_op = old_fops;
  127. if (IS_ERR((void *)virtual)) { /* ugh */
  128. /* Real error */
  129. DRM_ERROR("mmap error\n");
  130. retcode = PTR_ERR((void *)virtual);
  131. buf_priv->virtual = NULL;
  132. } else {
  133. buf_priv->virtual = (void __user *)virtual;
  134. }
  135. up_write(&current->mm->mmap_sem);
  136. return retcode;
  137. }
  138. static int i830_unmap_buffer(struct drm_buf * buf)
  139. {
  140. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  141. int retcode = 0;
  142. if (buf_priv->currently_mapped != I830_BUF_MAPPED)
  143. return -EINVAL;
  144. down_write(&current->mm->mmap_sem);
  145. retcode = do_munmap(current->mm,
  146. (unsigned long)buf_priv->virtual,
  147. (size_t) buf->total);
  148. up_write(&current->mm->mmap_sem);
  149. buf_priv->currently_mapped = I830_BUF_UNMAPPED;
  150. buf_priv->virtual = NULL;
  151. return retcode;
  152. }
  153. static int i830_dma_get_buffer(struct drm_device * dev, drm_i830_dma_t * d,
  154. struct drm_file *file_priv)
  155. {
  156. struct drm_buf *buf;
  157. drm_i830_buf_priv_t *buf_priv;
  158. int retcode = 0;
  159. buf = i830_freelist_get(dev);
  160. if (!buf) {
  161. retcode = -ENOMEM;
  162. DRM_DEBUG("retcode=%d\n", retcode);
  163. return retcode;
  164. }
  165. retcode = i830_map_buffer(buf, file_priv);
  166. if (retcode) {
  167. i830_freelist_put(dev, buf);
  168. DRM_ERROR("mapbuf failed, retcode %d\n", retcode);
  169. return retcode;
  170. }
  171. buf->file_priv = file_priv;
  172. buf_priv = buf->dev_private;
  173. d->granted = 1;
  174. d->request_idx = buf->idx;
  175. d->request_size = buf->total;
  176. d->virtual = buf_priv->virtual;
  177. return retcode;
  178. }
  179. static int i830_dma_cleanup(struct drm_device * dev)
  180. {
  181. struct drm_device_dma *dma = dev->dma;
  182. /* Make sure interrupts are disabled here because the uninstall ioctl
  183. * may not have been called from userspace and after dev_private
  184. * is freed, it's too late.
  185. */
  186. if (dev->irq_enabled)
  187. drm_irq_uninstall(dev);
  188. if (dev->dev_private) {
  189. int i;
  190. drm_i830_private_t *dev_priv =
  191. (drm_i830_private_t *) dev->dev_private;
  192. if (dev_priv->ring.virtual_start) {
  193. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  194. }
  195. if (dev_priv->hw_status_page) {
  196. pci_free_consistent(dev->pdev, PAGE_SIZE,
  197. dev_priv->hw_status_page,
  198. dev_priv->dma_status_page);
  199. /* Need to rewrite hardware status page */
  200. I830_WRITE(0x02080, 0x1ffff000);
  201. }
  202. kfree(dev->dev_private);
  203. dev->dev_private = NULL;
  204. for (i = 0; i < dma->buf_count; i++) {
  205. struct drm_buf *buf = dma->buflist[i];
  206. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  207. if (buf_priv->kernel_virtual && buf->total)
  208. drm_core_ioremapfree(&buf_priv->map, dev);
  209. }
  210. }
  211. return 0;
  212. }
  213. int i830_wait_ring(struct drm_device * dev, int n, const char *caller)
  214. {
  215. drm_i830_private_t *dev_priv = dev->dev_private;
  216. drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
  217. int iters = 0;
  218. unsigned long end;
  219. unsigned int last_head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  220. end = jiffies + (HZ * 3);
  221. while (ring->space < n) {
  222. ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  223. ring->space = ring->head - (ring->tail + 8);
  224. if (ring->space < 0)
  225. ring->space += ring->Size;
  226. if (ring->head != last_head) {
  227. end = jiffies + (HZ * 3);
  228. last_head = ring->head;
  229. }
  230. iters++;
  231. if (time_before(end, jiffies)) {
  232. DRM_ERROR("space: %d wanted %d\n", ring->space, n);
  233. DRM_ERROR("lockup\n");
  234. goto out_wait_ring;
  235. }
  236. udelay(1);
  237. dev_priv->sarea_priv->perf_boxes |= I830_BOX_WAIT;
  238. }
  239. out_wait_ring:
  240. return iters;
  241. }
  242. static void i830_kernel_lost_context(struct drm_device * dev)
  243. {
  244. drm_i830_private_t *dev_priv = dev->dev_private;
  245. drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
  246. ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  247. ring->tail = I830_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  248. ring->space = ring->head - (ring->tail + 8);
  249. if (ring->space < 0)
  250. ring->space += ring->Size;
  251. if (ring->head == ring->tail)
  252. dev_priv->sarea_priv->perf_boxes |= I830_BOX_RING_EMPTY;
  253. }
  254. static int i830_freelist_init(struct drm_device * dev, drm_i830_private_t * dev_priv)
  255. {
  256. struct drm_device_dma *dma = dev->dma;
  257. int my_idx = 36;
  258. u32 *hw_status = (u32 *) (dev_priv->hw_status_page + my_idx);
  259. int i;
  260. if (dma->buf_count > 1019) {
  261. /* Not enough space in the status page for the freelist */
  262. return -EINVAL;
  263. }
  264. for (i = 0; i < dma->buf_count; i++) {
  265. struct drm_buf *buf = dma->buflist[i];
  266. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  267. buf_priv->in_use = hw_status++;
  268. buf_priv->my_use_idx = my_idx;
  269. my_idx += 4;
  270. *buf_priv->in_use = I830_BUF_FREE;
  271. buf_priv->map.offset = buf->bus_address;
  272. buf_priv->map.size = buf->total;
  273. buf_priv->map.type = _DRM_AGP;
  274. buf_priv->map.flags = 0;
  275. buf_priv->map.mtrr = 0;
  276. drm_core_ioremap(&buf_priv->map, dev);
  277. buf_priv->kernel_virtual = buf_priv->map.handle;
  278. }
  279. return 0;
  280. }
  281. static int i830_dma_initialize(struct drm_device * dev,
  282. drm_i830_private_t * dev_priv,
  283. drm_i830_init_t * init)
  284. {
  285. struct drm_map_list *r_list;
  286. memset(dev_priv, 0, sizeof(drm_i830_private_t));
  287. list_for_each_entry(r_list, &dev->maplist, head) {
  288. if (r_list->map &&
  289. r_list->map->type == _DRM_SHM &&
  290. r_list->map->flags & _DRM_CONTAINS_LOCK) {
  291. dev_priv->sarea_map = r_list->map;
  292. break;
  293. }
  294. }
  295. if (!dev_priv->sarea_map) {
  296. dev->dev_private = (void *)dev_priv;
  297. i830_dma_cleanup(dev);
  298. DRM_ERROR("can not find sarea!\n");
  299. return -EINVAL;
  300. }
  301. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  302. if (!dev_priv->mmio_map) {
  303. dev->dev_private = (void *)dev_priv;
  304. i830_dma_cleanup(dev);
  305. DRM_ERROR("can not find mmio map!\n");
  306. return -EINVAL;
  307. }
  308. dev->agp_buffer_token = init->buffers_offset;
  309. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  310. if (!dev->agp_buffer_map) {
  311. dev->dev_private = (void *)dev_priv;
  312. i830_dma_cleanup(dev);
  313. DRM_ERROR("can not find dma buffer map!\n");
  314. return -EINVAL;
  315. }
  316. dev_priv->sarea_priv = (drm_i830_sarea_t *)
  317. ((u8 *) dev_priv->sarea_map->handle + init->sarea_priv_offset);
  318. dev_priv->ring.Start = init->ring_start;
  319. dev_priv->ring.End = init->ring_end;
  320. dev_priv->ring.Size = init->ring_size;
  321. dev_priv->ring.map.offset = dev->agp->base + init->ring_start;
  322. dev_priv->ring.map.size = init->ring_size;
  323. dev_priv->ring.map.type = _DRM_AGP;
  324. dev_priv->ring.map.flags = 0;
  325. dev_priv->ring.map.mtrr = 0;
  326. drm_core_ioremap(&dev_priv->ring.map, dev);
  327. if (dev_priv->ring.map.handle == NULL) {
  328. dev->dev_private = (void *)dev_priv;
  329. i830_dma_cleanup(dev);
  330. DRM_ERROR("can not ioremap virtual address for"
  331. " ring buffer\n");
  332. return -ENOMEM;
  333. }
  334. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  335. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  336. dev_priv->w = init->w;
  337. dev_priv->h = init->h;
  338. dev_priv->pitch = init->pitch;
  339. dev_priv->back_offset = init->back_offset;
  340. dev_priv->depth_offset = init->depth_offset;
  341. dev_priv->front_offset = init->front_offset;
  342. dev_priv->front_di1 = init->front_offset | init->pitch_bits;
  343. dev_priv->back_di1 = init->back_offset | init->pitch_bits;
  344. dev_priv->zi1 = init->depth_offset | init->pitch_bits;
  345. DRM_DEBUG("front_di1 %x\n", dev_priv->front_di1);
  346. DRM_DEBUG("back_offset %x\n", dev_priv->back_offset);
  347. DRM_DEBUG("back_di1 %x\n", dev_priv->back_di1);
  348. DRM_DEBUG("pitch_bits %x\n", init->pitch_bits);
  349. dev_priv->cpp = init->cpp;
  350. /* We are using separate values as placeholders for mechanisms for
  351. * private backbuffer/depthbuffer usage.
  352. */
  353. dev_priv->back_pitch = init->back_pitch;
  354. dev_priv->depth_pitch = init->depth_pitch;
  355. dev_priv->do_boxes = 0;
  356. dev_priv->use_mi_batchbuffer_start = 0;
  357. /* Program Hardware Status Page */
  358. dev_priv->hw_status_page =
  359. pci_alloc_consistent(dev->pdev, PAGE_SIZE,
  360. &dev_priv->dma_status_page);
  361. if (!dev_priv->hw_status_page) {
  362. dev->dev_private = (void *)dev_priv;
  363. i830_dma_cleanup(dev);
  364. DRM_ERROR("Can not allocate hardware status page\n");
  365. return -ENOMEM;
  366. }
  367. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  368. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  369. I830_WRITE(0x02080, dev_priv->dma_status_page);
  370. DRM_DEBUG("Enabled hardware status page\n");
  371. /* Now we need to init our freelist */
  372. if (i830_freelist_init(dev, dev_priv) != 0) {
  373. dev->dev_private = (void *)dev_priv;
  374. i830_dma_cleanup(dev);
  375. DRM_ERROR("Not enough space in the status page for"
  376. " the freelist\n");
  377. return -ENOMEM;
  378. }
  379. dev->dev_private = (void *)dev_priv;
  380. return 0;
  381. }
  382. static int i830_dma_init(struct drm_device *dev, void *data,
  383. struct drm_file *file_priv)
  384. {
  385. drm_i830_private_t *dev_priv;
  386. drm_i830_init_t *init = data;
  387. int retcode = 0;
  388. switch (init->func) {
  389. case I830_INIT_DMA:
  390. dev_priv = kmalloc(sizeof(drm_i830_private_t), GFP_KERNEL);
  391. if (dev_priv == NULL)
  392. return -ENOMEM;
  393. retcode = i830_dma_initialize(dev, dev_priv, init);
  394. break;
  395. case I830_CLEANUP_DMA:
  396. retcode = i830_dma_cleanup(dev);
  397. break;
  398. default:
  399. retcode = -EINVAL;
  400. break;
  401. }
  402. return retcode;
  403. }
  404. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  405. #define ST1_ENABLE (1<<16)
  406. #define ST1_MASK (0xffff)
  407. /* Most efficient way to verify state for the i830 is as it is
  408. * emitted. Non-conformant state is silently dropped.
  409. */
  410. static void i830EmitContextVerified(struct drm_device * dev, unsigned int *code)
  411. {
  412. drm_i830_private_t *dev_priv = dev->dev_private;
  413. int i, j = 0;
  414. unsigned int tmp;
  415. RING_LOCALS;
  416. BEGIN_LP_RING(I830_CTX_SETUP_SIZE + 4);
  417. for (i = 0; i < I830_CTXREG_BLENDCOLR0; i++) {
  418. tmp = code[i];
  419. if ((tmp & (7 << 29)) == CMD_3D &&
  420. (tmp & (0x1f << 24)) < (0x1d << 24)) {
  421. OUT_RING(tmp);
  422. j++;
  423. } else {
  424. DRM_ERROR("Skipping %d\n", i);
  425. }
  426. }
  427. OUT_RING(STATE3D_CONST_BLEND_COLOR_CMD);
  428. OUT_RING(code[I830_CTXREG_BLENDCOLR]);
  429. j += 2;
  430. for (i = I830_CTXREG_VF; i < I830_CTXREG_MCSB0; i++) {
  431. tmp = code[i];
  432. if ((tmp & (7 << 29)) == CMD_3D &&
  433. (tmp & (0x1f << 24)) < (0x1d << 24)) {
  434. OUT_RING(tmp);
  435. j++;
  436. } else {
  437. DRM_ERROR("Skipping %d\n", i);
  438. }
  439. }
  440. OUT_RING(STATE3D_MAP_COORD_SETBIND_CMD);
  441. OUT_RING(code[I830_CTXREG_MCSB1]);
  442. j += 2;
  443. if (j & 1)
  444. OUT_RING(0);
  445. ADVANCE_LP_RING();
  446. }
  447. static void i830EmitTexVerified(struct drm_device * dev, unsigned int *code)
  448. {
  449. drm_i830_private_t *dev_priv = dev->dev_private;
  450. int i, j = 0;
  451. unsigned int tmp;
  452. RING_LOCALS;
  453. if (code[I830_TEXREG_MI0] == GFX_OP_MAP_INFO ||
  454. (code[I830_TEXREG_MI0] & ~(0xf * LOAD_TEXTURE_MAP0)) ==
  455. (STATE3D_LOAD_STATE_IMMEDIATE_2 | 4)) {
  456. BEGIN_LP_RING(I830_TEX_SETUP_SIZE);
  457. OUT_RING(code[I830_TEXREG_MI0]); /* TM0LI */
  458. OUT_RING(code[I830_TEXREG_MI1]); /* TM0S0 */
  459. OUT_RING(code[I830_TEXREG_MI2]); /* TM0S1 */
  460. OUT_RING(code[I830_TEXREG_MI3]); /* TM0S2 */
  461. OUT_RING(code[I830_TEXREG_MI4]); /* TM0S3 */
  462. OUT_RING(code[I830_TEXREG_MI5]); /* TM0S4 */
  463. for (i = 6; i < I830_TEX_SETUP_SIZE; i++) {
  464. tmp = code[i];
  465. OUT_RING(tmp);
  466. j++;
  467. }
  468. if (j & 1)
  469. OUT_RING(0);
  470. ADVANCE_LP_RING();
  471. } else
  472. printk("rejected packet %x\n", code[0]);
  473. }
  474. static void i830EmitTexBlendVerified(struct drm_device * dev,
  475. unsigned int *code, unsigned int num)
  476. {
  477. drm_i830_private_t *dev_priv = dev->dev_private;
  478. int i, j = 0;
  479. unsigned int tmp;
  480. RING_LOCALS;
  481. if (!num)
  482. return;
  483. BEGIN_LP_RING(num + 1);
  484. for (i = 0; i < num; i++) {
  485. tmp = code[i];
  486. OUT_RING(tmp);
  487. j++;
  488. }
  489. if (j & 1)
  490. OUT_RING(0);
  491. ADVANCE_LP_RING();
  492. }
  493. static void i830EmitTexPalette(struct drm_device * dev,
  494. unsigned int *palette, int number, int is_shared)
  495. {
  496. drm_i830_private_t *dev_priv = dev->dev_private;
  497. int i;
  498. RING_LOCALS;
  499. return;
  500. BEGIN_LP_RING(258);
  501. if (is_shared == 1) {
  502. OUT_RING(CMD_OP_MAP_PALETTE_LOAD |
  503. MAP_PALETTE_NUM(0) | MAP_PALETTE_BOTH);
  504. } else {
  505. OUT_RING(CMD_OP_MAP_PALETTE_LOAD | MAP_PALETTE_NUM(number));
  506. }
  507. for (i = 0; i < 256; i++) {
  508. OUT_RING(palette[i]);
  509. }
  510. OUT_RING(0);
  511. /* KW: WHERE IS THE ADVANCE_LP_RING? This is effectively a noop!
  512. */
  513. }
  514. /* Need to do some additional checking when setting the dest buffer.
  515. */
  516. static void i830EmitDestVerified(struct drm_device * dev, unsigned int *code)
  517. {
  518. drm_i830_private_t *dev_priv = dev->dev_private;
  519. unsigned int tmp;
  520. RING_LOCALS;
  521. BEGIN_LP_RING(I830_DEST_SETUP_SIZE + 10);
  522. tmp = code[I830_DESTREG_CBUFADDR];
  523. if (tmp == dev_priv->front_di1 || tmp == dev_priv->back_di1) {
  524. if (((int)outring) & 8) {
  525. OUT_RING(0);
  526. OUT_RING(0);
  527. }
  528. OUT_RING(CMD_OP_DESTBUFFER_INFO);
  529. OUT_RING(BUF_3D_ID_COLOR_BACK |
  530. BUF_3D_PITCH(dev_priv->back_pitch * dev_priv->cpp) |
  531. BUF_3D_USE_FENCE);
  532. OUT_RING(tmp);
  533. OUT_RING(0);
  534. OUT_RING(CMD_OP_DESTBUFFER_INFO);
  535. OUT_RING(BUF_3D_ID_DEPTH | BUF_3D_USE_FENCE |
  536. BUF_3D_PITCH(dev_priv->depth_pitch * dev_priv->cpp));
  537. OUT_RING(dev_priv->zi1);
  538. OUT_RING(0);
  539. } else {
  540. DRM_ERROR("bad di1 %x (allow %x or %x)\n",
  541. tmp, dev_priv->front_di1, dev_priv->back_di1);
  542. }
  543. /* invarient:
  544. */
  545. OUT_RING(GFX_OP_DESTBUFFER_VARS);
  546. OUT_RING(code[I830_DESTREG_DV1]);
  547. OUT_RING(GFX_OP_DRAWRECT_INFO);
  548. OUT_RING(code[I830_DESTREG_DR1]);
  549. OUT_RING(code[I830_DESTREG_DR2]);
  550. OUT_RING(code[I830_DESTREG_DR3]);
  551. OUT_RING(code[I830_DESTREG_DR4]);
  552. /* Need to verify this */
  553. tmp = code[I830_DESTREG_SENABLE];
  554. if ((tmp & ~0x3) == GFX_OP_SCISSOR_ENABLE) {
  555. OUT_RING(tmp);
  556. } else {
  557. DRM_ERROR("bad scissor enable\n");
  558. OUT_RING(0);
  559. }
  560. OUT_RING(GFX_OP_SCISSOR_RECT);
  561. OUT_RING(code[I830_DESTREG_SR1]);
  562. OUT_RING(code[I830_DESTREG_SR2]);
  563. OUT_RING(0);
  564. ADVANCE_LP_RING();
  565. }
  566. static void i830EmitStippleVerified(struct drm_device * dev, unsigned int *code)
  567. {
  568. drm_i830_private_t *dev_priv = dev->dev_private;
  569. RING_LOCALS;
  570. BEGIN_LP_RING(2);
  571. OUT_RING(GFX_OP_STIPPLE);
  572. OUT_RING(code[1]);
  573. ADVANCE_LP_RING();
  574. }
  575. static void i830EmitState(struct drm_device * dev)
  576. {
  577. drm_i830_private_t *dev_priv = dev->dev_private;
  578. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  579. unsigned int dirty = sarea_priv->dirty;
  580. DRM_DEBUG("%s %x\n", __func__, dirty);
  581. if (dirty & I830_UPLOAD_BUFFERS) {
  582. i830EmitDestVerified(dev, sarea_priv->BufferState);
  583. sarea_priv->dirty &= ~I830_UPLOAD_BUFFERS;
  584. }
  585. if (dirty & I830_UPLOAD_CTX) {
  586. i830EmitContextVerified(dev, sarea_priv->ContextState);
  587. sarea_priv->dirty &= ~I830_UPLOAD_CTX;
  588. }
  589. if (dirty & I830_UPLOAD_TEX0) {
  590. i830EmitTexVerified(dev, sarea_priv->TexState[0]);
  591. sarea_priv->dirty &= ~I830_UPLOAD_TEX0;
  592. }
  593. if (dirty & I830_UPLOAD_TEX1) {
  594. i830EmitTexVerified(dev, sarea_priv->TexState[1]);
  595. sarea_priv->dirty &= ~I830_UPLOAD_TEX1;
  596. }
  597. if (dirty & I830_UPLOAD_TEXBLEND0) {
  598. i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[0],
  599. sarea_priv->TexBlendStateWordsUsed[0]);
  600. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND0;
  601. }
  602. if (dirty & I830_UPLOAD_TEXBLEND1) {
  603. i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[1],
  604. sarea_priv->TexBlendStateWordsUsed[1]);
  605. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND1;
  606. }
  607. if (dirty & I830_UPLOAD_TEX_PALETTE_SHARED) {
  608. i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 1);
  609. } else {
  610. if (dirty & I830_UPLOAD_TEX_PALETTE_N(0)) {
  611. i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 0);
  612. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(0);
  613. }
  614. if (dirty & I830_UPLOAD_TEX_PALETTE_N(1)) {
  615. i830EmitTexPalette(dev, sarea_priv->Palette[1], 1, 0);
  616. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(1);
  617. }
  618. /* 1.3:
  619. */
  620. #if 0
  621. if (dirty & I830_UPLOAD_TEX_PALETTE_N(2)) {
  622. i830EmitTexPalette(dev, sarea_priv->Palette2[0], 0, 0);
  623. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
  624. }
  625. if (dirty & I830_UPLOAD_TEX_PALETTE_N(3)) {
  626. i830EmitTexPalette(dev, sarea_priv->Palette2[1], 1, 0);
  627. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
  628. }
  629. #endif
  630. }
  631. /* 1.3:
  632. */
  633. if (dirty & I830_UPLOAD_STIPPLE) {
  634. i830EmitStippleVerified(dev, sarea_priv->StippleState);
  635. sarea_priv->dirty &= ~I830_UPLOAD_STIPPLE;
  636. }
  637. if (dirty & I830_UPLOAD_TEX2) {
  638. i830EmitTexVerified(dev, sarea_priv->TexState2);
  639. sarea_priv->dirty &= ~I830_UPLOAD_TEX2;
  640. }
  641. if (dirty & I830_UPLOAD_TEX3) {
  642. i830EmitTexVerified(dev, sarea_priv->TexState3);
  643. sarea_priv->dirty &= ~I830_UPLOAD_TEX3;
  644. }
  645. if (dirty & I830_UPLOAD_TEXBLEND2) {
  646. i830EmitTexBlendVerified(dev,
  647. sarea_priv->TexBlendState2,
  648. sarea_priv->TexBlendStateWordsUsed2);
  649. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND2;
  650. }
  651. if (dirty & I830_UPLOAD_TEXBLEND3) {
  652. i830EmitTexBlendVerified(dev,
  653. sarea_priv->TexBlendState3,
  654. sarea_priv->TexBlendStateWordsUsed3);
  655. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND3;
  656. }
  657. }
  658. /* ================================================================
  659. * Performance monitoring functions
  660. */
  661. static void i830_fill_box(struct drm_device * dev,
  662. int x, int y, int w, int h, int r, int g, int b)
  663. {
  664. drm_i830_private_t *dev_priv = dev->dev_private;
  665. u32 color;
  666. unsigned int BR13, CMD;
  667. RING_LOCALS;
  668. BR13 = (0xF0 << 16) | (dev_priv->pitch * dev_priv->cpp) | (1 << 24);
  669. CMD = XY_COLOR_BLT_CMD;
  670. x += dev_priv->sarea_priv->boxes[0].x1;
  671. y += dev_priv->sarea_priv->boxes[0].y1;
  672. if (dev_priv->cpp == 4) {
  673. BR13 |= (1 << 25);
  674. CMD |= (XY_COLOR_BLT_WRITE_ALPHA | XY_COLOR_BLT_WRITE_RGB);
  675. color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
  676. } else {
  677. color = (((r & 0xf8) << 8) |
  678. ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
  679. }
  680. BEGIN_LP_RING(6);
  681. OUT_RING(CMD);
  682. OUT_RING(BR13);
  683. OUT_RING((y << 16) | x);
  684. OUT_RING(((y + h) << 16) | (x + w));
  685. if (dev_priv->current_page == 1) {
  686. OUT_RING(dev_priv->front_offset);
  687. } else {
  688. OUT_RING(dev_priv->back_offset);
  689. }
  690. OUT_RING(color);
  691. ADVANCE_LP_RING();
  692. }
  693. static void i830_cp_performance_boxes(struct drm_device * dev)
  694. {
  695. drm_i830_private_t *dev_priv = dev->dev_private;
  696. /* Purple box for page flipping
  697. */
  698. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_FLIP)
  699. i830_fill_box(dev, 4, 4, 8, 8, 255, 0, 255);
  700. /* Red box if we have to wait for idle at any point
  701. */
  702. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_WAIT)
  703. i830_fill_box(dev, 16, 4, 8, 8, 255, 0, 0);
  704. /* Blue box: lost context?
  705. */
  706. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_LOST_CONTEXT)
  707. i830_fill_box(dev, 28, 4, 8, 8, 0, 0, 255);
  708. /* Yellow box for texture swaps
  709. */
  710. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_TEXTURE_LOAD)
  711. i830_fill_box(dev, 40, 4, 8, 8, 255, 255, 0);
  712. /* Green box if hardware never idles (as far as we can tell)
  713. */
  714. if (!(dev_priv->sarea_priv->perf_boxes & I830_BOX_RING_EMPTY))
  715. i830_fill_box(dev, 64, 4, 8, 8, 0, 255, 0);
  716. /* Draw bars indicating number of buffers allocated
  717. * (not a great measure, easily confused)
  718. */
  719. if (dev_priv->dma_used) {
  720. int bar = dev_priv->dma_used / 10240;
  721. if (bar > 100)
  722. bar = 100;
  723. if (bar < 1)
  724. bar = 1;
  725. i830_fill_box(dev, 4, 16, bar, 4, 196, 128, 128);
  726. dev_priv->dma_used = 0;
  727. }
  728. dev_priv->sarea_priv->perf_boxes = 0;
  729. }
  730. static void i830_dma_dispatch_clear(struct drm_device * dev, int flags,
  731. unsigned int clear_color,
  732. unsigned int clear_zval,
  733. unsigned int clear_depthmask)
  734. {
  735. drm_i830_private_t *dev_priv = dev->dev_private;
  736. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  737. int nbox = sarea_priv->nbox;
  738. struct drm_clip_rect *pbox = sarea_priv->boxes;
  739. int pitch = dev_priv->pitch;
  740. int cpp = dev_priv->cpp;
  741. int i;
  742. unsigned int BR13, CMD, D_CMD;
  743. RING_LOCALS;
  744. if (dev_priv->current_page == 1) {
  745. unsigned int tmp = flags;
  746. flags &= ~(I830_FRONT | I830_BACK);
  747. if (tmp & I830_FRONT)
  748. flags |= I830_BACK;
  749. if (tmp & I830_BACK)
  750. flags |= I830_FRONT;
  751. }
  752. i830_kernel_lost_context(dev);
  753. switch (cpp) {
  754. case 2:
  755. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
  756. D_CMD = CMD = XY_COLOR_BLT_CMD;
  757. break;
  758. case 4:
  759. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24) | (1 << 25);
  760. CMD = (XY_COLOR_BLT_CMD | XY_COLOR_BLT_WRITE_ALPHA |
  761. XY_COLOR_BLT_WRITE_RGB);
  762. D_CMD = XY_COLOR_BLT_CMD;
  763. if (clear_depthmask & 0x00ffffff)
  764. D_CMD |= XY_COLOR_BLT_WRITE_RGB;
  765. if (clear_depthmask & 0xff000000)
  766. D_CMD |= XY_COLOR_BLT_WRITE_ALPHA;
  767. break;
  768. default:
  769. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
  770. D_CMD = CMD = XY_COLOR_BLT_CMD;
  771. break;
  772. }
  773. if (nbox > I830_NR_SAREA_CLIPRECTS)
  774. nbox = I830_NR_SAREA_CLIPRECTS;
  775. for (i = 0; i < nbox; i++, pbox++) {
  776. if (pbox->x1 > pbox->x2 ||
  777. pbox->y1 > pbox->y2 ||
  778. pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
  779. continue;
  780. if (flags & I830_FRONT) {
  781. DRM_DEBUG("clear front\n");
  782. BEGIN_LP_RING(6);
  783. OUT_RING(CMD);
  784. OUT_RING(BR13);
  785. OUT_RING((pbox->y1 << 16) | pbox->x1);
  786. OUT_RING((pbox->y2 << 16) | pbox->x2);
  787. OUT_RING(dev_priv->front_offset);
  788. OUT_RING(clear_color);
  789. ADVANCE_LP_RING();
  790. }
  791. if (flags & I830_BACK) {
  792. DRM_DEBUG("clear back\n");
  793. BEGIN_LP_RING(6);
  794. OUT_RING(CMD);
  795. OUT_RING(BR13);
  796. OUT_RING((pbox->y1 << 16) | pbox->x1);
  797. OUT_RING((pbox->y2 << 16) | pbox->x2);
  798. OUT_RING(dev_priv->back_offset);
  799. OUT_RING(clear_color);
  800. ADVANCE_LP_RING();
  801. }
  802. if (flags & I830_DEPTH) {
  803. DRM_DEBUG("clear depth\n");
  804. BEGIN_LP_RING(6);
  805. OUT_RING(D_CMD);
  806. OUT_RING(BR13);
  807. OUT_RING((pbox->y1 << 16) | pbox->x1);
  808. OUT_RING((pbox->y2 << 16) | pbox->x2);
  809. OUT_RING(dev_priv->depth_offset);
  810. OUT_RING(clear_zval);
  811. ADVANCE_LP_RING();
  812. }
  813. }
  814. }
  815. static void i830_dma_dispatch_swap(struct drm_device * dev)
  816. {
  817. drm_i830_private_t *dev_priv = dev->dev_private;
  818. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  819. int nbox = sarea_priv->nbox;
  820. struct drm_clip_rect *pbox = sarea_priv->boxes;
  821. int pitch = dev_priv->pitch;
  822. int cpp = dev_priv->cpp;
  823. int i;
  824. unsigned int CMD, BR13;
  825. RING_LOCALS;
  826. DRM_DEBUG("swapbuffers\n");
  827. i830_kernel_lost_context(dev);
  828. if (dev_priv->do_boxes)
  829. i830_cp_performance_boxes(dev);
  830. switch (cpp) {
  831. case 2:
  832. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
  833. CMD = XY_SRC_COPY_BLT_CMD;
  834. break;
  835. case 4:
  836. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24) | (1 << 25);
  837. CMD = (XY_SRC_COPY_BLT_CMD | XY_SRC_COPY_BLT_WRITE_ALPHA |
  838. XY_SRC_COPY_BLT_WRITE_RGB);
  839. break;
  840. default:
  841. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
  842. CMD = XY_SRC_COPY_BLT_CMD;
  843. break;
  844. }
  845. if (nbox > I830_NR_SAREA_CLIPRECTS)
  846. nbox = I830_NR_SAREA_CLIPRECTS;
  847. for (i = 0; i < nbox; i++, pbox++) {
  848. if (pbox->x1 > pbox->x2 ||
  849. pbox->y1 > pbox->y2 ||
  850. pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
  851. continue;
  852. DRM_DEBUG("dispatch swap %d,%d-%d,%d!\n",
  853. pbox->x1, pbox->y1, pbox->x2, pbox->y2);
  854. BEGIN_LP_RING(8);
  855. OUT_RING(CMD);
  856. OUT_RING(BR13);
  857. OUT_RING((pbox->y1 << 16) | pbox->x1);
  858. OUT_RING((pbox->y2 << 16) | pbox->x2);
  859. if (dev_priv->current_page == 0)
  860. OUT_RING(dev_priv->front_offset);
  861. else
  862. OUT_RING(dev_priv->back_offset);
  863. OUT_RING((pbox->y1 << 16) | pbox->x1);
  864. OUT_RING(BR13 & 0xffff);
  865. if (dev_priv->current_page == 0)
  866. OUT_RING(dev_priv->back_offset);
  867. else
  868. OUT_RING(dev_priv->front_offset);
  869. ADVANCE_LP_RING();
  870. }
  871. }
  872. static void i830_dma_dispatch_flip(struct drm_device * dev)
  873. {
  874. drm_i830_private_t *dev_priv = dev->dev_private;
  875. RING_LOCALS;
  876. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  877. __func__,
  878. dev_priv->current_page,
  879. dev_priv->sarea_priv->pf_current_page);
  880. i830_kernel_lost_context(dev);
  881. if (dev_priv->do_boxes) {
  882. dev_priv->sarea_priv->perf_boxes |= I830_BOX_FLIP;
  883. i830_cp_performance_boxes(dev);
  884. }
  885. BEGIN_LP_RING(2);
  886. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  887. OUT_RING(0);
  888. ADVANCE_LP_RING();
  889. BEGIN_LP_RING(6);
  890. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  891. OUT_RING(0);
  892. if (dev_priv->current_page == 0) {
  893. OUT_RING(dev_priv->back_offset);
  894. dev_priv->current_page = 1;
  895. } else {
  896. OUT_RING(dev_priv->front_offset);
  897. dev_priv->current_page = 0;
  898. }
  899. OUT_RING(0);
  900. ADVANCE_LP_RING();
  901. BEGIN_LP_RING(2);
  902. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  903. OUT_RING(0);
  904. ADVANCE_LP_RING();
  905. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  906. }
  907. static void i830_dma_dispatch_vertex(struct drm_device * dev,
  908. struct drm_buf * buf, int discard, int used)
  909. {
  910. drm_i830_private_t *dev_priv = dev->dev_private;
  911. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  912. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  913. struct drm_clip_rect *box = sarea_priv->boxes;
  914. int nbox = sarea_priv->nbox;
  915. unsigned long address = (unsigned long)buf->bus_address;
  916. unsigned long start = address - dev->agp->base;
  917. int i = 0, u;
  918. RING_LOCALS;
  919. i830_kernel_lost_context(dev);
  920. if (nbox > I830_NR_SAREA_CLIPRECTS)
  921. nbox = I830_NR_SAREA_CLIPRECTS;
  922. if (discard) {
  923. u = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  924. I830_BUF_HARDWARE);
  925. if (u != I830_BUF_CLIENT) {
  926. DRM_DEBUG("xxxx 2\n");
  927. }
  928. }
  929. if (used > 4 * 1023)
  930. used = 0;
  931. if (sarea_priv->dirty)
  932. i830EmitState(dev);
  933. DRM_DEBUG("dispatch vertex addr 0x%lx, used 0x%x nbox %d\n",
  934. address, used, nbox);
  935. dev_priv->counter++;
  936. DRM_DEBUG("dispatch counter : %ld\n", dev_priv->counter);
  937. DRM_DEBUG("i830_dma_dispatch\n");
  938. DRM_DEBUG("start : %lx\n", start);
  939. DRM_DEBUG("used : %d\n", used);
  940. DRM_DEBUG("start + used - 4 : %ld\n", start + used - 4);
  941. if (buf_priv->currently_mapped == I830_BUF_MAPPED) {
  942. u32 *vp = buf_priv->kernel_virtual;
  943. vp[0] = (GFX_OP_PRIMITIVE |
  944. sarea_priv->vertex_prim | ((used / 4) - 2));
  945. if (dev_priv->use_mi_batchbuffer_start) {
  946. vp[used / 4] = MI_BATCH_BUFFER_END;
  947. used += 4;
  948. }
  949. if (used & 4) {
  950. vp[used / 4] = 0;
  951. used += 4;
  952. }
  953. i830_unmap_buffer(buf);
  954. }
  955. if (used) {
  956. do {
  957. if (i < nbox) {
  958. BEGIN_LP_RING(6);
  959. OUT_RING(GFX_OP_DRAWRECT_INFO);
  960. OUT_RING(sarea_priv->
  961. BufferState[I830_DESTREG_DR1]);
  962. OUT_RING(box[i].x1 | (box[i].y1 << 16));
  963. OUT_RING(box[i].x2 | (box[i].y2 << 16));
  964. OUT_RING(sarea_priv->
  965. BufferState[I830_DESTREG_DR4]);
  966. OUT_RING(0);
  967. ADVANCE_LP_RING();
  968. }
  969. if (dev_priv->use_mi_batchbuffer_start) {
  970. BEGIN_LP_RING(2);
  971. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  972. OUT_RING(start | MI_BATCH_NON_SECURE);
  973. ADVANCE_LP_RING();
  974. } else {
  975. BEGIN_LP_RING(4);
  976. OUT_RING(MI_BATCH_BUFFER);
  977. OUT_RING(start | MI_BATCH_NON_SECURE);
  978. OUT_RING(start + used - 4);
  979. OUT_RING(0);
  980. ADVANCE_LP_RING();
  981. }
  982. } while (++i < nbox);
  983. }
  984. if (discard) {
  985. dev_priv->counter++;
  986. (void)cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  987. I830_BUF_HARDWARE);
  988. BEGIN_LP_RING(8);
  989. OUT_RING(CMD_STORE_DWORD_IDX);
  990. OUT_RING(20);
  991. OUT_RING(dev_priv->counter);
  992. OUT_RING(CMD_STORE_DWORD_IDX);
  993. OUT_RING(buf_priv->my_use_idx);
  994. OUT_RING(I830_BUF_FREE);
  995. OUT_RING(CMD_REPORT_HEAD);
  996. OUT_RING(0);
  997. ADVANCE_LP_RING();
  998. }
  999. }
  1000. static void i830_dma_quiescent(struct drm_device * dev)
  1001. {
  1002. drm_i830_private_t *dev_priv = dev->dev_private;
  1003. RING_LOCALS;
  1004. i830_kernel_lost_context(dev);
  1005. BEGIN_LP_RING(4);
  1006. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  1007. OUT_RING(CMD_REPORT_HEAD);
  1008. OUT_RING(0);
  1009. OUT_RING(0);
  1010. ADVANCE_LP_RING();
  1011. i830_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  1012. }
  1013. static int i830_flush_queue(struct drm_device * dev)
  1014. {
  1015. drm_i830_private_t *dev_priv = dev->dev_private;
  1016. struct drm_device_dma *dma = dev->dma;
  1017. int i, ret = 0;
  1018. RING_LOCALS;
  1019. i830_kernel_lost_context(dev);
  1020. BEGIN_LP_RING(2);
  1021. OUT_RING(CMD_REPORT_HEAD);
  1022. OUT_RING(0);
  1023. ADVANCE_LP_RING();
  1024. i830_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  1025. for (i = 0; i < dma->buf_count; i++) {
  1026. struct drm_buf *buf = dma->buflist[i];
  1027. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  1028. int used = cmpxchg(buf_priv->in_use, I830_BUF_HARDWARE,
  1029. I830_BUF_FREE);
  1030. if (used == I830_BUF_HARDWARE)
  1031. DRM_DEBUG("reclaimed from HARDWARE\n");
  1032. if (used == I830_BUF_CLIENT)
  1033. DRM_DEBUG("still on client\n");
  1034. }
  1035. return ret;
  1036. }
  1037. /* Must be called with the lock held */
  1038. static void i830_reclaim_buffers(struct drm_device * dev, struct drm_file *file_priv)
  1039. {
  1040. struct drm_device_dma *dma = dev->dma;
  1041. int i;
  1042. if (!dma)
  1043. return;
  1044. if (!dev->dev_private)
  1045. return;
  1046. if (!dma->buflist)
  1047. return;
  1048. i830_flush_queue(dev);
  1049. for (i = 0; i < dma->buf_count; i++) {
  1050. struct drm_buf *buf = dma->buflist[i];
  1051. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  1052. if (buf->file_priv == file_priv && buf_priv) {
  1053. int used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  1054. I830_BUF_FREE);
  1055. if (used == I830_BUF_CLIENT)
  1056. DRM_DEBUG("reclaimed from client\n");
  1057. if (buf_priv->currently_mapped == I830_BUF_MAPPED)
  1058. buf_priv->currently_mapped = I830_BUF_UNMAPPED;
  1059. }
  1060. }
  1061. }
  1062. static int i830_flush_ioctl(struct drm_device *dev, void *data,
  1063. struct drm_file *file_priv)
  1064. {
  1065. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1066. i830_flush_queue(dev);
  1067. return 0;
  1068. }
  1069. static int i830_dma_vertex(struct drm_device *dev, void *data,
  1070. struct drm_file *file_priv)
  1071. {
  1072. struct drm_device_dma *dma = dev->dma;
  1073. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1074. u32 *hw_status = dev_priv->hw_status_page;
  1075. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1076. dev_priv->sarea_priv;
  1077. drm_i830_vertex_t *vertex = data;
  1078. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1079. DRM_DEBUG("i830 dma vertex, idx %d used %d discard %d\n",
  1080. vertex->idx, vertex->used, vertex->discard);
  1081. if (vertex->idx < 0 || vertex->idx > dma->buf_count)
  1082. return -EINVAL;
  1083. i830_dma_dispatch_vertex(dev,
  1084. dma->buflist[vertex->idx],
  1085. vertex->discard, vertex->used);
  1086. sarea_priv->last_enqueue = dev_priv->counter - 1;
  1087. sarea_priv->last_dispatch = (int)hw_status[5];
  1088. return 0;
  1089. }
  1090. static int i830_clear_bufs(struct drm_device *dev, void *data,
  1091. struct drm_file *file_priv)
  1092. {
  1093. drm_i830_clear_t *clear = data;
  1094. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1095. /* GH: Someone's doing nasty things... */
  1096. if (!dev->dev_private) {
  1097. return -EINVAL;
  1098. }
  1099. i830_dma_dispatch_clear(dev, clear->flags,
  1100. clear->clear_color,
  1101. clear->clear_depth, clear->clear_depthmask);
  1102. return 0;
  1103. }
  1104. static int i830_swap_bufs(struct drm_device *dev, void *data,
  1105. struct drm_file *file_priv)
  1106. {
  1107. DRM_DEBUG("i830_swap_bufs\n");
  1108. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1109. i830_dma_dispatch_swap(dev);
  1110. return 0;
  1111. }
  1112. /* Not sure why this isn't set all the time:
  1113. */
  1114. static void i830_do_init_pageflip(struct drm_device * dev)
  1115. {
  1116. drm_i830_private_t *dev_priv = dev->dev_private;
  1117. DRM_DEBUG("%s\n", __func__);
  1118. dev_priv->page_flipping = 1;
  1119. dev_priv->current_page = 0;
  1120. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  1121. }
  1122. static int i830_do_cleanup_pageflip(struct drm_device * dev)
  1123. {
  1124. drm_i830_private_t *dev_priv = dev->dev_private;
  1125. DRM_DEBUG("%s\n", __func__);
  1126. if (dev_priv->current_page != 0)
  1127. i830_dma_dispatch_flip(dev);
  1128. dev_priv->page_flipping = 0;
  1129. return 0;
  1130. }
  1131. static int i830_flip_bufs(struct drm_device *dev, void *data,
  1132. struct drm_file *file_priv)
  1133. {
  1134. drm_i830_private_t *dev_priv = dev->dev_private;
  1135. DRM_DEBUG("%s\n", __func__);
  1136. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1137. if (!dev_priv->page_flipping)
  1138. i830_do_init_pageflip(dev);
  1139. i830_dma_dispatch_flip(dev);
  1140. return 0;
  1141. }
  1142. static int i830_getage(struct drm_device *dev, void *data,
  1143. struct drm_file *file_priv)
  1144. {
  1145. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1146. u32 *hw_status = dev_priv->hw_status_page;
  1147. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1148. dev_priv->sarea_priv;
  1149. sarea_priv->last_dispatch = (int)hw_status[5];
  1150. return 0;
  1151. }
  1152. static int i830_getbuf(struct drm_device *dev, void *data,
  1153. struct drm_file *file_priv)
  1154. {
  1155. int retcode = 0;
  1156. drm_i830_dma_t *d = data;
  1157. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1158. u32 *hw_status = dev_priv->hw_status_page;
  1159. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1160. dev_priv->sarea_priv;
  1161. DRM_DEBUG("getbuf\n");
  1162. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1163. d->granted = 0;
  1164. retcode = i830_dma_get_buffer(dev, d, file_priv);
  1165. DRM_DEBUG("i830_dma: %d returning %d, granted = %d\n",
  1166. task_pid_nr(current), retcode, d->granted);
  1167. sarea_priv->last_dispatch = (int)hw_status[5];
  1168. return retcode;
  1169. }
  1170. static int i830_copybuf(struct drm_device *dev, void *data,
  1171. struct drm_file *file_priv)
  1172. {
  1173. /* Never copy - 2.4.x doesn't need it */
  1174. return 0;
  1175. }
  1176. static int i830_docopy(struct drm_device *dev, void *data,
  1177. struct drm_file *file_priv)
  1178. {
  1179. return 0;
  1180. }
  1181. static int i830_getparam(struct drm_device *dev, void *data,
  1182. struct drm_file *file_priv)
  1183. {
  1184. drm_i830_private_t *dev_priv = dev->dev_private;
  1185. drm_i830_getparam_t *param = data;
  1186. int value;
  1187. if (!dev_priv) {
  1188. DRM_ERROR("%s called with no initialization\n", __func__);
  1189. return -EINVAL;
  1190. }
  1191. switch (param->param) {
  1192. case I830_PARAM_IRQ_ACTIVE:
  1193. value = dev->irq_enabled;
  1194. break;
  1195. default:
  1196. return -EINVAL;
  1197. }
  1198. if (copy_to_user(param->value, &value, sizeof(int))) {
  1199. DRM_ERROR("copy_to_user\n");
  1200. return -EFAULT;
  1201. }
  1202. return 0;
  1203. }
  1204. static int i830_setparam(struct drm_device *dev, void *data,
  1205. struct drm_file *file_priv)
  1206. {
  1207. drm_i830_private_t *dev_priv = dev->dev_private;
  1208. drm_i830_setparam_t *param = data;
  1209. if (!dev_priv) {
  1210. DRM_ERROR("%s called with no initialization\n", __func__);
  1211. return -EINVAL;
  1212. }
  1213. switch (param->param) {
  1214. case I830_SETPARAM_USE_MI_BATCHBUFFER_START:
  1215. dev_priv->use_mi_batchbuffer_start = param->value;
  1216. break;
  1217. default:
  1218. return -EINVAL;
  1219. }
  1220. return 0;
  1221. }
  1222. int i830_driver_load(struct drm_device *dev, unsigned long flags)
  1223. {
  1224. /* i830 has 4 more counters */
  1225. dev->counters += 4;
  1226. dev->types[6] = _DRM_STAT_IRQ;
  1227. dev->types[7] = _DRM_STAT_PRIMARY;
  1228. dev->types[8] = _DRM_STAT_SECONDARY;
  1229. dev->types[9] = _DRM_STAT_DMA;
  1230. return 0;
  1231. }
  1232. void i830_driver_lastclose(struct drm_device * dev)
  1233. {
  1234. i830_dma_cleanup(dev);
  1235. }
  1236. void i830_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1237. {
  1238. if (dev->dev_private) {
  1239. drm_i830_private_t *dev_priv = dev->dev_private;
  1240. if (dev_priv->page_flipping) {
  1241. i830_do_cleanup_pageflip(dev);
  1242. }
  1243. }
  1244. }
  1245. void i830_driver_reclaim_buffers_locked(struct drm_device * dev, struct drm_file *file_priv)
  1246. {
  1247. i830_reclaim_buffers(dev, file_priv);
  1248. }
  1249. int i830_driver_dma_quiescent(struct drm_device * dev)
  1250. {
  1251. i830_dma_quiescent(dev);
  1252. return 0;
  1253. }
  1254. struct drm_ioctl_desc i830_ioctls[] = {
  1255. DRM_IOCTL_DEF(DRM_I830_INIT, i830_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1256. DRM_IOCTL_DEF(DRM_I830_VERTEX, i830_dma_vertex, DRM_AUTH),
  1257. DRM_IOCTL_DEF(DRM_I830_CLEAR, i830_clear_bufs, DRM_AUTH),
  1258. DRM_IOCTL_DEF(DRM_I830_FLUSH, i830_flush_ioctl, DRM_AUTH),
  1259. DRM_IOCTL_DEF(DRM_I830_GETAGE, i830_getage, DRM_AUTH),
  1260. DRM_IOCTL_DEF(DRM_I830_GETBUF, i830_getbuf, DRM_AUTH),
  1261. DRM_IOCTL_DEF(DRM_I830_SWAP, i830_swap_bufs, DRM_AUTH),
  1262. DRM_IOCTL_DEF(DRM_I830_COPY, i830_copybuf, DRM_AUTH),
  1263. DRM_IOCTL_DEF(DRM_I830_DOCOPY, i830_docopy, DRM_AUTH),
  1264. DRM_IOCTL_DEF(DRM_I830_FLIP, i830_flip_bufs, DRM_AUTH),
  1265. DRM_IOCTL_DEF(DRM_I830_IRQ_EMIT, i830_irq_emit, DRM_AUTH),
  1266. DRM_IOCTL_DEF(DRM_I830_IRQ_WAIT, i830_irq_wait, DRM_AUTH),
  1267. DRM_IOCTL_DEF(DRM_I830_GETPARAM, i830_getparam, DRM_AUTH),
  1268. DRM_IOCTL_DEF(DRM_I830_SETPARAM, i830_setparam, DRM_AUTH)
  1269. };
  1270. int i830_max_ioctl = DRM_ARRAY_SIZE(i830_ioctls);
  1271. /**
  1272. * Determine if the device really is AGP or not.
  1273. *
  1274. * All Intel graphics chipsets are treated as AGP, even if they are really
  1275. * PCI-e.
  1276. *
  1277. * \param dev The device to be tested.
  1278. *
  1279. * \returns
  1280. * A value of 1 is always retured to indictate every i8xx is AGP.
  1281. */
  1282. int i830_driver_device_is_agp(struct drm_device * dev)
  1283. {
  1284. return 1;
  1285. }