dma.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef IOATDMA_H
  22. #define IOATDMA_H
  23. #include <linux/dmaengine.h>
  24. #include "hw.h"
  25. #include "registers.h"
  26. #include <linux/init.h>
  27. #include <linux/dmapool.h>
  28. #include <linux/cache.h>
  29. #include <linux/pci_ids.h>
  30. #include <net/tcp.h>
  31. #define IOAT_DMA_VERSION "4.00"
  32. #define IOAT_LOW_COMPLETION_MASK 0xffffffc0
  33. #define IOAT_DMA_DCA_ANY_CPU ~0
  34. #define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
  35. #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
  36. #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, txd)
  37. #define to_dev(ioat_chan) (&(ioat_chan)->device->pdev->dev)
  38. #define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
  39. /*
  40. * workaround for IOAT ver.3.0 null descriptor issue
  41. * (channel returns error when size is 0)
  42. */
  43. #define NULL_DESC_BUFFER_SIZE 1
  44. /**
  45. * struct ioatdma_device - internal representation of a IOAT device
  46. * @pdev: PCI-Express device
  47. * @reg_base: MMIO register space base address
  48. * @dma_pool: for allocating DMA descriptors
  49. * @common: embedded struct dma_device
  50. * @version: version of ioatdma device
  51. * @msix_entries: irq handlers
  52. * @idx: per channel data
  53. * @dca: direct cache access context
  54. * @intr_quirk: interrupt setup quirk (for ioat_v1 devices)
  55. * @enumerate_channels: hw version specific channel enumeration
  56. * @reset_hw: hw version specific channel (re)initialization
  57. * @cleanup_fn: select between the v2 and v3 cleanup routines
  58. * @timer_fn: select between the v2 and v3 timer watchdog routines
  59. * @self_test: hardware version specific self test for each supported op type
  60. *
  61. * Note: the v3 cleanup routine supports raid operations
  62. */
  63. struct ioatdma_device {
  64. struct pci_dev *pdev;
  65. void __iomem *reg_base;
  66. struct pci_pool *dma_pool;
  67. struct pci_pool *completion_pool;
  68. struct dma_device common;
  69. u8 version;
  70. struct msix_entry msix_entries[4];
  71. struct ioat_chan_common *idx[4];
  72. struct dca_provider *dca;
  73. void (*intr_quirk)(struct ioatdma_device *device);
  74. int (*enumerate_channels)(struct ioatdma_device *device);
  75. int (*reset_hw)(struct ioat_chan_common *chan);
  76. void (*cleanup_fn)(unsigned long data);
  77. void (*timer_fn)(unsigned long data);
  78. int (*self_test)(struct ioatdma_device *device);
  79. };
  80. struct ioat_chan_common {
  81. struct dma_chan common;
  82. void __iomem *reg_base;
  83. unsigned long last_completion;
  84. spinlock_t cleanup_lock;
  85. dma_cookie_t completed_cookie;
  86. unsigned long state;
  87. #define IOAT_COMPLETION_PENDING 0
  88. #define IOAT_COMPLETION_ACK 1
  89. #define IOAT_RESET_PENDING 2
  90. #define IOAT_KOBJ_INIT_FAIL 3
  91. #define IOAT_RESHAPE_PENDING 4
  92. struct timer_list timer;
  93. #define COMPLETION_TIMEOUT msecs_to_jiffies(100)
  94. #define IDLE_TIMEOUT msecs_to_jiffies(2000)
  95. #define RESET_DELAY msecs_to_jiffies(100)
  96. struct ioatdma_device *device;
  97. dma_addr_t completion_dma;
  98. u64 *completion;
  99. struct tasklet_struct cleanup_task;
  100. struct kobject kobj;
  101. };
  102. struct ioat_sysfs_entry {
  103. struct attribute attr;
  104. ssize_t (*show)(struct dma_chan *, char *);
  105. };
  106. /**
  107. * struct ioat_dma_chan - internal representation of a DMA channel
  108. */
  109. struct ioat_dma_chan {
  110. struct ioat_chan_common base;
  111. size_t xfercap; /* XFERCAP register value expanded out */
  112. spinlock_t desc_lock;
  113. struct list_head free_desc;
  114. struct list_head used_desc;
  115. int pending;
  116. u16 desccount;
  117. u16 active;
  118. };
  119. static inline struct ioat_chan_common *to_chan_common(struct dma_chan *c)
  120. {
  121. return container_of(c, struct ioat_chan_common, common);
  122. }
  123. static inline struct ioat_dma_chan *to_ioat_chan(struct dma_chan *c)
  124. {
  125. struct ioat_chan_common *chan = to_chan_common(c);
  126. return container_of(chan, struct ioat_dma_chan, base);
  127. }
  128. /**
  129. * ioat_tx_status - poll the status of an ioat transaction
  130. * @c: channel handle
  131. * @cookie: transaction identifier
  132. * @txstate: if set, updated with the transaction state
  133. */
  134. static inline enum dma_status
  135. ioat_tx_status(struct dma_chan *c, dma_cookie_t cookie,
  136. struct dma_tx_state *txstate)
  137. {
  138. struct ioat_chan_common *chan = to_chan_common(c);
  139. dma_cookie_t last_used;
  140. dma_cookie_t last_complete;
  141. last_used = c->cookie;
  142. last_complete = chan->completed_cookie;
  143. dma_set_tx_state(txstate, last_complete, last_used, 0);
  144. return dma_async_is_complete(cookie, last_complete, last_used);
  145. }
  146. /* wrapper around hardware descriptor format + additional software fields */
  147. /**
  148. * struct ioat_desc_sw - wrapper around hardware descriptor
  149. * @hw: hardware DMA descriptor (for memcpy)
  150. * @node: this descriptor will either be on the free list,
  151. * or attached to a transaction list (tx_list)
  152. * @txd: the generic software descriptor for all engines
  153. * @id: identifier for debug
  154. */
  155. struct ioat_desc_sw {
  156. struct ioat_dma_descriptor *hw;
  157. struct list_head node;
  158. size_t len;
  159. struct list_head tx_list;
  160. struct dma_async_tx_descriptor txd;
  161. #ifdef DEBUG
  162. int id;
  163. #endif
  164. };
  165. #ifdef DEBUG
  166. #define set_desc_id(desc, i) ((desc)->id = (i))
  167. #define desc_id(desc) ((desc)->id)
  168. #else
  169. #define set_desc_id(desc, i)
  170. #define desc_id(desc) (0)
  171. #endif
  172. static inline void
  173. __dump_desc_dbg(struct ioat_chan_common *chan, struct ioat_dma_descriptor *hw,
  174. struct dma_async_tx_descriptor *tx, int id)
  175. {
  176. struct device *dev = to_dev(chan);
  177. dev_dbg(dev, "desc[%d]: (%#llx->%#llx) cookie: %d flags: %#x"
  178. " ctl: %#x (op: %d int_en: %d compl: %d)\n", id,
  179. (unsigned long long) tx->phys,
  180. (unsigned long long) hw->next, tx->cookie, tx->flags,
  181. hw->ctl, hw->ctl_f.op, hw->ctl_f.int_en, hw->ctl_f.compl_write);
  182. }
  183. #define dump_desc_dbg(c, d) \
  184. ({ if (d) __dump_desc_dbg(&c->base, d->hw, &d->txd, desc_id(d)); 0; })
  185. static inline void ioat_set_tcp_copy_break(unsigned long copybreak)
  186. {
  187. #ifdef CONFIG_NET_DMA
  188. sysctl_tcp_dma_copybreak = copybreak;
  189. #endif
  190. }
  191. static inline struct ioat_chan_common *
  192. ioat_chan_by_index(struct ioatdma_device *device, int index)
  193. {
  194. return device->idx[index];
  195. }
  196. static inline u64 ioat_chansts(struct ioat_chan_common *chan)
  197. {
  198. u8 ver = chan->device->version;
  199. u64 status;
  200. u32 status_lo;
  201. /* We need to read the low address first as this causes the
  202. * chipset to latch the upper bits for the subsequent read
  203. */
  204. status_lo = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_LOW(ver));
  205. status = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_HIGH(ver));
  206. status <<= 32;
  207. status |= status_lo;
  208. return status;
  209. }
  210. static inline void ioat_start(struct ioat_chan_common *chan)
  211. {
  212. u8 ver = chan->device->version;
  213. writeb(IOAT_CHANCMD_START, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  214. }
  215. static inline u64 ioat_chansts_to_addr(u64 status)
  216. {
  217. return status & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  218. }
  219. static inline u32 ioat_chanerr(struct ioat_chan_common *chan)
  220. {
  221. return readl(chan->reg_base + IOAT_CHANERR_OFFSET);
  222. }
  223. static inline void ioat_suspend(struct ioat_chan_common *chan)
  224. {
  225. u8 ver = chan->device->version;
  226. writeb(IOAT_CHANCMD_SUSPEND, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  227. }
  228. static inline void ioat_reset(struct ioat_chan_common *chan)
  229. {
  230. u8 ver = chan->device->version;
  231. writeb(IOAT_CHANCMD_RESET, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  232. }
  233. static inline bool ioat_reset_pending(struct ioat_chan_common *chan)
  234. {
  235. u8 ver = chan->device->version;
  236. u8 cmd;
  237. cmd = readb(chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  238. return (cmd & IOAT_CHANCMD_RESET) == IOAT_CHANCMD_RESET;
  239. }
  240. static inline void ioat_set_chainaddr(struct ioat_dma_chan *ioat, u64 addr)
  241. {
  242. struct ioat_chan_common *chan = &ioat->base;
  243. writel(addr & 0x00000000FFFFFFFF,
  244. chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  245. writel(addr >> 32,
  246. chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  247. }
  248. static inline bool is_ioat_active(unsigned long status)
  249. {
  250. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_ACTIVE);
  251. }
  252. static inline bool is_ioat_idle(unsigned long status)
  253. {
  254. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_DONE);
  255. }
  256. static inline bool is_ioat_halted(unsigned long status)
  257. {
  258. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_HALTED);
  259. }
  260. static inline bool is_ioat_suspended(unsigned long status)
  261. {
  262. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_SUSPENDED);
  263. }
  264. /* channel was fatally programmed */
  265. static inline bool is_ioat_bug(unsigned long err)
  266. {
  267. return !!err;
  268. }
  269. static inline void ioat_unmap(struct pci_dev *pdev, dma_addr_t addr, size_t len,
  270. int direction, enum dma_ctrl_flags flags, bool dst)
  271. {
  272. if ((dst && (flags & DMA_COMPL_DEST_UNMAP_SINGLE)) ||
  273. (!dst && (flags & DMA_COMPL_SRC_UNMAP_SINGLE)))
  274. pci_unmap_single(pdev, addr, len, direction);
  275. else
  276. pci_unmap_page(pdev, addr, len, direction);
  277. }
  278. int __devinit ioat_probe(struct ioatdma_device *device);
  279. int __devinit ioat_register(struct ioatdma_device *device);
  280. int __devinit ioat1_dma_probe(struct ioatdma_device *dev, int dca);
  281. int __devinit ioat_dma_self_test(struct ioatdma_device *device);
  282. void __devexit ioat_dma_remove(struct ioatdma_device *device);
  283. struct dca_provider * __devinit ioat_dca_init(struct pci_dev *pdev,
  284. void __iomem *iobase);
  285. unsigned long ioat_get_current_completion(struct ioat_chan_common *chan);
  286. void ioat_init_channel(struct ioatdma_device *device,
  287. struct ioat_chan_common *chan, int idx);
  288. enum dma_status ioat_dma_tx_status(struct dma_chan *c, dma_cookie_t cookie,
  289. struct dma_tx_state *txstate);
  290. void ioat_dma_unmap(struct ioat_chan_common *chan, enum dma_ctrl_flags flags,
  291. size_t len, struct ioat_dma_descriptor *hw);
  292. bool ioat_cleanup_preamble(struct ioat_chan_common *chan,
  293. unsigned long *phys_complete);
  294. void ioat_kobject_add(struct ioatdma_device *device, struct kobj_type *type);
  295. void ioat_kobject_del(struct ioatdma_device *device);
  296. extern const struct sysfs_ops ioat_sysfs_ops;
  297. extern struct ioat_sysfs_entry ioat_version_attr;
  298. extern struct ioat_sysfs_entry ioat_cap_attr;
  299. #endif /* IOATDMA_H */