intel-gtt.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. /*
  18. * If we have Intel graphics, we're not going to have anything other than
  19. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  20. * on the Intel IOMMU support (CONFIG_DMAR).
  21. * Only newer chipsets need to bother with this, of course.
  22. */
  23. #ifdef CONFIG_DMAR
  24. #define USE_PCI_DMA_API 1
  25. #endif
  26. static const struct aper_size_info_fixed intel_i810_sizes[] =
  27. {
  28. {64, 16384, 4},
  29. /* The 32M mode still requires a 64k gatt */
  30. {32, 8192, 4}
  31. };
  32. #define AGP_DCACHE_MEMORY 1
  33. #define AGP_PHYS_MEMORY 2
  34. #define INTEL_AGP_CACHED_MEMORY 3
  35. static struct gatt_mask intel_i810_masks[] =
  36. {
  37. {.mask = I810_PTE_VALID, .type = 0},
  38. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  39. {.mask = I810_PTE_VALID, .type = 0},
  40. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  41. .type = INTEL_AGP_CACHED_MEMORY}
  42. };
  43. static struct _intel_private {
  44. struct pci_dev *pcidev; /* device one */
  45. u8 __iomem *registers;
  46. u32 __iomem *gtt; /* I915G */
  47. int num_dcache_entries;
  48. /* gtt_entries is the number of gtt entries that are already mapped
  49. * to stolen memory. Stolen memory is larger than the memory mapped
  50. * through gtt_entries, as it includes some reserved space for the BIOS
  51. * popup and for the GTT.
  52. */
  53. int gtt_entries; /* i830+ */
  54. int gtt_total_size;
  55. union {
  56. void __iomem *i9xx_flush_page;
  57. void *i8xx_flush_page;
  58. };
  59. struct page *i8xx_page;
  60. struct resource ifp_resource;
  61. int resource_valid;
  62. } intel_private;
  63. #ifdef USE_PCI_DMA_API
  64. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  65. {
  66. *ret = pci_map_page(intel_private.pcidev, page, 0,
  67. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  68. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  69. return -EINVAL;
  70. return 0;
  71. }
  72. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  73. {
  74. pci_unmap_page(intel_private.pcidev, dma,
  75. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  76. }
  77. static void intel_agp_free_sglist(struct agp_memory *mem)
  78. {
  79. struct sg_table st;
  80. st.sgl = mem->sg_list;
  81. st.orig_nents = st.nents = mem->page_count;
  82. sg_free_table(&st);
  83. mem->sg_list = NULL;
  84. mem->num_sg = 0;
  85. }
  86. static int intel_agp_map_memory(struct agp_memory *mem)
  87. {
  88. struct sg_table st;
  89. struct scatterlist *sg;
  90. int i;
  91. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  92. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  93. return -ENOMEM;
  94. mem->sg_list = sg = st.sgl;
  95. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  96. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  97. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  98. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  99. if (unlikely(!mem->num_sg)) {
  100. intel_agp_free_sglist(mem);
  101. return -ENOMEM;
  102. }
  103. return 0;
  104. }
  105. static void intel_agp_unmap_memory(struct agp_memory *mem)
  106. {
  107. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  108. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  109. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  110. intel_agp_free_sglist(mem);
  111. }
  112. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  113. off_t pg_start, int mask_type)
  114. {
  115. struct scatterlist *sg;
  116. int i, j;
  117. j = pg_start;
  118. WARN_ON(!mem->num_sg);
  119. if (mem->num_sg == mem->page_count) {
  120. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  121. writel(agp_bridge->driver->mask_memory(agp_bridge,
  122. sg_dma_address(sg), mask_type),
  123. intel_private.gtt+j);
  124. j++;
  125. }
  126. } else {
  127. /* sg may merge pages, but we have to separate
  128. * per-page addr for GTT */
  129. unsigned int len, m;
  130. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  131. len = sg_dma_len(sg) / PAGE_SIZE;
  132. for (m = 0; m < len; m++) {
  133. writel(agp_bridge->driver->mask_memory(agp_bridge,
  134. sg_dma_address(sg) + m * PAGE_SIZE,
  135. mask_type),
  136. intel_private.gtt+j);
  137. j++;
  138. }
  139. }
  140. }
  141. readl(intel_private.gtt+j-1);
  142. }
  143. #else
  144. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  145. off_t pg_start, int mask_type)
  146. {
  147. int i, j;
  148. u32 cache_bits = 0;
  149. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  150. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  151. {
  152. cache_bits = I830_PTE_SYSTEM_CACHED;
  153. }
  154. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  155. writel(agp_bridge->driver->mask_memory(agp_bridge,
  156. page_to_phys(mem->pages[i]), mask_type),
  157. intel_private.gtt+j);
  158. }
  159. readl(intel_private.gtt+j-1);
  160. }
  161. #endif
  162. static int intel_i810_fetch_size(void)
  163. {
  164. u32 smram_miscc;
  165. struct aper_size_info_fixed *values;
  166. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  167. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  168. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  169. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  170. return 0;
  171. }
  172. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  173. agp_bridge->current_size = (void *) (values + 1);
  174. agp_bridge->aperture_size_idx = 1;
  175. return values[1].size;
  176. } else {
  177. agp_bridge->current_size = (void *) (values);
  178. agp_bridge->aperture_size_idx = 0;
  179. return values[0].size;
  180. }
  181. return 0;
  182. }
  183. static int intel_i810_configure(void)
  184. {
  185. struct aper_size_info_fixed *current_size;
  186. u32 temp;
  187. int i;
  188. current_size = A_SIZE_FIX(agp_bridge->current_size);
  189. if (!intel_private.registers) {
  190. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  191. temp &= 0xfff80000;
  192. intel_private.registers = ioremap(temp, 128 * 4096);
  193. if (!intel_private.registers) {
  194. dev_err(&intel_private.pcidev->dev,
  195. "can't remap memory\n");
  196. return -ENOMEM;
  197. }
  198. }
  199. if ((readl(intel_private.registers+I810_DRAM_CTL)
  200. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  201. /* This will need to be dynamically assigned */
  202. dev_info(&intel_private.pcidev->dev,
  203. "detected 4MB dedicated video ram\n");
  204. intel_private.num_dcache_entries = 1024;
  205. }
  206. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  207. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  208. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  209. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  210. if (agp_bridge->driver->needs_scratch_page) {
  211. for (i = 0; i < current_size->num_entries; i++) {
  212. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  213. }
  214. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  215. }
  216. global_cache_flush();
  217. return 0;
  218. }
  219. static void intel_i810_cleanup(void)
  220. {
  221. writel(0, intel_private.registers+I810_PGETBL_CTL);
  222. readl(intel_private.registers); /* PCI Posting. */
  223. iounmap(intel_private.registers);
  224. }
  225. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  226. {
  227. return;
  228. }
  229. /* Exists to support ARGB cursors */
  230. static struct page *i8xx_alloc_pages(void)
  231. {
  232. struct page *page;
  233. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  234. if (page == NULL)
  235. return NULL;
  236. if (set_pages_uc(page, 4) < 0) {
  237. set_pages_wb(page, 4);
  238. __free_pages(page, 2);
  239. return NULL;
  240. }
  241. get_page(page);
  242. atomic_inc(&agp_bridge->current_memory_agp);
  243. return page;
  244. }
  245. static void i8xx_destroy_pages(struct page *page)
  246. {
  247. if (page == NULL)
  248. return;
  249. set_pages_wb(page, 4);
  250. put_page(page);
  251. __free_pages(page, 2);
  252. atomic_dec(&agp_bridge->current_memory_agp);
  253. }
  254. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  255. int type)
  256. {
  257. if (type < AGP_USER_TYPES)
  258. return type;
  259. else if (type == AGP_USER_CACHED_MEMORY)
  260. return INTEL_AGP_CACHED_MEMORY;
  261. else
  262. return 0;
  263. }
  264. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  265. int type)
  266. {
  267. int i, j, num_entries;
  268. void *temp;
  269. int ret = -EINVAL;
  270. int mask_type;
  271. if (mem->page_count == 0)
  272. goto out;
  273. temp = agp_bridge->current_size;
  274. num_entries = A_SIZE_FIX(temp)->num_entries;
  275. if ((pg_start + mem->page_count) > num_entries)
  276. goto out_err;
  277. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  278. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  279. ret = -EBUSY;
  280. goto out_err;
  281. }
  282. }
  283. if (type != mem->type)
  284. goto out_err;
  285. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  286. switch (mask_type) {
  287. case AGP_DCACHE_MEMORY:
  288. if (!mem->is_flushed)
  289. global_cache_flush();
  290. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  291. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  292. intel_private.registers+I810_PTE_BASE+(i*4));
  293. }
  294. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  295. break;
  296. case AGP_PHYS_MEMORY:
  297. case AGP_NORMAL_MEMORY:
  298. if (!mem->is_flushed)
  299. global_cache_flush();
  300. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  301. writel(agp_bridge->driver->mask_memory(agp_bridge,
  302. page_to_phys(mem->pages[i]), mask_type),
  303. intel_private.registers+I810_PTE_BASE+(j*4));
  304. }
  305. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  306. break;
  307. default:
  308. goto out_err;
  309. }
  310. out:
  311. ret = 0;
  312. out_err:
  313. mem->is_flushed = true;
  314. return ret;
  315. }
  316. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  317. int type)
  318. {
  319. int i;
  320. if (mem->page_count == 0)
  321. return 0;
  322. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  323. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  324. }
  325. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  326. return 0;
  327. }
  328. /*
  329. * The i810/i830 requires a physical address to program its mouse
  330. * pointer into hardware.
  331. * However the Xserver still writes to it through the agp aperture.
  332. */
  333. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  334. {
  335. struct agp_memory *new;
  336. struct page *page;
  337. switch (pg_count) {
  338. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  339. break;
  340. case 4:
  341. /* kludge to get 4 physical pages for ARGB cursor */
  342. page = i8xx_alloc_pages();
  343. break;
  344. default:
  345. return NULL;
  346. }
  347. if (page == NULL)
  348. return NULL;
  349. new = agp_create_memory(pg_count);
  350. if (new == NULL)
  351. return NULL;
  352. new->pages[0] = page;
  353. if (pg_count == 4) {
  354. /* kludge to get 4 physical pages for ARGB cursor */
  355. new->pages[1] = new->pages[0] + 1;
  356. new->pages[2] = new->pages[1] + 1;
  357. new->pages[3] = new->pages[2] + 1;
  358. }
  359. new->page_count = pg_count;
  360. new->num_scratch_pages = pg_count;
  361. new->type = AGP_PHYS_MEMORY;
  362. new->physical = page_to_phys(new->pages[0]);
  363. return new;
  364. }
  365. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  366. {
  367. struct agp_memory *new;
  368. if (type == AGP_DCACHE_MEMORY) {
  369. if (pg_count != intel_private.num_dcache_entries)
  370. return NULL;
  371. new = agp_create_memory(1);
  372. if (new == NULL)
  373. return NULL;
  374. new->type = AGP_DCACHE_MEMORY;
  375. new->page_count = pg_count;
  376. new->num_scratch_pages = 0;
  377. agp_free_page_array(new);
  378. return new;
  379. }
  380. if (type == AGP_PHYS_MEMORY)
  381. return alloc_agpphysmem_i8xx(pg_count, type);
  382. return NULL;
  383. }
  384. static void intel_i810_free_by_type(struct agp_memory *curr)
  385. {
  386. agp_free_key(curr->key);
  387. if (curr->type == AGP_PHYS_MEMORY) {
  388. if (curr->page_count == 4)
  389. i8xx_destroy_pages(curr->pages[0]);
  390. else {
  391. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  392. AGP_PAGE_DESTROY_UNMAP);
  393. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  394. AGP_PAGE_DESTROY_FREE);
  395. }
  396. agp_free_page_array(curr);
  397. }
  398. kfree(curr);
  399. }
  400. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  401. dma_addr_t addr, int type)
  402. {
  403. /* Type checking must be done elsewhere */
  404. return addr | bridge->driver->masks[type].mask;
  405. }
  406. static struct aper_size_info_fixed intel_i830_sizes[] =
  407. {
  408. {128, 32768, 5},
  409. /* The 64M mode still requires a 128k gatt */
  410. {64, 16384, 5},
  411. {256, 65536, 6},
  412. {512, 131072, 7},
  413. };
  414. static void intel_i830_init_gtt_entries(void)
  415. {
  416. u16 gmch_ctrl;
  417. int gtt_entries = 0;
  418. u8 rdct;
  419. int local = 0;
  420. static const int ddt[4] = { 0, 16, 32, 64 };
  421. int size; /* reserved space (in kb) at the top of stolen memory */
  422. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  423. if (IS_I965) {
  424. u32 pgetbl_ctl;
  425. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  426. /* The 965 has a field telling us the size of the GTT,
  427. * which may be larger than what is necessary to map the
  428. * aperture.
  429. */
  430. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  431. case I965_PGETBL_SIZE_128KB:
  432. size = 128;
  433. break;
  434. case I965_PGETBL_SIZE_256KB:
  435. size = 256;
  436. break;
  437. case I965_PGETBL_SIZE_512KB:
  438. size = 512;
  439. break;
  440. case I965_PGETBL_SIZE_1MB:
  441. size = 1024;
  442. break;
  443. case I965_PGETBL_SIZE_2MB:
  444. size = 2048;
  445. break;
  446. case I965_PGETBL_SIZE_1_5MB:
  447. size = 1024 + 512;
  448. break;
  449. default:
  450. dev_info(&intel_private.pcidev->dev,
  451. "unknown page table size, assuming 512KB\n");
  452. size = 512;
  453. }
  454. size += 4; /* add in BIOS popup space */
  455. } else if (IS_G33 && !IS_PINEVIEW) {
  456. /* G33's GTT size defined in gmch_ctrl */
  457. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  458. case G33_PGETBL_SIZE_1M:
  459. size = 1024;
  460. break;
  461. case G33_PGETBL_SIZE_2M:
  462. size = 2048;
  463. break;
  464. default:
  465. dev_info(&agp_bridge->dev->dev,
  466. "unknown page table size 0x%x, assuming 512KB\n",
  467. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  468. size = 512;
  469. }
  470. size += 4;
  471. } else if (IS_G4X || IS_PINEVIEW) {
  472. /* On 4 series hardware, GTT stolen is separate from graphics
  473. * stolen, ignore it in stolen gtt entries counting. However,
  474. * 4KB of the stolen memory doesn't get mapped to the GTT.
  475. */
  476. size = 4;
  477. } else {
  478. /* On previous hardware, the GTT size was just what was
  479. * required to map the aperture.
  480. */
  481. size = agp_bridge->driver->fetch_size() + 4;
  482. }
  483. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  484. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  485. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  486. case I830_GMCH_GMS_STOLEN_512:
  487. gtt_entries = KB(512) - KB(size);
  488. break;
  489. case I830_GMCH_GMS_STOLEN_1024:
  490. gtt_entries = MB(1) - KB(size);
  491. break;
  492. case I830_GMCH_GMS_STOLEN_8192:
  493. gtt_entries = MB(8) - KB(size);
  494. break;
  495. case I830_GMCH_GMS_LOCAL:
  496. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  497. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  498. MB(ddt[I830_RDRAM_DDT(rdct)]);
  499. local = 1;
  500. break;
  501. default:
  502. gtt_entries = 0;
  503. break;
  504. }
  505. } else if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  506. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) {
  507. /*
  508. * SandyBridge has new memory control reg at 0x50.w
  509. */
  510. u16 snb_gmch_ctl;
  511. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  512. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  513. case SNB_GMCH_GMS_STOLEN_32M:
  514. gtt_entries = MB(32) - KB(size);
  515. break;
  516. case SNB_GMCH_GMS_STOLEN_64M:
  517. gtt_entries = MB(64) - KB(size);
  518. break;
  519. case SNB_GMCH_GMS_STOLEN_96M:
  520. gtt_entries = MB(96) - KB(size);
  521. break;
  522. case SNB_GMCH_GMS_STOLEN_128M:
  523. gtt_entries = MB(128) - KB(size);
  524. break;
  525. case SNB_GMCH_GMS_STOLEN_160M:
  526. gtt_entries = MB(160) - KB(size);
  527. break;
  528. case SNB_GMCH_GMS_STOLEN_192M:
  529. gtt_entries = MB(192) - KB(size);
  530. break;
  531. case SNB_GMCH_GMS_STOLEN_224M:
  532. gtt_entries = MB(224) - KB(size);
  533. break;
  534. case SNB_GMCH_GMS_STOLEN_256M:
  535. gtt_entries = MB(256) - KB(size);
  536. break;
  537. case SNB_GMCH_GMS_STOLEN_288M:
  538. gtt_entries = MB(288) - KB(size);
  539. break;
  540. case SNB_GMCH_GMS_STOLEN_320M:
  541. gtt_entries = MB(320) - KB(size);
  542. break;
  543. case SNB_GMCH_GMS_STOLEN_352M:
  544. gtt_entries = MB(352) - KB(size);
  545. break;
  546. case SNB_GMCH_GMS_STOLEN_384M:
  547. gtt_entries = MB(384) - KB(size);
  548. break;
  549. case SNB_GMCH_GMS_STOLEN_416M:
  550. gtt_entries = MB(416) - KB(size);
  551. break;
  552. case SNB_GMCH_GMS_STOLEN_448M:
  553. gtt_entries = MB(448) - KB(size);
  554. break;
  555. case SNB_GMCH_GMS_STOLEN_480M:
  556. gtt_entries = MB(480) - KB(size);
  557. break;
  558. case SNB_GMCH_GMS_STOLEN_512M:
  559. gtt_entries = MB(512) - KB(size);
  560. break;
  561. }
  562. } else {
  563. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  564. case I855_GMCH_GMS_STOLEN_1M:
  565. gtt_entries = MB(1) - KB(size);
  566. break;
  567. case I855_GMCH_GMS_STOLEN_4M:
  568. gtt_entries = MB(4) - KB(size);
  569. break;
  570. case I855_GMCH_GMS_STOLEN_8M:
  571. gtt_entries = MB(8) - KB(size);
  572. break;
  573. case I855_GMCH_GMS_STOLEN_16M:
  574. gtt_entries = MB(16) - KB(size);
  575. break;
  576. case I855_GMCH_GMS_STOLEN_32M:
  577. gtt_entries = MB(32) - KB(size);
  578. break;
  579. case I915_GMCH_GMS_STOLEN_48M:
  580. /* Check it's really I915G */
  581. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  582. gtt_entries = MB(48) - KB(size);
  583. else
  584. gtt_entries = 0;
  585. break;
  586. case I915_GMCH_GMS_STOLEN_64M:
  587. /* Check it's really I915G */
  588. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  589. gtt_entries = MB(64) - KB(size);
  590. else
  591. gtt_entries = 0;
  592. break;
  593. case G33_GMCH_GMS_STOLEN_128M:
  594. if (IS_G33 || IS_I965 || IS_G4X)
  595. gtt_entries = MB(128) - KB(size);
  596. else
  597. gtt_entries = 0;
  598. break;
  599. case G33_GMCH_GMS_STOLEN_256M:
  600. if (IS_G33 || IS_I965 || IS_G4X)
  601. gtt_entries = MB(256) - KB(size);
  602. else
  603. gtt_entries = 0;
  604. break;
  605. case INTEL_GMCH_GMS_STOLEN_96M:
  606. if (IS_I965 || IS_G4X)
  607. gtt_entries = MB(96) - KB(size);
  608. else
  609. gtt_entries = 0;
  610. break;
  611. case INTEL_GMCH_GMS_STOLEN_160M:
  612. if (IS_I965 || IS_G4X)
  613. gtt_entries = MB(160) - KB(size);
  614. else
  615. gtt_entries = 0;
  616. break;
  617. case INTEL_GMCH_GMS_STOLEN_224M:
  618. if (IS_I965 || IS_G4X)
  619. gtt_entries = MB(224) - KB(size);
  620. else
  621. gtt_entries = 0;
  622. break;
  623. case INTEL_GMCH_GMS_STOLEN_352M:
  624. if (IS_I965 || IS_G4X)
  625. gtt_entries = MB(352) - KB(size);
  626. else
  627. gtt_entries = 0;
  628. break;
  629. default:
  630. gtt_entries = 0;
  631. break;
  632. }
  633. }
  634. if (gtt_entries > 0) {
  635. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  636. gtt_entries / KB(1), local ? "local" : "stolen");
  637. gtt_entries /= KB(4);
  638. } else {
  639. dev_info(&agp_bridge->dev->dev,
  640. "no pre-allocated video memory detected\n");
  641. gtt_entries = 0;
  642. }
  643. intel_private.gtt_entries = gtt_entries;
  644. }
  645. static void intel_i830_fini_flush(void)
  646. {
  647. kunmap(intel_private.i8xx_page);
  648. intel_private.i8xx_flush_page = NULL;
  649. unmap_page_from_agp(intel_private.i8xx_page);
  650. __free_page(intel_private.i8xx_page);
  651. intel_private.i8xx_page = NULL;
  652. }
  653. static void intel_i830_setup_flush(void)
  654. {
  655. /* return if we've already set the flush mechanism up */
  656. if (intel_private.i8xx_page)
  657. return;
  658. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  659. if (!intel_private.i8xx_page)
  660. return;
  661. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  662. if (!intel_private.i8xx_flush_page)
  663. intel_i830_fini_flush();
  664. }
  665. /* The chipset_flush interface needs to get data that has already been
  666. * flushed out of the CPU all the way out to main memory, because the GPU
  667. * doesn't snoop those buffers.
  668. *
  669. * The 8xx series doesn't have the same lovely interface for flushing the
  670. * chipset write buffers that the later chips do. According to the 865
  671. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  672. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  673. * that it'll push whatever was in there out. It appears to work.
  674. */
  675. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  676. {
  677. unsigned int *pg = intel_private.i8xx_flush_page;
  678. memset(pg, 0, 1024);
  679. if (cpu_has_clflush)
  680. clflush_cache_range(pg, 1024);
  681. else if (wbinvd_on_all_cpus() != 0)
  682. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  683. }
  684. /* The intel i830 automatically initializes the agp aperture during POST.
  685. * Use the memory already set aside for in the GTT.
  686. */
  687. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  688. {
  689. int page_order;
  690. struct aper_size_info_fixed *size;
  691. int num_entries;
  692. u32 temp;
  693. size = agp_bridge->current_size;
  694. page_order = size->page_order;
  695. num_entries = size->num_entries;
  696. agp_bridge->gatt_table_real = NULL;
  697. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  698. temp &= 0xfff80000;
  699. intel_private.registers = ioremap(temp, 128 * 4096);
  700. if (!intel_private.registers)
  701. return -ENOMEM;
  702. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  703. global_cache_flush(); /* FIXME: ?? */
  704. /* we have to call this as early as possible after the MMIO base address is known */
  705. intel_i830_init_gtt_entries();
  706. agp_bridge->gatt_table = NULL;
  707. agp_bridge->gatt_bus_addr = temp;
  708. return 0;
  709. }
  710. /* Return the gatt table to a sane state. Use the top of stolen
  711. * memory for the GTT.
  712. */
  713. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  714. {
  715. return 0;
  716. }
  717. static int intel_i830_fetch_size(void)
  718. {
  719. u16 gmch_ctrl;
  720. struct aper_size_info_fixed *values;
  721. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  722. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  723. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  724. /* 855GM/852GM/865G has 128MB aperture size */
  725. agp_bridge->current_size = (void *) values;
  726. agp_bridge->aperture_size_idx = 0;
  727. return values[0].size;
  728. }
  729. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  730. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  731. agp_bridge->current_size = (void *) values;
  732. agp_bridge->aperture_size_idx = 0;
  733. return values[0].size;
  734. } else {
  735. agp_bridge->current_size = (void *) (values + 1);
  736. agp_bridge->aperture_size_idx = 1;
  737. return values[1].size;
  738. }
  739. return 0;
  740. }
  741. static int intel_i830_configure(void)
  742. {
  743. struct aper_size_info_fixed *current_size;
  744. u32 temp;
  745. u16 gmch_ctrl;
  746. int i;
  747. current_size = A_SIZE_FIX(agp_bridge->current_size);
  748. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  749. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  750. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  751. gmch_ctrl |= I830_GMCH_ENABLED;
  752. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  753. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  754. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  755. if (agp_bridge->driver->needs_scratch_page) {
  756. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  757. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  758. }
  759. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  760. }
  761. global_cache_flush();
  762. intel_i830_setup_flush();
  763. return 0;
  764. }
  765. static void intel_i830_cleanup(void)
  766. {
  767. iounmap(intel_private.registers);
  768. }
  769. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  770. int type)
  771. {
  772. int i, j, num_entries;
  773. void *temp;
  774. int ret = -EINVAL;
  775. int mask_type;
  776. if (mem->page_count == 0)
  777. goto out;
  778. temp = agp_bridge->current_size;
  779. num_entries = A_SIZE_FIX(temp)->num_entries;
  780. if (pg_start < intel_private.gtt_entries) {
  781. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  782. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  783. pg_start, intel_private.gtt_entries);
  784. dev_info(&intel_private.pcidev->dev,
  785. "trying to insert into local/stolen memory\n");
  786. goto out_err;
  787. }
  788. if ((pg_start + mem->page_count) > num_entries)
  789. goto out_err;
  790. /* The i830 can't check the GTT for entries since its read only,
  791. * depend on the caller to make the correct offset decisions.
  792. */
  793. if (type != mem->type)
  794. goto out_err;
  795. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  796. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  797. mask_type != INTEL_AGP_CACHED_MEMORY)
  798. goto out_err;
  799. if (!mem->is_flushed)
  800. global_cache_flush();
  801. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  802. writel(agp_bridge->driver->mask_memory(agp_bridge,
  803. page_to_phys(mem->pages[i]), mask_type),
  804. intel_private.registers+I810_PTE_BASE+(j*4));
  805. }
  806. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  807. out:
  808. ret = 0;
  809. out_err:
  810. mem->is_flushed = true;
  811. return ret;
  812. }
  813. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  814. int type)
  815. {
  816. int i;
  817. if (mem->page_count == 0)
  818. return 0;
  819. if (pg_start < intel_private.gtt_entries) {
  820. dev_info(&intel_private.pcidev->dev,
  821. "trying to disable local/stolen memory\n");
  822. return -EINVAL;
  823. }
  824. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  825. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  826. }
  827. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  828. return 0;
  829. }
  830. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  831. {
  832. if (type == AGP_PHYS_MEMORY)
  833. return alloc_agpphysmem_i8xx(pg_count, type);
  834. /* always return NULL for other allocation types for now */
  835. return NULL;
  836. }
  837. static int intel_alloc_chipset_flush_resource(void)
  838. {
  839. int ret;
  840. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  841. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  842. pcibios_align_resource, agp_bridge->dev);
  843. return ret;
  844. }
  845. static void intel_i915_setup_chipset_flush(void)
  846. {
  847. int ret;
  848. u32 temp;
  849. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  850. if (!(temp & 0x1)) {
  851. intel_alloc_chipset_flush_resource();
  852. intel_private.resource_valid = 1;
  853. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  854. } else {
  855. temp &= ~1;
  856. intel_private.resource_valid = 1;
  857. intel_private.ifp_resource.start = temp;
  858. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  859. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  860. /* some BIOSes reserve this area in a pnp some don't */
  861. if (ret)
  862. intel_private.resource_valid = 0;
  863. }
  864. }
  865. static void intel_i965_g33_setup_chipset_flush(void)
  866. {
  867. u32 temp_hi, temp_lo;
  868. int ret;
  869. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  870. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  871. if (!(temp_lo & 0x1)) {
  872. intel_alloc_chipset_flush_resource();
  873. intel_private.resource_valid = 1;
  874. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  875. upper_32_bits(intel_private.ifp_resource.start));
  876. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  877. } else {
  878. u64 l64;
  879. temp_lo &= ~0x1;
  880. l64 = ((u64)temp_hi << 32) | temp_lo;
  881. intel_private.resource_valid = 1;
  882. intel_private.ifp_resource.start = l64;
  883. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  884. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  885. /* some BIOSes reserve this area in a pnp some don't */
  886. if (ret)
  887. intel_private.resource_valid = 0;
  888. }
  889. }
  890. static void intel_i9xx_setup_flush(void)
  891. {
  892. /* return if already configured */
  893. if (intel_private.ifp_resource.start)
  894. return;
  895. if (IS_SNB)
  896. return;
  897. /* setup a resource for this object */
  898. intel_private.ifp_resource.name = "Intel Flush Page";
  899. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  900. /* Setup chipset flush for 915 */
  901. if (IS_I965 || IS_G33 || IS_G4X) {
  902. intel_i965_g33_setup_chipset_flush();
  903. } else {
  904. intel_i915_setup_chipset_flush();
  905. }
  906. if (intel_private.ifp_resource.start) {
  907. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  908. if (!intel_private.i9xx_flush_page)
  909. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  910. }
  911. }
  912. static int intel_i9xx_configure(void)
  913. {
  914. struct aper_size_info_fixed *current_size;
  915. u32 temp;
  916. u16 gmch_ctrl;
  917. int i;
  918. current_size = A_SIZE_FIX(agp_bridge->current_size);
  919. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  920. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  921. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  922. gmch_ctrl |= I830_GMCH_ENABLED;
  923. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  924. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  925. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  926. if (agp_bridge->driver->needs_scratch_page) {
  927. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  928. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  929. }
  930. readl(intel_private.gtt+i-1); /* PCI Posting. */
  931. }
  932. global_cache_flush();
  933. intel_i9xx_setup_flush();
  934. return 0;
  935. }
  936. static void intel_i915_cleanup(void)
  937. {
  938. if (intel_private.i9xx_flush_page)
  939. iounmap(intel_private.i9xx_flush_page);
  940. if (intel_private.resource_valid)
  941. release_resource(&intel_private.ifp_resource);
  942. intel_private.ifp_resource.start = 0;
  943. intel_private.resource_valid = 0;
  944. iounmap(intel_private.gtt);
  945. iounmap(intel_private.registers);
  946. }
  947. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  948. {
  949. if (intel_private.i9xx_flush_page)
  950. writel(1, intel_private.i9xx_flush_page);
  951. }
  952. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  953. int type)
  954. {
  955. int num_entries;
  956. void *temp;
  957. int ret = -EINVAL;
  958. int mask_type;
  959. if (mem->page_count == 0)
  960. goto out;
  961. temp = agp_bridge->current_size;
  962. num_entries = A_SIZE_FIX(temp)->num_entries;
  963. if (pg_start < intel_private.gtt_entries) {
  964. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  965. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  966. pg_start, intel_private.gtt_entries);
  967. dev_info(&intel_private.pcidev->dev,
  968. "trying to insert into local/stolen memory\n");
  969. goto out_err;
  970. }
  971. if ((pg_start + mem->page_count) > num_entries)
  972. goto out_err;
  973. /* The i915 can't check the GTT for entries since it's read only;
  974. * depend on the caller to make the correct offset decisions.
  975. */
  976. if (type != mem->type)
  977. goto out_err;
  978. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  979. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  980. mask_type != INTEL_AGP_CACHED_MEMORY)
  981. goto out_err;
  982. if (!mem->is_flushed)
  983. global_cache_flush();
  984. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  985. out:
  986. ret = 0;
  987. out_err:
  988. mem->is_flushed = true;
  989. return ret;
  990. }
  991. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  992. int type)
  993. {
  994. int i;
  995. if (mem->page_count == 0)
  996. return 0;
  997. if (pg_start < intel_private.gtt_entries) {
  998. dev_info(&intel_private.pcidev->dev,
  999. "trying to disable local/stolen memory\n");
  1000. return -EINVAL;
  1001. }
  1002. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1003. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1004. readl(intel_private.gtt+i-1);
  1005. return 0;
  1006. }
  1007. /* Return the aperture size by just checking the resource length. The effect
  1008. * described in the spec of the MSAC registers is just changing of the
  1009. * resource size.
  1010. */
  1011. static int intel_i9xx_fetch_size(void)
  1012. {
  1013. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1014. int aper_size; /* size in megabytes */
  1015. int i;
  1016. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1017. for (i = 0; i < num_sizes; i++) {
  1018. if (aper_size == intel_i830_sizes[i].size) {
  1019. agp_bridge->current_size = intel_i830_sizes + i;
  1020. return aper_size;
  1021. }
  1022. }
  1023. return 0;
  1024. }
  1025. static int intel_i915_get_gtt_size(void)
  1026. {
  1027. int size;
  1028. if (IS_G33) {
  1029. u16 gmch_ctrl;
  1030. /* G33's GTT size defined in gmch_ctrl */
  1031. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  1032. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  1033. case I830_GMCH_GMS_STOLEN_512:
  1034. size = 512;
  1035. break;
  1036. case I830_GMCH_GMS_STOLEN_1024:
  1037. size = 1024;
  1038. break;
  1039. case I830_GMCH_GMS_STOLEN_8192:
  1040. size = 8*1024;
  1041. break;
  1042. default:
  1043. dev_info(&agp_bridge->dev->dev,
  1044. "unknown page table size 0x%x, assuming 512KB\n",
  1045. (gmch_ctrl & I830_GMCH_GMS_MASK));
  1046. size = 512;
  1047. }
  1048. } else {
  1049. /* On previous hardware, the GTT size was just what was
  1050. * required to map the aperture.
  1051. */
  1052. size = agp_bridge->driver->fetch_size();
  1053. }
  1054. return KB(size);
  1055. }
  1056. /* The intel i915 automatically initializes the agp aperture during POST.
  1057. * Use the memory already set aside for in the GTT.
  1058. */
  1059. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1060. {
  1061. int page_order;
  1062. struct aper_size_info_fixed *size;
  1063. int num_entries;
  1064. u32 temp, temp2;
  1065. int gtt_map_size;
  1066. size = agp_bridge->current_size;
  1067. page_order = size->page_order;
  1068. num_entries = size->num_entries;
  1069. agp_bridge->gatt_table_real = NULL;
  1070. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1071. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1072. gtt_map_size = intel_i915_get_gtt_size();
  1073. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1074. if (!intel_private.gtt)
  1075. return -ENOMEM;
  1076. intel_private.gtt_total_size = gtt_map_size / 4;
  1077. temp &= 0xfff80000;
  1078. intel_private.registers = ioremap(temp, 128 * 4096);
  1079. if (!intel_private.registers) {
  1080. iounmap(intel_private.gtt);
  1081. return -ENOMEM;
  1082. }
  1083. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1084. global_cache_flush(); /* FIXME: ? */
  1085. /* we have to call this as early as possible after the MMIO base address is known */
  1086. intel_i830_init_gtt_entries();
  1087. agp_bridge->gatt_table = NULL;
  1088. agp_bridge->gatt_bus_addr = temp;
  1089. return 0;
  1090. }
  1091. /*
  1092. * The i965 supports 36-bit physical addresses, but to keep
  1093. * the format of the GTT the same, the bits that don't fit
  1094. * in a 32-bit word are shifted down to bits 4..7.
  1095. *
  1096. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1097. * is always zero on 32-bit architectures, so no need to make
  1098. * this conditional.
  1099. */
  1100. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1101. dma_addr_t addr, int type)
  1102. {
  1103. /* Shift high bits down */
  1104. addr |= (addr >> 28) & 0xf0;
  1105. /* Type checking must be done elsewhere */
  1106. return addr | bridge->driver->masks[type].mask;
  1107. }
  1108. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1109. {
  1110. u16 snb_gmch_ctl;
  1111. switch (agp_bridge->dev->device) {
  1112. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1113. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1114. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1115. case PCI_DEVICE_ID_INTEL_G45_HB:
  1116. case PCI_DEVICE_ID_INTEL_G41_HB:
  1117. case PCI_DEVICE_ID_INTEL_B43_HB:
  1118. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1119. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1120. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1121. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1122. *gtt_offset = *gtt_size = MB(2);
  1123. break;
  1124. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1125. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1126. *gtt_offset = MB(2);
  1127. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1128. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1129. default:
  1130. case SNB_GTT_SIZE_0M:
  1131. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1132. *gtt_size = MB(0);
  1133. break;
  1134. case SNB_GTT_SIZE_1M:
  1135. *gtt_size = MB(1);
  1136. break;
  1137. case SNB_GTT_SIZE_2M:
  1138. *gtt_size = MB(2);
  1139. break;
  1140. }
  1141. break;
  1142. default:
  1143. *gtt_offset = *gtt_size = KB(512);
  1144. }
  1145. }
  1146. /* The intel i965 automatically initializes the agp aperture during POST.
  1147. * Use the memory already set aside for in the GTT.
  1148. */
  1149. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1150. {
  1151. int page_order;
  1152. struct aper_size_info_fixed *size;
  1153. int num_entries;
  1154. u32 temp;
  1155. int gtt_offset, gtt_size;
  1156. size = agp_bridge->current_size;
  1157. page_order = size->page_order;
  1158. num_entries = size->num_entries;
  1159. agp_bridge->gatt_table_real = NULL;
  1160. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1161. temp &= 0xfff00000;
  1162. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1163. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1164. if (!intel_private.gtt)
  1165. return -ENOMEM;
  1166. intel_private.gtt_total_size = gtt_size / 4;
  1167. intel_private.registers = ioremap(temp, 128 * 4096);
  1168. if (!intel_private.registers) {
  1169. iounmap(intel_private.gtt);
  1170. return -ENOMEM;
  1171. }
  1172. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1173. global_cache_flush(); /* FIXME: ? */
  1174. /* we have to call this as early as possible after the MMIO base address is known */
  1175. intel_i830_init_gtt_entries();
  1176. agp_bridge->gatt_table = NULL;
  1177. agp_bridge->gatt_bus_addr = temp;
  1178. return 0;
  1179. }
  1180. static const struct agp_bridge_driver intel_810_driver = {
  1181. .owner = THIS_MODULE,
  1182. .aperture_sizes = intel_i810_sizes,
  1183. .size_type = FIXED_APER_SIZE,
  1184. .num_aperture_sizes = 2,
  1185. .needs_scratch_page = true,
  1186. .configure = intel_i810_configure,
  1187. .fetch_size = intel_i810_fetch_size,
  1188. .cleanup = intel_i810_cleanup,
  1189. .mask_memory = intel_i810_mask_memory,
  1190. .masks = intel_i810_masks,
  1191. .agp_enable = intel_i810_agp_enable,
  1192. .cache_flush = global_cache_flush,
  1193. .create_gatt_table = agp_generic_create_gatt_table,
  1194. .free_gatt_table = agp_generic_free_gatt_table,
  1195. .insert_memory = intel_i810_insert_entries,
  1196. .remove_memory = intel_i810_remove_entries,
  1197. .alloc_by_type = intel_i810_alloc_by_type,
  1198. .free_by_type = intel_i810_free_by_type,
  1199. .agp_alloc_page = agp_generic_alloc_page,
  1200. .agp_alloc_pages = agp_generic_alloc_pages,
  1201. .agp_destroy_page = agp_generic_destroy_page,
  1202. .agp_destroy_pages = agp_generic_destroy_pages,
  1203. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1204. };
  1205. static const struct agp_bridge_driver intel_830_driver = {
  1206. .owner = THIS_MODULE,
  1207. .aperture_sizes = intel_i830_sizes,
  1208. .size_type = FIXED_APER_SIZE,
  1209. .num_aperture_sizes = 4,
  1210. .needs_scratch_page = true,
  1211. .configure = intel_i830_configure,
  1212. .fetch_size = intel_i830_fetch_size,
  1213. .cleanup = intel_i830_cleanup,
  1214. .mask_memory = intel_i810_mask_memory,
  1215. .masks = intel_i810_masks,
  1216. .agp_enable = intel_i810_agp_enable,
  1217. .cache_flush = global_cache_flush,
  1218. .create_gatt_table = intel_i830_create_gatt_table,
  1219. .free_gatt_table = intel_i830_free_gatt_table,
  1220. .insert_memory = intel_i830_insert_entries,
  1221. .remove_memory = intel_i830_remove_entries,
  1222. .alloc_by_type = intel_i830_alloc_by_type,
  1223. .free_by_type = intel_i810_free_by_type,
  1224. .agp_alloc_page = agp_generic_alloc_page,
  1225. .agp_alloc_pages = agp_generic_alloc_pages,
  1226. .agp_destroy_page = agp_generic_destroy_page,
  1227. .agp_destroy_pages = agp_generic_destroy_pages,
  1228. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1229. .chipset_flush = intel_i830_chipset_flush,
  1230. };
  1231. static const struct agp_bridge_driver intel_915_driver = {
  1232. .owner = THIS_MODULE,
  1233. .aperture_sizes = intel_i830_sizes,
  1234. .size_type = FIXED_APER_SIZE,
  1235. .num_aperture_sizes = 4,
  1236. .needs_scratch_page = true,
  1237. .configure = intel_i9xx_configure,
  1238. .fetch_size = intel_i9xx_fetch_size,
  1239. .cleanup = intel_i915_cleanup,
  1240. .mask_memory = intel_i810_mask_memory,
  1241. .masks = intel_i810_masks,
  1242. .agp_enable = intel_i810_agp_enable,
  1243. .cache_flush = global_cache_flush,
  1244. .create_gatt_table = intel_i915_create_gatt_table,
  1245. .free_gatt_table = intel_i830_free_gatt_table,
  1246. .insert_memory = intel_i915_insert_entries,
  1247. .remove_memory = intel_i915_remove_entries,
  1248. .alloc_by_type = intel_i830_alloc_by_type,
  1249. .free_by_type = intel_i810_free_by_type,
  1250. .agp_alloc_page = agp_generic_alloc_page,
  1251. .agp_alloc_pages = agp_generic_alloc_pages,
  1252. .agp_destroy_page = agp_generic_destroy_page,
  1253. .agp_destroy_pages = agp_generic_destroy_pages,
  1254. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1255. .chipset_flush = intel_i915_chipset_flush,
  1256. #ifdef USE_PCI_DMA_API
  1257. .agp_map_page = intel_agp_map_page,
  1258. .agp_unmap_page = intel_agp_unmap_page,
  1259. .agp_map_memory = intel_agp_map_memory,
  1260. .agp_unmap_memory = intel_agp_unmap_memory,
  1261. #endif
  1262. };
  1263. static const struct agp_bridge_driver intel_i965_driver = {
  1264. .owner = THIS_MODULE,
  1265. .aperture_sizes = intel_i830_sizes,
  1266. .size_type = FIXED_APER_SIZE,
  1267. .num_aperture_sizes = 4,
  1268. .needs_scratch_page = true,
  1269. .configure = intel_i9xx_configure,
  1270. .fetch_size = intel_i9xx_fetch_size,
  1271. .cleanup = intel_i915_cleanup,
  1272. .mask_memory = intel_i965_mask_memory,
  1273. .masks = intel_i810_masks,
  1274. .agp_enable = intel_i810_agp_enable,
  1275. .cache_flush = global_cache_flush,
  1276. .create_gatt_table = intel_i965_create_gatt_table,
  1277. .free_gatt_table = intel_i830_free_gatt_table,
  1278. .insert_memory = intel_i915_insert_entries,
  1279. .remove_memory = intel_i915_remove_entries,
  1280. .alloc_by_type = intel_i830_alloc_by_type,
  1281. .free_by_type = intel_i810_free_by_type,
  1282. .agp_alloc_page = agp_generic_alloc_page,
  1283. .agp_alloc_pages = agp_generic_alloc_pages,
  1284. .agp_destroy_page = agp_generic_destroy_page,
  1285. .agp_destroy_pages = agp_generic_destroy_pages,
  1286. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1287. .chipset_flush = intel_i915_chipset_flush,
  1288. #ifdef USE_PCI_DMA_API
  1289. .agp_map_page = intel_agp_map_page,
  1290. .agp_unmap_page = intel_agp_unmap_page,
  1291. .agp_map_memory = intel_agp_map_memory,
  1292. .agp_unmap_memory = intel_agp_unmap_memory,
  1293. #endif
  1294. };
  1295. static const struct agp_bridge_driver intel_g33_driver = {
  1296. .owner = THIS_MODULE,
  1297. .aperture_sizes = intel_i830_sizes,
  1298. .size_type = FIXED_APER_SIZE,
  1299. .num_aperture_sizes = 4,
  1300. .needs_scratch_page = true,
  1301. .configure = intel_i9xx_configure,
  1302. .fetch_size = intel_i9xx_fetch_size,
  1303. .cleanup = intel_i915_cleanup,
  1304. .mask_memory = intel_i965_mask_memory,
  1305. .masks = intel_i810_masks,
  1306. .agp_enable = intel_i810_agp_enable,
  1307. .cache_flush = global_cache_flush,
  1308. .create_gatt_table = intel_i915_create_gatt_table,
  1309. .free_gatt_table = intel_i830_free_gatt_table,
  1310. .insert_memory = intel_i915_insert_entries,
  1311. .remove_memory = intel_i915_remove_entries,
  1312. .alloc_by_type = intel_i830_alloc_by_type,
  1313. .free_by_type = intel_i810_free_by_type,
  1314. .agp_alloc_page = agp_generic_alloc_page,
  1315. .agp_alloc_pages = agp_generic_alloc_pages,
  1316. .agp_destroy_page = agp_generic_destroy_page,
  1317. .agp_destroy_pages = agp_generic_destroy_pages,
  1318. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1319. .chipset_flush = intel_i915_chipset_flush,
  1320. #ifdef USE_PCI_DMA_API
  1321. .agp_map_page = intel_agp_map_page,
  1322. .agp_unmap_page = intel_agp_unmap_page,
  1323. .agp_map_memory = intel_agp_map_memory,
  1324. .agp_unmap_memory = intel_agp_unmap_memory,
  1325. #endif
  1326. };