pata_scc.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ata/ata_piix.c:
  7. * Copyright 2003-2005 Red Hat Inc
  8. * Copyright 2003-2005 Jeff Garzik
  9. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  10. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  11. * Copyright (C) 2003 Red Hat Inc
  12. *
  13. * and drivers/ata/ahci.c:
  14. * Copyright 2004-2005 Red Hat, Inc.
  15. *
  16. * and drivers/ata/libata-core.c:
  17. * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
  18. * Copyright 2003-2004 Jeff Garzik
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2 of the License, or
  23. * (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/device.h>
  41. #include <scsi/scsi_host.h>
  42. #include <linux/libata.h>
  43. #define DRV_NAME "pata_scc"
  44. #define DRV_VERSION "0.3"
  45. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  46. /* PCI BARs */
  47. #define SCC_CTRL_BAR 0
  48. #define SCC_BMID_BAR 1
  49. /* offset of CTRL registers */
  50. #define SCC_CTL_PIOSHT 0x000
  51. #define SCC_CTL_PIOCT 0x004
  52. #define SCC_CTL_MDMACT 0x008
  53. #define SCC_CTL_MCRCST 0x00C
  54. #define SCC_CTL_SDMACT 0x010
  55. #define SCC_CTL_SCRCST 0x014
  56. #define SCC_CTL_UDENVT 0x018
  57. #define SCC_CTL_TDVHSEL 0x020
  58. #define SCC_CTL_MODEREG 0x024
  59. #define SCC_CTL_ECMODE 0xF00
  60. #define SCC_CTL_MAEA0 0xF50
  61. #define SCC_CTL_MAEC0 0xF54
  62. #define SCC_CTL_CCKCTRL 0xFF0
  63. /* offset of BMID registers */
  64. #define SCC_DMA_CMD 0x000
  65. #define SCC_DMA_STATUS 0x004
  66. #define SCC_DMA_TABLE_OFS 0x008
  67. #define SCC_DMA_INTMASK 0x010
  68. #define SCC_DMA_INTST 0x014
  69. #define SCC_DMA_PTERADD 0x018
  70. #define SCC_REG_CMD_ADDR 0x020
  71. #define SCC_REG_DATA 0x000
  72. #define SCC_REG_ERR 0x004
  73. #define SCC_REG_FEATURE 0x004
  74. #define SCC_REG_NSECT 0x008
  75. #define SCC_REG_LBAL 0x00C
  76. #define SCC_REG_LBAM 0x010
  77. #define SCC_REG_LBAH 0x014
  78. #define SCC_REG_DEVICE 0x018
  79. #define SCC_REG_STATUS 0x01C
  80. #define SCC_REG_CMD 0x01C
  81. #define SCC_REG_ALTSTATUS 0x020
  82. /* register value */
  83. #define TDVHSEL_MASTER 0x00000001
  84. #define TDVHSEL_SLAVE 0x00000004
  85. #define MODE_JCUSFEN 0x00000080
  86. #define ECMODE_VALUE 0x01
  87. #define CCKCTRL_ATARESET 0x00040000
  88. #define CCKCTRL_BUFCNT 0x00020000
  89. #define CCKCTRL_CRST 0x00010000
  90. #define CCKCTRL_OCLKEN 0x00000100
  91. #define CCKCTRL_ATACLKOEN 0x00000002
  92. #define CCKCTRL_LCLKEN 0x00000001
  93. #define QCHCD_IOS_SS 0x00000001
  94. #define QCHSD_STPDIAG 0x00020000
  95. #define INTMASK_MSK 0xD1000012
  96. #define INTSTS_SERROR 0x80000000
  97. #define INTSTS_PRERR 0x40000000
  98. #define INTSTS_RERR 0x10000000
  99. #define INTSTS_ICERR 0x01000000
  100. #define INTSTS_BMSINT 0x00000010
  101. #define INTSTS_BMHE 0x00000008
  102. #define INTSTS_IOIRQS 0x00000004
  103. #define INTSTS_INTRQ 0x00000002
  104. #define INTSTS_ACTEINT 0x00000001
  105. /* PIO transfer mode table */
  106. /* JCHST */
  107. static const unsigned long JCHSTtbl[2][7] = {
  108. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  109. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  110. };
  111. /* JCHHT */
  112. static const unsigned long JCHHTtbl[2][7] = {
  113. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  114. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  115. };
  116. /* JCHCT */
  117. static const unsigned long JCHCTtbl[2][7] = {
  118. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  119. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  120. };
  121. /* DMA transfer mode table */
  122. /* JCHDCTM/JCHDCTS */
  123. static const unsigned long JCHDCTxtbl[2][7] = {
  124. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  125. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  126. };
  127. /* JCSTWTM/JCSTWTS */
  128. static const unsigned long JCSTWTxtbl[2][7] = {
  129. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  130. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  131. };
  132. /* JCTSS */
  133. static const unsigned long JCTSStbl[2][7] = {
  134. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  135. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  136. };
  137. /* JCENVT */
  138. static const unsigned long JCENVTtbl[2][7] = {
  139. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  140. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  141. };
  142. /* JCACTSELS/JCACTSELM */
  143. static const unsigned long JCACTSELtbl[2][7] = {
  144. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  145. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  146. };
  147. static const struct pci_device_id scc_pci_tbl[] = {
  148. {PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  150. { } /* terminate list */
  151. };
  152. /**
  153. * scc_set_piomode - Initialize host controller PATA PIO timings
  154. * @ap: Port whose timings we are configuring
  155. * @adev: um
  156. *
  157. * Set PIO mode for device.
  158. *
  159. * LOCKING:
  160. * None (inherited from caller).
  161. */
  162. static void scc_set_piomode (struct ata_port *ap, struct ata_device *adev)
  163. {
  164. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  165. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  166. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  167. void __iomem *piosht_port = ctrl_base + SCC_CTL_PIOSHT;
  168. void __iomem *pioct_port = ctrl_base + SCC_CTL_PIOCT;
  169. unsigned long reg;
  170. int offset;
  171. reg = in_be32(cckctrl_port);
  172. if (reg & CCKCTRL_ATACLKOEN)
  173. offset = 1; /* 133MHz */
  174. else
  175. offset = 0; /* 100MHz */
  176. reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
  177. out_be32(piosht_port, reg);
  178. reg = JCHCTtbl[offset][pio];
  179. out_be32(pioct_port, reg);
  180. }
  181. /**
  182. * scc_set_dmamode - Initialize host controller PATA DMA timings
  183. * @ap: Port whose timings we are configuring
  184. * @adev: um
  185. *
  186. * Set UDMA mode for device.
  187. *
  188. * LOCKING:
  189. * None (inherited from caller).
  190. */
  191. static void scc_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  192. {
  193. unsigned int udma = adev->dma_mode;
  194. unsigned int is_slave = (adev->devno != 0);
  195. u8 speed = udma;
  196. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  197. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  198. void __iomem *mdmact_port = ctrl_base + SCC_CTL_MDMACT;
  199. void __iomem *mcrcst_port = ctrl_base + SCC_CTL_MCRCST;
  200. void __iomem *sdmact_port = ctrl_base + SCC_CTL_SDMACT;
  201. void __iomem *scrcst_port = ctrl_base + SCC_CTL_SCRCST;
  202. void __iomem *udenvt_port = ctrl_base + SCC_CTL_UDENVT;
  203. void __iomem *tdvhsel_port = ctrl_base + SCC_CTL_TDVHSEL;
  204. int offset, idx;
  205. if (in_be32(cckctrl_port) & CCKCTRL_ATACLKOEN)
  206. offset = 1; /* 133MHz */
  207. else
  208. offset = 0; /* 100MHz */
  209. if (speed >= XFER_UDMA_0)
  210. idx = speed - XFER_UDMA_0;
  211. else
  212. return;
  213. if (is_slave) {
  214. out_be32(sdmact_port, JCHDCTxtbl[offset][idx]);
  215. out_be32(scrcst_port, JCSTWTxtbl[offset][idx]);
  216. out_be32(tdvhsel_port,
  217. (in_be32(tdvhsel_port) & ~TDVHSEL_SLAVE) | (JCACTSELtbl[offset][idx] << 2));
  218. } else {
  219. out_be32(mdmact_port, JCHDCTxtbl[offset][idx]);
  220. out_be32(mcrcst_port, JCSTWTxtbl[offset][idx]);
  221. out_be32(tdvhsel_port,
  222. (in_be32(tdvhsel_port) & ~TDVHSEL_MASTER) | JCACTSELtbl[offset][idx]);
  223. }
  224. out_be32(udenvt_port,
  225. JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx]);
  226. }
  227. unsigned long scc_mode_filter(struct ata_device *adev, unsigned long mask)
  228. {
  229. /* errata A308 workaround: limit ATAPI UDMA mode to UDMA4 */
  230. if (adev->class == ATA_DEV_ATAPI &&
  231. (mask & (0xE0 << ATA_SHIFT_UDMA))) {
  232. printk(KERN_INFO "%s: limit ATAPI UDMA to UDMA4\n", DRV_NAME);
  233. mask &= ~(0xE0 << ATA_SHIFT_UDMA);
  234. }
  235. return mask;
  236. }
  237. /**
  238. * scc_tf_load - send taskfile registers to host controller
  239. * @ap: Port to which output is sent
  240. * @tf: ATA taskfile register set
  241. *
  242. * Note: Original code is ata_sff_tf_load().
  243. */
  244. static void scc_tf_load (struct ata_port *ap, const struct ata_taskfile *tf)
  245. {
  246. struct ata_ioports *ioaddr = &ap->ioaddr;
  247. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  248. if (tf->ctl != ap->last_ctl) {
  249. out_be32(ioaddr->ctl_addr, tf->ctl);
  250. ap->last_ctl = tf->ctl;
  251. ata_wait_idle(ap);
  252. }
  253. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  254. out_be32(ioaddr->feature_addr, tf->hob_feature);
  255. out_be32(ioaddr->nsect_addr, tf->hob_nsect);
  256. out_be32(ioaddr->lbal_addr, tf->hob_lbal);
  257. out_be32(ioaddr->lbam_addr, tf->hob_lbam);
  258. out_be32(ioaddr->lbah_addr, tf->hob_lbah);
  259. VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
  260. tf->hob_feature,
  261. tf->hob_nsect,
  262. tf->hob_lbal,
  263. tf->hob_lbam,
  264. tf->hob_lbah);
  265. }
  266. if (is_addr) {
  267. out_be32(ioaddr->feature_addr, tf->feature);
  268. out_be32(ioaddr->nsect_addr, tf->nsect);
  269. out_be32(ioaddr->lbal_addr, tf->lbal);
  270. out_be32(ioaddr->lbam_addr, tf->lbam);
  271. out_be32(ioaddr->lbah_addr, tf->lbah);
  272. VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
  273. tf->feature,
  274. tf->nsect,
  275. tf->lbal,
  276. tf->lbam,
  277. tf->lbah);
  278. }
  279. if (tf->flags & ATA_TFLAG_DEVICE) {
  280. out_be32(ioaddr->device_addr, tf->device);
  281. VPRINTK("device 0x%X\n", tf->device);
  282. }
  283. ata_wait_idle(ap);
  284. }
  285. /**
  286. * scc_check_status - Read device status reg & clear interrupt
  287. * @ap: port where the device is
  288. *
  289. * Note: Original code is ata_check_status().
  290. */
  291. static u8 scc_check_status (struct ata_port *ap)
  292. {
  293. return in_be32(ap->ioaddr.status_addr);
  294. }
  295. /**
  296. * scc_tf_read - input device's ATA taskfile shadow registers
  297. * @ap: Port from which input is read
  298. * @tf: ATA taskfile register set for storing input
  299. *
  300. * Note: Original code is ata_sff_tf_read().
  301. */
  302. static void scc_tf_read (struct ata_port *ap, struct ata_taskfile *tf)
  303. {
  304. struct ata_ioports *ioaddr = &ap->ioaddr;
  305. tf->command = scc_check_status(ap);
  306. tf->feature = in_be32(ioaddr->error_addr);
  307. tf->nsect = in_be32(ioaddr->nsect_addr);
  308. tf->lbal = in_be32(ioaddr->lbal_addr);
  309. tf->lbam = in_be32(ioaddr->lbam_addr);
  310. tf->lbah = in_be32(ioaddr->lbah_addr);
  311. tf->device = in_be32(ioaddr->device_addr);
  312. if (tf->flags & ATA_TFLAG_LBA48) {
  313. out_be32(ioaddr->ctl_addr, tf->ctl | ATA_HOB);
  314. tf->hob_feature = in_be32(ioaddr->error_addr);
  315. tf->hob_nsect = in_be32(ioaddr->nsect_addr);
  316. tf->hob_lbal = in_be32(ioaddr->lbal_addr);
  317. tf->hob_lbam = in_be32(ioaddr->lbam_addr);
  318. tf->hob_lbah = in_be32(ioaddr->lbah_addr);
  319. out_be32(ioaddr->ctl_addr, tf->ctl);
  320. ap->last_ctl = tf->ctl;
  321. }
  322. }
  323. /**
  324. * scc_exec_command - issue ATA command to host controller
  325. * @ap: port to which command is being issued
  326. * @tf: ATA taskfile register set
  327. *
  328. * Note: Original code is ata_sff_exec_command().
  329. */
  330. static void scc_exec_command (struct ata_port *ap,
  331. const struct ata_taskfile *tf)
  332. {
  333. DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
  334. out_be32(ap->ioaddr.command_addr, tf->command);
  335. ata_sff_pause(ap);
  336. }
  337. /**
  338. * scc_check_altstatus - Read device alternate status reg
  339. * @ap: port where the device is
  340. */
  341. static u8 scc_check_altstatus (struct ata_port *ap)
  342. {
  343. return in_be32(ap->ioaddr.altstatus_addr);
  344. }
  345. /**
  346. * scc_dev_select - Select device 0/1 on ATA bus
  347. * @ap: ATA channel to manipulate
  348. * @device: ATA device (numbered from zero) to select
  349. *
  350. * Note: Original code is ata_sff_dev_select().
  351. */
  352. static void scc_dev_select (struct ata_port *ap, unsigned int device)
  353. {
  354. u8 tmp;
  355. if (device == 0)
  356. tmp = ATA_DEVICE_OBS;
  357. else
  358. tmp = ATA_DEVICE_OBS | ATA_DEV1;
  359. out_be32(ap->ioaddr.device_addr, tmp);
  360. ata_sff_pause(ap);
  361. }
  362. /**
  363. * scc_set_devctl - Write device control reg
  364. * @ap: port where the device is
  365. * @ctl: value to write
  366. */
  367. static void scc_set_devctl(struct ata_port *ap, u8 ctl)
  368. {
  369. out_be32(ap->ioaddr.ctl_addr, ctl);
  370. }
  371. /**
  372. * scc_bmdma_setup - Set up PCI IDE BMDMA transaction
  373. * @qc: Info associated with this ATA transaction.
  374. *
  375. * Note: Original code is ata_bmdma_setup().
  376. */
  377. static void scc_bmdma_setup (struct ata_queued_cmd *qc)
  378. {
  379. struct ata_port *ap = qc->ap;
  380. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  381. u8 dmactl;
  382. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  383. /* load PRD table addr */
  384. out_be32(mmio + SCC_DMA_TABLE_OFS, ap->bmdma_prd_dma);
  385. /* specify data direction, triple-check start bit is clear */
  386. dmactl = in_be32(mmio + SCC_DMA_CMD);
  387. dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
  388. if (!rw)
  389. dmactl |= ATA_DMA_WR;
  390. out_be32(mmio + SCC_DMA_CMD, dmactl);
  391. /* issue r/w command */
  392. ap->ops->sff_exec_command(ap, &qc->tf);
  393. }
  394. /**
  395. * scc_bmdma_start - Start a PCI IDE BMDMA transaction
  396. * @qc: Info associated with this ATA transaction.
  397. *
  398. * Note: Original code is ata_bmdma_start().
  399. */
  400. static void scc_bmdma_start (struct ata_queued_cmd *qc)
  401. {
  402. struct ata_port *ap = qc->ap;
  403. u8 dmactl;
  404. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  405. /* start host DMA transaction */
  406. dmactl = in_be32(mmio + SCC_DMA_CMD);
  407. out_be32(mmio + SCC_DMA_CMD, dmactl | ATA_DMA_START);
  408. }
  409. /**
  410. * scc_devchk - PATA device presence detection
  411. * @ap: ATA channel to examine
  412. * @device: Device to examine (starting at zero)
  413. *
  414. * Note: Original code is ata_devchk().
  415. */
  416. static unsigned int scc_devchk (struct ata_port *ap,
  417. unsigned int device)
  418. {
  419. struct ata_ioports *ioaddr = &ap->ioaddr;
  420. u8 nsect, lbal;
  421. ap->ops->sff_dev_select(ap, device);
  422. out_be32(ioaddr->nsect_addr, 0x55);
  423. out_be32(ioaddr->lbal_addr, 0xaa);
  424. out_be32(ioaddr->nsect_addr, 0xaa);
  425. out_be32(ioaddr->lbal_addr, 0x55);
  426. out_be32(ioaddr->nsect_addr, 0x55);
  427. out_be32(ioaddr->lbal_addr, 0xaa);
  428. nsect = in_be32(ioaddr->nsect_addr);
  429. lbal = in_be32(ioaddr->lbal_addr);
  430. if ((nsect == 0x55) && (lbal == 0xaa))
  431. return 1; /* we found a device */
  432. return 0; /* nothing found */
  433. }
  434. /**
  435. * scc_wait_after_reset - wait for devices to become ready after reset
  436. *
  437. * Note: Original code is ata_sff_wait_after_reset
  438. */
  439. static int scc_wait_after_reset(struct ata_link *link, unsigned int devmask,
  440. unsigned long deadline)
  441. {
  442. struct ata_port *ap = link->ap;
  443. struct ata_ioports *ioaddr = &ap->ioaddr;
  444. unsigned int dev0 = devmask & (1 << 0);
  445. unsigned int dev1 = devmask & (1 << 1);
  446. int rc, ret = 0;
  447. /* Spec mandates ">= 2ms" before checking status. We wait
  448. * 150ms, because that was the magic delay used for ATAPI
  449. * devices in Hale Landis's ATADRVR, for the period of time
  450. * between when the ATA command register is written, and then
  451. * status is checked. Because waiting for "a while" before
  452. * checking status is fine, post SRST, we perform this magic
  453. * delay here as well.
  454. *
  455. * Old drivers/ide uses the 2mS rule and then waits for ready.
  456. */
  457. msleep(150);
  458. /* always check readiness of the master device */
  459. rc = ata_sff_wait_ready(link, deadline);
  460. /* -ENODEV means the odd clown forgot the D7 pulldown resistor
  461. * and TF status is 0xff, bail out on it too.
  462. */
  463. if (rc)
  464. return rc;
  465. /* if device 1 was found in ata_devchk, wait for register
  466. * access briefly, then wait for BSY to clear.
  467. */
  468. if (dev1) {
  469. int i;
  470. ap->ops->sff_dev_select(ap, 1);
  471. /* Wait for register access. Some ATAPI devices fail
  472. * to set nsect/lbal after reset, so don't waste too
  473. * much time on it. We're gonna wait for !BSY anyway.
  474. */
  475. for (i = 0; i < 2; i++) {
  476. u8 nsect, lbal;
  477. nsect = in_be32(ioaddr->nsect_addr);
  478. lbal = in_be32(ioaddr->lbal_addr);
  479. if ((nsect == 1) && (lbal == 1))
  480. break;
  481. msleep(50); /* give drive a breather */
  482. }
  483. rc = ata_sff_wait_ready(link, deadline);
  484. if (rc) {
  485. if (rc != -ENODEV)
  486. return rc;
  487. ret = rc;
  488. }
  489. }
  490. /* is all this really necessary? */
  491. ap->ops->sff_dev_select(ap, 0);
  492. if (dev1)
  493. ap->ops->sff_dev_select(ap, 1);
  494. if (dev0)
  495. ap->ops->sff_dev_select(ap, 0);
  496. return ret;
  497. }
  498. /**
  499. * scc_bus_softreset - PATA device software reset
  500. *
  501. * Note: Original code is ata_bus_softreset().
  502. */
  503. static unsigned int scc_bus_softreset(struct ata_port *ap, unsigned int devmask,
  504. unsigned long deadline)
  505. {
  506. struct ata_ioports *ioaddr = &ap->ioaddr;
  507. DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);
  508. /* software reset. causes dev0 to be selected */
  509. out_be32(ioaddr->ctl_addr, ap->ctl);
  510. udelay(20);
  511. out_be32(ioaddr->ctl_addr, ap->ctl | ATA_SRST);
  512. udelay(20);
  513. out_be32(ioaddr->ctl_addr, ap->ctl);
  514. scc_wait_after_reset(&ap->link, devmask, deadline);
  515. return 0;
  516. }
  517. /**
  518. * scc_softreset - reset host port via ATA SRST
  519. * @ap: port to reset
  520. * @classes: resulting classes of attached devices
  521. * @deadline: deadline jiffies for the operation
  522. *
  523. * Note: Original code is ata_sff_softreset().
  524. */
  525. static int scc_softreset(struct ata_link *link, unsigned int *classes,
  526. unsigned long deadline)
  527. {
  528. struct ata_port *ap = link->ap;
  529. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  530. unsigned int devmask = 0, err_mask;
  531. u8 err;
  532. DPRINTK("ENTER\n");
  533. /* determine if device 0/1 are present */
  534. if (scc_devchk(ap, 0))
  535. devmask |= (1 << 0);
  536. if (slave_possible && scc_devchk(ap, 1))
  537. devmask |= (1 << 1);
  538. /* select device 0 again */
  539. ap->ops->sff_dev_select(ap, 0);
  540. /* issue bus reset */
  541. DPRINTK("about to softreset, devmask=%x\n", devmask);
  542. err_mask = scc_bus_softreset(ap, devmask, deadline);
  543. if (err_mask) {
  544. ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
  545. err_mask);
  546. return -EIO;
  547. }
  548. /* determine by signature whether we have ATA or ATAPI devices */
  549. classes[0] = ata_sff_dev_classify(&ap->link.device[0],
  550. devmask & (1 << 0), &err);
  551. if (slave_possible && err != 0x81)
  552. classes[1] = ata_sff_dev_classify(&ap->link.device[1],
  553. devmask & (1 << 1), &err);
  554. DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
  555. return 0;
  556. }
  557. /**
  558. * scc_bmdma_stop - Stop PCI IDE BMDMA transfer
  559. * @qc: Command we are ending DMA for
  560. */
  561. static void scc_bmdma_stop (struct ata_queued_cmd *qc)
  562. {
  563. struct ata_port *ap = qc->ap;
  564. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  565. void __iomem *bmid_base = ap->host->iomap[SCC_BMID_BAR];
  566. u32 reg;
  567. while (1) {
  568. reg = in_be32(bmid_base + SCC_DMA_INTST);
  569. if (reg & INTSTS_SERROR) {
  570. printk(KERN_WARNING "%s: SERROR\n", DRV_NAME);
  571. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_SERROR|INTSTS_BMSINT);
  572. out_be32(bmid_base + SCC_DMA_CMD,
  573. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  574. continue;
  575. }
  576. if (reg & INTSTS_PRERR) {
  577. u32 maea0, maec0;
  578. maea0 = in_be32(ctrl_base + SCC_CTL_MAEA0);
  579. maec0 = in_be32(ctrl_base + SCC_CTL_MAEC0);
  580. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", DRV_NAME, maea0, maec0);
  581. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_PRERR|INTSTS_BMSINT);
  582. out_be32(bmid_base + SCC_DMA_CMD,
  583. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  584. continue;
  585. }
  586. if (reg & INTSTS_RERR) {
  587. printk(KERN_WARNING "%s: Response Error\n", DRV_NAME);
  588. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_RERR|INTSTS_BMSINT);
  589. out_be32(bmid_base + SCC_DMA_CMD,
  590. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  591. continue;
  592. }
  593. if (reg & INTSTS_ICERR) {
  594. out_be32(bmid_base + SCC_DMA_CMD,
  595. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  596. printk(KERN_WARNING "%s: Illegal Configuration\n", DRV_NAME);
  597. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ICERR|INTSTS_BMSINT);
  598. continue;
  599. }
  600. if (reg & INTSTS_BMSINT) {
  601. unsigned int classes;
  602. unsigned long deadline = ata_deadline(jiffies, ATA_TMOUT_BOOT);
  603. printk(KERN_WARNING "%s: Internal Bus Error\n", DRV_NAME);
  604. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMSINT);
  605. /* TBD: SW reset */
  606. scc_softreset(&ap->link, &classes, deadline);
  607. continue;
  608. }
  609. if (reg & INTSTS_BMHE) {
  610. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMHE);
  611. continue;
  612. }
  613. if (reg & INTSTS_ACTEINT) {
  614. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ACTEINT);
  615. continue;
  616. }
  617. if (reg & INTSTS_IOIRQS) {
  618. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_IOIRQS);
  619. continue;
  620. }
  621. break;
  622. }
  623. /* clear start/stop bit */
  624. out_be32(bmid_base + SCC_DMA_CMD,
  625. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  626. /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
  627. ata_sff_dma_pause(ap); /* dummy read */
  628. }
  629. /**
  630. * scc_bmdma_status - Read PCI IDE BMDMA status
  631. * @ap: Port associated with this ATA transaction.
  632. */
  633. static u8 scc_bmdma_status (struct ata_port *ap)
  634. {
  635. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  636. u8 host_stat = in_be32(mmio + SCC_DMA_STATUS);
  637. u32 int_status = in_be32(mmio + SCC_DMA_INTST);
  638. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
  639. static int retry = 0;
  640. /* return if IOS_SS is cleared */
  641. if (!(in_be32(mmio + SCC_DMA_CMD) & ATA_DMA_START))
  642. return host_stat;
  643. /* errata A252,A308 workaround: Step4 */
  644. if ((scc_check_altstatus(ap) & ATA_ERR)
  645. && (int_status & INTSTS_INTRQ))
  646. return (host_stat | ATA_DMA_INTR);
  647. /* errata A308 workaround Step5 */
  648. if (int_status & INTSTS_IOIRQS) {
  649. host_stat |= ATA_DMA_INTR;
  650. /* We don't check ATAPI DMA because it is limited to UDMA4 */
  651. if ((qc->tf.protocol == ATA_PROT_DMA &&
  652. qc->dev->xfer_mode > XFER_UDMA_4)) {
  653. if (!(int_status & INTSTS_ACTEINT)) {
  654. printk(KERN_WARNING "ata%u: operation failed (transfer data loss)\n",
  655. ap->print_id);
  656. host_stat |= ATA_DMA_ERR;
  657. if (retry++)
  658. ap->udma_mask &= ~(1 << qc->dev->xfer_mode);
  659. } else
  660. retry = 0;
  661. }
  662. }
  663. return host_stat;
  664. }
  665. /**
  666. * scc_data_xfer - Transfer data by PIO
  667. * @dev: device for this I/O
  668. * @buf: data buffer
  669. * @buflen: buffer length
  670. * @rw: read/write
  671. *
  672. * Note: Original code is ata_sff_data_xfer().
  673. */
  674. static unsigned int scc_data_xfer (struct ata_device *dev, unsigned char *buf,
  675. unsigned int buflen, int rw)
  676. {
  677. struct ata_port *ap = dev->link->ap;
  678. unsigned int words = buflen >> 1;
  679. unsigned int i;
  680. __le16 *buf16 = (__le16 *) buf;
  681. void __iomem *mmio = ap->ioaddr.data_addr;
  682. /* Transfer multiple of 2 bytes */
  683. if (rw == READ)
  684. for (i = 0; i < words; i++)
  685. buf16[i] = cpu_to_le16(in_be32(mmio));
  686. else
  687. for (i = 0; i < words; i++)
  688. out_be32(mmio, le16_to_cpu(buf16[i]));
  689. /* Transfer trailing 1 byte, if any. */
  690. if (unlikely(buflen & 0x01)) {
  691. __le16 align_buf[1] = { 0 };
  692. unsigned char *trailing_buf = buf + buflen - 1;
  693. if (rw == READ) {
  694. align_buf[0] = cpu_to_le16(in_be32(mmio));
  695. memcpy(trailing_buf, align_buf, 1);
  696. } else {
  697. memcpy(align_buf, trailing_buf, 1);
  698. out_be32(mmio, le16_to_cpu(align_buf[0]));
  699. }
  700. words++;
  701. }
  702. return words << 1;
  703. }
  704. /**
  705. * scc_pata_prereset - prepare for reset
  706. * @ap: ATA port to be reset
  707. * @deadline: deadline jiffies for the operation
  708. */
  709. static int scc_pata_prereset(struct ata_link *link, unsigned long deadline)
  710. {
  711. link->ap->cbl = ATA_CBL_PATA80;
  712. return ata_sff_prereset(link, deadline);
  713. }
  714. /**
  715. * scc_postreset - standard postreset callback
  716. * @ap: the target ata_port
  717. * @classes: classes of attached devices
  718. *
  719. * Note: Original code is ata_sff_postreset().
  720. */
  721. static void scc_postreset(struct ata_link *link, unsigned int *classes)
  722. {
  723. struct ata_port *ap = link->ap;
  724. DPRINTK("ENTER\n");
  725. /* is double-select really necessary? */
  726. if (classes[0] != ATA_DEV_NONE)
  727. ap->ops->sff_dev_select(ap, 1);
  728. if (classes[1] != ATA_DEV_NONE)
  729. ap->ops->sff_dev_select(ap, 0);
  730. /* bail out if no device is present */
  731. if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
  732. DPRINTK("EXIT, no device\n");
  733. return;
  734. }
  735. /* set up device control */
  736. out_be32(ap->ioaddr.ctl_addr, ap->ctl);
  737. DPRINTK("EXIT\n");
  738. }
  739. /**
  740. * scc_irq_clear - Clear PCI IDE BMDMA interrupt.
  741. * @ap: Port associated with this ATA transaction.
  742. *
  743. * Note: Original code is ata_bmdma_irq_clear().
  744. */
  745. static void scc_irq_clear (struct ata_port *ap)
  746. {
  747. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  748. if (!mmio)
  749. return;
  750. out_be32(mmio + SCC_DMA_STATUS, in_be32(mmio + SCC_DMA_STATUS));
  751. }
  752. /**
  753. * scc_port_start - Set port up for dma.
  754. * @ap: Port to initialize
  755. *
  756. * Allocate space for PRD table using ata_bmdma_port_start().
  757. * Set PRD table address for PTERADD. (PRD Transfer End Read)
  758. */
  759. static int scc_port_start (struct ata_port *ap)
  760. {
  761. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  762. int rc;
  763. rc = ata_bmdma_port_start(ap);
  764. if (rc)
  765. return rc;
  766. out_be32(mmio + SCC_DMA_PTERADD, ap->bmdma_prd_dma);
  767. return 0;
  768. }
  769. /**
  770. * scc_port_stop - Undo scc_port_start()
  771. * @ap: Port to shut down
  772. *
  773. * Reset PTERADD.
  774. */
  775. static void scc_port_stop (struct ata_port *ap)
  776. {
  777. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  778. out_be32(mmio + SCC_DMA_PTERADD, 0);
  779. }
  780. static struct scsi_host_template scc_sht = {
  781. ATA_BMDMA_SHT(DRV_NAME),
  782. };
  783. static struct ata_port_operations scc_pata_ops = {
  784. .inherits = &ata_bmdma_port_ops,
  785. .set_piomode = scc_set_piomode,
  786. .set_dmamode = scc_set_dmamode,
  787. .mode_filter = scc_mode_filter,
  788. .sff_tf_load = scc_tf_load,
  789. .sff_tf_read = scc_tf_read,
  790. .sff_exec_command = scc_exec_command,
  791. .sff_check_status = scc_check_status,
  792. .sff_check_altstatus = scc_check_altstatus,
  793. .sff_dev_select = scc_dev_select,
  794. .sff_set_devctl = scc_set_devctl,
  795. .bmdma_setup = scc_bmdma_setup,
  796. .bmdma_start = scc_bmdma_start,
  797. .bmdma_stop = scc_bmdma_stop,
  798. .bmdma_status = scc_bmdma_status,
  799. .sff_data_xfer = scc_data_xfer,
  800. .prereset = scc_pata_prereset,
  801. .softreset = scc_softreset,
  802. .postreset = scc_postreset,
  803. .sff_irq_clear = scc_irq_clear,
  804. .port_start = scc_port_start,
  805. .port_stop = scc_port_stop,
  806. };
  807. static struct ata_port_info scc_port_info[] = {
  808. {
  809. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_MMIO | ATA_FLAG_NO_LEGACY,
  810. .pio_mask = ATA_PIO4,
  811. /* No MWDMA */
  812. .udma_mask = ATA_UDMA6,
  813. .port_ops = &scc_pata_ops,
  814. },
  815. };
  816. /**
  817. * scc_reset_controller - initialize SCC PATA controller.
  818. */
  819. static int scc_reset_controller(struct ata_host *host)
  820. {
  821. void __iomem *ctrl_base = host->iomap[SCC_CTRL_BAR];
  822. void __iomem *bmid_base = host->iomap[SCC_BMID_BAR];
  823. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  824. void __iomem *mode_port = ctrl_base + SCC_CTL_MODEREG;
  825. void __iomem *ecmode_port = ctrl_base + SCC_CTL_ECMODE;
  826. void __iomem *intmask_port = bmid_base + SCC_DMA_INTMASK;
  827. void __iomem *dmastatus_port = bmid_base + SCC_DMA_STATUS;
  828. u32 reg = 0;
  829. out_be32(cckctrl_port, reg);
  830. reg |= CCKCTRL_ATACLKOEN;
  831. out_be32(cckctrl_port, reg);
  832. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  833. out_be32(cckctrl_port, reg);
  834. reg |= CCKCTRL_CRST;
  835. out_be32(cckctrl_port, reg);
  836. for (;;) {
  837. reg = in_be32(cckctrl_port);
  838. if (reg & CCKCTRL_CRST)
  839. break;
  840. udelay(5000);
  841. }
  842. reg |= CCKCTRL_ATARESET;
  843. out_be32(cckctrl_port, reg);
  844. out_be32(ecmode_port, ECMODE_VALUE);
  845. out_be32(mode_port, MODE_JCUSFEN);
  846. out_be32(intmask_port, INTMASK_MSK);
  847. if (in_be32(dmastatus_port) & QCHSD_STPDIAG) {
  848. printk(KERN_WARNING "%s: failed to detect 80c cable. (PDIAG# is high)\n", DRV_NAME);
  849. return -EIO;
  850. }
  851. return 0;
  852. }
  853. /**
  854. * scc_setup_ports - initialize ioaddr with SCC PATA port offsets.
  855. * @ioaddr: IO address structure to be initialized
  856. * @base: base address of BMID region
  857. */
  858. static void scc_setup_ports (struct ata_ioports *ioaddr, void __iomem *base)
  859. {
  860. ioaddr->cmd_addr = base + SCC_REG_CMD_ADDR;
  861. ioaddr->altstatus_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
  862. ioaddr->ctl_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
  863. ioaddr->bmdma_addr = base;
  864. ioaddr->data_addr = ioaddr->cmd_addr + SCC_REG_DATA;
  865. ioaddr->error_addr = ioaddr->cmd_addr + SCC_REG_ERR;
  866. ioaddr->feature_addr = ioaddr->cmd_addr + SCC_REG_FEATURE;
  867. ioaddr->nsect_addr = ioaddr->cmd_addr + SCC_REG_NSECT;
  868. ioaddr->lbal_addr = ioaddr->cmd_addr + SCC_REG_LBAL;
  869. ioaddr->lbam_addr = ioaddr->cmd_addr + SCC_REG_LBAM;
  870. ioaddr->lbah_addr = ioaddr->cmd_addr + SCC_REG_LBAH;
  871. ioaddr->device_addr = ioaddr->cmd_addr + SCC_REG_DEVICE;
  872. ioaddr->status_addr = ioaddr->cmd_addr + SCC_REG_STATUS;
  873. ioaddr->command_addr = ioaddr->cmd_addr + SCC_REG_CMD;
  874. }
  875. static int scc_host_init(struct ata_host *host)
  876. {
  877. struct pci_dev *pdev = to_pci_dev(host->dev);
  878. int rc;
  879. rc = scc_reset_controller(host);
  880. if (rc)
  881. return rc;
  882. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  883. if (rc)
  884. return rc;
  885. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  886. if (rc)
  887. return rc;
  888. scc_setup_ports(&host->ports[0]->ioaddr, host->iomap[SCC_BMID_BAR]);
  889. pci_set_master(pdev);
  890. return 0;
  891. }
  892. /**
  893. * scc_init_one - Register SCC PATA device with kernel services
  894. * @pdev: PCI device to register
  895. * @ent: Entry in scc_pci_tbl matching with @pdev
  896. *
  897. * LOCKING:
  898. * Inherited from PCI layer (may sleep).
  899. *
  900. * RETURNS:
  901. * Zero on success, or -ERRNO value.
  902. */
  903. static int scc_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  904. {
  905. static int printed_version;
  906. unsigned int board_idx = (unsigned int) ent->driver_data;
  907. const struct ata_port_info *ppi[] = { &scc_port_info[board_idx], NULL };
  908. struct ata_host *host;
  909. int rc;
  910. if (!printed_version++)
  911. dev_printk(KERN_DEBUG, &pdev->dev,
  912. "version " DRV_VERSION "\n");
  913. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 1);
  914. if (!host)
  915. return -ENOMEM;
  916. rc = pcim_enable_device(pdev);
  917. if (rc)
  918. return rc;
  919. rc = pcim_iomap_regions(pdev, (1 << SCC_CTRL_BAR) | (1 << SCC_BMID_BAR), DRV_NAME);
  920. if (rc == -EBUSY)
  921. pcim_pin_device(pdev);
  922. if (rc)
  923. return rc;
  924. host->iomap = pcim_iomap_table(pdev);
  925. ata_port_pbar_desc(host->ports[0], SCC_CTRL_BAR, -1, "ctrl");
  926. ata_port_pbar_desc(host->ports[0], SCC_BMID_BAR, -1, "bmid");
  927. rc = scc_host_init(host);
  928. if (rc)
  929. return rc;
  930. return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
  931. IRQF_SHARED, &scc_sht);
  932. }
  933. static struct pci_driver scc_pci_driver = {
  934. .name = DRV_NAME,
  935. .id_table = scc_pci_tbl,
  936. .probe = scc_init_one,
  937. .remove = ata_pci_remove_one,
  938. #ifdef CONFIG_PM
  939. .suspend = ata_pci_device_suspend,
  940. .resume = ata_pci_device_resume,
  941. #endif
  942. };
  943. static int __init scc_init (void)
  944. {
  945. int rc;
  946. DPRINTK("pci_register_driver\n");
  947. rc = pci_register_driver(&scc_pci_driver);
  948. if (rc)
  949. return rc;
  950. DPRINTK("done\n");
  951. return 0;
  952. }
  953. static void __exit scc_exit (void)
  954. {
  955. pci_unregister_driver(&scc_pci_driver);
  956. }
  957. module_init(scc_init);
  958. module_exit(scc_exit);
  959. MODULE_AUTHOR("Toshiba corp");
  960. MODULE_DESCRIPTION("SCSI low-level driver for Toshiba SCC PATA controller");
  961. MODULE_LICENSE("GPL");
  962. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  963. MODULE_VERSION(DRV_VERSION);