pata_pdc202xx_old.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * pata_pdc202xx_old.c - Promise PDC202xx PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@lxorguk.ukuu.org.uk>
  5. * (C) 2007,2009,2010 Bartlomiej Zolnierkiewicz
  6. *
  7. * Based in part on linux/drivers/ide/pci/pdc202xx_old.c
  8. *
  9. * First cut with LBA48/ATAPI
  10. *
  11. * TODO:
  12. * Channel interlock/reset on both required ?
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/blkdev.h>
  19. #include <linux/delay.h>
  20. #include <scsi/scsi_host.h>
  21. #include <linux/libata.h>
  22. #define DRV_NAME "pata_pdc202xx_old"
  23. #define DRV_VERSION "0.4.3"
  24. static int pdc2026x_cable_detect(struct ata_port *ap)
  25. {
  26. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  27. u16 cis;
  28. pci_read_config_word(pdev, 0x50, &cis);
  29. if (cis & (1 << (10 + ap->port_no)))
  30. return ATA_CBL_PATA40;
  31. return ATA_CBL_PATA80;
  32. }
  33. static void pdc202xx_exec_command(struct ata_port *ap,
  34. const struct ata_taskfile *tf)
  35. {
  36. DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
  37. iowrite8(tf->command, ap->ioaddr.command_addr);
  38. ndelay(400);
  39. }
  40. /**
  41. * pdc202xx_configure_piomode - set chip PIO timing
  42. * @ap: ATA interface
  43. * @adev: ATA device
  44. * @pio: PIO mode
  45. *
  46. * Called to do the PIO mode setup. Our timing registers are shared
  47. * so a configure_dmamode call will undo any work we do here and vice
  48. * versa
  49. */
  50. static void pdc202xx_configure_piomode(struct ata_port *ap, struct ata_device *adev, int pio)
  51. {
  52. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  53. int port = 0x60 + 8 * ap->port_no + 4 * adev->devno;
  54. static u16 pio_timing[5] = {
  55. 0x0913, 0x050C , 0x0308, 0x0206, 0x0104
  56. };
  57. u8 r_ap, r_bp;
  58. pci_read_config_byte(pdev, port, &r_ap);
  59. pci_read_config_byte(pdev, port + 1, &r_bp);
  60. r_ap &= ~0x3F; /* Preserve ERRDY_EN, SYNC_IN */
  61. r_bp &= ~0x1F;
  62. r_ap |= (pio_timing[pio] >> 8);
  63. r_bp |= (pio_timing[pio] & 0xFF);
  64. if (ata_pio_need_iordy(adev))
  65. r_ap |= 0x20; /* IORDY enable */
  66. if (adev->class == ATA_DEV_ATA)
  67. r_ap |= 0x10; /* FIFO enable */
  68. pci_write_config_byte(pdev, port, r_ap);
  69. pci_write_config_byte(pdev, port + 1, r_bp);
  70. }
  71. /**
  72. * pdc202xx_set_piomode - set initial PIO mode data
  73. * @ap: ATA interface
  74. * @adev: ATA device
  75. *
  76. * Called to do the PIO mode setup. Our timing registers are shared
  77. * but we want to set the PIO timing by default.
  78. */
  79. static void pdc202xx_set_piomode(struct ata_port *ap, struct ata_device *adev)
  80. {
  81. pdc202xx_configure_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
  82. }
  83. /**
  84. * pdc202xx_configure_dmamode - set DMA mode in chip
  85. * @ap: ATA interface
  86. * @adev: ATA device
  87. *
  88. * Load DMA cycle times into the chip ready for a DMA transfer
  89. * to occur.
  90. */
  91. static void pdc202xx_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  92. {
  93. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  94. int port = 0x60 + 8 * ap->port_no + 4 * adev->devno;
  95. static u8 udma_timing[6][2] = {
  96. { 0x60, 0x03 }, /* 33 Mhz Clock */
  97. { 0x40, 0x02 },
  98. { 0x20, 0x01 },
  99. { 0x40, 0x02 }, /* 66 Mhz Clock */
  100. { 0x20, 0x01 },
  101. { 0x20, 0x01 }
  102. };
  103. static u8 mdma_timing[3][2] = {
  104. { 0xe0, 0x0f },
  105. { 0x60, 0x04 },
  106. { 0x60, 0x03 },
  107. };
  108. u8 r_bp, r_cp;
  109. pci_read_config_byte(pdev, port + 1, &r_bp);
  110. pci_read_config_byte(pdev, port + 2, &r_cp);
  111. r_bp &= ~0xE0;
  112. r_cp &= ~0x0F;
  113. if (adev->dma_mode >= XFER_UDMA_0) {
  114. int speed = adev->dma_mode - XFER_UDMA_0;
  115. r_bp |= udma_timing[speed][0];
  116. r_cp |= udma_timing[speed][1];
  117. } else {
  118. int speed = adev->dma_mode - XFER_MW_DMA_0;
  119. r_bp |= mdma_timing[speed][0];
  120. r_cp |= mdma_timing[speed][1];
  121. }
  122. pci_write_config_byte(pdev, port + 1, r_bp);
  123. pci_write_config_byte(pdev, port + 2, r_cp);
  124. }
  125. /**
  126. * pdc2026x_bmdma_start - DMA engine begin
  127. * @qc: ATA command
  128. *
  129. * In UDMA3 or higher we have to clock switch for the duration of the
  130. * DMA transfer sequence.
  131. *
  132. * Note: The host lock held by the libata layer protects
  133. * us from two channels both trying to set DMA bits at once
  134. */
  135. static void pdc2026x_bmdma_start(struct ata_queued_cmd *qc)
  136. {
  137. struct ata_port *ap = qc->ap;
  138. struct ata_device *adev = qc->dev;
  139. struct ata_taskfile *tf = &qc->tf;
  140. int sel66 = ap->port_no ? 0x08: 0x02;
  141. void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr;
  142. void __iomem *clock = master + 0x11;
  143. void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no);
  144. u32 len;
  145. /* Check we keep host level locking here */
  146. if (adev->dma_mode > XFER_UDMA_2)
  147. iowrite8(ioread8(clock) | sel66, clock);
  148. else
  149. iowrite8(ioread8(clock) & ~sel66, clock);
  150. /* The DMA clocks may have been trashed by a reset. FIXME: make conditional
  151. and move to qc_issue ? */
  152. pdc202xx_set_dmamode(ap, qc->dev);
  153. /* Cases the state machine will not complete correctly without help */
  154. if ((tf->flags & ATA_TFLAG_LBA48) || tf->protocol == ATAPI_PROT_DMA) {
  155. len = qc->nbytes / 2;
  156. if (tf->flags & ATA_TFLAG_WRITE)
  157. len |= 0x06000000;
  158. else
  159. len |= 0x05000000;
  160. iowrite32(len, atapi_reg);
  161. }
  162. /* Activate DMA */
  163. ata_bmdma_start(qc);
  164. }
  165. /**
  166. * pdc2026x_bmdma_end - DMA engine stop
  167. * @qc: ATA command
  168. *
  169. * After a DMA completes we need to put the clock back to 33MHz for
  170. * PIO timings.
  171. *
  172. * Note: The host lock held by the libata layer protects
  173. * us from two channels both trying to set DMA bits at once
  174. */
  175. static void pdc2026x_bmdma_stop(struct ata_queued_cmd *qc)
  176. {
  177. struct ata_port *ap = qc->ap;
  178. struct ata_device *adev = qc->dev;
  179. struct ata_taskfile *tf = &qc->tf;
  180. int sel66 = ap->port_no ? 0x08: 0x02;
  181. /* The clock bits are in the same register for both channels */
  182. void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr;
  183. void __iomem *clock = master + 0x11;
  184. void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no);
  185. /* Cases the state machine will not complete correctly */
  186. if (tf->protocol == ATAPI_PROT_DMA || (tf->flags & ATA_TFLAG_LBA48)) {
  187. iowrite32(0, atapi_reg);
  188. iowrite8(ioread8(clock) & ~sel66, clock);
  189. }
  190. /* Flip back to 33Mhz for PIO */
  191. if (adev->dma_mode > XFER_UDMA_2)
  192. iowrite8(ioread8(clock) & ~sel66, clock);
  193. ata_bmdma_stop(qc);
  194. pdc202xx_set_piomode(ap, adev);
  195. }
  196. /**
  197. * pdc2026x_dev_config - device setup hook
  198. * @adev: newly found device
  199. *
  200. * Perform chip specific early setup. We need to lock the transfer
  201. * sizes to 8bit to avoid making the state engine on the 2026x cards
  202. * barf.
  203. */
  204. static void pdc2026x_dev_config(struct ata_device *adev)
  205. {
  206. adev->max_sectors = 256;
  207. }
  208. static int pdc2026x_port_start(struct ata_port *ap)
  209. {
  210. void __iomem *bmdma = ap->ioaddr.bmdma_addr;
  211. if (bmdma) {
  212. /* Enable burst mode */
  213. u8 burst = ioread8(bmdma + 0x1f);
  214. iowrite8(burst | 0x01, bmdma + 0x1f);
  215. }
  216. return ata_bmdma_port_start(ap);
  217. }
  218. /**
  219. * pdc2026x_check_atapi_dma - Check whether ATAPI DMA can be supported for this command
  220. * @qc: Metadata associated with taskfile to check
  221. *
  222. * Just say no - not supported on older Promise.
  223. *
  224. * LOCKING:
  225. * None (inherited from caller).
  226. *
  227. * RETURNS: 0 when ATAPI DMA can be used
  228. * 1 otherwise
  229. */
  230. static int pdc2026x_check_atapi_dma(struct ata_queued_cmd *qc)
  231. {
  232. return 1;
  233. }
  234. static struct scsi_host_template pdc202xx_sht = {
  235. ATA_BMDMA_SHT(DRV_NAME),
  236. };
  237. static struct ata_port_operations pdc2024x_port_ops = {
  238. .inherits = &ata_bmdma_port_ops,
  239. .cable_detect = ata_cable_40wire,
  240. .set_piomode = pdc202xx_set_piomode,
  241. .set_dmamode = pdc202xx_set_dmamode,
  242. .sff_exec_command = pdc202xx_exec_command,
  243. };
  244. static struct ata_port_operations pdc2026x_port_ops = {
  245. .inherits = &pdc2024x_port_ops,
  246. .check_atapi_dma = pdc2026x_check_atapi_dma,
  247. .bmdma_start = pdc2026x_bmdma_start,
  248. .bmdma_stop = pdc2026x_bmdma_stop,
  249. .cable_detect = pdc2026x_cable_detect,
  250. .dev_config = pdc2026x_dev_config,
  251. .port_start = pdc2026x_port_start,
  252. .sff_exec_command = pdc202xx_exec_command,
  253. };
  254. static int pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  255. {
  256. static const struct ata_port_info info[3] = {
  257. {
  258. .flags = ATA_FLAG_SLAVE_POSS,
  259. .pio_mask = ATA_PIO4,
  260. .mwdma_mask = ATA_MWDMA2,
  261. .udma_mask = ATA_UDMA2,
  262. .port_ops = &pdc2024x_port_ops
  263. },
  264. {
  265. .flags = ATA_FLAG_SLAVE_POSS,
  266. .pio_mask = ATA_PIO4,
  267. .mwdma_mask = ATA_MWDMA2,
  268. .udma_mask = ATA_UDMA4,
  269. .port_ops = &pdc2026x_port_ops
  270. },
  271. {
  272. .flags = ATA_FLAG_SLAVE_POSS,
  273. .pio_mask = ATA_PIO4,
  274. .mwdma_mask = ATA_MWDMA2,
  275. .udma_mask = ATA_UDMA5,
  276. .port_ops = &pdc2026x_port_ops
  277. }
  278. };
  279. const struct ata_port_info *ppi[] = { &info[id->driver_data], NULL };
  280. if (dev->device == PCI_DEVICE_ID_PROMISE_20265) {
  281. struct pci_dev *bridge = dev->bus->self;
  282. /* Don't grab anything behind a Promise I2O RAID */
  283. if (bridge && bridge->vendor == PCI_VENDOR_ID_INTEL) {
  284. if (bridge->device == PCI_DEVICE_ID_INTEL_I960)
  285. return -ENODEV;
  286. if (bridge->device == PCI_DEVICE_ID_INTEL_I960RM)
  287. return -ENODEV;
  288. }
  289. }
  290. return ata_pci_bmdma_init_one(dev, ppi, &pdc202xx_sht, NULL, 0);
  291. }
  292. static const struct pci_device_id pdc202xx[] = {
  293. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20246), 0 },
  294. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20262), 1 },
  295. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20263), 1 },
  296. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20265), 2 },
  297. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20267), 2 },
  298. { },
  299. };
  300. static struct pci_driver pdc202xx_pci_driver = {
  301. .name = DRV_NAME,
  302. .id_table = pdc202xx,
  303. .probe = pdc202xx_init_one,
  304. .remove = ata_pci_remove_one,
  305. #ifdef CONFIG_PM
  306. .suspend = ata_pci_device_suspend,
  307. .resume = ata_pci_device_resume,
  308. #endif
  309. };
  310. static int __init pdc202xx_init(void)
  311. {
  312. return pci_register_driver(&pdc202xx_pci_driver);
  313. }
  314. static void __exit pdc202xx_exit(void)
  315. {
  316. pci_unregister_driver(&pdc202xx_pci_driver);
  317. }
  318. MODULE_AUTHOR("Alan Cox");
  319. MODULE_DESCRIPTION("low-level driver for Promise 2024x and 20262-20267");
  320. MODULE_LICENSE("GPL");
  321. MODULE_DEVICE_TABLE(pci, pdc202xx);
  322. MODULE_VERSION(DRV_VERSION);
  323. module_init(pdc202xx_init);
  324. module_exit(pdc202xx_exit);