pata_hpt3x2n.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588
  1. /*
  2. * Libata driver for the highpoint 372N and 302N UDMA66 ATA controllers.
  3. *
  4. * This driver is heavily based upon:
  5. *
  6. * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
  7. *
  8. * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
  9. * Portions Copyright (C) 2001 Sun Microsystems, Inc.
  10. * Portions Copyright (C) 2003 Red Hat Inc
  11. * Portions Copyright (C) 2005-2009 MontaVista Software, Inc.
  12. *
  13. *
  14. * TODO
  15. * Work out best PLL policy
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/blkdev.h>
  22. #include <linux/delay.h>
  23. #include <scsi/scsi_host.h>
  24. #include <linux/libata.h>
  25. #define DRV_NAME "pata_hpt3x2n"
  26. #define DRV_VERSION "0.3.10"
  27. enum {
  28. HPT_PCI_FAST = (1 << 31),
  29. PCI66 = (1 << 1),
  30. USE_DPLL = (1 << 0)
  31. };
  32. struct hpt_clock {
  33. u8 xfer_speed;
  34. u32 timing;
  35. };
  36. struct hpt_chip {
  37. const char *name;
  38. struct hpt_clock *clocks[3];
  39. };
  40. /* key for bus clock timings
  41. * bit
  42. * 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
  43. * cycles = value + 1
  44. * 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
  45. * cycles = value + 1
  46. * 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
  47. * register access.
  48. * 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
  49. * register access.
  50. * 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
  51. * 21 CLK frequency for UDMA: 0=ATA clock, 1=dual ATA clock.
  52. * 22:24 pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
  53. * 25:27 cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
  54. * register access.
  55. * 28 UDMA enable.
  56. * 29 DMA enable.
  57. * 30 PIO_MST enable. If set, the chip is in bus master mode during
  58. * PIO xfer.
  59. * 31 FIFO enable. Only for PIO.
  60. */
  61. /* 66MHz DPLL clocks */
  62. static struct hpt_clock hpt3x2n_clocks[] = {
  63. { XFER_UDMA_7, 0x1c869c62 },
  64. { XFER_UDMA_6, 0x1c869c62 },
  65. { XFER_UDMA_5, 0x1c8a9c62 },
  66. { XFER_UDMA_4, 0x1c8a9c62 },
  67. { XFER_UDMA_3, 0x1c8e9c62 },
  68. { XFER_UDMA_2, 0x1c929c62 },
  69. { XFER_UDMA_1, 0x1c9a9c62 },
  70. { XFER_UDMA_0, 0x1c829c62 },
  71. { XFER_MW_DMA_2, 0x2c829c62 },
  72. { XFER_MW_DMA_1, 0x2c829c66 },
  73. { XFER_MW_DMA_0, 0x2c829d2e },
  74. { XFER_PIO_4, 0x0c829c62 },
  75. { XFER_PIO_3, 0x0c829c84 },
  76. { XFER_PIO_2, 0x0c829ca6 },
  77. { XFER_PIO_1, 0x0d029d26 },
  78. { XFER_PIO_0, 0x0d029d5e },
  79. };
  80. /**
  81. * hpt3x2n_find_mode - reset the hpt3x2n bus
  82. * @ap: ATA port
  83. * @speed: transfer mode
  84. *
  85. * Return the 32bit register programming information for this channel
  86. * that matches the speed provided. For the moment the clocks table
  87. * is hard coded but easy to change. This will be needed if we use
  88. * different DPLLs
  89. */
  90. static u32 hpt3x2n_find_mode(struct ata_port *ap, int speed)
  91. {
  92. struct hpt_clock *clocks = hpt3x2n_clocks;
  93. while(clocks->xfer_speed) {
  94. if (clocks->xfer_speed == speed)
  95. return clocks->timing;
  96. clocks++;
  97. }
  98. BUG();
  99. return 0xffffffffU; /* silence compiler warning */
  100. }
  101. /**
  102. * hpt3x2n_cable_detect - Detect the cable type
  103. * @ap: ATA port to detect on
  104. *
  105. * Return the cable type attached to this port
  106. */
  107. static int hpt3x2n_cable_detect(struct ata_port *ap)
  108. {
  109. u8 scr2, ata66;
  110. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  111. pci_read_config_byte(pdev, 0x5B, &scr2);
  112. pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
  113. udelay(10); /* debounce */
  114. /* Cable register now active */
  115. pci_read_config_byte(pdev, 0x5A, &ata66);
  116. /* Restore state */
  117. pci_write_config_byte(pdev, 0x5B, scr2);
  118. if (ata66 & (2 >> ap->port_no))
  119. return ATA_CBL_PATA40;
  120. else
  121. return ATA_CBL_PATA80;
  122. }
  123. /**
  124. * hpt3x2n_pre_reset - reset the hpt3x2n bus
  125. * @link: ATA link to reset
  126. * @deadline: deadline jiffies for the operation
  127. *
  128. * Perform the initial reset handling for the 3x2n series controllers.
  129. * Reset the hardware and state machine,
  130. */
  131. static int hpt3x2n_pre_reset(struct ata_link *link, unsigned long deadline)
  132. {
  133. struct ata_port *ap = link->ap;
  134. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  135. /* Reset the state machine */
  136. pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
  137. udelay(100);
  138. return ata_sff_prereset(link, deadline);
  139. }
  140. static void hpt3x2n_set_mode(struct ata_port *ap, struct ata_device *adev,
  141. u8 mode)
  142. {
  143. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  144. u32 addr1, addr2;
  145. u32 reg, timing, mask;
  146. u8 fast;
  147. addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
  148. addr2 = 0x51 + 4 * ap->port_no;
  149. /* Fast interrupt prediction disable, hold off interrupt disable */
  150. pci_read_config_byte(pdev, addr2, &fast);
  151. fast &= ~0x07;
  152. pci_write_config_byte(pdev, addr2, fast);
  153. /* Determine timing mask and find matching mode entry */
  154. if (mode < XFER_MW_DMA_0)
  155. mask = 0xcfc3ffff;
  156. else if (mode < XFER_UDMA_0)
  157. mask = 0x31c001ff;
  158. else
  159. mask = 0x303c0000;
  160. timing = hpt3x2n_find_mode(ap, mode);
  161. pci_read_config_dword(pdev, addr1, &reg);
  162. reg = (reg & ~mask) | (timing & mask);
  163. pci_write_config_dword(pdev, addr1, reg);
  164. }
  165. /**
  166. * hpt3x2n_set_piomode - PIO setup
  167. * @ap: ATA interface
  168. * @adev: device on the interface
  169. *
  170. * Perform PIO mode setup.
  171. */
  172. static void hpt3x2n_set_piomode(struct ata_port *ap, struct ata_device *adev)
  173. {
  174. hpt3x2n_set_mode(ap, adev, adev->pio_mode);
  175. }
  176. /**
  177. * hpt3x2n_set_dmamode - DMA timing setup
  178. * @ap: ATA interface
  179. * @adev: Device being configured
  180. *
  181. * Set up the channel for MWDMA or UDMA modes.
  182. */
  183. static void hpt3x2n_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  184. {
  185. hpt3x2n_set_mode(ap, adev, adev->dma_mode);
  186. }
  187. /**
  188. * hpt3x2n_bmdma_end - DMA engine stop
  189. * @qc: ATA command
  190. *
  191. * Clean up after the HPT3x2n and later DMA engine
  192. */
  193. static void hpt3x2n_bmdma_stop(struct ata_queued_cmd *qc)
  194. {
  195. struct ata_port *ap = qc->ap;
  196. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  197. int mscreg = 0x50 + 2 * ap->port_no;
  198. u8 bwsr_stat, msc_stat;
  199. pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
  200. pci_read_config_byte(pdev, mscreg, &msc_stat);
  201. if (bwsr_stat & (1 << ap->port_no))
  202. pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
  203. ata_bmdma_stop(qc);
  204. }
  205. /**
  206. * hpt3x2n_set_clock - clock control
  207. * @ap: ATA port
  208. * @source: 0x21 or 0x23 for PLL or PCI sourced clock
  209. *
  210. * Switch the ATA bus clock between the PLL and PCI clock sources
  211. * while correctly isolating the bus and resetting internal logic
  212. *
  213. * We must use the DPLL for
  214. * - writing
  215. * - second channel UDMA7 (SATA ports) or higher
  216. * - 66MHz PCI
  217. *
  218. * or we will underclock the device and get reduced performance.
  219. */
  220. static void hpt3x2n_set_clock(struct ata_port *ap, int source)
  221. {
  222. void __iomem *bmdma = ap->ioaddr.bmdma_addr - ap->port_no * 8;
  223. /* Tristate the bus */
  224. iowrite8(0x80, bmdma+0x73);
  225. iowrite8(0x80, bmdma+0x77);
  226. /* Switch clock and reset channels */
  227. iowrite8(source, bmdma+0x7B);
  228. iowrite8(0xC0, bmdma+0x79);
  229. /* Reset state machines, avoid enabling the disabled channels */
  230. iowrite8(ioread8(bmdma+0x70) | 0x32, bmdma+0x70);
  231. iowrite8(ioread8(bmdma+0x74) | 0x32, bmdma+0x74);
  232. /* Complete reset */
  233. iowrite8(0x00, bmdma+0x79);
  234. /* Reconnect channels to bus */
  235. iowrite8(0x00, bmdma+0x73);
  236. iowrite8(0x00, bmdma+0x77);
  237. }
  238. static int hpt3x2n_use_dpll(struct ata_port *ap, int writing)
  239. {
  240. long flags = (long)ap->host->private_data;
  241. /* See if we should use the DPLL */
  242. if (writing)
  243. return USE_DPLL; /* Needed for write */
  244. if (flags & PCI66)
  245. return USE_DPLL; /* Needed at 66Mhz */
  246. return 0;
  247. }
  248. static int hpt3x2n_qc_defer(struct ata_queued_cmd *qc)
  249. {
  250. struct ata_port *ap = qc->ap;
  251. struct ata_port *alt = ap->host->ports[ap->port_no ^ 1];
  252. int rc, flags = (long)ap->host->private_data;
  253. int dpll = hpt3x2n_use_dpll(ap, qc->tf.flags & ATA_TFLAG_WRITE);
  254. /* First apply the usual rules */
  255. rc = ata_std_qc_defer(qc);
  256. if (rc != 0)
  257. return rc;
  258. if ((flags & USE_DPLL) != dpll && alt->qc_active)
  259. return ATA_DEFER_PORT;
  260. return 0;
  261. }
  262. static unsigned int hpt3x2n_qc_issue(struct ata_queued_cmd *qc)
  263. {
  264. struct ata_port *ap = qc->ap;
  265. int flags = (long)ap->host->private_data;
  266. int dpll = hpt3x2n_use_dpll(ap, qc->tf.flags & ATA_TFLAG_WRITE);
  267. if ((flags & USE_DPLL) != dpll) {
  268. flags &= ~USE_DPLL;
  269. flags |= dpll;
  270. ap->host->private_data = (void *)(long)flags;
  271. hpt3x2n_set_clock(ap, dpll ? 0x21 : 0x23);
  272. }
  273. return ata_bmdma_qc_issue(qc);
  274. }
  275. static struct scsi_host_template hpt3x2n_sht = {
  276. ATA_BMDMA_SHT(DRV_NAME),
  277. };
  278. /*
  279. * Configuration for HPT3x2n.
  280. */
  281. static struct ata_port_operations hpt3x2n_port_ops = {
  282. .inherits = &ata_bmdma_port_ops,
  283. .bmdma_stop = hpt3x2n_bmdma_stop,
  284. .qc_defer = hpt3x2n_qc_defer,
  285. .qc_issue = hpt3x2n_qc_issue,
  286. .cable_detect = hpt3x2n_cable_detect,
  287. .set_piomode = hpt3x2n_set_piomode,
  288. .set_dmamode = hpt3x2n_set_dmamode,
  289. .prereset = hpt3x2n_pre_reset,
  290. };
  291. /**
  292. * hpt3xn_calibrate_dpll - Calibrate the DPLL loop
  293. * @dev: PCI device
  294. *
  295. * Perform a calibration cycle on the HPT3xN DPLL. Returns 1 if this
  296. * succeeds
  297. */
  298. static int hpt3xn_calibrate_dpll(struct pci_dev *dev)
  299. {
  300. u8 reg5b;
  301. u32 reg5c;
  302. int tries;
  303. for(tries = 0; tries < 0x5000; tries++) {
  304. udelay(50);
  305. pci_read_config_byte(dev, 0x5b, &reg5b);
  306. if (reg5b & 0x80) {
  307. /* See if it stays set */
  308. for(tries = 0; tries < 0x1000; tries ++) {
  309. pci_read_config_byte(dev, 0x5b, &reg5b);
  310. /* Failed ? */
  311. if ((reg5b & 0x80) == 0)
  312. return 0;
  313. }
  314. /* Turn off tuning, we have the DPLL set */
  315. pci_read_config_dword(dev, 0x5c, &reg5c);
  316. pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
  317. return 1;
  318. }
  319. }
  320. /* Never went stable */
  321. return 0;
  322. }
  323. static int hpt3x2n_pci_clock(struct pci_dev *pdev)
  324. {
  325. unsigned long freq;
  326. u32 fcnt;
  327. unsigned long iobase = pci_resource_start(pdev, 4);
  328. fcnt = inl(iobase + 0x90); /* Not PCI readable for some chips */
  329. if ((fcnt >> 12) != 0xABCDE) {
  330. printk(KERN_WARNING "hpt3xn: BIOS clock data not set.\n");
  331. return 33; /* Not BIOS set */
  332. }
  333. fcnt &= 0x1FF;
  334. freq = (fcnt * 77) / 192;
  335. /* Clamp to bands */
  336. if (freq < 40)
  337. return 33;
  338. if (freq < 45)
  339. return 40;
  340. if (freq < 55)
  341. return 50;
  342. return 66;
  343. }
  344. /**
  345. * hpt3x2n_init_one - Initialise an HPT37X/302
  346. * @dev: PCI device
  347. * @id: Entry in match table
  348. *
  349. * Initialise an HPT3x2n device. There are some interesting complications
  350. * here. Firstly the chip may report 366 and be one of several variants.
  351. * Secondly all the timings depend on the clock for the chip which we must
  352. * detect and look up
  353. *
  354. * This is the known chip mappings. It may be missing a couple of later
  355. * releases.
  356. *
  357. * Chip version PCI Rev Notes
  358. * HPT372 4 (HPT366) 5 Other driver
  359. * HPT372N 4 (HPT366) 6 UDMA133
  360. * HPT372 5 (HPT372) 1 Other driver
  361. * HPT372N 5 (HPT372) 2 UDMA133
  362. * HPT302 6 (HPT302) * Other driver
  363. * HPT302N 6 (HPT302) > 1 UDMA133
  364. * HPT371 7 (HPT371) * Other driver
  365. * HPT371N 7 (HPT371) > 1 UDMA133
  366. * HPT374 8 (HPT374) * Other driver
  367. * HPT372N 9 (HPT372N) * UDMA133
  368. *
  369. * (1) UDMA133 support depends on the bus clock
  370. *
  371. * To pin down HPT371N
  372. */
  373. static int hpt3x2n_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  374. {
  375. /* HPT372N and friends - UDMA133 */
  376. static const struct ata_port_info info = {
  377. .flags = ATA_FLAG_SLAVE_POSS,
  378. .pio_mask = ATA_PIO4,
  379. .mwdma_mask = ATA_MWDMA2,
  380. .udma_mask = ATA_UDMA6,
  381. .port_ops = &hpt3x2n_port_ops
  382. };
  383. const struct ata_port_info *ppi[] = { &info, NULL };
  384. u8 rev = dev->revision;
  385. u8 irqmask;
  386. unsigned int pci_mhz;
  387. unsigned int f_low, f_high;
  388. int adjust;
  389. unsigned long iobase = pci_resource_start(dev, 4);
  390. void *hpriv = (void *)USE_DPLL;
  391. int rc;
  392. rc = pcim_enable_device(dev);
  393. if (rc)
  394. return rc;
  395. switch(dev->device) {
  396. case PCI_DEVICE_ID_TTI_HPT366:
  397. if (rev < 6)
  398. return -ENODEV;
  399. break;
  400. case PCI_DEVICE_ID_TTI_HPT371:
  401. if (rev < 2)
  402. return -ENODEV;
  403. /* 371N if rev > 1 */
  404. break;
  405. case PCI_DEVICE_ID_TTI_HPT372:
  406. /* 372N if rev >= 2*/
  407. if (rev < 2)
  408. return -ENODEV;
  409. break;
  410. case PCI_DEVICE_ID_TTI_HPT302:
  411. if (rev < 2)
  412. return -ENODEV;
  413. break;
  414. case PCI_DEVICE_ID_TTI_HPT372N:
  415. break;
  416. default:
  417. printk(KERN_ERR "pata_hpt3x2n: PCI table is bogus please report (%d).\n", dev->device);
  418. return -ENODEV;
  419. }
  420. /* Ok so this is a chip we support */
  421. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
  422. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
  423. pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
  424. pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
  425. pci_read_config_byte(dev, 0x5A, &irqmask);
  426. irqmask &= ~0x10;
  427. pci_write_config_byte(dev, 0x5a, irqmask);
  428. /*
  429. * HPT371 chips physically have only one channel, the secondary one,
  430. * but the primary channel registers do exist! Go figure...
  431. * So, we manually disable the non-existing channel here
  432. * (if the BIOS hasn't done this already).
  433. */
  434. if (dev->device == PCI_DEVICE_ID_TTI_HPT371) {
  435. u8 mcr1;
  436. pci_read_config_byte(dev, 0x50, &mcr1);
  437. mcr1 &= ~0x04;
  438. pci_write_config_byte(dev, 0x50, mcr1);
  439. }
  440. /* Tune the PLL. HPT recommend using 75 for SATA, 66 for UDMA133 or
  441. 50 for UDMA100. Right now we always use 66 */
  442. pci_mhz = hpt3x2n_pci_clock(dev);
  443. f_low = (pci_mhz * 48) / 66; /* PCI Mhz for 66Mhz DPLL */
  444. f_high = f_low + 2; /* Tolerance */
  445. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
  446. /* PLL clock */
  447. pci_write_config_byte(dev, 0x5B, 0x21);
  448. /* Unlike the 37x we don't try jiggling the frequency */
  449. for(adjust = 0; adjust < 8; adjust++) {
  450. if (hpt3xn_calibrate_dpll(dev))
  451. break;
  452. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low);
  453. }
  454. if (adjust == 8) {
  455. printk(KERN_ERR "pata_hpt3x2n: DPLL did not stabilize!\n");
  456. return -ENODEV;
  457. }
  458. printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using 66MHz DPLL.\n",
  459. pci_mhz);
  460. /* Set our private data up. We only need a few flags so we use
  461. it directly */
  462. if (pci_mhz > 60)
  463. hpriv = (void *)(PCI66 | USE_DPLL);
  464. /*
  465. * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
  466. * the MISC. register to stretch the UltraDMA Tss timing.
  467. * NOTE: This register is only writeable via I/O space.
  468. */
  469. if (dev->device == PCI_DEVICE_ID_TTI_HPT371)
  470. outb(inb(iobase + 0x9c) | 0x04, iobase + 0x9c);
  471. /* Now kick off ATA set up */
  472. return ata_pci_bmdma_init_one(dev, ppi, &hpt3x2n_sht, hpriv, 0);
  473. }
  474. static const struct pci_device_id hpt3x2n[] = {
  475. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
  476. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
  477. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
  478. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
  479. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), },
  480. { },
  481. };
  482. static struct pci_driver hpt3x2n_pci_driver = {
  483. .name = DRV_NAME,
  484. .id_table = hpt3x2n,
  485. .probe = hpt3x2n_init_one,
  486. .remove = ata_pci_remove_one
  487. };
  488. static int __init hpt3x2n_init(void)
  489. {
  490. return pci_register_driver(&hpt3x2n_pci_driver);
  491. }
  492. static void __exit hpt3x2n_exit(void)
  493. {
  494. pci_unregister_driver(&hpt3x2n_pci_driver);
  495. }
  496. MODULE_AUTHOR("Alan Cox");
  497. MODULE_DESCRIPTION("low-level driver for the Highpoint HPT3x2n/30x");
  498. MODULE_LICENSE("GPL");
  499. MODULE_DEVICE_TABLE(pci, hpt3x2n);
  500. MODULE_VERSION(DRV_VERSION);
  501. module_init(hpt3x2n_init);
  502. module_exit(hpt3x2n_exit);