ata_piix.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The original Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <linux/gfp.h>
  93. #include <scsi/scsi_host.h>
  94. #include <linux/libata.h>
  95. #include <linux/dmi.h>
  96. #define DRV_NAME "ata_piix"
  97. #define DRV_VERSION "2.13"
  98. enum {
  99. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  100. ICH5_PMR = 0x90, /* port mapping register */
  101. ICH5_PCS = 0x92, /* port control and status */
  102. PIIX_SIDPR_BAR = 5,
  103. PIIX_SIDPR_LEN = 16,
  104. PIIX_SIDPR_IDX = 0,
  105. PIIX_SIDPR_DATA = 4,
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. /* constants for mapping table */
  113. P0 = 0, /* port 0 */
  114. P1 = 1, /* port 1 */
  115. P2 = 2, /* port 2 */
  116. P3 = 3, /* port 3 */
  117. IDE = -1, /* IDE */
  118. NA = -2, /* not avaliable */
  119. RV = -3, /* reserved */
  120. PIIX_AHCI_DEVICE = 6,
  121. /* host->flags bits */
  122. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  123. };
  124. enum piix_controller_ids {
  125. /* controller IDs */
  126. piix_pata_mwdma, /* PIIX3 MWDMA only */
  127. piix_pata_33, /* PIIX4 at 33Mhz */
  128. ich_pata_33, /* ICH up to UDMA 33 only */
  129. ich_pata_66, /* ICH up to 66 Mhz */
  130. ich_pata_100, /* ICH up to UDMA 100 */
  131. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  132. ich5_sata,
  133. ich6_sata,
  134. ich6m_sata,
  135. ich8_sata,
  136. ich8_2port_sata,
  137. ich8m_apple_sata, /* locks up on second port enable */
  138. tolapai_sata,
  139. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  140. };
  141. struct piix_map_db {
  142. const u32 mask;
  143. const u16 port_enable;
  144. const int map[][4];
  145. };
  146. struct piix_host_priv {
  147. const int *map;
  148. u32 saved_iocfg;
  149. void __iomem *sidpr;
  150. };
  151. static int piix_init_one(struct pci_dev *pdev,
  152. const struct pci_device_id *ent);
  153. static void piix_remove_one(struct pci_dev *pdev);
  154. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  155. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  156. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  157. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  158. static int ich_pata_cable_detect(struct ata_port *ap);
  159. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  160. static int piix_sidpr_scr_read(struct ata_link *link,
  161. unsigned int reg, u32 *val);
  162. static int piix_sidpr_scr_write(struct ata_link *link,
  163. unsigned int reg, u32 val);
  164. static bool piix_irq_check(struct ata_port *ap);
  165. #ifdef CONFIG_PM
  166. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  167. static int piix_pci_device_resume(struct pci_dev *pdev);
  168. #endif
  169. static unsigned int in_module_init = 1;
  170. static const struct pci_device_id piix_pci_tbl[] = {
  171. /* Intel PIIX3 for the 430HX etc */
  172. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  173. /* VMware ICH4 */
  174. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  175. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  176. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  177. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  178. /* Intel PIIX4 */
  179. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  180. /* Intel PIIX4 */
  181. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  182. /* Intel PIIX */
  183. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  184. /* Intel ICH (i810, i815, i840) UDMA 66*/
  185. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  186. /* Intel ICH0 : UDMA 33*/
  187. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  188. /* Intel ICH2M */
  189. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  191. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. /* Intel ICH3M */
  193. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. /* Intel ICH3 (E7500/1) UDMA 100 */
  195. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  196. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  197. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  198. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* Intel ICH5 */
  200. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. /* C-ICH (i810E2) */
  202. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  203. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  204. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  205. /* ICH6 (and 6) (i915) UDMA 100 */
  206. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  207. /* ICH7/7-R (i945, i975) UDMA 100*/
  208. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  209. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  210. /* ICH8 Mobile PATA Controller */
  211. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  212. /* SATA ports */
  213. /* 82801EB (ICH5) */
  214. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  215. /* 82801EB (ICH5) */
  216. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  217. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  218. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  219. /* 6300ESB pretending RAID */
  220. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  221. /* 82801FB/FW (ICH6/ICH6W) */
  222. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  223. /* 82801FR/FRW (ICH6R/ICH6RW) */
  224. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  225. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  226. * Attach iff the controller is in IDE mode. */
  227. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  228. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  229. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  230. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  231. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  232. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  233. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  234. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  235. /* SATA Controller 1 IDE (ICH8) */
  236. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  237. /* SATA Controller 2 IDE (ICH8) */
  238. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  239. /* Mobile SATA Controller IDE (ICH8M), Apple */
  240. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  241. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  242. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  243. /* Mobile SATA Controller IDE (ICH8M) */
  244. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  245. /* SATA Controller IDE (ICH9) */
  246. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  247. /* SATA Controller IDE (ICH9) */
  248. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  249. /* SATA Controller IDE (ICH9) */
  250. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  251. /* SATA Controller IDE (ICH9M) */
  252. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  253. /* SATA Controller IDE (ICH9M) */
  254. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  255. /* SATA Controller IDE (ICH9M) */
  256. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  257. /* SATA Controller IDE (Tolapai) */
  258. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  259. /* SATA Controller IDE (ICH10) */
  260. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  261. /* SATA Controller IDE (ICH10) */
  262. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  263. /* SATA Controller IDE (ICH10) */
  264. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  265. /* SATA Controller IDE (ICH10) */
  266. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  267. /* SATA Controller IDE (PCH) */
  268. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  269. /* SATA Controller IDE (PCH) */
  270. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  271. /* SATA Controller IDE (PCH) */
  272. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  273. /* SATA Controller IDE (PCH) */
  274. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  275. /* SATA Controller IDE (PCH) */
  276. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  277. /* SATA Controller IDE (PCH) */
  278. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  279. /* SATA Controller IDE (CPT) */
  280. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  281. /* SATA Controller IDE (CPT) */
  282. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  283. /* SATA Controller IDE (CPT) */
  284. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  285. /* SATA Controller IDE (CPT) */
  286. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  287. { } /* terminate list */
  288. };
  289. static struct pci_driver piix_pci_driver = {
  290. .name = DRV_NAME,
  291. .id_table = piix_pci_tbl,
  292. .probe = piix_init_one,
  293. .remove = piix_remove_one,
  294. #ifdef CONFIG_PM
  295. .suspend = piix_pci_device_suspend,
  296. .resume = piix_pci_device_resume,
  297. #endif
  298. };
  299. static struct scsi_host_template piix_sht = {
  300. ATA_BMDMA_SHT(DRV_NAME),
  301. };
  302. static struct ata_port_operations piix_sata_ops = {
  303. .inherits = &ata_bmdma32_port_ops,
  304. .sff_irq_check = piix_irq_check,
  305. };
  306. static struct ata_port_operations piix_pata_ops = {
  307. .inherits = &piix_sata_ops,
  308. .cable_detect = ata_cable_40wire,
  309. .set_piomode = piix_set_piomode,
  310. .set_dmamode = piix_set_dmamode,
  311. .prereset = piix_pata_prereset,
  312. };
  313. static struct ata_port_operations piix_vmw_ops = {
  314. .inherits = &piix_pata_ops,
  315. .bmdma_status = piix_vmw_bmdma_status,
  316. };
  317. static struct ata_port_operations ich_pata_ops = {
  318. .inherits = &piix_pata_ops,
  319. .cable_detect = ich_pata_cable_detect,
  320. .set_dmamode = ich_set_dmamode,
  321. };
  322. static struct ata_port_operations piix_sidpr_sata_ops = {
  323. .inherits = &piix_sata_ops,
  324. .hardreset = sata_std_hardreset,
  325. .scr_read = piix_sidpr_scr_read,
  326. .scr_write = piix_sidpr_scr_write,
  327. };
  328. static const struct piix_map_db ich5_map_db = {
  329. .mask = 0x7,
  330. .port_enable = 0x3,
  331. .map = {
  332. /* PM PS SM SS MAP */
  333. { P0, NA, P1, NA }, /* 000b */
  334. { P1, NA, P0, NA }, /* 001b */
  335. { RV, RV, RV, RV },
  336. { RV, RV, RV, RV },
  337. { P0, P1, IDE, IDE }, /* 100b */
  338. { P1, P0, IDE, IDE }, /* 101b */
  339. { IDE, IDE, P0, P1 }, /* 110b */
  340. { IDE, IDE, P1, P0 }, /* 111b */
  341. },
  342. };
  343. static const struct piix_map_db ich6_map_db = {
  344. .mask = 0x3,
  345. .port_enable = 0xf,
  346. .map = {
  347. /* PM PS SM SS MAP */
  348. { P0, P2, P1, P3 }, /* 00b */
  349. { IDE, IDE, P1, P3 }, /* 01b */
  350. { P0, P2, IDE, IDE }, /* 10b */
  351. { RV, RV, RV, RV },
  352. },
  353. };
  354. static const struct piix_map_db ich6m_map_db = {
  355. .mask = 0x3,
  356. .port_enable = 0x5,
  357. /* Map 01b isn't specified in the doc but some notebooks use
  358. * it anyway. MAP 01b have been spotted on both ICH6M and
  359. * ICH7M.
  360. */
  361. .map = {
  362. /* PM PS SM SS MAP */
  363. { P0, P2, NA, NA }, /* 00b */
  364. { IDE, IDE, P1, P3 }, /* 01b */
  365. { P0, P2, IDE, IDE }, /* 10b */
  366. { RV, RV, RV, RV },
  367. },
  368. };
  369. static const struct piix_map_db ich8_map_db = {
  370. .mask = 0x3,
  371. .port_enable = 0xf,
  372. .map = {
  373. /* PM PS SM SS MAP */
  374. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  375. { RV, RV, RV, RV },
  376. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  377. { RV, RV, RV, RV },
  378. },
  379. };
  380. static const struct piix_map_db ich8_2port_map_db = {
  381. .mask = 0x3,
  382. .port_enable = 0x3,
  383. .map = {
  384. /* PM PS SM SS MAP */
  385. { P0, NA, P1, NA }, /* 00b */
  386. { RV, RV, RV, RV }, /* 01b */
  387. { RV, RV, RV, RV }, /* 10b */
  388. { RV, RV, RV, RV },
  389. },
  390. };
  391. static const struct piix_map_db ich8m_apple_map_db = {
  392. .mask = 0x3,
  393. .port_enable = 0x1,
  394. .map = {
  395. /* PM PS SM SS MAP */
  396. { P0, NA, NA, NA }, /* 00b */
  397. { RV, RV, RV, RV },
  398. { P0, P2, IDE, IDE }, /* 10b */
  399. { RV, RV, RV, RV },
  400. },
  401. };
  402. static const struct piix_map_db tolapai_map_db = {
  403. .mask = 0x3,
  404. .port_enable = 0x3,
  405. .map = {
  406. /* PM PS SM SS MAP */
  407. { P0, NA, P1, NA }, /* 00b */
  408. { RV, RV, RV, RV }, /* 01b */
  409. { RV, RV, RV, RV }, /* 10b */
  410. { RV, RV, RV, RV },
  411. },
  412. };
  413. static const struct piix_map_db *piix_map_db_table[] = {
  414. [ich5_sata] = &ich5_map_db,
  415. [ich6_sata] = &ich6_map_db,
  416. [ich6m_sata] = &ich6m_map_db,
  417. [ich8_sata] = &ich8_map_db,
  418. [ich8_2port_sata] = &ich8_2port_map_db,
  419. [ich8m_apple_sata] = &ich8m_apple_map_db,
  420. [tolapai_sata] = &tolapai_map_db,
  421. };
  422. static struct ata_port_info piix_port_info[] = {
  423. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  424. {
  425. .flags = PIIX_PATA_FLAGS,
  426. .pio_mask = ATA_PIO4,
  427. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  428. .port_ops = &piix_pata_ops,
  429. },
  430. [piix_pata_33] = /* PIIX4 at 33MHz */
  431. {
  432. .flags = PIIX_PATA_FLAGS,
  433. .pio_mask = ATA_PIO4,
  434. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  435. .udma_mask = ATA_UDMA2,
  436. .port_ops = &piix_pata_ops,
  437. },
  438. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  439. {
  440. .flags = PIIX_PATA_FLAGS,
  441. .pio_mask = ATA_PIO4,
  442. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  443. .udma_mask = ATA_UDMA2,
  444. .port_ops = &ich_pata_ops,
  445. },
  446. [ich_pata_66] = /* ICH controllers up to 66MHz */
  447. {
  448. .flags = PIIX_PATA_FLAGS,
  449. .pio_mask = ATA_PIO4,
  450. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  451. .udma_mask = ATA_UDMA4,
  452. .port_ops = &ich_pata_ops,
  453. },
  454. [ich_pata_100] =
  455. {
  456. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  457. .pio_mask = ATA_PIO4,
  458. .mwdma_mask = ATA_MWDMA12_ONLY,
  459. .udma_mask = ATA_UDMA5,
  460. .port_ops = &ich_pata_ops,
  461. },
  462. [ich_pata_100_nomwdma1] =
  463. {
  464. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  465. .pio_mask = ATA_PIO4,
  466. .mwdma_mask = ATA_MWDMA2_ONLY,
  467. .udma_mask = ATA_UDMA5,
  468. .port_ops = &ich_pata_ops,
  469. },
  470. [ich5_sata] =
  471. {
  472. .flags = PIIX_SATA_FLAGS,
  473. .pio_mask = ATA_PIO4,
  474. .mwdma_mask = ATA_MWDMA2,
  475. .udma_mask = ATA_UDMA6,
  476. .port_ops = &piix_sata_ops,
  477. },
  478. [ich6_sata] =
  479. {
  480. .flags = PIIX_SATA_FLAGS,
  481. .pio_mask = ATA_PIO4,
  482. .mwdma_mask = ATA_MWDMA2,
  483. .udma_mask = ATA_UDMA6,
  484. .port_ops = &piix_sata_ops,
  485. },
  486. [ich6m_sata] =
  487. {
  488. .flags = PIIX_SATA_FLAGS,
  489. .pio_mask = ATA_PIO4,
  490. .mwdma_mask = ATA_MWDMA2,
  491. .udma_mask = ATA_UDMA6,
  492. .port_ops = &piix_sata_ops,
  493. },
  494. [ich8_sata] =
  495. {
  496. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  497. .pio_mask = ATA_PIO4,
  498. .mwdma_mask = ATA_MWDMA2,
  499. .udma_mask = ATA_UDMA6,
  500. .port_ops = &piix_sata_ops,
  501. },
  502. [ich8_2port_sata] =
  503. {
  504. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  505. .pio_mask = ATA_PIO4,
  506. .mwdma_mask = ATA_MWDMA2,
  507. .udma_mask = ATA_UDMA6,
  508. .port_ops = &piix_sata_ops,
  509. },
  510. [tolapai_sata] =
  511. {
  512. .flags = PIIX_SATA_FLAGS,
  513. .pio_mask = ATA_PIO4,
  514. .mwdma_mask = ATA_MWDMA2,
  515. .udma_mask = ATA_UDMA6,
  516. .port_ops = &piix_sata_ops,
  517. },
  518. [ich8m_apple_sata] =
  519. {
  520. .flags = PIIX_SATA_FLAGS,
  521. .pio_mask = ATA_PIO4,
  522. .mwdma_mask = ATA_MWDMA2,
  523. .udma_mask = ATA_UDMA6,
  524. .port_ops = &piix_sata_ops,
  525. },
  526. [piix_pata_vmw] =
  527. {
  528. .flags = PIIX_PATA_FLAGS,
  529. .pio_mask = ATA_PIO4,
  530. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  531. .udma_mask = ATA_UDMA2,
  532. .port_ops = &piix_vmw_ops,
  533. },
  534. };
  535. static struct pci_bits piix_enable_bits[] = {
  536. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  537. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  538. };
  539. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  540. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  541. MODULE_LICENSE("GPL");
  542. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  543. MODULE_VERSION(DRV_VERSION);
  544. struct ich_laptop {
  545. u16 device;
  546. u16 subvendor;
  547. u16 subdevice;
  548. };
  549. /*
  550. * List of laptops that use short cables rather than 80 wire
  551. */
  552. static const struct ich_laptop ich_laptop[] = {
  553. /* devid, subvendor, subdev */
  554. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  555. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  556. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  557. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  558. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  559. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  560. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  561. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  562. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  563. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  564. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  565. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  566. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  567. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  568. /* end marker */
  569. { 0, }
  570. };
  571. /**
  572. * ich_pata_cable_detect - Probe host controller cable detect info
  573. * @ap: Port for which cable detect info is desired
  574. *
  575. * Read 80c cable indicator from ATA PCI device's PCI config
  576. * register. This register is normally set by firmware (BIOS).
  577. *
  578. * LOCKING:
  579. * None (inherited from caller).
  580. */
  581. static int ich_pata_cable_detect(struct ata_port *ap)
  582. {
  583. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  584. struct piix_host_priv *hpriv = ap->host->private_data;
  585. const struct ich_laptop *lap = &ich_laptop[0];
  586. u8 mask;
  587. /* Check for specials - Acer Aspire 5602WLMi */
  588. while (lap->device) {
  589. if (lap->device == pdev->device &&
  590. lap->subvendor == pdev->subsystem_vendor &&
  591. lap->subdevice == pdev->subsystem_device)
  592. return ATA_CBL_PATA40_SHORT;
  593. lap++;
  594. }
  595. /* check BIOS cable detect results */
  596. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  597. if ((hpriv->saved_iocfg & mask) == 0)
  598. return ATA_CBL_PATA40;
  599. return ATA_CBL_PATA80;
  600. }
  601. /**
  602. * piix_pata_prereset - prereset for PATA host controller
  603. * @link: Target link
  604. * @deadline: deadline jiffies for the operation
  605. *
  606. * LOCKING:
  607. * None (inherited from caller).
  608. */
  609. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  610. {
  611. struct ata_port *ap = link->ap;
  612. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  613. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  614. return -ENOENT;
  615. return ata_sff_prereset(link, deadline);
  616. }
  617. static DEFINE_SPINLOCK(piix_lock);
  618. /**
  619. * piix_set_piomode - Initialize host controller PATA PIO timings
  620. * @ap: Port whose timings we are configuring
  621. * @adev: um
  622. *
  623. * Set PIO mode for device, in host controller PCI config space.
  624. *
  625. * LOCKING:
  626. * None (inherited from caller).
  627. */
  628. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  629. {
  630. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  631. unsigned long flags;
  632. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  633. unsigned int is_slave = (adev->devno != 0);
  634. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  635. unsigned int slave_port = 0x44;
  636. u16 master_data;
  637. u8 slave_data;
  638. u8 udma_enable;
  639. int control = 0;
  640. /*
  641. * See Intel Document 298600-004 for the timing programing rules
  642. * for ICH controllers.
  643. */
  644. static const /* ISP RTC */
  645. u8 timings[][2] = { { 0, 0 },
  646. { 0, 0 },
  647. { 1, 0 },
  648. { 2, 1 },
  649. { 2, 3 }, };
  650. if (pio >= 2)
  651. control |= 1; /* TIME1 enable */
  652. if (ata_pio_need_iordy(adev))
  653. control |= 2; /* IE enable */
  654. /* Intel specifies that the PPE functionality is for disk only */
  655. if (adev->class == ATA_DEV_ATA)
  656. control |= 4; /* PPE enable */
  657. spin_lock_irqsave(&piix_lock, flags);
  658. /* PIO configuration clears DTE unconditionally. It will be
  659. * programmed in set_dmamode which is guaranteed to be called
  660. * after set_piomode if any DMA mode is available.
  661. */
  662. pci_read_config_word(dev, master_port, &master_data);
  663. if (is_slave) {
  664. /* clear TIME1|IE1|PPE1|DTE1 */
  665. master_data &= 0xff0f;
  666. /* Enable SITRE (separate slave timing register) */
  667. master_data |= 0x4000;
  668. /* enable PPE1, IE1 and TIME1 as needed */
  669. master_data |= (control << 4);
  670. pci_read_config_byte(dev, slave_port, &slave_data);
  671. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  672. /* Load the timing nibble for this slave */
  673. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  674. << (ap->port_no ? 4 : 0);
  675. } else {
  676. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  677. master_data &= 0xccf0;
  678. /* Enable PPE, IE and TIME as appropriate */
  679. master_data |= control;
  680. /* load ISP and RCT */
  681. master_data |=
  682. (timings[pio][0] << 12) |
  683. (timings[pio][1] << 8);
  684. }
  685. pci_write_config_word(dev, master_port, master_data);
  686. if (is_slave)
  687. pci_write_config_byte(dev, slave_port, slave_data);
  688. /* Ensure the UDMA bit is off - it will be turned back on if
  689. UDMA is selected */
  690. if (ap->udma_mask) {
  691. pci_read_config_byte(dev, 0x48, &udma_enable);
  692. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  693. pci_write_config_byte(dev, 0x48, udma_enable);
  694. }
  695. spin_unlock_irqrestore(&piix_lock, flags);
  696. }
  697. /**
  698. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  699. * @ap: Port whose timings we are configuring
  700. * @adev: Drive in question
  701. * @isich: set if the chip is an ICH device
  702. *
  703. * Set UDMA mode for device, in host controller PCI config space.
  704. *
  705. * LOCKING:
  706. * None (inherited from caller).
  707. */
  708. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  709. {
  710. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  711. unsigned long flags;
  712. u8 master_port = ap->port_no ? 0x42 : 0x40;
  713. u16 master_data;
  714. u8 speed = adev->dma_mode;
  715. int devid = adev->devno + 2 * ap->port_no;
  716. u8 udma_enable = 0;
  717. static const /* ISP RTC */
  718. u8 timings[][2] = { { 0, 0 },
  719. { 0, 0 },
  720. { 1, 0 },
  721. { 2, 1 },
  722. { 2, 3 }, };
  723. spin_lock_irqsave(&piix_lock, flags);
  724. pci_read_config_word(dev, master_port, &master_data);
  725. if (ap->udma_mask)
  726. pci_read_config_byte(dev, 0x48, &udma_enable);
  727. if (speed >= XFER_UDMA_0) {
  728. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  729. u16 udma_timing;
  730. u16 ideconf;
  731. int u_clock, u_speed;
  732. /*
  733. * UDMA is handled by a combination of clock switching and
  734. * selection of dividers
  735. *
  736. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  737. * except UDMA0 which is 00
  738. */
  739. u_speed = min(2 - (udma & 1), udma);
  740. if (udma == 5)
  741. u_clock = 0x1000; /* 100Mhz */
  742. else if (udma > 2)
  743. u_clock = 1; /* 66Mhz */
  744. else
  745. u_clock = 0; /* 33Mhz */
  746. udma_enable |= (1 << devid);
  747. /* Load the CT/RP selection */
  748. pci_read_config_word(dev, 0x4A, &udma_timing);
  749. udma_timing &= ~(3 << (4 * devid));
  750. udma_timing |= u_speed << (4 * devid);
  751. pci_write_config_word(dev, 0x4A, udma_timing);
  752. if (isich) {
  753. /* Select a 33/66/100Mhz clock */
  754. pci_read_config_word(dev, 0x54, &ideconf);
  755. ideconf &= ~(0x1001 << devid);
  756. ideconf |= u_clock << devid;
  757. /* For ICH or later we should set bit 10 for better
  758. performance (WR_PingPong_En) */
  759. pci_write_config_word(dev, 0x54, ideconf);
  760. }
  761. } else {
  762. /*
  763. * MWDMA is driven by the PIO timings. We must also enable
  764. * IORDY unconditionally along with TIME1. PPE has already
  765. * been set when the PIO timing was set.
  766. */
  767. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  768. unsigned int control;
  769. u8 slave_data;
  770. const unsigned int needed_pio[3] = {
  771. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  772. };
  773. int pio = needed_pio[mwdma] - XFER_PIO_0;
  774. control = 3; /* IORDY|TIME1 */
  775. /* If the drive MWDMA is faster than it can do PIO then
  776. we must force PIO into PIO0 */
  777. if (adev->pio_mode < needed_pio[mwdma])
  778. /* Enable DMA timing only */
  779. control |= 8; /* PIO cycles in PIO0 */
  780. if (adev->devno) { /* Slave */
  781. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  782. master_data |= control << 4;
  783. pci_read_config_byte(dev, 0x44, &slave_data);
  784. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  785. /* Load the matching timing */
  786. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  787. pci_write_config_byte(dev, 0x44, slave_data);
  788. } else { /* Master */
  789. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  790. and master timing bits */
  791. master_data |= control;
  792. master_data |=
  793. (timings[pio][0] << 12) |
  794. (timings[pio][1] << 8);
  795. }
  796. if (ap->udma_mask)
  797. udma_enable &= ~(1 << devid);
  798. pci_write_config_word(dev, master_port, master_data);
  799. }
  800. /* Don't scribble on 0x48 if the controller does not support UDMA */
  801. if (ap->udma_mask)
  802. pci_write_config_byte(dev, 0x48, udma_enable);
  803. spin_unlock_irqrestore(&piix_lock, flags);
  804. }
  805. /**
  806. * piix_set_dmamode - Initialize host controller PATA DMA timings
  807. * @ap: Port whose timings we are configuring
  808. * @adev: um
  809. *
  810. * Set MW/UDMA mode for device, in host controller PCI config space.
  811. *
  812. * LOCKING:
  813. * None (inherited from caller).
  814. */
  815. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  816. {
  817. do_pata_set_dmamode(ap, adev, 0);
  818. }
  819. /**
  820. * ich_set_dmamode - Initialize host controller PATA DMA timings
  821. * @ap: Port whose timings we are configuring
  822. * @adev: um
  823. *
  824. * Set MW/UDMA mode for device, in host controller PCI config space.
  825. *
  826. * LOCKING:
  827. * None (inherited from caller).
  828. */
  829. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  830. {
  831. do_pata_set_dmamode(ap, adev, 1);
  832. }
  833. /*
  834. * Serial ATA Index/Data Pair Superset Registers access
  835. *
  836. * Beginning from ICH8, there's a sane way to access SCRs using index
  837. * and data register pair located at BAR5 which means that we have
  838. * separate SCRs for master and slave. This is handled using libata
  839. * slave_link facility.
  840. */
  841. static const int piix_sidx_map[] = {
  842. [SCR_STATUS] = 0,
  843. [SCR_ERROR] = 2,
  844. [SCR_CONTROL] = 1,
  845. };
  846. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  847. {
  848. struct ata_port *ap = link->ap;
  849. struct piix_host_priv *hpriv = ap->host->private_data;
  850. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  851. hpriv->sidpr + PIIX_SIDPR_IDX);
  852. }
  853. static int piix_sidpr_scr_read(struct ata_link *link,
  854. unsigned int reg, u32 *val)
  855. {
  856. struct piix_host_priv *hpriv = link->ap->host->private_data;
  857. if (reg >= ARRAY_SIZE(piix_sidx_map))
  858. return -EINVAL;
  859. piix_sidpr_sel(link, reg);
  860. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  861. return 0;
  862. }
  863. static int piix_sidpr_scr_write(struct ata_link *link,
  864. unsigned int reg, u32 val)
  865. {
  866. struct piix_host_priv *hpriv = link->ap->host->private_data;
  867. if (reg >= ARRAY_SIZE(piix_sidx_map))
  868. return -EINVAL;
  869. piix_sidpr_sel(link, reg);
  870. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  871. return 0;
  872. }
  873. static bool piix_irq_check(struct ata_port *ap)
  874. {
  875. if (unlikely(!ap->ioaddr.bmdma_addr))
  876. return false;
  877. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  878. }
  879. #ifdef CONFIG_PM
  880. static int piix_broken_suspend(void)
  881. {
  882. static const struct dmi_system_id sysids[] = {
  883. {
  884. .ident = "TECRA M3",
  885. .matches = {
  886. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  887. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  888. },
  889. },
  890. {
  891. .ident = "TECRA M3",
  892. .matches = {
  893. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  894. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  895. },
  896. },
  897. {
  898. .ident = "TECRA M4",
  899. .matches = {
  900. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  901. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  902. },
  903. },
  904. {
  905. .ident = "TECRA M4",
  906. .matches = {
  907. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  908. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  909. },
  910. },
  911. {
  912. .ident = "TECRA M5",
  913. .matches = {
  914. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  915. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  916. },
  917. },
  918. {
  919. .ident = "TECRA M6",
  920. .matches = {
  921. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  922. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  923. },
  924. },
  925. {
  926. .ident = "TECRA M7",
  927. .matches = {
  928. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  929. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  930. },
  931. },
  932. {
  933. .ident = "TECRA A8",
  934. .matches = {
  935. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  936. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  937. },
  938. },
  939. {
  940. .ident = "Satellite R20",
  941. .matches = {
  942. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  943. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  944. },
  945. },
  946. {
  947. .ident = "Satellite R25",
  948. .matches = {
  949. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  950. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  951. },
  952. },
  953. {
  954. .ident = "Satellite U200",
  955. .matches = {
  956. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  957. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  958. },
  959. },
  960. {
  961. .ident = "Satellite U200",
  962. .matches = {
  963. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  964. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  965. },
  966. },
  967. {
  968. .ident = "Satellite Pro U200",
  969. .matches = {
  970. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  971. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  972. },
  973. },
  974. {
  975. .ident = "Satellite U205",
  976. .matches = {
  977. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  978. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  979. },
  980. },
  981. {
  982. .ident = "SATELLITE U205",
  983. .matches = {
  984. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  985. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  986. },
  987. },
  988. {
  989. .ident = "Portege M500",
  990. .matches = {
  991. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  992. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  993. },
  994. },
  995. {
  996. .ident = "VGN-BX297XP",
  997. .matches = {
  998. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  999. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  1000. },
  1001. },
  1002. { } /* terminate list */
  1003. };
  1004. static const char *oemstrs[] = {
  1005. "Tecra M3,",
  1006. };
  1007. int i;
  1008. if (dmi_check_system(sysids))
  1009. return 1;
  1010. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1011. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1012. return 1;
  1013. /* TECRA M4 sometimes forgets its identify and reports bogus
  1014. * DMI information. As the bogus information is a bit
  1015. * generic, match as many entries as possible. This manual
  1016. * matching is necessary because dmi_system_id.matches is
  1017. * limited to four entries.
  1018. */
  1019. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  1020. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  1021. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  1022. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  1023. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  1024. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  1025. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  1026. return 1;
  1027. return 0;
  1028. }
  1029. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1030. {
  1031. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1032. unsigned long flags;
  1033. int rc = 0;
  1034. rc = ata_host_suspend(host, mesg);
  1035. if (rc)
  1036. return rc;
  1037. /* Some braindamaged ACPI suspend implementations expect the
  1038. * controller to be awake on entry; otherwise, it burns cpu
  1039. * cycles and power trying to do something to the sleeping
  1040. * beauty.
  1041. */
  1042. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1043. pci_save_state(pdev);
  1044. /* mark its power state as "unknown", since we don't
  1045. * know if e.g. the BIOS will change its device state
  1046. * when we suspend.
  1047. */
  1048. if (pdev->current_state == PCI_D0)
  1049. pdev->current_state = PCI_UNKNOWN;
  1050. /* tell resume that it's waking up from broken suspend */
  1051. spin_lock_irqsave(&host->lock, flags);
  1052. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1053. spin_unlock_irqrestore(&host->lock, flags);
  1054. } else
  1055. ata_pci_device_do_suspend(pdev, mesg);
  1056. return 0;
  1057. }
  1058. static int piix_pci_device_resume(struct pci_dev *pdev)
  1059. {
  1060. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1061. unsigned long flags;
  1062. int rc;
  1063. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1064. spin_lock_irqsave(&host->lock, flags);
  1065. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1066. spin_unlock_irqrestore(&host->lock, flags);
  1067. pci_set_power_state(pdev, PCI_D0);
  1068. pci_restore_state(pdev);
  1069. /* PCI device wasn't disabled during suspend. Use
  1070. * pci_reenable_device() to avoid affecting the enable
  1071. * count.
  1072. */
  1073. rc = pci_reenable_device(pdev);
  1074. if (rc)
  1075. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1076. "device after resume (%d)\n", rc);
  1077. } else
  1078. rc = ata_pci_device_do_resume(pdev);
  1079. if (rc == 0)
  1080. ata_host_resume(host);
  1081. return rc;
  1082. }
  1083. #endif
  1084. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1085. {
  1086. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1087. }
  1088. #define AHCI_PCI_BAR 5
  1089. #define AHCI_GLOBAL_CTL 0x04
  1090. #define AHCI_ENABLE (1 << 31)
  1091. static int piix_disable_ahci(struct pci_dev *pdev)
  1092. {
  1093. void __iomem *mmio;
  1094. u32 tmp;
  1095. int rc = 0;
  1096. /* BUG: pci_enable_device has not yet been called. This
  1097. * works because this device is usually set up by BIOS.
  1098. */
  1099. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1100. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1101. return 0;
  1102. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1103. if (!mmio)
  1104. return -ENOMEM;
  1105. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1106. if (tmp & AHCI_ENABLE) {
  1107. tmp &= ~AHCI_ENABLE;
  1108. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1109. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1110. if (tmp & AHCI_ENABLE)
  1111. rc = -EIO;
  1112. }
  1113. pci_iounmap(pdev, mmio);
  1114. return rc;
  1115. }
  1116. /**
  1117. * piix_check_450nx_errata - Check for problem 450NX setup
  1118. * @ata_dev: the PCI device to check
  1119. *
  1120. * Check for the present of 450NX errata #19 and errata #25. If
  1121. * they are found return an error code so we can turn off DMA
  1122. */
  1123. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1124. {
  1125. struct pci_dev *pdev = NULL;
  1126. u16 cfg;
  1127. int no_piix_dma = 0;
  1128. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1129. /* Look for 450NX PXB. Check for problem configurations
  1130. A PCI quirk checks bit 6 already */
  1131. pci_read_config_word(pdev, 0x41, &cfg);
  1132. /* Only on the original revision: IDE DMA can hang */
  1133. if (pdev->revision == 0x00)
  1134. no_piix_dma = 1;
  1135. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1136. else if (cfg & (1<<14) && pdev->revision < 5)
  1137. no_piix_dma = 2;
  1138. }
  1139. if (no_piix_dma)
  1140. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1141. if (no_piix_dma == 2)
  1142. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1143. return no_piix_dma;
  1144. }
  1145. static void __devinit piix_init_pcs(struct ata_host *host,
  1146. const struct piix_map_db *map_db)
  1147. {
  1148. struct pci_dev *pdev = to_pci_dev(host->dev);
  1149. u16 pcs, new_pcs;
  1150. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1151. new_pcs = pcs | map_db->port_enable;
  1152. if (new_pcs != pcs) {
  1153. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1154. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1155. msleep(150);
  1156. }
  1157. }
  1158. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1159. struct ata_port_info *pinfo,
  1160. const struct piix_map_db *map_db)
  1161. {
  1162. const int *map;
  1163. int i, invalid_map = 0;
  1164. u8 map_value;
  1165. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1166. map = map_db->map[map_value & map_db->mask];
  1167. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1168. for (i = 0; i < 4; i++) {
  1169. switch (map[i]) {
  1170. case RV:
  1171. invalid_map = 1;
  1172. printk(" XX");
  1173. break;
  1174. case NA:
  1175. printk(" --");
  1176. break;
  1177. case IDE:
  1178. WARN_ON((i & 1) || map[i + 1] != IDE);
  1179. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1180. i++;
  1181. printk(" IDE IDE");
  1182. break;
  1183. default:
  1184. printk(" P%d", map[i]);
  1185. if (i & 1)
  1186. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1187. break;
  1188. }
  1189. }
  1190. printk(" ]\n");
  1191. if (invalid_map)
  1192. dev_printk(KERN_ERR, &pdev->dev,
  1193. "invalid MAP value %u\n", map_value);
  1194. return map;
  1195. }
  1196. static bool piix_no_sidpr(struct ata_host *host)
  1197. {
  1198. struct pci_dev *pdev = to_pci_dev(host->dev);
  1199. /*
  1200. * Samsung DB-P70 only has three ATA ports exposed and
  1201. * curiously the unconnected first port reports link online
  1202. * while not responding to SRST protocol causing excessive
  1203. * detection delay.
  1204. *
  1205. * Unfortunately, the system doesn't carry enough DMI
  1206. * information to identify the machine but does have subsystem
  1207. * vendor and device set. As it's unclear whether the
  1208. * subsystem vendor/device is used only for this specific
  1209. * board, the port can't be disabled solely with the
  1210. * information; however, turning off SIDPR access works around
  1211. * the problem. Turn it off.
  1212. *
  1213. * This problem is reported in bnc#441240.
  1214. *
  1215. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1216. */
  1217. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1218. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1219. pdev->subsystem_device == 0xb049) {
  1220. dev_printk(KERN_WARNING, host->dev,
  1221. "Samsung DB-P70 detected, disabling SIDPR\n");
  1222. return true;
  1223. }
  1224. return false;
  1225. }
  1226. static int __devinit piix_init_sidpr(struct ata_host *host)
  1227. {
  1228. struct pci_dev *pdev = to_pci_dev(host->dev);
  1229. struct piix_host_priv *hpriv = host->private_data;
  1230. struct ata_link *link0 = &host->ports[0]->link;
  1231. u32 scontrol;
  1232. int i, rc;
  1233. /* check for availability */
  1234. for (i = 0; i < 4; i++)
  1235. if (hpriv->map[i] == IDE)
  1236. return 0;
  1237. /* is it blacklisted? */
  1238. if (piix_no_sidpr(host))
  1239. return 0;
  1240. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1241. return 0;
  1242. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1243. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1244. return 0;
  1245. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1246. return 0;
  1247. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1248. /* SCR access via SIDPR doesn't work on some configurations.
  1249. * Give it a test drive by inhibiting power save modes which
  1250. * we'll do anyway.
  1251. */
  1252. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1253. /* if IPM is already 3, SCR access is probably working. Don't
  1254. * un-inhibit power save modes as BIOS might have inhibited
  1255. * them for a reason.
  1256. */
  1257. if ((scontrol & 0xf00) != 0x300) {
  1258. scontrol |= 0x300;
  1259. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1260. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1261. if ((scontrol & 0xf00) != 0x300) {
  1262. dev_printk(KERN_INFO, host->dev, "SCR access via "
  1263. "SIDPR is available but doesn't work\n");
  1264. return 0;
  1265. }
  1266. }
  1267. /* okay, SCRs available, set ops and ask libata for slave_link */
  1268. for (i = 0; i < 2; i++) {
  1269. struct ata_port *ap = host->ports[i];
  1270. ap->ops = &piix_sidpr_sata_ops;
  1271. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1272. rc = ata_slave_link_init(ap);
  1273. if (rc)
  1274. return rc;
  1275. }
  1276. }
  1277. return 0;
  1278. }
  1279. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1280. {
  1281. static const struct dmi_system_id sysids[] = {
  1282. {
  1283. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1284. * isn't used to boot the system which
  1285. * disables the channel.
  1286. */
  1287. .ident = "M570U",
  1288. .matches = {
  1289. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1290. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1291. },
  1292. },
  1293. { } /* terminate list */
  1294. };
  1295. struct pci_dev *pdev = to_pci_dev(host->dev);
  1296. struct piix_host_priv *hpriv = host->private_data;
  1297. if (!dmi_check_system(sysids))
  1298. return;
  1299. /* The datasheet says that bit 18 is NOOP but certain systems
  1300. * seem to use it to disable a channel. Clear the bit on the
  1301. * affected systems.
  1302. */
  1303. if (hpriv->saved_iocfg & (1 << 18)) {
  1304. dev_printk(KERN_INFO, &pdev->dev,
  1305. "applying IOCFG bit18 quirk\n");
  1306. pci_write_config_dword(pdev, PIIX_IOCFG,
  1307. hpriv->saved_iocfg & ~(1 << 18));
  1308. }
  1309. }
  1310. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1311. {
  1312. static const struct dmi_system_id broken_systems[] = {
  1313. {
  1314. .ident = "HP Compaq 2510p",
  1315. .matches = {
  1316. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1317. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1318. },
  1319. /* PCI slot number of the controller */
  1320. .driver_data = (void *)0x1FUL,
  1321. },
  1322. {
  1323. .ident = "HP Compaq nc6000",
  1324. .matches = {
  1325. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1326. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1327. },
  1328. /* PCI slot number of the controller */
  1329. .driver_data = (void *)0x1FUL,
  1330. },
  1331. { } /* terminate list */
  1332. };
  1333. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1334. if (dmi) {
  1335. unsigned long slot = (unsigned long)dmi->driver_data;
  1336. /* apply the quirk only to on-board controllers */
  1337. return slot == PCI_SLOT(pdev->devfn);
  1338. }
  1339. return false;
  1340. }
  1341. /**
  1342. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1343. * @pdev: PCI device to register
  1344. * @ent: Entry in piix_pci_tbl matching with @pdev
  1345. *
  1346. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1347. * and then hand over control to libata, for it to do the rest.
  1348. *
  1349. * LOCKING:
  1350. * Inherited from PCI layer (may sleep).
  1351. *
  1352. * RETURNS:
  1353. * Zero on success, or -ERRNO value.
  1354. */
  1355. static int __devinit piix_init_one(struct pci_dev *pdev,
  1356. const struct pci_device_id *ent)
  1357. {
  1358. static int printed_version;
  1359. struct device *dev = &pdev->dev;
  1360. struct ata_port_info port_info[2];
  1361. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1362. unsigned long port_flags;
  1363. struct ata_host *host;
  1364. struct piix_host_priv *hpriv;
  1365. int rc;
  1366. if (!printed_version++)
  1367. dev_printk(KERN_DEBUG, &pdev->dev,
  1368. "version " DRV_VERSION "\n");
  1369. /* no hotplugging support for later devices (FIXME) */
  1370. if (!in_module_init && ent->driver_data >= ich5_sata)
  1371. return -ENODEV;
  1372. if (piix_broken_system_poweroff(pdev)) {
  1373. piix_port_info[ent->driver_data].flags |=
  1374. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1375. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1376. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1377. "on poweroff and hibernation\n");
  1378. }
  1379. port_info[0] = piix_port_info[ent->driver_data];
  1380. port_info[1] = piix_port_info[ent->driver_data];
  1381. port_flags = port_info[0].flags;
  1382. /* enable device and prepare host */
  1383. rc = pcim_enable_device(pdev);
  1384. if (rc)
  1385. return rc;
  1386. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1387. if (!hpriv)
  1388. return -ENOMEM;
  1389. /* Save IOCFG, this will be used for cable detection, quirk
  1390. * detection and restoration on detach. This is necessary
  1391. * because some ACPI implementations mess up cable related
  1392. * bits on _STM. Reported on kernel bz#11879.
  1393. */
  1394. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1395. /* ICH6R may be driven by either ata_piix or ahci driver
  1396. * regardless of BIOS configuration. Make sure AHCI mode is
  1397. * off.
  1398. */
  1399. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1400. rc = piix_disable_ahci(pdev);
  1401. if (rc)
  1402. return rc;
  1403. }
  1404. /* SATA map init can change port_info, do it before prepping host */
  1405. if (port_flags & ATA_FLAG_SATA)
  1406. hpriv->map = piix_init_sata_map(pdev, port_info,
  1407. piix_map_db_table[ent->driver_data]);
  1408. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  1409. if (rc)
  1410. return rc;
  1411. host->private_data = hpriv;
  1412. /* initialize controller */
  1413. if (port_flags & ATA_FLAG_SATA) {
  1414. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1415. rc = piix_init_sidpr(host);
  1416. if (rc)
  1417. return rc;
  1418. }
  1419. /* apply IOCFG bit18 quirk */
  1420. piix_iocfg_bit18_quirk(host);
  1421. /* On ICH5, some BIOSen disable the interrupt using the
  1422. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1423. * On ICH6, this bit has the same effect, but only when
  1424. * MSI is disabled (and it is disabled, as we don't use
  1425. * message-signalled interrupts currently).
  1426. */
  1427. if (port_flags & PIIX_FLAG_CHECKINTR)
  1428. pci_intx(pdev, 1);
  1429. if (piix_check_450nx_errata(pdev)) {
  1430. /* This writes into the master table but it does not
  1431. really matter for this errata as we will apply it to
  1432. all the PIIX devices on the board */
  1433. host->ports[0]->mwdma_mask = 0;
  1434. host->ports[0]->udma_mask = 0;
  1435. host->ports[1]->mwdma_mask = 0;
  1436. host->ports[1]->udma_mask = 0;
  1437. }
  1438. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1439. pci_set_master(pdev);
  1440. return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, &piix_sht);
  1441. }
  1442. static void piix_remove_one(struct pci_dev *pdev)
  1443. {
  1444. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1445. struct piix_host_priv *hpriv = host->private_data;
  1446. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1447. ata_pci_remove_one(pdev);
  1448. }
  1449. static int __init piix_init(void)
  1450. {
  1451. int rc;
  1452. DPRINTK("pci_register_driver\n");
  1453. rc = pci_register_driver(&piix_pci_driver);
  1454. if (rc)
  1455. return rc;
  1456. in_module_init = 0;
  1457. DPRINTK("done\n");
  1458. return 0;
  1459. }
  1460. static void __exit piix_exit(void)
  1461. {
  1462. pci_unregister_driver(&piix_pci_driver);
  1463. }
  1464. module_init(piix_init);
  1465. module_exit(piix_exit);